1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2016, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/module.h>
5*4882a593Smuzhiyun #include <linux/err.h>
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <sound/soc.h>
15*4882a593Smuzhiyun #include <sound/pcm.h>
16*4882a593Smuzhiyun #include <sound/pcm_params.h>
17*4882a593Smuzhiyun #include <sound/tlv.h>
18*4882a593Smuzhiyun #include <sound/jack.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define CDC_D_REVISION1 (0xf000)
21*4882a593Smuzhiyun #define CDC_D_PERPH_SUBTYPE (0xf005)
22*4882a593Smuzhiyun #define CDC_D_INT_EN_SET (0xf015)
23*4882a593Smuzhiyun #define CDC_D_INT_EN_CLR (0xf016)
24*4882a593Smuzhiyun #define MBHC_SWITCH_INT BIT(7)
25*4882a593Smuzhiyun #define MBHC_MIC_ELECTRICAL_INS_REM_DET BIT(6)
26*4882a593Smuzhiyun #define MBHC_BUTTON_PRESS_DET BIT(5)
27*4882a593Smuzhiyun #define MBHC_BUTTON_RELEASE_DET BIT(4)
28*4882a593Smuzhiyun #define CDC_D_CDC_RST_CTL (0xf046)
29*4882a593Smuzhiyun #define RST_CTL_DIG_SW_RST_N_MASK BIT(7)
30*4882a593Smuzhiyun #define RST_CTL_DIG_SW_RST_N_RESET 0
31*4882a593Smuzhiyun #define RST_CTL_DIG_SW_RST_N_REMOVE_RESET BIT(7)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define CDC_D_CDC_TOP_CLK_CTL (0xf048)
34*4882a593Smuzhiyun #define TOP_CLK_CTL_A_MCLK_MCLK2_EN_MASK (BIT(2) | BIT(3))
35*4882a593Smuzhiyun #define TOP_CLK_CTL_A_MCLK_EN_ENABLE BIT(2)
36*4882a593Smuzhiyun #define TOP_CLK_CTL_A_MCLK2_EN_ENABLE BIT(3)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define CDC_D_CDC_ANA_CLK_CTL (0xf049)
39*4882a593Smuzhiyun #define ANA_CLK_CTL_EAR_HPHR_CLK_EN_MASK BIT(0)
40*4882a593Smuzhiyun #define ANA_CLK_CTL_EAR_HPHR_CLK_EN BIT(0)
41*4882a593Smuzhiyun #define ANA_CLK_CTL_EAR_HPHL_CLK_EN BIT(1)
42*4882a593Smuzhiyun #define ANA_CLK_CTL_SPKR_CLK_EN_MASK BIT(4)
43*4882a593Smuzhiyun #define ANA_CLK_CTL_SPKR_CLK_EN BIT(4)
44*4882a593Smuzhiyun #define ANA_CLK_CTL_TXA_CLK25_EN BIT(5)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define CDC_D_CDC_DIG_CLK_CTL (0xf04A)
47*4882a593Smuzhiyun #define DIG_CLK_CTL_RXD1_CLK_EN BIT(0)
48*4882a593Smuzhiyun #define DIG_CLK_CTL_RXD2_CLK_EN BIT(1)
49*4882a593Smuzhiyun #define DIG_CLK_CTL_RXD3_CLK_EN BIT(2)
50*4882a593Smuzhiyun #define DIG_CLK_CTL_D_MBHC_CLK_EN_MASK BIT(3)
51*4882a593Smuzhiyun #define DIG_CLK_CTL_D_MBHC_CLK_EN BIT(3)
52*4882a593Smuzhiyun #define DIG_CLK_CTL_TXD_CLK_EN BIT(4)
53*4882a593Smuzhiyun #define DIG_CLK_CTL_NCP_CLK_EN_MASK BIT(6)
54*4882a593Smuzhiyun #define DIG_CLK_CTL_NCP_CLK_EN BIT(6)
55*4882a593Smuzhiyun #define DIG_CLK_CTL_RXD_PDM_CLK_EN_MASK BIT(7)
56*4882a593Smuzhiyun #define DIG_CLK_CTL_RXD_PDM_CLK_EN BIT(7)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define CDC_D_CDC_CONN_TX1_CTL (0xf050)
59*4882a593Smuzhiyun #define CONN_TX1_SERIAL_TX1_MUX GENMASK(1, 0)
60*4882a593Smuzhiyun #define CONN_TX1_SERIAL_TX1_ADC_1 0x0
61*4882a593Smuzhiyun #define CONN_TX1_SERIAL_TX1_RX_PDM_LB 0x1
62*4882a593Smuzhiyun #define CONN_TX1_SERIAL_TX1_ZERO 0x2
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define CDC_D_CDC_CONN_TX2_CTL (0xf051)
65*4882a593Smuzhiyun #define CONN_TX2_SERIAL_TX2_MUX GENMASK(1, 0)
66*4882a593Smuzhiyun #define CONN_TX2_SERIAL_TX2_ADC_2 0x0
67*4882a593Smuzhiyun #define CONN_TX2_SERIAL_TX2_RX_PDM_LB 0x1
68*4882a593Smuzhiyun #define CONN_TX2_SERIAL_TX2_ZERO 0x2
69*4882a593Smuzhiyun #define CDC_D_CDC_CONN_HPHR_DAC_CTL (0xf052)
70*4882a593Smuzhiyun #define CDC_D_CDC_CONN_RX1_CTL (0xf053)
71*4882a593Smuzhiyun #define CDC_D_CDC_CONN_RX2_CTL (0xf054)
72*4882a593Smuzhiyun #define CDC_D_CDC_CONN_RX3_CTL (0xf055)
73*4882a593Smuzhiyun #define CDC_D_CDC_CONN_RX_LB_CTL (0xf056)
74*4882a593Smuzhiyun #define CDC_D_SEC_ACCESS (0xf0D0)
75*4882a593Smuzhiyun #define CDC_D_PERPH_RESET_CTL3 (0xf0DA)
76*4882a593Smuzhiyun #define CDC_D_PERPH_RESET_CTL4 (0xf0DB)
77*4882a593Smuzhiyun #define CDC_A_REVISION1 (0xf100)
78*4882a593Smuzhiyun #define CDC_A_REVISION2 (0xf101)
79*4882a593Smuzhiyun #define CDC_A_REVISION3 (0xf102)
80*4882a593Smuzhiyun #define CDC_A_REVISION4 (0xf103)
81*4882a593Smuzhiyun #define CDC_A_PERPH_TYPE (0xf104)
82*4882a593Smuzhiyun #define CDC_A_PERPH_SUBTYPE (0xf105)
83*4882a593Smuzhiyun #define CDC_A_INT_RT_STS (0xf110)
84*4882a593Smuzhiyun #define CDC_A_INT_SET_TYPE (0xf111)
85*4882a593Smuzhiyun #define CDC_A_INT_POLARITY_HIGH (0xf112)
86*4882a593Smuzhiyun #define CDC_A_INT_POLARITY_LOW (0xf113)
87*4882a593Smuzhiyun #define CDC_A_INT_LATCHED_CLR (0xf114)
88*4882a593Smuzhiyun #define CDC_A_INT_EN_SET (0xf115)
89*4882a593Smuzhiyun #define CDC_A_INT_EN_CLR (0xf116)
90*4882a593Smuzhiyun #define CDC_A_INT_LATCHED_STS (0xf118)
91*4882a593Smuzhiyun #define CDC_A_INT_PENDING_STS (0xf119)
92*4882a593Smuzhiyun #define CDC_A_INT_MID_SEL (0xf11A)
93*4882a593Smuzhiyun #define CDC_A_INT_PRIORITY (0xf11B)
94*4882a593Smuzhiyun #define CDC_A_MICB_1_EN (0xf140)
95*4882a593Smuzhiyun #define MICB_1_EN_MICB_ENABLE BIT(7)
96*4882a593Smuzhiyun #define MICB_1_EN_BYP_CAP_MASK BIT(6)
97*4882a593Smuzhiyun #define MICB_1_EN_NO_EXT_BYP_CAP BIT(6)
98*4882a593Smuzhiyun #define MICB_1_EN_EXT_BYP_CAP 0
99*4882a593Smuzhiyun #define MICB_1_EN_PULL_DOWN_EN_MASK BIT(5)
100*4882a593Smuzhiyun #define MICB_1_EN_PULL_DOWN_EN_ENABLE BIT(5)
101*4882a593Smuzhiyun #define MICB_1_EN_OPA_STG2_TAIL_CURR_MASK GENMASK(3, 1)
102*4882a593Smuzhiyun #define MICB_1_EN_OPA_STG2_TAIL_CURR_1_60UA (0x4)
103*4882a593Smuzhiyun #define MICB_1_EN_PULL_UP_EN_MASK BIT(4)
104*4882a593Smuzhiyun #define MICB_1_EN_TX3_GND_SEL_MASK BIT(0)
105*4882a593Smuzhiyun #define MICB_1_EN_TX3_GND_SEL_TX_GND 0
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define CDC_A_MICB_1_VAL (0xf141)
108*4882a593Smuzhiyun #define MICB_MIN_VAL 1600
109*4882a593Smuzhiyun #define MICB_STEP_SIZE 50
110*4882a593Smuzhiyun #define MICB_VOLTAGE_REGVAL(v) (((v - MICB_MIN_VAL)/MICB_STEP_SIZE) << 3)
111*4882a593Smuzhiyun #define MICB_1_VAL_MICB_OUT_VAL_MASK GENMASK(7, 3)
112*4882a593Smuzhiyun #define MICB_1_VAL_MICB_OUT_VAL_V2P70V ((0x16) << 3)
113*4882a593Smuzhiyun #define MICB_1_VAL_MICB_OUT_VAL_V1P80V ((0x4) << 3)
114*4882a593Smuzhiyun #define CDC_A_MICB_1_CTL (0xf142)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define MICB_1_CTL_CFILT_REF_SEL_MASK BIT(1)
117*4882a593Smuzhiyun #define MICB_1_CTL_CFILT_REF_SEL_HPF_REF BIT(1)
118*4882a593Smuzhiyun #define MICB_1_CTL_EXT_PRECHARG_EN_MASK BIT(5)
119*4882a593Smuzhiyun #define MICB_1_CTL_EXT_PRECHARG_EN_ENABLE BIT(5)
120*4882a593Smuzhiyun #define MICB_1_CTL_INT_PRECHARG_BYP_MASK BIT(6)
121*4882a593Smuzhiyun #define MICB_1_CTL_INT_PRECHARG_BYP_EXT_PRECHRG_SEL BIT(6)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define CDC_A_MICB_1_INT_RBIAS (0xf143)
124*4882a593Smuzhiyun #define MICB_1_INT_TX1_INT_RBIAS_EN_MASK BIT(7)
125*4882a593Smuzhiyun #define MICB_1_INT_TX1_INT_RBIAS_EN_ENABLE BIT(7)
126*4882a593Smuzhiyun #define MICB_1_INT_TX1_INT_RBIAS_EN_DISABLE 0
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define MICB_1_INT_TX1_INT_PULLUP_EN_MASK BIT(6)
129*4882a593Smuzhiyun #define MICB_1_INT_TX1_INT_PULLUP_EN_TX1N_TO_MICBIAS BIT(6)
130*4882a593Smuzhiyun #define MICB_1_INT_TX1_INT_PULLUP_EN_TX1N_TO_GND 0
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define MICB_1_INT_TX2_INT_RBIAS_EN_MASK BIT(4)
133*4882a593Smuzhiyun #define MICB_1_INT_TX2_INT_RBIAS_EN_ENABLE BIT(4)
134*4882a593Smuzhiyun #define MICB_1_INT_TX2_INT_RBIAS_EN_DISABLE 0
135*4882a593Smuzhiyun #define MICB_1_INT_TX2_INT_PULLUP_EN_MASK BIT(3)
136*4882a593Smuzhiyun #define MICB_1_INT_TX2_INT_PULLUP_EN_TX1N_TO_MICBIAS BIT(3)
137*4882a593Smuzhiyun #define MICB_1_INT_TX2_INT_PULLUP_EN_TX1N_TO_GND 0
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define MICB_1_INT_TX3_INT_RBIAS_EN_MASK BIT(1)
140*4882a593Smuzhiyun #define MICB_1_INT_TX3_INT_RBIAS_EN_ENABLE BIT(1)
141*4882a593Smuzhiyun #define MICB_1_INT_TX3_INT_RBIAS_EN_DISABLE 0
142*4882a593Smuzhiyun #define MICB_1_INT_TX3_INT_PULLUP_EN_MASK BIT(0)
143*4882a593Smuzhiyun #define MICB_1_INT_TX3_INT_PULLUP_EN_TX1N_TO_MICBIAS BIT(0)
144*4882a593Smuzhiyun #define MICB_1_INT_TX3_INT_PULLUP_EN_TX1N_TO_GND 0
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define CDC_A_MICB_2_EN (0xf144)
147*4882a593Smuzhiyun #define CDC_A_MICB_2_EN_ENABLE BIT(7)
148*4882a593Smuzhiyun #define CDC_A_MICB_2_PULL_DOWN_EN_MASK BIT(5)
149*4882a593Smuzhiyun #define CDC_A_MICB_2_PULL_DOWN_EN BIT(5)
150*4882a593Smuzhiyun #define CDC_A_TX_1_2_ATEST_CTL_2 (0xf145)
151*4882a593Smuzhiyun #define CDC_A_MASTER_BIAS_CTL (0xf146)
152*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_1 (0xf147)
153*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_L_DET_EN BIT(7)
154*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_GND_DET_EN BIT(6)
155*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_INSERTION BIT(5)
156*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_REMOVAL (0)
157*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_MASK BIT(5)
158*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_SHIFT (5)
159*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_MIC_CLAMP_CTL_AUTO BIT(4)
160*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_MIC_CLAMP_CTL_MANUAL BIT(3)
161*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_MIC_CLAMP_CTL_MASK GENMASK(4, 3)
162*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_MBHC_BIAS_EN BIT(2)
163*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_2 (0xf150)
164*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_HS_L_DET_PULL_UP_CTRL_I_3P0 (BIT(7) | BIT(6))
165*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_HS_L_DET_COMPA_CTRL_V0P9_VDD BIT(5)
166*4882a593Smuzhiyun #define CDC_A_PLUG_TYPE_MASK GENMASK(4, 3)
167*4882a593Smuzhiyun #define CDC_A_HPHL_PLUG_TYPE_NO BIT(4)
168*4882a593Smuzhiyun #define CDC_A_GND_PLUG_TYPE_NO BIT(3)
169*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_HPHL_100K_TO_GND_EN_MASK BIT(0)
170*4882a593Smuzhiyun #define CDC_A_MBHC_DET_CTL_HPHL_100K_TO_GND_EN BIT(0)
171*4882a593Smuzhiyun #define CDC_A_MBHC_FSM_CTL (0xf151)
172*4882a593Smuzhiyun #define CDC_A_MBHC_FSM_CTL_MBHC_FSM_EN BIT(7)
173*4882a593Smuzhiyun #define CDC_A_MBHC_FSM_CTL_MBHC_FSM_EN_MASK BIT(7)
174*4882a593Smuzhiyun #define CDC_A_MBHC_FSM_CTL_BTN_ISRC_CTRL_I_100UA (0x3 << 4)
175*4882a593Smuzhiyun #define CDC_A_MBHC_FSM_CTL_BTN_ISRC_CTRL_MASK GENMASK(6, 4)
176*4882a593Smuzhiyun #define CDC_A_MBHC_DBNC_TIMER (0xf152)
177*4882a593Smuzhiyun #define CDC_A_MBHC_DBNC_TIMER_BTN_DBNC_T_16MS BIT(3)
178*4882a593Smuzhiyun #define CDC_A_MBHC_DBNC_TIMER_INSREM_DBNC_T_256_MS (0x9 << 4)
179*4882a593Smuzhiyun #define CDC_A_MBHC_BTN0_ZDET_CTL_0 (0xf153)
180*4882a593Smuzhiyun #define CDC_A_MBHC_BTN1_ZDET_CTL_1 (0xf154)
181*4882a593Smuzhiyun #define CDC_A_MBHC_BTN2_ZDET_CTL_2 (0xf155)
182*4882a593Smuzhiyun #define CDC_A_MBHC_BTN3_CTL (0xf156)
183*4882a593Smuzhiyun #define CDC_A_MBHC_BTN4_CTL (0xf157)
184*4882a593Smuzhiyun #define CDC_A_MBHC_BTN_VREF_FINE_SHIFT (2)
185*4882a593Smuzhiyun #define CDC_A_MBHC_BTN_VREF_FINE_MASK GENMASK(4, 2)
186*4882a593Smuzhiyun #define CDC_A_MBHC_BTN_VREF_COARSE_MASK GENMASK(7, 5)
187*4882a593Smuzhiyun #define CDC_A_MBHC_BTN_VREF_COARSE_SHIFT (5)
188*4882a593Smuzhiyun #define CDC_A_MBHC_BTN_VREF_MASK (CDC_A_MBHC_BTN_VREF_COARSE_MASK | \
189*4882a593Smuzhiyun CDC_A_MBHC_BTN_VREF_FINE_MASK)
190*4882a593Smuzhiyun #define CDC_A_MBHC_RESULT_1 (0xf158)
191*4882a593Smuzhiyun #define CDC_A_MBHC_RESULT_1_BTN_RESULT_MASK GENMASK(4, 0)
192*4882a593Smuzhiyun #define CDC_A_TX_1_EN (0xf160)
193*4882a593Smuzhiyun #define CDC_A_TX_2_EN (0xf161)
194*4882a593Smuzhiyun #define CDC_A_TX_1_2_TEST_CTL_1 (0xf162)
195*4882a593Smuzhiyun #define CDC_A_TX_1_2_TEST_CTL_2 (0xf163)
196*4882a593Smuzhiyun #define CDC_A_TX_1_2_ATEST_CTL (0xf164)
197*4882a593Smuzhiyun #define CDC_A_TX_1_2_OPAMP_BIAS (0xf165)
198*4882a593Smuzhiyun #define CDC_A_TX_3_EN (0xf167)
199*4882a593Smuzhiyun #define CDC_A_NCP_EN (0xf180)
200*4882a593Smuzhiyun #define CDC_A_NCP_CLK (0xf181)
201*4882a593Smuzhiyun #define CDC_A_NCP_FBCTRL (0xf183)
202*4882a593Smuzhiyun #define CDC_A_NCP_FBCTRL_FB_CLK_INV_MASK BIT(5)
203*4882a593Smuzhiyun #define CDC_A_NCP_FBCTRL_FB_CLK_INV BIT(5)
204*4882a593Smuzhiyun #define CDC_A_NCP_BIAS (0xf184)
205*4882a593Smuzhiyun #define CDC_A_NCP_VCTRL (0xf185)
206*4882a593Smuzhiyun #define CDC_A_NCP_TEST (0xf186)
207*4882a593Smuzhiyun #define CDC_A_NCP_CLIM_ADDR (0xf187)
208*4882a593Smuzhiyun #define CDC_A_RX_CLOCK_DIVIDER (0xf190)
209*4882a593Smuzhiyun #define CDC_A_RX_COM_OCP_CTL (0xf191)
210*4882a593Smuzhiyun #define CDC_A_RX_COM_OCP_COUNT (0xf192)
211*4882a593Smuzhiyun #define CDC_A_RX_COM_BIAS_DAC (0xf193)
212*4882a593Smuzhiyun #define RX_COM_BIAS_DAC_RX_BIAS_EN_MASK BIT(7)
213*4882a593Smuzhiyun #define RX_COM_BIAS_DAC_RX_BIAS_EN_ENABLE BIT(7)
214*4882a593Smuzhiyun #define RX_COM_BIAS_DAC_DAC_REF_EN_MASK BIT(0)
215*4882a593Smuzhiyun #define RX_COM_BIAS_DAC_DAC_REF_EN_ENABLE BIT(0)
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #define CDC_A_RX_HPH_BIAS_PA (0xf194)
218*4882a593Smuzhiyun #define CDC_A_RX_HPH_BIAS_LDO_OCP (0xf195)
219*4882a593Smuzhiyun #define CDC_A_RX_HPH_BIAS_CNP (0xf196)
220*4882a593Smuzhiyun #define CDC_A_RX_HPH_CNP_EN (0xf197)
221*4882a593Smuzhiyun #define CDC_A_RX_HPH_L_PA_DAC_CTL (0xf19B)
222*4882a593Smuzhiyun #define RX_HPA_L_PA_DAC_CTL_DATA_RESET_MASK BIT(1)
223*4882a593Smuzhiyun #define RX_HPA_L_PA_DAC_CTL_DATA_RESET_RESET BIT(1)
224*4882a593Smuzhiyun #define CDC_A_RX_HPH_R_PA_DAC_CTL (0xf19D)
225*4882a593Smuzhiyun #define RX_HPH_R_PA_DAC_CTL_DATA_RESET BIT(1)
226*4882a593Smuzhiyun #define RX_HPH_R_PA_DAC_CTL_DATA_RESET_MASK BIT(1)
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #define CDC_A_RX_EAR_CTL (0xf19E)
229*4882a593Smuzhiyun #define RX_EAR_CTL_SPK_VBAT_LDO_EN_MASK BIT(0)
230*4882a593Smuzhiyun #define RX_EAR_CTL_SPK_VBAT_LDO_EN_ENABLE BIT(0)
231*4882a593Smuzhiyun #define RX_EAR_CTL_PA_EAR_PA_EN_MASK BIT(6)
232*4882a593Smuzhiyun #define RX_EAR_CTL_PA_EAR_PA_EN_ENABLE BIT(6)
233*4882a593Smuzhiyun #define RX_EAR_CTL_PA_SEL_MASK BIT(7)
234*4882a593Smuzhiyun #define RX_EAR_CTL_PA_SEL BIT(7)
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun #define CDC_A_SPKR_DAC_CTL (0xf1B0)
237*4882a593Smuzhiyun #define SPKR_DAC_CTL_DAC_RESET_MASK BIT(4)
238*4882a593Smuzhiyun #define SPKR_DAC_CTL_DAC_RESET_NORMAL 0
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #define CDC_A_SPKR_DRV_CTL (0xf1B2)
241*4882a593Smuzhiyun #define SPKR_DRV_CTL_DEF_MASK 0xEF
242*4882a593Smuzhiyun #define SPKR_DRV_CLASSD_PA_EN_MASK BIT(7)
243*4882a593Smuzhiyun #define SPKR_DRV_CLASSD_PA_EN_ENABLE BIT(7)
244*4882a593Smuzhiyun #define SPKR_DRV_CAL_EN BIT(6)
245*4882a593Smuzhiyun #define SPKR_DRV_SETTLE_EN BIT(5)
246*4882a593Smuzhiyun #define SPKR_DRV_FW_EN BIT(3)
247*4882a593Smuzhiyun #define SPKR_DRV_BOOST_SET BIT(2)
248*4882a593Smuzhiyun #define SPKR_DRV_CMFB_SET BIT(1)
249*4882a593Smuzhiyun #define SPKR_DRV_GAIN_SET BIT(0)
250*4882a593Smuzhiyun #define SPKR_DRV_CTL_DEF_VAL (SPKR_DRV_CLASSD_PA_EN_ENABLE | \
251*4882a593Smuzhiyun SPKR_DRV_CAL_EN | SPKR_DRV_SETTLE_EN | \
252*4882a593Smuzhiyun SPKR_DRV_FW_EN | SPKR_DRV_BOOST_SET | \
253*4882a593Smuzhiyun SPKR_DRV_CMFB_SET | SPKR_DRV_GAIN_SET)
254*4882a593Smuzhiyun #define CDC_A_SPKR_OCP_CTL (0xf1B4)
255*4882a593Smuzhiyun #define CDC_A_SPKR_PWRSTG_CTL (0xf1B5)
256*4882a593Smuzhiyun #define SPKR_PWRSTG_CTL_DAC_EN_MASK BIT(0)
257*4882a593Smuzhiyun #define SPKR_PWRSTG_CTL_DAC_EN BIT(0)
258*4882a593Smuzhiyun #define SPKR_PWRSTG_CTL_MASK 0xE0
259*4882a593Smuzhiyun #define SPKR_PWRSTG_CTL_BBM_MASK BIT(7)
260*4882a593Smuzhiyun #define SPKR_PWRSTG_CTL_BBM_EN BIT(7)
261*4882a593Smuzhiyun #define SPKR_PWRSTG_CTL_HBRDGE_EN_MASK BIT(6)
262*4882a593Smuzhiyun #define SPKR_PWRSTG_CTL_HBRDGE_EN BIT(6)
263*4882a593Smuzhiyun #define SPKR_PWRSTG_CTL_CLAMP_EN_MASK BIT(5)
264*4882a593Smuzhiyun #define SPKR_PWRSTG_CTL_CLAMP_EN BIT(5)
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun #define CDC_A_SPKR_DRV_DBG (0xf1B7)
267*4882a593Smuzhiyun #define CDC_A_CURRENT_LIMIT (0xf1C0)
268*4882a593Smuzhiyun #define CDC_A_BOOST_EN_CTL (0xf1C3)
269*4882a593Smuzhiyun #define CDC_A_SLOPE_COMP_IP_ZERO (0xf1C4)
270*4882a593Smuzhiyun #define CDC_A_SEC_ACCESS (0xf1D0)
271*4882a593Smuzhiyun #define CDC_A_PERPH_RESET_CTL3 (0xf1DA)
272*4882a593Smuzhiyun #define CDC_A_PERPH_RESET_CTL4 (0xf1DB)
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun #define MSM8916_WCD_ANALOG_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
275*4882a593Smuzhiyun SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
276*4882a593Smuzhiyun #define MSM8916_WCD_ANALOG_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
277*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE)
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun static int btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
280*4882a593Smuzhiyun SND_JACK_BTN_2 | SND_JACK_BTN_3 | SND_JACK_BTN_4;
281*4882a593Smuzhiyun static int hs_jack_mask = SND_JACK_HEADPHONE | SND_JACK_HEADSET;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static const char * const supply_names[] = {
284*4882a593Smuzhiyun "vdd-cdc-io",
285*4882a593Smuzhiyun "vdd-cdc-tx-rx-cx",
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun #define MBHC_MAX_BUTTONS (5)
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun struct pm8916_wcd_analog_priv {
291*4882a593Smuzhiyun u16 pmic_rev;
292*4882a593Smuzhiyun u16 codec_version;
293*4882a593Smuzhiyun bool mbhc_btn_enabled;
294*4882a593Smuzhiyun /* special event to detect accessory type */
295*4882a593Smuzhiyun int mbhc_btn0_released;
296*4882a593Smuzhiyun bool detect_accessory_type;
297*4882a593Smuzhiyun struct clk *mclk;
298*4882a593Smuzhiyun struct snd_soc_component *component;
299*4882a593Smuzhiyun struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
300*4882a593Smuzhiyun struct snd_soc_jack *jack;
301*4882a593Smuzhiyun bool hphl_jack_type_normally_open;
302*4882a593Smuzhiyun bool gnd_jack_type_normally_open;
303*4882a593Smuzhiyun /* Voltage threshold when internal current source of 100uA is used */
304*4882a593Smuzhiyun u32 vref_btn_cs[MBHC_MAX_BUTTONS];
305*4882a593Smuzhiyun /* Voltage threshold when microphone bias is ON */
306*4882a593Smuzhiyun u32 vref_btn_micb[MBHC_MAX_BUTTONS];
307*4882a593Smuzhiyun unsigned int micbias1_cap_mode;
308*4882a593Smuzhiyun unsigned int micbias2_cap_mode;
309*4882a593Smuzhiyun unsigned int micbias_mv;
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static const char *const adc2_mux_text[] = { "ZERO", "INP2", "INP3" };
313*4882a593Smuzhiyun static const char *const rdac2_mux_text[] = { "RX1", "RX2" };
314*4882a593Smuzhiyun static const char *const hph_text[] = { "ZERO", "Switch", };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static const struct soc_enum hph_enum = SOC_ENUM_SINGLE_VIRT(
317*4882a593Smuzhiyun ARRAY_SIZE(hph_text), hph_text);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static const struct snd_kcontrol_new ear_mux = SOC_DAPM_ENUM("EAR_S", hph_enum);
320*4882a593Smuzhiyun static const struct snd_kcontrol_new hphl_mux = SOC_DAPM_ENUM("HPHL", hph_enum);
321*4882a593Smuzhiyun static const struct snd_kcontrol_new hphr_mux = SOC_DAPM_ENUM("HPHR", hph_enum);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* ADC2 MUX */
324*4882a593Smuzhiyun static const struct soc_enum adc2_enum = SOC_ENUM_SINGLE_VIRT(
325*4882a593Smuzhiyun ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* RDAC2 MUX */
328*4882a593Smuzhiyun static const struct soc_enum rdac2_mux_enum = SOC_ENUM_SINGLE(
329*4882a593Smuzhiyun CDC_D_CDC_CONN_HPHR_DAC_CTL, 0, 2, rdac2_mux_text);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static const struct snd_kcontrol_new spkr_switch[] = {
332*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", CDC_A_SPKR_DAC_CTL, 7, 1, 0)
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static const struct snd_kcontrol_new rdac2_mux = SOC_DAPM_ENUM(
336*4882a593Smuzhiyun "RDAC2 MUX Mux", rdac2_mux_enum);
337*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc2_mux = SOC_DAPM_ENUM(
338*4882a593Smuzhiyun "ADC2 MUX Mux", adc2_enum);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Analog Gain control 0 dB to +24 dB in 6 dB steps */
341*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 600, 0);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun static const struct snd_kcontrol_new pm8916_wcd_analog_snd_controls[] = {
344*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC1 Volume", CDC_A_TX_1_EN, 3, 8, 0, analog_gain),
345*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC2 Volume", CDC_A_TX_2_EN, 3, 8, 0, analog_gain),
346*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC3 Volume", CDC_A_TX_3_EN, 3, 8, 0, analog_gain),
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun
pm8916_wcd_analog_micbias_enable(struct snd_soc_component * component)349*4882a593Smuzhiyun static void pm8916_wcd_analog_micbias_enable(struct snd_soc_component *component)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *wcd = snd_soc_component_get_drvdata(component);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MICB_1_CTL,
354*4882a593Smuzhiyun MICB_1_CTL_EXT_PRECHARG_EN_MASK |
355*4882a593Smuzhiyun MICB_1_CTL_INT_PRECHARG_BYP_MASK,
356*4882a593Smuzhiyun MICB_1_CTL_INT_PRECHARG_BYP_EXT_PRECHRG_SEL
357*4882a593Smuzhiyun | MICB_1_CTL_EXT_PRECHARG_EN_ENABLE);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (wcd->micbias_mv) {
360*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MICB_1_VAL,
361*4882a593Smuzhiyun MICB_1_VAL_MICB_OUT_VAL_MASK,
362*4882a593Smuzhiyun MICB_VOLTAGE_REGVAL(wcd->micbias_mv));
363*4882a593Smuzhiyun /*
364*4882a593Smuzhiyun * Special headset needs MICBIAS as 2.7V so wait for
365*4882a593Smuzhiyun * 50 msec for the MICBIAS to reach 2.7 volts.
366*4882a593Smuzhiyun */
367*4882a593Smuzhiyun if (wcd->micbias_mv >= 2700)
368*4882a593Smuzhiyun msleep(50);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MICB_1_CTL,
372*4882a593Smuzhiyun MICB_1_CTL_EXT_PRECHARG_EN_MASK |
373*4882a593Smuzhiyun MICB_1_CTL_INT_PRECHARG_BYP_MASK, 0);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
pm8916_wcd_analog_enable_micbias(struct snd_soc_component * component,int event,unsigned int cap_mode)377*4882a593Smuzhiyun static int pm8916_wcd_analog_enable_micbias(struct snd_soc_component *component,
378*4882a593Smuzhiyun int event, unsigned int cap_mode)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun switch (event) {
381*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
382*4882a593Smuzhiyun pm8916_wcd_analog_micbias_enable(component);
383*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MICB_1_EN,
384*4882a593Smuzhiyun MICB_1_EN_BYP_CAP_MASK, cap_mode);
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun return 0;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
pm8916_wcd_analog_enable_micbias_int(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)391*4882a593Smuzhiyun static int pm8916_wcd_analog_enable_micbias_int(struct snd_soc_dapm_widget *w,
392*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
393*4882a593Smuzhiyun int event)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun switch (event) {
398*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
399*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MICB_1_EN,
400*4882a593Smuzhiyun MICB_1_EN_OPA_STG2_TAIL_CURR_MASK,
401*4882a593Smuzhiyun MICB_1_EN_OPA_STG2_TAIL_CURR_1_60UA);
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun return 0;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
pm8916_wcd_analog_enable_micbias1(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)408*4882a593Smuzhiyun static int pm8916_wcd_analog_enable_micbias1(struct snd_soc_dapm_widget *w,
409*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
410*4882a593Smuzhiyun int event)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
413*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *wcd = snd_soc_component_get_drvdata(component);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun return pm8916_wcd_analog_enable_micbias(component, event,
416*4882a593Smuzhiyun wcd->micbias1_cap_mode);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
pm8916_wcd_analog_enable_micbias2(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)419*4882a593Smuzhiyun static int pm8916_wcd_analog_enable_micbias2(struct snd_soc_dapm_widget *w,
420*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
421*4882a593Smuzhiyun int event)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
424*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *wcd = snd_soc_component_get_drvdata(component);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return pm8916_wcd_analog_enable_micbias(component, event,
427*4882a593Smuzhiyun wcd->micbias2_cap_mode);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
pm8916_mbhc_configure_bias(struct pm8916_wcd_analog_priv * priv,bool micbias2_enabled)431*4882a593Smuzhiyun static int pm8916_mbhc_configure_bias(struct pm8916_wcd_analog_priv *priv,
432*4882a593Smuzhiyun bool micbias2_enabled)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun struct snd_soc_component *component = priv->component;
435*4882a593Smuzhiyun u32 coarse, fine, reg_val, reg_addr;
436*4882a593Smuzhiyun int *vrefs, i;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (!micbias2_enabled) { /* use internal 100uA Current source */
439*4882a593Smuzhiyun /* Enable internal 2.2k Internal Rbias Resistor */
440*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MICB_1_INT_RBIAS,
441*4882a593Smuzhiyun MICB_1_INT_TX2_INT_RBIAS_EN_MASK,
442*4882a593Smuzhiyun MICB_1_INT_TX2_INT_RBIAS_EN_ENABLE);
443*4882a593Smuzhiyun /* Remove pull down on MIC BIAS2 */
444*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MICB_2_EN,
445*4882a593Smuzhiyun CDC_A_MICB_2_PULL_DOWN_EN_MASK,
446*4882a593Smuzhiyun 0);
447*4882a593Smuzhiyun /* enable 100uA internal current source */
448*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MBHC_FSM_CTL,
449*4882a593Smuzhiyun CDC_A_MBHC_FSM_CTL_BTN_ISRC_CTRL_MASK,
450*4882a593Smuzhiyun CDC_A_MBHC_FSM_CTL_BTN_ISRC_CTRL_I_100UA);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MBHC_FSM_CTL,
453*4882a593Smuzhiyun CDC_A_MBHC_FSM_CTL_MBHC_FSM_EN_MASK,
454*4882a593Smuzhiyun CDC_A_MBHC_FSM_CTL_MBHC_FSM_EN);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if (micbias2_enabled)
457*4882a593Smuzhiyun vrefs = &priv->vref_btn_micb[0];
458*4882a593Smuzhiyun else
459*4882a593Smuzhiyun vrefs = &priv->vref_btn_cs[0];
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* program vref ranges for all the buttons */
462*4882a593Smuzhiyun reg_addr = CDC_A_MBHC_BTN0_ZDET_CTL_0;
463*4882a593Smuzhiyun for (i = 0; i < MBHC_MAX_BUTTONS; i++) {
464*4882a593Smuzhiyun /* split mv in to coarse parts of 100mv & fine parts of 12mv */
465*4882a593Smuzhiyun coarse = (vrefs[i] / 100);
466*4882a593Smuzhiyun fine = ((vrefs[i] % 100) / 12);
467*4882a593Smuzhiyun reg_val = (coarse << CDC_A_MBHC_BTN_VREF_COARSE_SHIFT) |
468*4882a593Smuzhiyun (fine << CDC_A_MBHC_BTN_VREF_FINE_SHIFT);
469*4882a593Smuzhiyun snd_soc_component_update_bits(component, reg_addr,
470*4882a593Smuzhiyun CDC_A_MBHC_BTN_VREF_MASK,
471*4882a593Smuzhiyun reg_val);
472*4882a593Smuzhiyun reg_addr++;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
pm8916_wcd_setup_mbhc(struct pm8916_wcd_analog_priv * wcd)478*4882a593Smuzhiyun static void pm8916_wcd_setup_mbhc(struct pm8916_wcd_analog_priv *wcd)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct snd_soc_component *component = wcd->component;
481*4882a593Smuzhiyun bool micbias_enabled = false;
482*4882a593Smuzhiyun u32 plug_type = 0;
483*4882a593Smuzhiyun u32 int_en_mask;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun snd_soc_component_write(component, CDC_A_MBHC_DET_CTL_1,
486*4882a593Smuzhiyun CDC_A_MBHC_DET_CTL_L_DET_EN |
487*4882a593Smuzhiyun CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_INSERTION |
488*4882a593Smuzhiyun CDC_A_MBHC_DET_CTL_MIC_CLAMP_CTL_AUTO |
489*4882a593Smuzhiyun CDC_A_MBHC_DET_CTL_MBHC_BIAS_EN);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (wcd->hphl_jack_type_normally_open)
492*4882a593Smuzhiyun plug_type |= CDC_A_HPHL_PLUG_TYPE_NO;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun if (wcd->gnd_jack_type_normally_open)
495*4882a593Smuzhiyun plug_type |= CDC_A_GND_PLUG_TYPE_NO;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun snd_soc_component_write(component, CDC_A_MBHC_DET_CTL_2,
498*4882a593Smuzhiyun CDC_A_MBHC_DET_CTL_HS_L_DET_PULL_UP_CTRL_I_3P0 |
499*4882a593Smuzhiyun CDC_A_MBHC_DET_CTL_HS_L_DET_COMPA_CTRL_V0P9_VDD |
500*4882a593Smuzhiyun plug_type |
501*4882a593Smuzhiyun CDC_A_MBHC_DET_CTL_HPHL_100K_TO_GND_EN);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun snd_soc_component_write(component, CDC_A_MBHC_DBNC_TIMER,
505*4882a593Smuzhiyun CDC_A_MBHC_DBNC_TIMER_INSREM_DBNC_T_256_MS |
506*4882a593Smuzhiyun CDC_A_MBHC_DBNC_TIMER_BTN_DBNC_T_16MS);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* enable MBHC clock */
509*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_D_CDC_DIG_CLK_CTL,
510*4882a593Smuzhiyun DIG_CLK_CTL_D_MBHC_CLK_EN_MASK,
511*4882a593Smuzhiyun DIG_CLK_CTL_D_MBHC_CLK_EN);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (snd_soc_component_read(component, CDC_A_MICB_2_EN) & CDC_A_MICB_2_EN_ENABLE)
514*4882a593Smuzhiyun micbias_enabled = true;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun pm8916_mbhc_configure_bias(wcd, micbias_enabled);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun int_en_mask = MBHC_SWITCH_INT;
519*4882a593Smuzhiyun if (wcd->mbhc_btn_enabled)
520*4882a593Smuzhiyun int_en_mask |= MBHC_BUTTON_PRESS_DET | MBHC_BUTTON_RELEASE_DET;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_D_INT_EN_CLR, int_en_mask, 0);
523*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_D_INT_EN_SET, int_en_mask, int_en_mask);
524*4882a593Smuzhiyun wcd->mbhc_btn0_released = false;
525*4882a593Smuzhiyun wcd->detect_accessory_type = true;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
pm8916_wcd_analog_enable_micbias_int2(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)528*4882a593Smuzhiyun static int pm8916_wcd_analog_enable_micbias_int2(struct
529*4882a593Smuzhiyun snd_soc_dapm_widget
530*4882a593Smuzhiyun *w, struct snd_kcontrol
531*4882a593Smuzhiyun *kcontrol, int event)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
534*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *wcd = snd_soc_component_get_drvdata(component);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun switch (event) {
537*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
538*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MICB_2_EN,
539*4882a593Smuzhiyun CDC_A_MICB_2_PULL_DOWN_EN_MASK, 0);
540*4882a593Smuzhiyun break;
541*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
542*4882a593Smuzhiyun pm8916_mbhc_configure_bias(wcd, true);
543*4882a593Smuzhiyun break;
544*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
545*4882a593Smuzhiyun pm8916_mbhc_configure_bias(wcd, false);
546*4882a593Smuzhiyun break;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun return pm8916_wcd_analog_enable_micbias_int(w, kcontrol, event);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
pm8916_wcd_analog_enable_adc(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)552*4882a593Smuzhiyun static int pm8916_wcd_analog_enable_adc(struct snd_soc_dapm_widget *w,
553*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
554*4882a593Smuzhiyun int event)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
557*4882a593Smuzhiyun u16 adc_reg = CDC_A_TX_1_2_TEST_CTL_2;
558*4882a593Smuzhiyun u8 init_bit_shift;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (w->reg == CDC_A_TX_1_EN)
561*4882a593Smuzhiyun init_bit_shift = 5;
562*4882a593Smuzhiyun else
563*4882a593Smuzhiyun init_bit_shift = 4;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun switch (event) {
566*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
567*4882a593Smuzhiyun if (w->reg == CDC_A_TX_2_EN)
568*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MICB_1_CTL,
569*4882a593Smuzhiyun MICB_1_CTL_CFILT_REF_SEL_MASK,
570*4882a593Smuzhiyun MICB_1_CTL_CFILT_REF_SEL_HPF_REF);
571*4882a593Smuzhiyun /*
572*4882a593Smuzhiyun * Add delay of 10 ms to give sufficient time for the voltage
573*4882a593Smuzhiyun * to shoot up and settle so that the txfe init does not
574*4882a593Smuzhiyun * happen when the input voltage is changing too much.
575*4882a593Smuzhiyun */
576*4882a593Smuzhiyun usleep_range(10000, 10010);
577*4882a593Smuzhiyun snd_soc_component_update_bits(component, adc_reg, 1 << init_bit_shift,
578*4882a593Smuzhiyun 1 << init_bit_shift);
579*4882a593Smuzhiyun switch (w->reg) {
580*4882a593Smuzhiyun case CDC_A_TX_1_EN:
581*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_D_CDC_CONN_TX1_CTL,
582*4882a593Smuzhiyun CONN_TX1_SERIAL_TX1_MUX,
583*4882a593Smuzhiyun CONN_TX1_SERIAL_TX1_ADC_1);
584*4882a593Smuzhiyun break;
585*4882a593Smuzhiyun case CDC_A_TX_2_EN:
586*4882a593Smuzhiyun case CDC_A_TX_3_EN:
587*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_D_CDC_CONN_TX2_CTL,
588*4882a593Smuzhiyun CONN_TX2_SERIAL_TX2_MUX,
589*4882a593Smuzhiyun CONN_TX2_SERIAL_TX2_ADC_2);
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun break;
593*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
594*4882a593Smuzhiyun /*
595*4882a593Smuzhiyun * Add delay of 12 ms before deasserting the init
596*4882a593Smuzhiyun * to reduce the tx pop
597*4882a593Smuzhiyun */
598*4882a593Smuzhiyun usleep_range(12000, 12010);
599*4882a593Smuzhiyun snd_soc_component_update_bits(component, adc_reg, 1 << init_bit_shift, 0x00);
600*4882a593Smuzhiyun break;
601*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
602*4882a593Smuzhiyun switch (w->reg) {
603*4882a593Smuzhiyun case CDC_A_TX_1_EN:
604*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_D_CDC_CONN_TX1_CTL,
605*4882a593Smuzhiyun CONN_TX1_SERIAL_TX1_MUX,
606*4882a593Smuzhiyun CONN_TX1_SERIAL_TX1_ZERO);
607*4882a593Smuzhiyun break;
608*4882a593Smuzhiyun case CDC_A_TX_2_EN:
609*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MICB_1_CTL,
610*4882a593Smuzhiyun MICB_1_CTL_CFILT_REF_SEL_MASK, 0);
611*4882a593Smuzhiyun fallthrough;
612*4882a593Smuzhiyun case CDC_A_TX_3_EN:
613*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_D_CDC_CONN_TX2_CTL,
614*4882a593Smuzhiyun CONN_TX2_SERIAL_TX2_MUX,
615*4882a593Smuzhiyun CONN_TX2_SERIAL_TX2_ZERO);
616*4882a593Smuzhiyun break;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun break;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun return 0;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
pm8916_wcd_analog_enable_spk_pa(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)625*4882a593Smuzhiyun static int pm8916_wcd_analog_enable_spk_pa(struct snd_soc_dapm_widget *w,
626*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
627*4882a593Smuzhiyun int event)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun switch (event) {
632*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
633*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_SPKR_PWRSTG_CTL,
634*4882a593Smuzhiyun SPKR_PWRSTG_CTL_DAC_EN_MASK |
635*4882a593Smuzhiyun SPKR_PWRSTG_CTL_BBM_MASK |
636*4882a593Smuzhiyun SPKR_PWRSTG_CTL_HBRDGE_EN_MASK |
637*4882a593Smuzhiyun SPKR_PWRSTG_CTL_CLAMP_EN_MASK,
638*4882a593Smuzhiyun SPKR_PWRSTG_CTL_DAC_EN|
639*4882a593Smuzhiyun SPKR_PWRSTG_CTL_BBM_EN |
640*4882a593Smuzhiyun SPKR_PWRSTG_CTL_HBRDGE_EN |
641*4882a593Smuzhiyun SPKR_PWRSTG_CTL_CLAMP_EN);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_RX_EAR_CTL,
644*4882a593Smuzhiyun RX_EAR_CTL_SPK_VBAT_LDO_EN_MASK,
645*4882a593Smuzhiyun RX_EAR_CTL_SPK_VBAT_LDO_EN_ENABLE);
646*4882a593Smuzhiyun break;
647*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
648*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_SPKR_DRV_CTL,
649*4882a593Smuzhiyun SPKR_DRV_CTL_DEF_MASK,
650*4882a593Smuzhiyun SPKR_DRV_CTL_DEF_VAL);
651*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg,
652*4882a593Smuzhiyun SPKR_DRV_CLASSD_PA_EN_MASK,
653*4882a593Smuzhiyun SPKR_DRV_CLASSD_PA_EN_ENABLE);
654*4882a593Smuzhiyun break;
655*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
656*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_SPKR_PWRSTG_CTL,
657*4882a593Smuzhiyun SPKR_PWRSTG_CTL_DAC_EN_MASK|
658*4882a593Smuzhiyun SPKR_PWRSTG_CTL_BBM_MASK |
659*4882a593Smuzhiyun SPKR_PWRSTG_CTL_HBRDGE_EN_MASK |
660*4882a593Smuzhiyun SPKR_PWRSTG_CTL_CLAMP_EN_MASK, 0);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_SPKR_DAC_CTL,
663*4882a593Smuzhiyun SPKR_DAC_CTL_DAC_RESET_MASK,
664*4882a593Smuzhiyun SPKR_DAC_CTL_DAC_RESET_NORMAL);
665*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_RX_EAR_CTL,
666*4882a593Smuzhiyun RX_EAR_CTL_SPK_VBAT_LDO_EN_MASK, 0);
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun return 0;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
pm8916_wcd_analog_enable_ear_pa(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)672*4882a593Smuzhiyun static int pm8916_wcd_analog_enable_ear_pa(struct snd_soc_dapm_widget *w,
673*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
674*4882a593Smuzhiyun int event)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun switch (event) {
679*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
680*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_RX_EAR_CTL,
681*4882a593Smuzhiyun RX_EAR_CTL_PA_SEL_MASK, RX_EAR_CTL_PA_SEL);
682*4882a593Smuzhiyun break;
683*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
684*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_RX_EAR_CTL,
685*4882a593Smuzhiyun RX_EAR_CTL_PA_EAR_PA_EN_MASK,
686*4882a593Smuzhiyun RX_EAR_CTL_PA_EAR_PA_EN_ENABLE);
687*4882a593Smuzhiyun break;
688*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
689*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_RX_EAR_CTL,
690*4882a593Smuzhiyun RX_EAR_CTL_PA_EAR_PA_EN_MASK, 0);
691*4882a593Smuzhiyun /* Delay to reduce ear turn off pop */
692*4882a593Smuzhiyun usleep_range(7000, 7100);
693*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_RX_EAR_CTL,
694*4882a593Smuzhiyun RX_EAR_CTL_PA_SEL_MASK, 0);
695*4882a593Smuzhiyun break;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun return 0;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun static const struct reg_default wcd_reg_defaults_2_0[] = {
701*4882a593Smuzhiyun {CDC_A_RX_COM_OCP_CTL, 0xD1},
702*4882a593Smuzhiyun {CDC_A_RX_COM_OCP_COUNT, 0xFF},
703*4882a593Smuzhiyun {CDC_D_SEC_ACCESS, 0xA5},
704*4882a593Smuzhiyun {CDC_D_PERPH_RESET_CTL3, 0x0F},
705*4882a593Smuzhiyun {CDC_A_TX_1_2_OPAMP_BIAS, 0x4F},
706*4882a593Smuzhiyun {CDC_A_NCP_FBCTRL, 0x28},
707*4882a593Smuzhiyun {CDC_A_SPKR_DRV_CTL, 0x69},
708*4882a593Smuzhiyun {CDC_A_SPKR_DRV_DBG, 0x01},
709*4882a593Smuzhiyun {CDC_A_BOOST_EN_CTL, 0x5F},
710*4882a593Smuzhiyun {CDC_A_SLOPE_COMP_IP_ZERO, 0x88},
711*4882a593Smuzhiyun {CDC_A_SEC_ACCESS, 0xA5},
712*4882a593Smuzhiyun {CDC_A_PERPH_RESET_CTL3, 0x0F},
713*4882a593Smuzhiyun {CDC_A_CURRENT_LIMIT, 0x82},
714*4882a593Smuzhiyun {CDC_A_SPKR_DAC_CTL, 0x03},
715*4882a593Smuzhiyun {CDC_A_SPKR_OCP_CTL, 0xE1},
716*4882a593Smuzhiyun {CDC_A_MASTER_BIAS_CTL, 0x30},
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun
pm8916_wcd_analog_probe(struct snd_soc_component * component)719*4882a593Smuzhiyun static int pm8916_wcd_analog_probe(struct snd_soc_component *component)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *priv = dev_get_drvdata(component->dev);
722*4882a593Smuzhiyun int err, reg;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun err = regulator_bulk_enable(ARRAY_SIZE(priv->supplies), priv->supplies);
725*4882a593Smuzhiyun if (err != 0) {
726*4882a593Smuzhiyun dev_err(component->dev, "failed to enable regulators (%d)\n", err);
727*4882a593Smuzhiyun return err;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun snd_soc_component_init_regmap(component,
731*4882a593Smuzhiyun dev_get_regmap(component->dev->parent, NULL));
732*4882a593Smuzhiyun snd_soc_component_set_drvdata(component, priv);
733*4882a593Smuzhiyun priv->pmic_rev = snd_soc_component_read(component, CDC_D_REVISION1);
734*4882a593Smuzhiyun priv->codec_version = snd_soc_component_read(component, CDC_D_PERPH_SUBTYPE);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun dev_info(component->dev, "PMIC REV: %d\t CODEC Version: %d\n",
737*4882a593Smuzhiyun priv->pmic_rev, priv->codec_version);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun snd_soc_component_write(component, CDC_D_PERPH_RESET_CTL4, 0x01);
740*4882a593Smuzhiyun snd_soc_component_write(component, CDC_A_PERPH_RESET_CTL4, 0x01);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun for (reg = 0; reg < ARRAY_SIZE(wcd_reg_defaults_2_0); reg++)
743*4882a593Smuzhiyun snd_soc_component_write(component, wcd_reg_defaults_2_0[reg].reg,
744*4882a593Smuzhiyun wcd_reg_defaults_2_0[reg].def);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun priv->component = component;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_D_CDC_RST_CTL,
749*4882a593Smuzhiyun RST_CTL_DIG_SW_RST_N_MASK,
750*4882a593Smuzhiyun RST_CTL_DIG_SW_RST_N_REMOVE_RESET);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun pm8916_wcd_setup_mbhc(priv);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun return 0;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
pm8916_wcd_analog_remove(struct snd_soc_component * component)757*4882a593Smuzhiyun static void pm8916_wcd_analog_remove(struct snd_soc_component *component)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *priv = dev_get_drvdata(component->dev);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_D_CDC_RST_CTL,
762*4882a593Smuzhiyun RST_CTL_DIG_SW_RST_N_MASK, 0);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
765*4882a593Smuzhiyun priv->supplies);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun static const struct snd_soc_dapm_route pm8916_wcd_analog_audio_map[] = {
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun {"PDM_RX1", NULL, "PDM Playback"},
771*4882a593Smuzhiyun {"PDM_RX2", NULL, "PDM Playback"},
772*4882a593Smuzhiyun {"PDM_RX3", NULL, "PDM Playback"},
773*4882a593Smuzhiyun {"PDM Capture", NULL, "PDM_TX"},
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /* ADC Connections */
776*4882a593Smuzhiyun {"PDM_TX", NULL, "ADC2"},
777*4882a593Smuzhiyun {"PDM_TX", NULL, "ADC3"},
778*4882a593Smuzhiyun {"ADC2", NULL, "ADC2 MUX"},
779*4882a593Smuzhiyun {"ADC3", NULL, "ADC2 MUX"},
780*4882a593Smuzhiyun {"ADC2 MUX", "INP2", "ADC2_INP2"},
781*4882a593Smuzhiyun {"ADC2 MUX", "INP3", "ADC2_INP3"},
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun {"PDM_TX", NULL, "ADC1"},
784*4882a593Smuzhiyun {"ADC1", NULL, "AMIC1"},
785*4882a593Smuzhiyun {"ADC2_INP2", NULL, "AMIC2"},
786*4882a593Smuzhiyun {"ADC2_INP3", NULL, "AMIC3"},
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* RDAC Connections */
789*4882a593Smuzhiyun {"HPHR DAC", NULL, "RDAC2 MUX"},
790*4882a593Smuzhiyun {"RDAC2 MUX", "RX1", "PDM_RX1"},
791*4882a593Smuzhiyun {"RDAC2 MUX", "RX2", "PDM_RX2"},
792*4882a593Smuzhiyun {"HPHL DAC", NULL, "PDM_RX1"},
793*4882a593Smuzhiyun {"PDM_RX1", NULL, "RXD1_CLK"},
794*4882a593Smuzhiyun {"PDM_RX2", NULL, "RXD2_CLK"},
795*4882a593Smuzhiyun {"PDM_RX3", NULL, "RXD3_CLK"},
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun {"PDM_RX1", NULL, "RXD_PDM_CLK"},
798*4882a593Smuzhiyun {"PDM_RX2", NULL, "RXD_PDM_CLK"},
799*4882a593Smuzhiyun {"PDM_RX3", NULL, "RXD_PDM_CLK"},
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun {"ADC1", NULL, "TXD_CLK"},
802*4882a593Smuzhiyun {"ADC2", NULL, "TXD_CLK"},
803*4882a593Smuzhiyun {"ADC3", NULL, "TXD_CLK"},
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun {"ADC1", NULL, "TXA_CLK25"},
806*4882a593Smuzhiyun {"ADC2", NULL, "TXA_CLK25"},
807*4882a593Smuzhiyun {"ADC3", NULL, "TXA_CLK25"},
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun {"PDM_RX1", NULL, "A_MCLK2"},
810*4882a593Smuzhiyun {"PDM_RX2", NULL, "A_MCLK2"},
811*4882a593Smuzhiyun {"PDM_RX3", NULL, "A_MCLK2"},
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun {"PDM_TX", NULL, "A_MCLK2"},
814*4882a593Smuzhiyun {"A_MCLK2", NULL, "A_MCLK"},
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* Earpiece (RX MIX1) */
817*4882a593Smuzhiyun {"EAR", NULL, "EAR_S"},
818*4882a593Smuzhiyun {"EAR_S", "Switch", "EAR PA"},
819*4882a593Smuzhiyun {"EAR PA", NULL, "RX_BIAS"},
820*4882a593Smuzhiyun {"EAR PA", NULL, "HPHL DAC"},
821*4882a593Smuzhiyun {"EAR PA", NULL, "HPHR DAC"},
822*4882a593Smuzhiyun {"EAR PA", NULL, "EAR CP"},
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /* Headset (RX MIX1 and RX MIX2) */
825*4882a593Smuzhiyun {"HEADPHONE", NULL, "HPHL PA"},
826*4882a593Smuzhiyun {"HEADPHONE", NULL, "HPHR PA"},
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun {"HPHL DAC", NULL, "EAR_HPHL_CLK"},
829*4882a593Smuzhiyun {"HPHR DAC", NULL, "EAR_HPHR_CLK"},
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun {"CP", NULL, "NCP_CLK"},
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun {"HPHL PA", NULL, "HPHL"},
834*4882a593Smuzhiyun {"HPHR PA", NULL, "HPHR"},
835*4882a593Smuzhiyun {"HPHL PA", NULL, "CP"},
836*4882a593Smuzhiyun {"HPHL PA", NULL, "RX_BIAS"},
837*4882a593Smuzhiyun {"HPHR PA", NULL, "CP"},
838*4882a593Smuzhiyun {"HPHR PA", NULL, "RX_BIAS"},
839*4882a593Smuzhiyun {"HPHL", "Switch", "HPHL DAC"},
840*4882a593Smuzhiyun {"HPHR", "Switch", "HPHR DAC"},
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun {"RX_BIAS", NULL, "DAC_REF"},
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun {"SPK_OUT", NULL, "SPK PA"},
845*4882a593Smuzhiyun {"SPK PA", NULL, "RX_BIAS"},
846*4882a593Smuzhiyun {"SPK PA", NULL, "SPKR_CLK"},
847*4882a593Smuzhiyun {"SPK PA", NULL, "SPK DAC"},
848*4882a593Smuzhiyun {"SPK DAC", "Switch", "PDM_RX3"},
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun {"MIC_BIAS1", NULL, "INT_LDO_H"},
851*4882a593Smuzhiyun {"MIC_BIAS2", NULL, "INT_LDO_H"},
852*4882a593Smuzhiyun {"MIC_BIAS1", NULL, "vdd-micbias"},
853*4882a593Smuzhiyun {"MIC_BIAS2", NULL, "vdd-micbias"},
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun {"MIC BIAS External1", NULL, "MIC_BIAS1"},
856*4882a593Smuzhiyun {"MIC BIAS Internal1", NULL, "MIC_BIAS1"},
857*4882a593Smuzhiyun {"MIC BIAS External2", NULL, "MIC_BIAS2"},
858*4882a593Smuzhiyun {"MIC BIAS Internal2", NULL, "MIC_BIAS2"},
859*4882a593Smuzhiyun {"MIC BIAS Internal3", NULL, "MIC_BIAS1"},
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun static const struct snd_soc_dapm_widget pm8916_wcd_analog_dapm_widgets[] = {
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("PDM_RX1", NULL, 0, SND_SOC_NOPM, 0, 0),
865*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("PDM_RX2", NULL, 0, SND_SOC_NOPM, 0, 0),
866*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("PDM_RX3", NULL, 0, SND_SOC_NOPM, 0, 0),
867*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("PDM_TX", NULL, 0, SND_SOC_NOPM, 0, 0),
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AMIC1"),
870*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AMIC3"),
871*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AMIC2"),
872*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("EAR"),
873*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HEADPHONE"),
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* RX stuff */
876*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("INT_LDO_H", SND_SOC_NOPM, 1, 0, NULL, 0),
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("EAR PA", SND_SOC_NOPM,
879*4882a593Smuzhiyun 0, 0, NULL, 0,
880*4882a593Smuzhiyun pm8916_wcd_analog_enable_ear_pa,
881*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
882*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
883*4882a593Smuzhiyun SND_SOC_DAPM_MUX("EAR_S", SND_SOC_NOPM, 0, 0, &ear_mux),
884*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("EAR CP", CDC_A_NCP_EN, 4, 0, NULL, 0),
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HPHL PA", CDC_A_RX_HPH_CNP_EN, 5, 0, NULL, 0),
887*4882a593Smuzhiyun SND_SOC_DAPM_MUX("HPHL", SND_SOC_NOPM, 0, 0, &hphl_mux),
888*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("HPHL DAC", CDC_A_RX_HPH_L_PA_DAC_CTL, 3, 0, NULL,
889*4882a593Smuzhiyun 0),
890*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HPHR PA", CDC_A_RX_HPH_CNP_EN, 4, 0, NULL, 0),
891*4882a593Smuzhiyun SND_SOC_DAPM_MUX("HPHR", SND_SOC_NOPM, 0, 0, &hphr_mux),
892*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("HPHR DAC", CDC_A_RX_HPH_R_PA_DAC_CTL, 3, 0, NULL,
893*4882a593Smuzhiyun 0),
894*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SPK DAC", SND_SOC_NOPM, 0, 0,
895*4882a593Smuzhiyun spkr_switch, ARRAY_SIZE(spkr_switch)),
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* Speaker */
898*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPK_OUT"),
899*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("SPK PA", CDC_A_SPKR_DRV_CTL,
900*4882a593Smuzhiyun 6, 0, NULL, 0,
901*4882a593Smuzhiyun pm8916_wcd_analog_enable_spk_pa,
902*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
903*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
904*4882a593Smuzhiyun SND_SOC_DAPM_REGULATOR_SUPPLY("vdd-micbias", 0, 0),
905*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("CP", CDC_A_NCP_EN, 0, 0, NULL, 0),
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DAC_REF", CDC_A_RX_COM_BIAS_DAC, 0, 0, NULL, 0),
908*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("RX_BIAS", CDC_A_RX_COM_BIAS_DAC, 7, 0, NULL, 0),
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /* TX */
911*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC_BIAS1", CDC_A_MICB_1_EN, 7, 0,
912*4882a593Smuzhiyun pm8916_wcd_analog_enable_micbias1,
913*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
914*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC_BIAS2", CDC_A_MICB_2_EN, 7, 0,
915*4882a593Smuzhiyun pm8916_wcd_analog_enable_micbias2,
916*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC BIAS External1", SND_SOC_NOPM, 0, 0, NULL, 0),
919*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC BIAS External2", SND_SOC_NOPM, 0, 0, NULL, 0),
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC BIAS Internal1", CDC_A_MICB_1_INT_RBIAS, 7, 0,
922*4882a593Smuzhiyun pm8916_wcd_analog_enable_micbias_int,
923*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU),
924*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC BIAS Internal2", CDC_A_MICB_1_INT_RBIAS, 4, 0,
925*4882a593Smuzhiyun pm8916_wcd_analog_enable_micbias_int2,
926*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
927*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
928*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC BIAS Internal3", CDC_A_MICB_1_INT_RBIAS, 1, 0,
929*4882a593Smuzhiyun pm8916_wcd_analog_enable_micbias_int,
930*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU),
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("ADC1", NULL, CDC_A_TX_1_EN, 7, 0,
933*4882a593Smuzhiyun pm8916_wcd_analog_enable_adc,
934*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
935*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
936*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("ADC2_INP2", NULL, CDC_A_TX_2_EN, 7, 0,
937*4882a593Smuzhiyun pm8916_wcd_analog_enable_adc,
938*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
939*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
940*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("ADC2_INP3", NULL, CDC_A_TX_3_EN, 7, 0,
941*4882a593Smuzhiyun pm8916_wcd_analog_enable_adc,
942*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
943*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
946*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0, &tx_adc2_mux),
949*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RDAC2 MUX", SND_SOC_NOPM, 0, 0, &rdac2_mux),
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* Analog path clocks */
952*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("EAR_HPHR_CLK", CDC_D_CDC_ANA_CLK_CTL, 0, 0, NULL,
953*4882a593Smuzhiyun 0),
954*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("EAR_HPHL_CLK", CDC_D_CDC_ANA_CLK_CTL, 1, 0, NULL,
955*4882a593Smuzhiyun 0),
956*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("SPKR_CLK", CDC_D_CDC_ANA_CLK_CTL, 4, 0, NULL, 0),
957*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("TXA_CLK25", CDC_D_CDC_ANA_CLK_CTL, 5, 0, NULL, 0),
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* Digital path clocks */
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("RXD1_CLK", CDC_D_CDC_DIG_CLK_CTL, 0, 0, NULL, 0),
962*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("RXD2_CLK", CDC_D_CDC_DIG_CLK_CTL, 1, 0, NULL, 0),
963*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("RXD3_CLK", CDC_D_CDC_DIG_CLK_CTL, 2, 0, NULL, 0),
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("TXD_CLK", CDC_D_CDC_DIG_CLK_CTL, 4, 0, NULL, 0),
966*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("NCP_CLK", CDC_D_CDC_DIG_CLK_CTL, 6, 0, NULL, 0),
967*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("RXD_PDM_CLK", CDC_D_CDC_DIG_CLK_CTL, 7, 0, NULL,
968*4882a593Smuzhiyun 0),
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* System Clock source */
971*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("A_MCLK", CDC_D_CDC_TOP_CLK_CTL, 2, 0, NULL, 0),
972*4882a593Smuzhiyun /* TX ADC and RX DAC Clock source. */
973*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("A_MCLK2", CDC_D_CDC_TOP_CLK_CTL, 3, 0, NULL, 0),
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun
pm8916_wcd_analog_set_jack(struct snd_soc_component * component,struct snd_soc_jack * jack,void * data)976*4882a593Smuzhiyun static int pm8916_wcd_analog_set_jack(struct snd_soc_component *component,
977*4882a593Smuzhiyun struct snd_soc_jack *jack,
978*4882a593Smuzhiyun void *data)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *wcd = snd_soc_component_get_drvdata(component);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun wcd->jack = jack;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun return 0;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
mbhc_btn_release_irq_handler(int irq,void * arg)987*4882a593Smuzhiyun static irqreturn_t mbhc_btn_release_irq_handler(int irq, void *arg)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *priv = arg;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (priv->detect_accessory_type) {
992*4882a593Smuzhiyun struct snd_soc_component *component = priv->component;
993*4882a593Smuzhiyun u32 val = snd_soc_component_read(component, CDC_A_MBHC_RESULT_1);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /* check if its BTN0 thats released */
996*4882a593Smuzhiyun if ((val != -1) && !(val & CDC_A_MBHC_RESULT_1_BTN_RESULT_MASK))
997*4882a593Smuzhiyun priv->mbhc_btn0_released = true;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun } else {
1000*4882a593Smuzhiyun snd_soc_jack_report(priv->jack, 0, btn_mask);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun return IRQ_HANDLED;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
mbhc_btn_press_irq_handler(int irq,void * arg)1006*4882a593Smuzhiyun static irqreturn_t mbhc_btn_press_irq_handler(int irq, void *arg)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *priv = arg;
1009*4882a593Smuzhiyun struct snd_soc_component *component = priv->component;
1010*4882a593Smuzhiyun u32 btn_result;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun btn_result = snd_soc_component_read(component, CDC_A_MBHC_RESULT_1) &
1013*4882a593Smuzhiyun CDC_A_MBHC_RESULT_1_BTN_RESULT_MASK;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun switch (btn_result) {
1016*4882a593Smuzhiyun case 0xf:
1017*4882a593Smuzhiyun snd_soc_jack_report(priv->jack, SND_JACK_BTN_4, btn_mask);
1018*4882a593Smuzhiyun break;
1019*4882a593Smuzhiyun case 0x7:
1020*4882a593Smuzhiyun snd_soc_jack_report(priv->jack, SND_JACK_BTN_3, btn_mask);
1021*4882a593Smuzhiyun break;
1022*4882a593Smuzhiyun case 0x3:
1023*4882a593Smuzhiyun snd_soc_jack_report(priv->jack, SND_JACK_BTN_2, btn_mask);
1024*4882a593Smuzhiyun break;
1025*4882a593Smuzhiyun case 0x1:
1026*4882a593Smuzhiyun snd_soc_jack_report(priv->jack, SND_JACK_BTN_1, btn_mask);
1027*4882a593Smuzhiyun break;
1028*4882a593Smuzhiyun case 0x0:
1029*4882a593Smuzhiyun /* handle BTN_0 specially for type detection */
1030*4882a593Smuzhiyun if (!priv->detect_accessory_type)
1031*4882a593Smuzhiyun snd_soc_jack_report(priv->jack,
1032*4882a593Smuzhiyun SND_JACK_BTN_0, btn_mask);
1033*4882a593Smuzhiyun break;
1034*4882a593Smuzhiyun default:
1035*4882a593Smuzhiyun dev_err(component->dev,
1036*4882a593Smuzhiyun "Unexpected button press result (%x)", btn_result);
1037*4882a593Smuzhiyun break;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun return IRQ_HANDLED;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
pm8916_mbhc_switch_irq_handler(int irq,void * arg)1043*4882a593Smuzhiyun static irqreturn_t pm8916_mbhc_switch_irq_handler(int irq, void *arg)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *priv = arg;
1046*4882a593Smuzhiyun struct snd_soc_component *component = priv->component;
1047*4882a593Smuzhiyun bool ins = false;
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun if (snd_soc_component_read(component, CDC_A_MBHC_DET_CTL_1) &
1050*4882a593Smuzhiyun CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_MASK)
1051*4882a593Smuzhiyun ins = true;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /* Set the detection type appropriately */
1054*4882a593Smuzhiyun snd_soc_component_update_bits(component, CDC_A_MBHC_DET_CTL_1,
1055*4882a593Smuzhiyun CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_MASK,
1056*4882a593Smuzhiyun (!ins << CDC_A_MBHC_DET_CTL_MECH_DET_TYPE_SHIFT));
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (ins) { /* hs insertion */
1060*4882a593Smuzhiyun bool micbias_enabled = false;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun if (snd_soc_component_read(component, CDC_A_MICB_2_EN) &
1063*4882a593Smuzhiyun CDC_A_MICB_2_EN_ENABLE)
1064*4882a593Smuzhiyun micbias_enabled = true;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun pm8916_mbhc_configure_bias(priv, micbias_enabled);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun /*
1069*4882a593Smuzhiyun * if only a btn0 press event is receive just before
1070*4882a593Smuzhiyun * insert event then its a 3 pole headphone else if
1071*4882a593Smuzhiyun * both press and release event received then its
1072*4882a593Smuzhiyun * a headset.
1073*4882a593Smuzhiyun */
1074*4882a593Smuzhiyun if (priv->mbhc_btn0_released)
1075*4882a593Smuzhiyun snd_soc_jack_report(priv->jack,
1076*4882a593Smuzhiyun SND_JACK_HEADSET, hs_jack_mask);
1077*4882a593Smuzhiyun else
1078*4882a593Smuzhiyun snd_soc_jack_report(priv->jack,
1079*4882a593Smuzhiyun SND_JACK_HEADPHONE, hs_jack_mask);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun priv->detect_accessory_type = false;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun } else { /* removal */
1084*4882a593Smuzhiyun snd_soc_jack_report(priv->jack, 0, hs_jack_mask);
1085*4882a593Smuzhiyun priv->detect_accessory_type = true;
1086*4882a593Smuzhiyun priv->mbhc_btn0_released = false;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun return IRQ_HANDLED;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun static struct snd_soc_dai_driver pm8916_wcd_analog_dai[] = {
1093*4882a593Smuzhiyun [0] = {
1094*4882a593Smuzhiyun .name = "pm8916_wcd_analog_pdm_rx",
1095*4882a593Smuzhiyun .id = 0,
1096*4882a593Smuzhiyun .playback = {
1097*4882a593Smuzhiyun .stream_name = "PDM Playback",
1098*4882a593Smuzhiyun .rates = MSM8916_WCD_ANALOG_RATES,
1099*4882a593Smuzhiyun .formats = MSM8916_WCD_ANALOG_FORMATS,
1100*4882a593Smuzhiyun .channels_min = 1,
1101*4882a593Smuzhiyun .channels_max = 3,
1102*4882a593Smuzhiyun },
1103*4882a593Smuzhiyun },
1104*4882a593Smuzhiyun [1] = {
1105*4882a593Smuzhiyun .name = "pm8916_wcd_analog_pdm_tx",
1106*4882a593Smuzhiyun .id = 1,
1107*4882a593Smuzhiyun .capture = {
1108*4882a593Smuzhiyun .stream_name = "PDM Capture",
1109*4882a593Smuzhiyun .rates = MSM8916_WCD_ANALOG_RATES,
1110*4882a593Smuzhiyun .formats = MSM8916_WCD_ANALOG_FORMATS,
1111*4882a593Smuzhiyun .channels_min = 1,
1112*4882a593Smuzhiyun .channels_max = 4,
1113*4882a593Smuzhiyun },
1114*4882a593Smuzhiyun },
1115*4882a593Smuzhiyun };
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun static const struct snd_soc_component_driver pm8916_wcd_analog = {
1118*4882a593Smuzhiyun .probe = pm8916_wcd_analog_probe,
1119*4882a593Smuzhiyun .remove = pm8916_wcd_analog_remove,
1120*4882a593Smuzhiyun .set_jack = pm8916_wcd_analog_set_jack,
1121*4882a593Smuzhiyun .controls = pm8916_wcd_analog_snd_controls,
1122*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(pm8916_wcd_analog_snd_controls),
1123*4882a593Smuzhiyun .dapm_widgets = pm8916_wcd_analog_dapm_widgets,
1124*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(pm8916_wcd_analog_dapm_widgets),
1125*4882a593Smuzhiyun .dapm_routes = pm8916_wcd_analog_audio_map,
1126*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(pm8916_wcd_analog_audio_map),
1127*4882a593Smuzhiyun .idle_bias_on = 1,
1128*4882a593Smuzhiyun .use_pmdown_time = 1,
1129*4882a593Smuzhiyun .endianness = 1,
1130*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1131*4882a593Smuzhiyun };
1132*4882a593Smuzhiyun
pm8916_wcd_analog_parse_dt(struct device * dev,struct pm8916_wcd_analog_priv * priv)1133*4882a593Smuzhiyun static int pm8916_wcd_analog_parse_dt(struct device *dev,
1134*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *priv)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun int rval;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun if (of_property_read_bool(dev->of_node, "qcom,micbias1-ext-cap"))
1139*4882a593Smuzhiyun priv->micbias1_cap_mode = MICB_1_EN_EXT_BYP_CAP;
1140*4882a593Smuzhiyun else
1141*4882a593Smuzhiyun priv->micbias1_cap_mode = MICB_1_EN_NO_EXT_BYP_CAP;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun if (of_property_read_bool(dev->of_node, "qcom,micbias2-ext-cap"))
1144*4882a593Smuzhiyun priv->micbias2_cap_mode = MICB_1_EN_EXT_BYP_CAP;
1145*4882a593Smuzhiyun else
1146*4882a593Smuzhiyun priv->micbias2_cap_mode = MICB_1_EN_NO_EXT_BYP_CAP;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun of_property_read_u32(dev->of_node, "qcom,micbias-lvl",
1149*4882a593Smuzhiyun &priv->micbias_mv);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun if (of_property_read_bool(dev->of_node,
1152*4882a593Smuzhiyun "qcom,hphl-jack-type-normally-open"))
1153*4882a593Smuzhiyun priv->hphl_jack_type_normally_open = true;
1154*4882a593Smuzhiyun else
1155*4882a593Smuzhiyun priv->hphl_jack_type_normally_open = false;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun if (of_property_read_bool(dev->of_node,
1158*4882a593Smuzhiyun "qcom,gnd-jack-type-normally-open"))
1159*4882a593Smuzhiyun priv->gnd_jack_type_normally_open = true;
1160*4882a593Smuzhiyun else
1161*4882a593Smuzhiyun priv->gnd_jack_type_normally_open = false;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun priv->mbhc_btn_enabled = true;
1164*4882a593Smuzhiyun rval = of_property_read_u32_array(dev->of_node,
1165*4882a593Smuzhiyun "qcom,mbhc-vthreshold-low",
1166*4882a593Smuzhiyun &priv->vref_btn_cs[0],
1167*4882a593Smuzhiyun MBHC_MAX_BUTTONS);
1168*4882a593Smuzhiyun if (rval < 0) {
1169*4882a593Smuzhiyun priv->mbhc_btn_enabled = false;
1170*4882a593Smuzhiyun } else {
1171*4882a593Smuzhiyun rval = of_property_read_u32_array(dev->of_node,
1172*4882a593Smuzhiyun "qcom,mbhc-vthreshold-high",
1173*4882a593Smuzhiyun &priv->vref_btn_micb[0],
1174*4882a593Smuzhiyun MBHC_MAX_BUTTONS);
1175*4882a593Smuzhiyun if (rval < 0)
1176*4882a593Smuzhiyun priv->mbhc_btn_enabled = false;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun if (!priv->mbhc_btn_enabled)
1180*4882a593Smuzhiyun dev_err(dev,
1181*4882a593Smuzhiyun "DT property missing, MBHC btn detection disabled\n");
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun return 0;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
pm8916_wcd_analog_spmi_probe(struct platform_device * pdev)1187*4882a593Smuzhiyun static int pm8916_wcd_analog_spmi_probe(struct platform_device *pdev)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *priv;
1190*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1191*4882a593Smuzhiyun int ret, i, irq;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
1194*4882a593Smuzhiyun if (!priv)
1195*4882a593Smuzhiyun return -ENOMEM;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun ret = pm8916_wcd_analog_parse_dt(dev, priv);
1198*4882a593Smuzhiyun if (ret < 0)
1199*4882a593Smuzhiyun return ret;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun priv->mclk = devm_clk_get(dev, "mclk");
1202*4882a593Smuzhiyun if (IS_ERR(priv->mclk)) {
1203*4882a593Smuzhiyun dev_err(dev, "failed to get mclk\n");
1204*4882a593Smuzhiyun return PTR_ERR(priv->mclk);
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supply_names); i++)
1208*4882a593Smuzhiyun priv->supplies[i].supply = supply_names[i];
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(priv->supplies),
1211*4882a593Smuzhiyun priv->supplies);
1212*4882a593Smuzhiyun if (ret) {
1213*4882a593Smuzhiyun dev_err(dev, "Failed to get regulator supplies %d\n", ret);
1214*4882a593Smuzhiyun return ret;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun ret = clk_prepare_enable(priv->mclk);
1218*4882a593Smuzhiyun if (ret < 0) {
1219*4882a593Smuzhiyun dev_err(dev, "failed to enable mclk %d\n", ret);
1220*4882a593Smuzhiyun return ret;
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, "mbhc_switch_int");
1224*4882a593Smuzhiyun if (irq < 0) {
1225*4882a593Smuzhiyun ret = irq;
1226*4882a593Smuzhiyun goto err_disable_clk;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, irq, NULL,
1230*4882a593Smuzhiyun pm8916_mbhc_switch_irq_handler,
1231*4882a593Smuzhiyun IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING |
1232*4882a593Smuzhiyun IRQF_ONESHOT,
1233*4882a593Smuzhiyun "mbhc switch irq", priv);
1234*4882a593Smuzhiyun if (ret)
1235*4882a593Smuzhiyun dev_err(dev, "cannot request mbhc switch irq\n");
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun if (priv->mbhc_btn_enabled) {
1238*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, "mbhc_but_press_det");
1239*4882a593Smuzhiyun if (irq < 0) {
1240*4882a593Smuzhiyun ret = irq;
1241*4882a593Smuzhiyun goto err_disable_clk;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, irq, NULL,
1245*4882a593Smuzhiyun mbhc_btn_press_irq_handler,
1246*4882a593Smuzhiyun IRQF_TRIGGER_RISING |
1247*4882a593Smuzhiyun IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
1248*4882a593Smuzhiyun "mbhc btn press irq", priv);
1249*4882a593Smuzhiyun if (ret)
1250*4882a593Smuzhiyun dev_err(dev, "cannot request mbhc button press irq\n");
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, "mbhc_but_rel_det");
1253*4882a593Smuzhiyun if (irq < 0) {
1254*4882a593Smuzhiyun ret = irq;
1255*4882a593Smuzhiyun goto err_disable_clk;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, irq, NULL,
1259*4882a593Smuzhiyun mbhc_btn_release_irq_handler,
1260*4882a593Smuzhiyun IRQF_TRIGGER_RISING |
1261*4882a593Smuzhiyun IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
1262*4882a593Smuzhiyun "mbhc btn release irq", priv);
1263*4882a593Smuzhiyun if (ret)
1264*4882a593Smuzhiyun dev_err(dev, "cannot request mbhc button release irq\n");
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun dev_set_drvdata(dev, priv);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun return devm_snd_soc_register_component(dev, &pm8916_wcd_analog,
1271*4882a593Smuzhiyun pm8916_wcd_analog_dai,
1272*4882a593Smuzhiyun ARRAY_SIZE(pm8916_wcd_analog_dai));
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun err_disable_clk:
1275*4882a593Smuzhiyun clk_disable_unprepare(priv->mclk);
1276*4882a593Smuzhiyun return ret;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
pm8916_wcd_analog_spmi_remove(struct platform_device * pdev)1279*4882a593Smuzhiyun static int pm8916_wcd_analog_spmi_remove(struct platform_device *pdev)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun struct pm8916_wcd_analog_priv *priv = dev_get_drvdata(&pdev->dev);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun clk_disable_unprepare(priv->mclk);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun return 0;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun static const struct of_device_id pm8916_wcd_analog_spmi_match_table[] = {
1289*4882a593Smuzhiyun { .compatible = "qcom,pm8916-wcd-analog-codec", },
1290*4882a593Smuzhiyun { }
1291*4882a593Smuzhiyun };
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pm8916_wcd_analog_spmi_match_table);
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun static struct platform_driver pm8916_wcd_analog_spmi_driver = {
1296*4882a593Smuzhiyun .driver = {
1297*4882a593Smuzhiyun .name = "qcom,pm8916-wcd-spmi-codec",
1298*4882a593Smuzhiyun .of_match_table = pm8916_wcd_analog_spmi_match_table,
1299*4882a593Smuzhiyun },
1300*4882a593Smuzhiyun .probe = pm8916_wcd_analog_spmi_probe,
1301*4882a593Smuzhiyun .remove = pm8916_wcd_analog_spmi_remove,
1302*4882a593Smuzhiyun };
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun module_platform_driver(pm8916_wcd_analog_spmi_driver);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun MODULE_AUTHOR("Srinivas Kandagatla <srinivas.kandagatla@linaro.org>");
1307*4882a593Smuzhiyun MODULE_DESCRIPTION("PMIC PM8916 WCD Analog Codec driver");
1308*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1309