xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/ml26124.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/moduleparam.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/pm.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <sound/core.h>
16*4882a593Smuzhiyun #include <sound/pcm.h>
17*4882a593Smuzhiyun #include <sound/pcm_params.h>
18*4882a593Smuzhiyun #include <sound/soc.h>
19*4882a593Smuzhiyun #include <sound/tlv.h>
20*4882a593Smuzhiyun #include "ml26124.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define DVOL_CTL_DVMUTE_ON		BIT(4)	/* Digital volume MUTE On */
23*4882a593Smuzhiyun #define DVOL_CTL_DVMUTE_OFF		0	/* Digital volume MUTE Off */
24*4882a593Smuzhiyun #define ML26124_SAI_NO_DELAY	BIT(1)
25*4882a593Smuzhiyun #define ML26124_SAI_FRAME_SYNC	(BIT(5) | BIT(0)) /* For mono (Telecodec) */
26*4882a593Smuzhiyun #define ML26134_CACHESIZE 212
27*4882a593Smuzhiyun #define ML26124_VMID	BIT(1)
28*4882a593Smuzhiyun #define ML26124_RATES (SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_32000 |\
29*4882a593Smuzhiyun 		       SNDRV_PCM_RATE_48000)
30*4882a593Smuzhiyun #define ML26124_FORMATS (SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE |\
31*4882a593Smuzhiyun 			 SNDRV_PCM_FMTBIT_S32_LE)
32*4882a593Smuzhiyun #define ML26124_NUM_REGISTER ML26134_CACHESIZE
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct ml26124_priv {
35*4882a593Smuzhiyun 	u32 mclk;
36*4882a593Smuzhiyun 	u32 rate;
37*4882a593Smuzhiyun 	struct regmap *regmap;
38*4882a593Smuzhiyun 	int clk_in;
39*4882a593Smuzhiyun 	struct snd_pcm_substream *substream;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct clk_coeff {
43*4882a593Smuzhiyun 	u32 mclk;
44*4882a593Smuzhiyun 	u32 rate;
45*4882a593Smuzhiyun 	u8 pllnl;
46*4882a593Smuzhiyun 	u8 pllnh;
47*4882a593Smuzhiyun 	u8 pllml;
48*4882a593Smuzhiyun 	u8 pllmh;
49*4882a593Smuzhiyun 	u8 plldiv;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* ML26124 configuration */
53*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(digital_tlv, -7150, 50, 0);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(alclvl, -2250, 150, 0);
56*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(mingain, -1200, 600, 0);
57*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(maxgain, -675, 600, 0);
58*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(boost_vol, -1200, 75, 0);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static const char * const ml26124_companding[] = {"16bit PCM", "u-law",
61*4882a593Smuzhiyun 						  "A-law"};
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(ml26124_adc_companding_enum,
64*4882a593Smuzhiyun 			    ML26124_SAI_TRANS_CTL, 6, ml26124_companding);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(ml26124_dac_companding_enum,
67*4882a593Smuzhiyun 			    ML26124_SAI_RCV_CTL, 6, ml26124_companding);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun static const struct snd_kcontrol_new ml26124_snd_controls[] = {
70*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Capture Digital Volume", ML26124_RECORD_DIG_VOL, 0,
71*4882a593Smuzhiyun 			0xff, 1, digital_tlv),
72*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Playback Digital Volume", ML26124_PLBAK_DIG_VOL, 0,
73*4882a593Smuzhiyun 			0xff, 1, digital_tlv),
74*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Digital Boost Volume", ML26124_DIGI_BOOST_VOL, 0,
75*4882a593Smuzhiyun 			0x3f, 0, boost_vol),
76*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ Band0 Volume", ML26124_EQ_GAIN_BRAND0, 0,
77*4882a593Smuzhiyun 			0xff, 1, digital_tlv),
78*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ Band1 Volume", ML26124_EQ_GAIN_BRAND1, 0,
79*4882a593Smuzhiyun 			0xff, 1, digital_tlv),
80*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ Band2 Volume", ML26124_EQ_GAIN_BRAND2, 0,
81*4882a593Smuzhiyun 			0xff, 1, digital_tlv),
82*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ Band3 Volume", ML26124_EQ_GAIN_BRAND3, 0,
83*4882a593Smuzhiyun 			0xff, 1, digital_tlv),
84*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ Band4 Volume", ML26124_EQ_GAIN_BRAND4, 0,
85*4882a593Smuzhiyun 			0xff, 1, digital_tlv),
86*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Target Level", ML26124_ALC_TARGET_LEV, 0,
87*4882a593Smuzhiyun 			0xf, 1, alclvl),
88*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Min Input Volume", ML26124_ALC_MAXMIN_GAIN, 0,
89*4882a593Smuzhiyun 			7, 0, mingain),
90*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Max Input Volume", ML26124_ALC_MAXMIN_GAIN, 4,
91*4882a593Smuzhiyun 			7, 1, maxgain),
92*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Playback Limiter Min Input Volume",
93*4882a593Smuzhiyun 			ML26124_PL_MAXMIN_GAIN, 0, 7, 0, mingain),
94*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Playback Limiter Max Input Volume",
95*4882a593Smuzhiyun 			ML26124_PL_MAXMIN_GAIN, 4, 7, 1, maxgain),
96*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Playback Boost Volume", ML26124_PLYBAK_BOST_VOL, 0,
97*4882a593Smuzhiyun 			0x3f, 0, boost_vol),
98*4882a593Smuzhiyun 	SOC_SINGLE("DC High Pass Filter Switch", ML26124_FILTER_EN, 0, 1, 0),
99*4882a593Smuzhiyun 	SOC_SINGLE("Noise High Pass Filter Switch", ML26124_FILTER_EN, 1, 1, 0),
100*4882a593Smuzhiyun 	SOC_SINGLE("ZC Switch", ML26124_PW_ZCCMP_PW_MNG, 1,
101*4882a593Smuzhiyun 		    1, 0),
102*4882a593Smuzhiyun 	SOC_SINGLE("EQ Band0 Switch", ML26124_FILTER_EN, 2, 1, 0),
103*4882a593Smuzhiyun 	SOC_SINGLE("EQ Band1 Switch", ML26124_FILTER_EN, 3, 1, 0),
104*4882a593Smuzhiyun 	SOC_SINGLE("EQ Band2 Switch", ML26124_FILTER_EN, 4, 1, 0),
105*4882a593Smuzhiyun 	SOC_SINGLE("EQ Band3 Switch", ML26124_FILTER_EN, 5, 1, 0),
106*4882a593Smuzhiyun 	SOC_SINGLE("EQ Band4 Switch", ML26124_FILTER_EN, 6, 1, 0),
107*4882a593Smuzhiyun 	SOC_SINGLE("Play Limiter", ML26124_DVOL_CTL, 0, 1, 0),
108*4882a593Smuzhiyun 	SOC_SINGLE("Capture Limiter", ML26124_DVOL_CTL, 1, 1, 0),
109*4882a593Smuzhiyun 	SOC_SINGLE("Digital Volume Fade Switch", ML26124_DVOL_CTL, 3, 1, 0),
110*4882a593Smuzhiyun 	SOC_SINGLE("Digital Switch", ML26124_DVOL_CTL, 4, 1, 0),
111*4882a593Smuzhiyun 	SOC_ENUM("DAC Companding", ml26124_dac_companding_enum),
112*4882a593Smuzhiyun 	SOC_ENUM("ADC Companding", ml26124_adc_companding_enum),
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static const struct snd_kcontrol_new ml26124_output_mixer_controls[] = {
116*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DAC Switch", ML26124_SPK_AMP_OUT, 1, 1, 0),
117*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Line in loopback Switch", ML26124_SPK_AMP_OUT, 3, 1,
118*4882a593Smuzhiyun 			 0),
119*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("PGA Switch", ML26124_SPK_AMP_OUT, 5, 1, 0),
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* Input mux */
123*4882a593Smuzhiyun static const char * const ml26124_input_select[] = {"Analog MIC SingleEnded in",
124*4882a593Smuzhiyun 				"Digital MIC in", "Analog MIC Differential in"};
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(ml26124_insel_enum,
127*4882a593Smuzhiyun 			    ML26124_MIC_IF_CTL, 0, ml26124_input_select);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static const struct snd_kcontrol_new ml26124_input_mux_controls =
130*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Input Select", ml26124_insel_enum);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static const struct snd_kcontrol_new ml26124_line_control =
133*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", ML26124_PW_LOUT_PW_MNG, 1, 1, 0);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun static const struct snd_soc_dapm_widget ml26124_dapm_widgets[] = {
136*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MCLKEN", ML26124_CLK_EN, 0, 0, NULL, 0),
137*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLLEN", ML26124_CLK_EN, 1, 0, NULL, 0),
138*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLLOE", ML26124_CLK_EN, 2, 0, NULL, 0),
139*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MICBIAS", ML26124_PW_REF_PW_MNG, 2, 0, NULL, 0),
140*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Output Mixer", SND_SOC_NOPM, 0, 0,
141*4882a593Smuzhiyun 			   &ml26124_output_mixer_controls[0],
142*4882a593Smuzhiyun 			   ARRAY_SIZE(ml26124_output_mixer_controls)),
143*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DAC", "Playback", ML26124_PW_DAC_PW_MNG, 1, 0),
144*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("ADC", "Capture", ML26124_PW_IN_PW_MNG, 1, 0),
145*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PGA", ML26124_PW_IN_PW_MNG, 3, 0, NULL, 0),
146*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Input Mux", SND_SOC_NOPM, 0, 0,
147*4882a593Smuzhiyun 			  &ml26124_input_mux_controls),
148*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("Line Out Enable", SND_SOC_NOPM, 0, 0,
149*4882a593Smuzhiyun 			     &ml26124_line_control),
150*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MDIN"),
151*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MIN"),
152*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("LIN"),
153*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPOUT"),
154*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LOUT"),
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static const struct snd_soc_dapm_route ml26124_intercon[] = {
158*4882a593Smuzhiyun 	/* Supply */
159*4882a593Smuzhiyun 	{"DAC", NULL, "MCLKEN"},
160*4882a593Smuzhiyun 	{"ADC", NULL, "MCLKEN"},
161*4882a593Smuzhiyun 	{"DAC", NULL, "PLLEN"},
162*4882a593Smuzhiyun 	{"ADC", NULL, "PLLEN"},
163*4882a593Smuzhiyun 	{"DAC", NULL, "PLLOE"},
164*4882a593Smuzhiyun 	{"ADC", NULL, "PLLOE"},
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* output mixer */
167*4882a593Smuzhiyun 	{"Output Mixer", "DAC Switch", "DAC"},
168*4882a593Smuzhiyun 	{"Output Mixer", "Line in loopback Switch", "LIN"},
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* outputs */
171*4882a593Smuzhiyun 	{"LOUT", NULL, "Output Mixer"},
172*4882a593Smuzhiyun 	{"SPOUT", NULL, "Output Mixer"},
173*4882a593Smuzhiyun 	{"Line Out Enable", NULL, "LOUT"},
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* input */
176*4882a593Smuzhiyun 	{"ADC", NULL, "Input Mux"},
177*4882a593Smuzhiyun 	{"Input Mux", "Analog MIC SingleEnded in", "PGA"},
178*4882a593Smuzhiyun 	{"Input Mux", "Analog MIC Differential in", "PGA"},
179*4882a593Smuzhiyun 	{"PGA", NULL, "MIN"},
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* PLLOutputFreq(Hz) = InputMclkFreq(Hz) * PLLM / (PLLN * PLLDIV) */
183*4882a593Smuzhiyun static const struct clk_coeff coeff_div[] = {
184*4882a593Smuzhiyun 	{12288000, 16000, 0xc, 0x0, 0x20, 0x0, 0x4},
185*4882a593Smuzhiyun 	{12288000, 32000, 0xc, 0x0, 0x20, 0x0, 0x4},
186*4882a593Smuzhiyun 	{12288000, 48000, 0xc, 0x0, 0x30, 0x0, 0x4},
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static const struct reg_default ml26124_reg[] = {
190*4882a593Smuzhiyun 	/* CLOCK control Register */
191*4882a593Smuzhiyun 	{0x00, 0x00 },	/* Sampling Rate */
192*4882a593Smuzhiyun 	{0x02, 0x00},	/* PLL NL */
193*4882a593Smuzhiyun 	{0x04, 0x00},	/* PLLNH */
194*4882a593Smuzhiyun 	{0x06, 0x00},	/* PLLML */
195*4882a593Smuzhiyun 	{0x08, 0x00},	/* MLLMH */
196*4882a593Smuzhiyun 	{0x0a, 0x00},	/* PLLDIV */
197*4882a593Smuzhiyun 	{0x0c, 0x00},	/* Clock Enable */
198*4882a593Smuzhiyun 	{0x0e, 0x00},	/* CLK Input/Output Control */
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* System Control Register */
201*4882a593Smuzhiyun 	{0x10, 0x00},	/* Software RESET */
202*4882a593Smuzhiyun 	{0x12, 0x00},	/* Record/Playback Run */
203*4882a593Smuzhiyun 	{0x14, 0x00},	/* Mic Input/Output control */
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* Power Management Register */
206*4882a593Smuzhiyun 	{0x20, 0x00},	/* Reference Power Management */
207*4882a593Smuzhiyun 	{0x22, 0x00},	/* Input Power Management */
208*4882a593Smuzhiyun 	{0x24, 0x00},	/* DAC Power Management */
209*4882a593Smuzhiyun 	{0x26, 0x00},	/* SP-AMP Power Management */
210*4882a593Smuzhiyun 	{0x28, 0x00},	/* LINEOUT Power Management */
211*4882a593Smuzhiyun 	{0x2a, 0x00},	/* VIDEO Power Management */
212*4882a593Smuzhiyun 	{0x2e, 0x00},	/* AC-CMP Power Management */
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* Analog reference Control Register */
215*4882a593Smuzhiyun 	{0x30, 0x04},	/* MICBIAS Voltage Control */
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* Input/Output Amplifier Control Register */
218*4882a593Smuzhiyun 	{0x32, 0x10},	/* MIC Input Volume */
219*4882a593Smuzhiyun 	{0x38, 0x00},	/* Mic Boost Volume */
220*4882a593Smuzhiyun 	{0x3a, 0x33},	/* Speaker AMP Volume */
221*4882a593Smuzhiyun 	{0x48, 0x00},	/* AMP Volume Control Function Enable */
222*4882a593Smuzhiyun 	{0x4a, 0x00},	/* Amplifier Volume Fader Control */
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* Analog Path Control Register */
225*4882a593Smuzhiyun 	{0x54, 0x00},	/* Speaker AMP Output Control */
226*4882a593Smuzhiyun 	{0x5a, 0x00},	/* Mic IF Control */
227*4882a593Smuzhiyun 	{0xe8, 0x01},	/* Mic Select Control */
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* Audio Interface Control Register */
230*4882a593Smuzhiyun 	{0x60, 0x00},	/* SAI-Trans Control */
231*4882a593Smuzhiyun 	{0x62, 0x00},	/* SAI-Receive Control */
232*4882a593Smuzhiyun 	{0x64, 0x00},	/* SAI Mode select */
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* DSP Control Register */
235*4882a593Smuzhiyun 	{0x66, 0x01},	/* Filter Func Enable */
236*4882a593Smuzhiyun 	{0x68, 0x00},	/* Volume Control Func Enable */
237*4882a593Smuzhiyun 	{0x6A, 0x00},	/* Mixer & Volume Control*/
238*4882a593Smuzhiyun 	{0x6C, 0xff},	/* Record Digital Volume */
239*4882a593Smuzhiyun 	{0x70, 0xff},	/* Playback Digital Volume */
240*4882a593Smuzhiyun 	{0x72, 0x10},	/* Digital Boost Volume */
241*4882a593Smuzhiyun 	{0x74, 0xe7},	/* EQ gain Band0 */
242*4882a593Smuzhiyun 	{0x76, 0xe7},	/* EQ gain Band1 */
243*4882a593Smuzhiyun 	{0x78, 0xe7},	/* EQ gain Band2 */
244*4882a593Smuzhiyun 	{0x7A, 0xe7},	/* EQ gain Band3 */
245*4882a593Smuzhiyun 	{0x7C, 0xe7},	/* EQ gain Band4 */
246*4882a593Smuzhiyun 	{0x7E, 0x00},	/* HPF2 CutOff*/
247*4882a593Smuzhiyun 	{0x80, 0x00},	/* EQ Band0 Coef0L */
248*4882a593Smuzhiyun 	{0x82, 0x00},	/* EQ Band0 Coef0H */
249*4882a593Smuzhiyun 	{0x84, 0x00},	/* EQ Band0 Coef0L */
250*4882a593Smuzhiyun 	{0x86, 0x00},	/* EQ Band0 Coef0H */
251*4882a593Smuzhiyun 	{0x88, 0x00},	/* EQ Band1 Coef0L */
252*4882a593Smuzhiyun 	{0x8A, 0x00},	/* EQ Band1 Coef0H */
253*4882a593Smuzhiyun 	{0x8C, 0x00},	/* EQ Band1 Coef0L */
254*4882a593Smuzhiyun 	{0x8E, 0x00},	/* EQ Band1 Coef0H */
255*4882a593Smuzhiyun 	{0x90, 0x00},	/* EQ Band2 Coef0L */
256*4882a593Smuzhiyun 	{0x92, 0x00},	/* EQ Band2 Coef0H */
257*4882a593Smuzhiyun 	{0x94, 0x00},	/* EQ Band2 Coef0L */
258*4882a593Smuzhiyun 	{0x96, 0x00},	/* EQ Band2 Coef0H */
259*4882a593Smuzhiyun 	{0x98, 0x00},	/* EQ Band3 Coef0L */
260*4882a593Smuzhiyun 	{0x9A, 0x00},	/* EQ Band3 Coef0H */
261*4882a593Smuzhiyun 	{0x9C, 0x00},	/* EQ Band3 Coef0L */
262*4882a593Smuzhiyun 	{0x9E, 0x00},	/* EQ Band3 Coef0H */
263*4882a593Smuzhiyun 	{0xA0, 0x00},	/* EQ Band4 Coef0L */
264*4882a593Smuzhiyun 	{0xA2, 0x00},	/* EQ Band4 Coef0H */
265*4882a593Smuzhiyun 	{0xA4, 0x00},	/* EQ Band4 Coef0L */
266*4882a593Smuzhiyun 	{0xA6, 0x00},	/* EQ Band4 Coef0H */
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* ALC Control Register */
269*4882a593Smuzhiyun 	{0xb0, 0x00},	/* ALC Mode */
270*4882a593Smuzhiyun 	{0xb2, 0x02},	/* ALC Attack Time */
271*4882a593Smuzhiyun 	{0xb4, 0x03},	/* ALC Decay Time */
272*4882a593Smuzhiyun 	{0xb6, 0x00},	/* ALC Hold Time */
273*4882a593Smuzhiyun 	{0xb8, 0x0b},	/* ALC Target Level */
274*4882a593Smuzhiyun 	{0xba, 0x70},	/* ALC Max/Min Gain */
275*4882a593Smuzhiyun 	{0xbc, 0x00},	/* Noise Gate Threshold */
276*4882a593Smuzhiyun 	{0xbe, 0x00},	/* ALC ZeroCross TimeOut */
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* Playback Limiter Control Register */
279*4882a593Smuzhiyun 	{0xc0, 0x04},	/* PL Attack Time */
280*4882a593Smuzhiyun 	{0xc2, 0x05},	/* PL Decay Time */
281*4882a593Smuzhiyun 	{0xc4, 0x0d},	/* PL Target Level */
282*4882a593Smuzhiyun 	{0xc6, 0x70},	/* PL Max/Min Gain */
283*4882a593Smuzhiyun 	{0xc8, 0x10},	/* Playback Boost Volume */
284*4882a593Smuzhiyun 	{0xca, 0x00},	/* PL ZeroCross TimeOut */
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/* Video Amplifier Control Register */
287*4882a593Smuzhiyun 	{0xd0, 0x01},	/* VIDEO AMP Gain Control */
288*4882a593Smuzhiyun 	{0xd2, 0x01},	/* VIDEO AMP Setup 1 */
289*4882a593Smuzhiyun 	{0xd4, 0x01},	/* VIDEO AMP Control2 */
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /* Get sampling rate value of sampling rate setting register (0x0) */
get_srate(int rate)293*4882a593Smuzhiyun static inline int get_srate(int rate)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	int srate;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	switch (rate) {
298*4882a593Smuzhiyun 	case 16000:
299*4882a593Smuzhiyun 		srate = 3;
300*4882a593Smuzhiyun 		break;
301*4882a593Smuzhiyun 	case 32000:
302*4882a593Smuzhiyun 		srate = 6;
303*4882a593Smuzhiyun 		break;
304*4882a593Smuzhiyun 	case 48000:
305*4882a593Smuzhiyun 		srate = 8;
306*4882a593Smuzhiyun 		break;
307*4882a593Smuzhiyun 	default:
308*4882a593Smuzhiyun 		return -EINVAL;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 	return srate;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
get_coeff(int mclk,int rate)313*4882a593Smuzhiyun static inline int get_coeff(int mclk, int rate)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	int i;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(coeff_div); i++) {
318*4882a593Smuzhiyun 		if (coeff_div[i].rate == rate && coeff_div[i].mclk == mclk)
319*4882a593Smuzhiyun 			return i;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 	return -EINVAL;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
ml26124_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * hw_params,struct snd_soc_dai * dai)324*4882a593Smuzhiyun static int ml26124_hw_params(struct snd_pcm_substream *substream,
325*4882a593Smuzhiyun 			    struct snd_pcm_hw_params *hw_params,
326*4882a593Smuzhiyun 			    struct snd_soc_dai *dai)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
329*4882a593Smuzhiyun 	struct ml26124_priv *priv = snd_soc_component_get_drvdata(component);
330*4882a593Smuzhiyun 	int i = get_coeff(priv->mclk, params_rate(hw_params));
331*4882a593Smuzhiyun 	int srate;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	if (i < 0)
334*4882a593Smuzhiyun 		return i;
335*4882a593Smuzhiyun 	priv->substream = substream;
336*4882a593Smuzhiyun 	priv->rate = params_rate(hw_params);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (priv->clk_in) {
339*4882a593Smuzhiyun 		switch (priv->mclk / params_rate(hw_params)) {
340*4882a593Smuzhiyun 		case 256:
341*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, ML26124_CLK_CTL,
342*4882a593Smuzhiyun 					    BIT(0) | BIT(1), 1);
343*4882a593Smuzhiyun 			break;
344*4882a593Smuzhiyun 		case 512:
345*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, ML26124_CLK_CTL,
346*4882a593Smuzhiyun 					    BIT(0) | BIT(1), 2);
347*4882a593Smuzhiyun 			break;
348*4882a593Smuzhiyun 		case 1024:
349*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, ML26124_CLK_CTL,
350*4882a593Smuzhiyun 					    BIT(0) | BIT(1), 3);
351*4882a593Smuzhiyun 			break;
352*4882a593Smuzhiyun 		default:
353*4882a593Smuzhiyun 			dev_err(component->dev, "Unsupported MCLKI\n");
354*4882a593Smuzhiyun 			break;
355*4882a593Smuzhiyun 		}
356*4882a593Smuzhiyun 	} else {
357*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ML26124_CLK_CTL,
358*4882a593Smuzhiyun 				    BIT(0) | BIT(1), 0);
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	srate = get_srate(params_rate(hw_params));
362*4882a593Smuzhiyun 	if (srate < 0)
363*4882a593Smuzhiyun 		return srate;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, ML26124_SMPLING_RATE, 0xf, srate);
366*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, ML26124_PLLNL, 0xff, coeff_div[i].pllnl);
367*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, ML26124_PLLNH, 0x1, coeff_div[i].pllnh);
368*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, ML26124_PLLML, 0xff, coeff_div[i].pllml);
369*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, ML26124_PLLMH, 0x3f, coeff_div[i].pllmh);
370*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, ML26124_PLLDIV, 0x1f, coeff_div[i].plldiv);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
ml26124_mute(struct snd_soc_dai * dai,int mute,int direction)375*4882a593Smuzhiyun static int ml26124_mute(struct snd_soc_dai *dai, int mute, int direction)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
378*4882a593Smuzhiyun 	struct ml26124_priv *priv = snd_soc_component_get_drvdata(component);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	switch (priv->substream->stream) {
381*4882a593Smuzhiyun 	case SNDRV_PCM_STREAM_CAPTURE:
382*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ML26124_REC_PLYBAK_RUN, BIT(0), 1);
383*4882a593Smuzhiyun 		break;
384*4882a593Smuzhiyun 	case SNDRV_PCM_STREAM_PLAYBACK:
385*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ML26124_REC_PLYBAK_RUN, BIT(1), 2);
386*4882a593Smuzhiyun 		break;
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (mute)
390*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ML26124_DVOL_CTL, BIT(4),
391*4882a593Smuzhiyun 				    DVOL_CTL_DVMUTE_ON);
392*4882a593Smuzhiyun 	else
393*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ML26124_DVOL_CTL, BIT(4),
394*4882a593Smuzhiyun 				    DVOL_CTL_DVMUTE_OFF);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
ml26124_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)399*4882a593Smuzhiyun static int ml26124_set_dai_fmt(struct snd_soc_dai *codec_dai,
400*4882a593Smuzhiyun 		unsigned int fmt)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	unsigned char mode;
403*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	/* set master/slave audio interface */
406*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
407*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
408*4882a593Smuzhiyun 		mode = 1;
409*4882a593Smuzhiyun 		break;
410*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
411*4882a593Smuzhiyun 		mode = 0;
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 	default:
414*4882a593Smuzhiyun 		return -EINVAL;
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, ML26124_SAI_MODE_SEL, BIT(0), mode);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* interface format */
419*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
420*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
421*4882a593Smuzhiyun 		break;
422*4882a593Smuzhiyun 	default:
423*4882a593Smuzhiyun 		return -EINVAL;
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* clock inversion */
427*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
428*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
429*4882a593Smuzhiyun 		break;
430*4882a593Smuzhiyun 	default:
431*4882a593Smuzhiyun 		return -EINVAL;
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
ml26124_set_dai_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)437*4882a593Smuzhiyun static int ml26124_set_dai_sysclk(struct snd_soc_dai *codec_dai,
438*4882a593Smuzhiyun 		int clk_id, unsigned int freq, int dir)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
441*4882a593Smuzhiyun 	struct ml26124_priv *priv = snd_soc_component_get_drvdata(component);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	switch (clk_id) {
444*4882a593Smuzhiyun 	case ML26124_USE_PLLOUT:
445*4882a593Smuzhiyun 		priv->clk_in = ML26124_USE_PLLOUT;
446*4882a593Smuzhiyun 		break;
447*4882a593Smuzhiyun 	case ML26124_USE_MCLKI:
448*4882a593Smuzhiyun 		priv->clk_in = ML26124_USE_MCLKI;
449*4882a593Smuzhiyun 		break;
450*4882a593Smuzhiyun 	default:
451*4882a593Smuzhiyun 		return -EINVAL;
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	priv->mclk = freq;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	return 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
ml26124_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)459*4882a593Smuzhiyun static int ml26124_set_bias_level(struct snd_soc_component *component,
460*4882a593Smuzhiyun 		enum snd_soc_bias_level level)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct ml26124_priv *priv = snd_soc_component_get_drvdata(component);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	switch (level) {
465*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
466*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ML26124_PW_SPAMP_PW_MNG,
467*4882a593Smuzhiyun 				    ML26124_R26_MASK, ML26124_BLT_PREAMP_ON);
468*4882a593Smuzhiyun 		msleep(100);
469*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ML26124_PW_SPAMP_PW_MNG,
470*4882a593Smuzhiyun 				    ML26124_R26_MASK,
471*4882a593Smuzhiyun 				    ML26124_MICBEN_ON | ML26124_BLT_ALL_ON);
472*4882a593Smuzhiyun 		break;
473*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
474*4882a593Smuzhiyun 		break;
475*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
476*4882a593Smuzhiyun 		/* VMID ON */
477*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
478*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, ML26124_PW_REF_PW_MNG,
479*4882a593Smuzhiyun 					    ML26124_VMID, ML26124_VMID);
480*4882a593Smuzhiyun 			msleep(500);
481*4882a593Smuzhiyun 			regcache_sync(priv->regmap);
482*4882a593Smuzhiyun 		}
483*4882a593Smuzhiyun 		break;
484*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
485*4882a593Smuzhiyun 		/* VMID OFF */
486*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ML26124_PW_REF_PW_MNG,
487*4882a593Smuzhiyun 				    ML26124_VMID, 0);
488*4882a593Smuzhiyun 		break;
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 	return 0;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun static const struct snd_soc_dai_ops ml26124_dai_ops = {
494*4882a593Smuzhiyun 	.hw_params	= ml26124_hw_params,
495*4882a593Smuzhiyun 	.mute_stream	= ml26124_mute,
496*4882a593Smuzhiyun 	.set_fmt	= ml26124_set_dai_fmt,
497*4882a593Smuzhiyun 	.set_sysclk	= ml26124_set_dai_sysclk,
498*4882a593Smuzhiyun 	.no_capture_mute = 1,
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun static struct snd_soc_dai_driver ml26124_dai = {
502*4882a593Smuzhiyun 	.name = "ml26124-hifi",
503*4882a593Smuzhiyun 	.playback = {
504*4882a593Smuzhiyun 		.stream_name = "Playback",
505*4882a593Smuzhiyun 		.channels_min = 1,
506*4882a593Smuzhiyun 		.channels_max = 2,
507*4882a593Smuzhiyun 		.rates = ML26124_RATES,
508*4882a593Smuzhiyun 		.formats = ML26124_FORMATS,},
509*4882a593Smuzhiyun 	.capture = {
510*4882a593Smuzhiyun 		.stream_name = "Capture",
511*4882a593Smuzhiyun 		.channels_min = 1,
512*4882a593Smuzhiyun 		.channels_max = 2,
513*4882a593Smuzhiyun 		.rates = ML26124_RATES,
514*4882a593Smuzhiyun 		.formats = ML26124_FORMATS,},
515*4882a593Smuzhiyun 	.ops = &ml26124_dai_ops,
516*4882a593Smuzhiyun 	.symmetric_rates = 1,
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun 
ml26124_probe(struct snd_soc_component * component)519*4882a593Smuzhiyun static int ml26124_probe(struct snd_soc_component *component)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	/* Software Reset */
522*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, ML26124_SW_RST, 0x01, 1);
523*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, ML26124_SW_RST, 0x01, 0);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	return 0;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_ml26124 = {
529*4882a593Smuzhiyun 	.probe			= ml26124_probe,
530*4882a593Smuzhiyun 	.set_bias_level		= ml26124_set_bias_level,
531*4882a593Smuzhiyun 	.controls		= ml26124_snd_controls,
532*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(ml26124_snd_controls),
533*4882a593Smuzhiyun 	.dapm_widgets		= ml26124_dapm_widgets,
534*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(ml26124_dapm_widgets),
535*4882a593Smuzhiyun 	.dapm_routes		= ml26124_intercon,
536*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(ml26124_intercon),
537*4882a593Smuzhiyun 	.suspend_bias_off	= 1,
538*4882a593Smuzhiyun 	.idle_bias_on		= 1,
539*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
540*4882a593Smuzhiyun 	.endianness		= 1,
541*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun static const struct regmap_config ml26124_i2c_regmap = {
545*4882a593Smuzhiyun 	.val_bits = 8,
546*4882a593Smuzhiyun 	.reg_bits = 8,
547*4882a593Smuzhiyun 	.max_register = ML26124_NUM_REGISTER,
548*4882a593Smuzhiyun 	.reg_defaults = ml26124_reg,
549*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(ml26124_reg),
550*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
551*4882a593Smuzhiyun 	.write_flag_mask = 0x01,
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun 
ml26124_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)554*4882a593Smuzhiyun static int ml26124_i2c_probe(struct i2c_client *i2c,
555*4882a593Smuzhiyun 			     const struct i2c_device_id *id)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	struct ml26124_priv *priv;
558*4882a593Smuzhiyun 	int ret;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	priv = devm_kzalloc(&i2c->dev, sizeof(*priv), GFP_KERNEL);
561*4882a593Smuzhiyun 	if (!priv)
562*4882a593Smuzhiyun 		return -ENOMEM;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, priv);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	priv->regmap = devm_regmap_init_i2c(i2c, &ml26124_i2c_regmap);
567*4882a593Smuzhiyun 	if (IS_ERR(priv->regmap)) {
568*4882a593Smuzhiyun 		ret = PTR_ERR(priv->regmap);
569*4882a593Smuzhiyun 		dev_err(&i2c->dev, "regmap_init_i2c() failed: %d\n", ret);
570*4882a593Smuzhiyun 		return ret;
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	return devm_snd_soc_register_component(&i2c->dev,
574*4882a593Smuzhiyun 			&soc_component_dev_ml26124, &ml26124_dai, 1);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun static const struct i2c_device_id ml26124_i2c_id[] = {
578*4882a593Smuzhiyun 	{ "ml26124", 0 },
579*4882a593Smuzhiyun 	{ }
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, ml26124_i2c_id);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun static struct i2c_driver ml26124_i2c_driver = {
584*4882a593Smuzhiyun 	.driver = {
585*4882a593Smuzhiyun 		.name = "ml26124",
586*4882a593Smuzhiyun 	},
587*4882a593Smuzhiyun 	.probe = ml26124_i2c_probe,
588*4882a593Smuzhiyun 	.id_table = ml26124_i2c_id,
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun module_i2c_driver(ml26124_i2c_driver);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun MODULE_AUTHOR("Tomoya MORINAGA <tomoya.rohm@gmail.com>");
594*4882a593Smuzhiyun MODULE_DESCRIPTION("LAPIS Semiconductor ML26124 ALSA SoC codec driver");
595*4882a593Smuzhiyun MODULE_LICENSE("GPL");
596