xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/max98927.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * max98927.c  --  MAX98927 ALSA Soc Audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016-2017 Maxim Integrated Products
6*4882a593Smuzhiyun  * Author: Ryan Lee <ryans.lee@maximintegrated.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/cdev.h>
15*4882a593Smuzhiyun #include <sound/pcm.h>
16*4882a593Smuzhiyun #include <sound/pcm_params.h>
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun #include <linux/gpio.h>
19*4882a593Smuzhiyun #include <linux/of_gpio.h>
20*4882a593Smuzhiyun #include <sound/tlv.h>
21*4882a593Smuzhiyun #include "max98927.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun static struct reg_default max98927_reg[] = {
24*4882a593Smuzhiyun 	{MAX98927_R0001_INT_RAW1,  0x00},
25*4882a593Smuzhiyun 	{MAX98927_R0002_INT_RAW2,  0x00},
26*4882a593Smuzhiyun 	{MAX98927_R0003_INT_RAW3,  0x00},
27*4882a593Smuzhiyun 	{MAX98927_R0004_INT_STATE1,  0x00},
28*4882a593Smuzhiyun 	{MAX98927_R0005_INT_STATE2,  0x00},
29*4882a593Smuzhiyun 	{MAX98927_R0006_INT_STATE3,  0x00},
30*4882a593Smuzhiyun 	{MAX98927_R0007_INT_FLAG1,  0x00},
31*4882a593Smuzhiyun 	{MAX98927_R0008_INT_FLAG2,  0x00},
32*4882a593Smuzhiyun 	{MAX98927_R0009_INT_FLAG3,  0x00},
33*4882a593Smuzhiyun 	{MAX98927_R000A_INT_EN1,  0x00},
34*4882a593Smuzhiyun 	{MAX98927_R000B_INT_EN2,  0x00},
35*4882a593Smuzhiyun 	{MAX98927_R000C_INT_EN3,  0x00},
36*4882a593Smuzhiyun 	{MAX98927_R000D_INT_FLAG_CLR1,  0x00},
37*4882a593Smuzhiyun 	{MAX98927_R000E_INT_FLAG_CLR2,  0x00},
38*4882a593Smuzhiyun 	{MAX98927_R000F_INT_FLAG_CLR3,  0x00},
39*4882a593Smuzhiyun 	{MAX98927_R0010_IRQ_CTRL,  0x00},
40*4882a593Smuzhiyun 	{MAX98927_R0011_CLK_MON,  0x00},
41*4882a593Smuzhiyun 	{MAX98927_R0012_WDOG_CTRL,  0x00},
42*4882a593Smuzhiyun 	{MAX98927_R0013_WDOG_RST,  0x00},
43*4882a593Smuzhiyun 	{MAX98927_R0014_MEAS_ADC_THERM_WARN_THRESH,  0x75},
44*4882a593Smuzhiyun 	{MAX98927_R0015_MEAS_ADC_THERM_SHDN_THRESH,  0x8c},
45*4882a593Smuzhiyun 	{MAX98927_R0016_MEAS_ADC_THERM_HYSTERESIS,  0x08},
46*4882a593Smuzhiyun 	{MAX98927_R0017_PIN_CFG,  0x55},
47*4882a593Smuzhiyun 	{MAX98927_R0018_PCM_RX_EN_A,  0x00},
48*4882a593Smuzhiyun 	{MAX98927_R0019_PCM_RX_EN_B,  0x00},
49*4882a593Smuzhiyun 	{MAX98927_R001A_PCM_TX_EN_A,  0x00},
50*4882a593Smuzhiyun 	{MAX98927_R001B_PCM_TX_EN_B,  0x00},
51*4882a593Smuzhiyun 	{MAX98927_R001C_PCM_TX_HIZ_CTRL_A,  0x00},
52*4882a593Smuzhiyun 	{MAX98927_R001D_PCM_TX_HIZ_CTRL_B,  0x00},
53*4882a593Smuzhiyun 	{MAX98927_R001E_PCM_TX_CH_SRC_A,  0x00},
54*4882a593Smuzhiyun 	{MAX98927_R001F_PCM_TX_CH_SRC_B,  0x00},
55*4882a593Smuzhiyun 	{MAX98927_R0020_PCM_MODE_CFG,  0x40},
56*4882a593Smuzhiyun 	{MAX98927_R0021_PCM_MASTER_MODE,  0x00},
57*4882a593Smuzhiyun 	{MAX98927_R0022_PCM_CLK_SETUP,  0x22},
58*4882a593Smuzhiyun 	{MAX98927_R0023_PCM_SR_SETUP1,  0x00},
59*4882a593Smuzhiyun 	{MAX98927_R0024_PCM_SR_SETUP2,  0x00},
60*4882a593Smuzhiyun 	{MAX98927_R0025_PCM_TO_SPK_MONOMIX_A,  0x00},
61*4882a593Smuzhiyun 	{MAX98927_R0026_PCM_TO_SPK_MONOMIX_B,  0x00},
62*4882a593Smuzhiyun 	{MAX98927_R0027_ICC_RX_EN_A,  0x00},
63*4882a593Smuzhiyun 	{MAX98927_R0028_ICC_RX_EN_B,  0x00},
64*4882a593Smuzhiyun 	{MAX98927_R002B_ICC_TX_EN_A,  0x00},
65*4882a593Smuzhiyun 	{MAX98927_R002C_ICC_TX_EN_B,  0x00},
66*4882a593Smuzhiyun 	{MAX98927_R002E_ICC_HIZ_MANUAL_MODE,  0x00},
67*4882a593Smuzhiyun 	{MAX98927_R002F_ICC_TX_HIZ_EN_A,  0x00},
68*4882a593Smuzhiyun 	{MAX98927_R0030_ICC_TX_HIZ_EN_B,  0x00},
69*4882a593Smuzhiyun 	{MAX98927_R0031_ICC_LNK_EN,  0x00},
70*4882a593Smuzhiyun 	{MAX98927_R0032_PDM_TX_EN,  0x00},
71*4882a593Smuzhiyun 	{MAX98927_R0033_PDM_TX_HIZ_CTRL,  0x00},
72*4882a593Smuzhiyun 	{MAX98927_R0034_PDM_TX_CTRL,  0x00},
73*4882a593Smuzhiyun 	{MAX98927_R0035_PDM_RX_CTRL,  0x00},
74*4882a593Smuzhiyun 	{MAX98927_R0036_AMP_VOL_CTRL,  0x00},
75*4882a593Smuzhiyun 	{MAX98927_R0037_AMP_DSP_CFG,  0x02},
76*4882a593Smuzhiyun 	{MAX98927_R0038_TONE_GEN_DC_CFG,  0x00},
77*4882a593Smuzhiyun 	{MAX98927_R0039_DRE_CTRL,  0x01},
78*4882a593Smuzhiyun 	{MAX98927_R003A_AMP_EN,  0x00},
79*4882a593Smuzhiyun 	{MAX98927_R003B_SPK_SRC_SEL,  0x00},
80*4882a593Smuzhiyun 	{MAX98927_R003C_SPK_GAIN,  0x00},
81*4882a593Smuzhiyun 	{MAX98927_R003D_SSM_CFG,  0x04},
82*4882a593Smuzhiyun 	{MAX98927_R003E_MEAS_EN,  0x00},
83*4882a593Smuzhiyun 	{MAX98927_R003F_MEAS_DSP_CFG,  0x04},
84*4882a593Smuzhiyun 	{MAX98927_R0040_BOOST_CTRL0,  0x00},
85*4882a593Smuzhiyun 	{MAX98927_R0041_BOOST_CTRL3,  0x00},
86*4882a593Smuzhiyun 	{MAX98927_R0042_BOOST_CTRL1,  0x00},
87*4882a593Smuzhiyun 	{MAX98927_R0043_MEAS_ADC_CFG,  0x00},
88*4882a593Smuzhiyun 	{MAX98927_R0044_MEAS_ADC_BASE_MSB,  0x01},
89*4882a593Smuzhiyun 	{MAX98927_R0045_MEAS_ADC_BASE_LSB,  0x00},
90*4882a593Smuzhiyun 	{MAX98927_R0046_ADC_CH0_DIVIDE,  0x00},
91*4882a593Smuzhiyun 	{MAX98927_R0047_ADC_CH1_DIVIDE,  0x00},
92*4882a593Smuzhiyun 	{MAX98927_R0048_ADC_CH2_DIVIDE,  0x00},
93*4882a593Smuzhiyun 	{MAX98927_R0049_ADC_CH0_FILT_CFG,  0x00},
94*4882a593Smuzhiyun 	{MAX98927_R004A_ADC_CH1_FILT_CFG,  0x00},
95*4882a593Smuzhiyun 	{MAX98927_R004B_ADC_CH2_FILT_CFG,  0x00},
96*4882a593Smuzhiyun 	{MAX98927_R004C_MEAS_ADC_CH0_READ,  0x00},
97*4882a593Smuzhiyun 	{MAX98927_R004D_MEAS_ADC_CH1_READ,  0x00},
98*4882a593Smuzhiyun 	{MAX98927_R004E_MEAS_ADC_CH2_READ,  0x00},
99*4882a593Smuzhiyun 	{MAX98927_R0051_BROWNOUT_STATUS,  0x00},
100*4882a593Smuzhiyun 	{MAX98927_R0052_BROWNOUT_EN,  0x00},
101*4882a593Smuzhiyun 	{MAX98927_R0053_BROWNOUT_INFINITE_HOLD,  0x00},
102*4882a593Smuzhiyun 	{MAX98927_R0054_BROWNOUT_INFINITE_HOLD_CLR,  0x00},
103*4882a593Smuzhiyun 	{MAX98927_R0055_BROWNOUT_LVL_HOLD,  0x00},
104*4882a593Smuzhiyun 	{MAX98927_R005A_BROWNOUT_LVL1_THRESH,  0x00},
105*4882a593Smuzhiyun 	{MAX98927_R005B_BROWNOUT_LVL2_THRESH,  0x00},
106*4882a593Smuzhiyun 	{MAX98927_R005C_BROWNOUT_LVL3_THRESH,  0x00},
107*4882a593Smuzhiyun 	{MAX98927_R005D_BROWNOUT_LVL4_THRESH,  0x00},
108*4882a593Smuzhiyun 	{MAX98927_R005E_BROWNOUT_THRESH_HYSTERYSIS,  0x00},
109*4882a593Smuzhiyun 	{MAX98927_R005F_BROWNOUT_AMP_LIMITER_ATK_REL,  0x00},
110*4882a593Smuzhiyun 	{MAX98927_R0060_BROWNOUT_AMP_GAIN_ATK_REL,  0x00},
111*4882a593Smuzhiyun 	{MAX98927_R0061_BROWNOUT_AMP1_CLIP_MODE,  0x00},
112*4882a593Smuzhiyun 	{MAX98927_R0072_BROWNOUT_LVL1_CUR_LIMIT,  0x00},
113*4882a593Smuzhiyun 	{MAX98927_R0073_BROWNOUT_LVL1_AMP1_CTRL1,  0x00},
114*4882a593Smuzhiyun 	{MAX98927_R0074_BROWNOUT_LVL1_AMP1_CTRL2,  0x00},
115*4882a593Smuzhiyun 	{MAX98927_R0075_BROWNOUT_LVL1_AMP1_CTRL3,  0x00},
116*4882a593Smuzhiyun 	{MAX98927_R0076_BROWNOUT_LVL2_CUR_LIMIT,  0x00},
117*4882a593Smuzhiyun 	{MAX98927_R0077_BROWNOUT_LVL2_AMP1_CTRL1,  0x00},
118*4882a593Smuzhiyun 	{MAX98927_R0078_BROWNOUT_LVL2_AMP1_CTRL2,  0x00},
119*4882a593Smuzhiyun 	{MAX98927_R0079_BROWNOUT_LVL2_AMP1_CTRL3,  0x00},
120*4882a593Smuzhiyun 	{MAX98927_R007A_BROWNOUT_LVL3_CUR_LIMIT,  0x00},
121*4882a593Smuzhiyun 	{MAX98927_R007B_BROWNOUT_LVL3_AMP1_CTRL1,  0x00},
122*4882a593Smuzhiyun 	{MAX98927_R007C_BROWNOUT_LVL3_AMP1_CTRL2,  0x00},
123*4882a593Smuzhiyun 	{MAX98927_R007D_BROWNOUT_LVL3_AMP1_CTRL3,  0x00},
124*4882a593Smuzhiyun 	{MAX98927_R007E_BROWNOUT_LVL4_CUR_LIMIT,  0x00},
125*4882a593Smuzhiyun 	{MAX98927_R007F_BROWNOUT_LVL4_AMP1_CTRL1,  0x00},
126*4882a593Smuzhiyun 	{MAX98927_R0080_BROWNOUT_LVL4_AMP1_CTRL2,  0x00},
127*4882a593Smuzhiyun 	{MAX98927_R0081_BROWNOUT_LVL4_AMP1_CTRL3,  0x00},
128*4882a593Smuzhiyun 	{MAX98927_R0082_ENV_TRACK_VOUT_HEADROOM,  0x00},
129*4882a593Smuzhiyun 	{MAX98927_R0083_ENV_TRACK_BOOST_VOUT_DELAY,  0x00},
130*4882a593Smuzhiyun 	{MAX98927_R0084_ENV_TRACK_REL_RATE,  0x00},
131*4882a593Smuzhiyun 	{MAX98927_R0085_ENV_TRACK_HOLD_RATE,  0x00},
132*4882a593Smuzhiyun 	{MAX98927_R0086_ENV_TRACK_CTRL,  0x00},
133*4882a593Smuzhiyun 	{MAX98927_R0087_ENV_TRACK_BOOST_VOUT_READ,  0x00},
134*4882a593Smuzhiyun 	{MAX98927_R00FF_GLOBAL_SHDN,  0x00},
135*4882a593Smuzhiyun 	{MAX98927_R0100_SOFT_RESET,  0x00},
136*4882a593Smuzhiyun 	{MAX98927_R01FF_REV_ID,  0x40},
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
max98927_dai_set_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)139*4882a593Smuzhiyun static int max98927_dai_set_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
142*4882a593Smuzhiyun 	struct max98927_priv *max98927 = snd_soc_component_get_drvdata(component);
143*4882a593Smuzhiyun 	unsigned int mode = 0;
144*4882a593Smuzhiyun 	unsigned int format = 0;
145*4882a593Smuzhiyun 	bool use_pdm = false;
146*4882a593Smuzhiyun 	unsigned int invert = 0;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	dev_dbg(component->dev, "%s: fmt 0x%08X\n", __func__, fmt);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
151*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
152*4882a593Smuzhiyun 		mode = MAX98927_PCM_MASTER_MODE_SLAVE;
153*4882a593Smuzhiyun 		break;
154*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
155*4882a593Smuzhiyun 		max98927->master = true;
156*4882a593Smuzhiyun 		mode = MAX98927_PCM_MASTER_MODE_MASTER;
157*4882a593Smuzhiyun 		break;
158*4882a593Smuzhiyun 	default:
159*4882a593Smuzhiyun 		dev_err(component->dev, "DAI clock mode unsupported\n");
160*4882a593Smuzhiyun 		return -EINVAL;
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	regmap_update_bits(max98927->regmap,
164*4882a593Smuzhiyun 		MAX98927_R0021_PCM_MASTER_MODE,
165*4882a593Smuzhiyun 		MAX98927_PCM_MASTER_MODE_MASK,
166*4882a593Smuzhiyun 		mode);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
169*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
170*4882a593Smuzhiyun 		break;
171*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
172*4882a593Smuzhiyun 		invert = MAX98927_PCM_MODE_CFG_PCM_BCLKEDGE;
173*4882a593Smuzhiyun 		break;
174*4882a593Smuzhiyun 	default:
175*4882a593Smuzhiyun 		dev_err(component->dev, "DAI invert mode unsupported\n");
176*4882a593Smuzhiyun 		return -EINVAL;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	regmap_update_bits(max98927->regmap,
180*4882a593Smuzhiyun 		MAX98927_R0020_PCM_MODE_CFG,
181*4882a593Smuzhiyun 		MAX98927_PCM_MODE_CFG_PCM_BCLKEDGE,
182*4882a593Smuzhiyun 		invert);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* interface format */
185*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
186*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
187*4882a593Smuzhiyun 		format = MAX98927_PCM_FORMAT_I2S;
188*4882a593Smuzhiyun 		break;
189*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
190*4882a593Smuzhiyun 		format = MAX98927_PCM_FORMAT_LJ;
191*4882a593Smuzhiyun 		break;
192*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
193*4882a593Smuzhiyun 		format = MAX98927_PCM_FORMAT_TDM_MODE1;
194*4882a593Smuzhiyun 		break;
195*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
196*4882a593Smuzhiyun 		format = MAX98927_PCM_FORMAT_TDM_MODE0;
197*4882a593Smuzhiyun 		break;
198*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_PDM:
199*4882a593Smuzhiyun 		use_pdm = true;
200*4882a593Smuzhiyun 		break;
201*4882a593Smuzhiyun 	default:
202*4882a593Smuzhiyun 		return -EINVAL;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 	max98927->iface = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	if (!use_pdm) {
207*4882a593Smuzhiyun 		/* pcm channel configuration */
208*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
209*4882a593Smuzhiyun 			MAX98927_R0018_PCM_RX_EN_A,
210*4882a593Smuzhiyun 			MAX98927_PCM_RX_CH0_EN | MAX98927_PCM_RX_CH1_EN,
211*4882a593Smuzhiyun 			MAX98927_PCM_RX_CH0_EN | MAX98927_PCM_RX_CH1_EN);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
214*4882a593Smuzhiyun 			MAX98927_R0020_PCM_MODE_CFG,
215*4882a593Smuzhiyun 			MAX98927_PCM_MODE_CFG_FORMAT_MASK,
216*4882a593Smuzhiyun 			format << MAX98927_PCM_MODE_CFG_FORMAT_SHIFT);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
219*4882a593Smuzhiyun 			MAX98927_R003B_SPK_SRC_SEL,
220*4882a593Smuzhiyun 			MAX98927_SPK_SRC_MASK, 0);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
223*4882a593Smuzhiyun 			MAX98927_R0035_PDM_RX_CTRL,
224*4882a593Smuzhiyun 			MAX98927_PDM_RX_EN_MASK, 0);
225*4882a593Smuzhiyun 	} else {
226*4882a593Smuzhiyun 		/* pdm channel configuration */
227*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
228*4882a593Smuzhiyun 			MAX98927_R0035_PDM_RX_CTRL,
229*4882a593Smuzhiyun 			MAX98927_PDM_RX_EN_MASK, 1);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
232*4882a593Smuzhiyun 			MAX98927_R003B_SPK_SRC_SEL,
233*4882a593Smuzhiyun 			MAX98927_SPK_SRC_MASK, 3);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
236*4882a593Smuzhiyun 			MAX98927_R0018_PCM_RX_EN_A,
237*4882a593Smuzhiyun 			MAX98927_PCM_RX_CH0_EN | MAX98927_PCM_RX_CH1_EN, 0);
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /* codec MCLK rate in master mode */
243*4882a593Smuzhiyun static const int rate_table[] = {
244*4882a593Smuzhiyun 	5644800, 6000000, 6144000, 6500000,
245*4882a593Smuzhiyun 	9600000, 11289600, 12000000, 12288000,
246*4882a593Smuzhiyun 	13000000, 19200000,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* BCLKs per LRCLK */
250*4882a593Smuzhiyun static const int bclk_sel_table[] = {
251*4882a593Smuzhiyun 	32, 48, 64, 96, 128, 192, 256, 384, 512,
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun 
max98927_get_bclk_sel(int bclk)254*4882a593Smuzhiyun static int max98927_get_bclk_sel(int bclk)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	int i;
257*4882a593Smuzhiyun 	/* match BCLKs per LRCLK */
258*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(bclk_sel_table); i++) {
259*4882a593Smuzhiyun 		if (bclk_sel_table[i] == bclk)
260*4882a593Smuzhiyun 			return i + 2;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 	return 0;
263*4882a593Smuzhiyun }
max98927_set_clock(struct max98927_priv * max98927,struct snd_pcm_hw_params * params)264*4882a593Smuzhiyun static int max98927_set_clock(struct max98927_priv *max98927,
265*4882a593Smuzhiyun 	struct snd_pcm_hw_params *params)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	struct snd_soc_component *component = max98927->component;
268*4882a593Smuzhiyun 	/* BCLK/LRCLK ratio calculation */
269*4882a593Smuzhiyun 	int blr_clk_ratio = params_channels(params) * max98927->ch_size;
270*4882a593Smuzhiyun 	int value;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (max98927->master) {
273*4882a593Smuzhiyun 		int i;
274*4882a593Smuzhiyun 		/* match rate to closest value */
275*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
276*4882a593Smuzhiyun 			if (rate_table[i] >= max98927->sysclk)
277*4882a593Smuzhiyun 				break;
278*4882a593Smuzhiyun 		}
279*4882a593Smuzhiyun 		if (i == ARRAY_SIZE(rate_table)) {
280*4882a593Smuzhiyun 			dev_err(component->dev, "failed to find proper clock rate.\n");
281*4882a593Smuzhiyun 			return -EINVAL;
282*4882a593Smuzhiyun 		}
283*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
284*4882a593Smuzhiyun 			MAX98927_R0021_PCM_MASTER_MODE,
285*4882a593Smuzhiyun 			MAX98927_PCM_MASTER_MODE_MCLK_MASK,
286*4882a593Smuzhiyun 			i << MAX98927_PCM_MASTER_MODE_MCLK_RATE_SHIFT);
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (!max98927->tdm_mode) {
290*4882a593Smuzhiyun 		/* BCLK configuration */
291*4882a593Smuzhiyun 		value = max98927_get_bclk_sel(blr_clk_ratio);
292*4882a593Smuzhiyun 		if (!value) {
293*4882a593Smuzhiyun 			dev_err(component->dev, "format unsupported %d\n",
294*4882a593Smuzhiyun 				params_format(params));
295*4882a593Smuzhiyun 			return -EINVAL;
296*4882a593Smuzhiyun 		}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
299*4882a593Smuzhiyun 			MAX98927_R0022_PCM_CLK_SETUP,
300*4882a593Smuzhiyun 			MAX98927_PCM_CLK_SETUP_BSEL_MASK,
301*4882a593Smuzhiyun 			value);
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 	return 0;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
max98927_dai_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)306*4882a593Smuzhiyun static int max98927_dai_hw_params(struct snd_pcm_substream *substream,
307*4882a593Smuzhiyun 	struct snd_pcm_hw_params *params,
308*4882a593Smuzhiyun 	struct snd_soc_dai *dai)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
311*4882a593Smuzhiyun 	struct max98927_priv *max98927 = snd_soc_component_get_drvdata(component);
312*4882a593Smuzhiyun 	unsigned int sampling_rate = 0;
313*4882a593Smuzhiyun 	unsigned int chan_sz = 0;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* pcm mode configuration */
316*4882a593Smuzhiyun 	switch (snd_pcm_format_width(params_format(params))) {
317*4882a593Smuzhiyun 	case 16:
318*4882a593Smuzhiyun 		chan_sz = MAX98927_PCM_MODE_CFG_CHANSZ_16;
319*4882a593Smuzhiyun 		break;
320*4882a593Smuzhiyun 	case 24:
321*4882a593Smuzhiyun 		chan_sz = MAX98927_PCM_MODE_CFG_CHANSZ_24;
322*4882a593Smuzhiyun 		break;
323*4882a593Smuzhiyun 	case 32:
324*4882a593Smuzhiyun 		chan_sz = MAX98927_PCM_MODE_CFG_CHANSZ_32;
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 	default:
327*4882a593Smuzhiyun 		dev_err(component->dev, "format unsupported %d\n",
328*4882a593Smuzhiyun 			params_format(params));
329*4882a593Smuzhiyun 		goto err;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	max98927->ch_size = snd_pcm_format_width(params_format(params));
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	regmap_update_bits(max98927->regmap,
335*4882a593Smuzhiyun 		MAX98927_R0020_PCM_MODE_CFG,
336*4882a593Smuzhiyun 		MAX98927_PCM_MODE_CFG_CHANSZ_MASK, chan_sz);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	dev_dbg(component->dev, "format supported %d",
339*4882a593Smuzhiyun 		params_format(params));
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/* sampling rate configuration */
342*4882a593Smuzhiyun 	switch (params_rate(params)) {
343*4882a593Smuzhiyun 	case 8000:
344*4882a593Smuzhiyun 		sampling_rate = MAX98927_PCM_SR_SET1_SR_8000;
345*4882a593Smuzhiyun 		break;
346*4882a593Smuzhiyun 	case 11025:
347*4882a593Smuzhiyun 		sampling_rate = MAX98927_PCM_SR_SET1_SR_11025;
348*4882a593Smuzhiyun 		break;
349*4882a593Smuzhiyun 	case 12000:
350*4882a593Smuzhiyun 		sampling_rate = MAX98927_PCM_SR_SET1_SR_12000;
351*4882a593Smuzhiyun 		break;
352*4882a593Smuzhiyun 	case 16000:
353*4882a593Smuzhiyun 		sampling_rate = MAX98927_PCM_SR_SET1_SR_16000;
354*4882a593Smuzhiyun 		break;
355*4882a593Smuzhiyun 	case 22050:
356*4882a593Smuzhiyun 		sampling_rate = MAX98927_PCM_SR_SET1_SR_22050;
357*4882a593Smuzhiyun 		break;
358*4882a593Smuzhiyun 	case 24000:
359*4882a593Smuzhiyun 		sampling_rate = MAX98927_PCM_SR_SET1_SR_24000;
360*4882a593Smuzhiyun 		break;
361*4882a593Smuzhiyun 	case 32000:
362*4882a593Smuzhiyun 		sampling_rate = MAX98927_PCM_SR_SET1_SR_32000;
363*4882a593Smuzhiyun 		break;
364*4882a593Smuzhiyun 	case 44100:
365*4882a593Smuzhiyun 		sampling_rate = MAX98927_PCM_SR_SET1_SR_44100;
366*4882a593Smuzhiyun 		break;
367*4882a593Smuzhiyun 	case 48000:
368*4882a593Smuzhiyun 		sampling_rate = MAX98927_PCM_SR_SET1_SR_48000;
369*4882a593Smuzhiyun 		break;
370*4882a593Smuzhiyun 	default:
371*4882a593Smuzhiyun 		dev_err(component->dev, "rate %d not supported\n",
372*4882a593Smuzhiyun 			params_rate(params));
373*4882a593Smuzhiyun 		goto err;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 	/* set DAI_SR to correct LRCLK frequency */
376*4882a593Smuzhiyun 	regmap_update_bits(max98927->regmap,
377*4882a593Smuzhiyun 		MAX98927_R0023_PCM_SR_SETUP1,
378*4882a593Smuzhiyun 		MAX98927_PCM_SR_SET1_SR_MASK,
379*4882a593Smuzhiyun 		sampling_rate);
380*4882a593Smuzhiyun 	regmap_update_bits(max98927->regmap,
381*4882a593Smuzhiyun 		MAX98927_R0024_PCM_SR_SETUP2,
382*4882a593Smuzhiyun 		MAX98927_PCM_SR_SET2_SR_MASK,
383*4882a593Smuzhiyun 		sampling_rate << MAX98927_PCM_SR_SET2_SR_SHIFT);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* set sampling rate of IV */
386*4882a593Smuzhiyun 	if (max98927->interleave_mode &&
387*4882a593Smuzhiyun 	    sampling_rate > MAX98927_PCM_SR_SET1_SR_16000)
388*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
389*4882a593Smuzhiyun 			MAX98927_R0024_PCM_SR_SETUP2,
390*4882a593Smuzhiyun 			MAX98927_PCM_SR_SET2_IVADC_SR_MASK,
391*4882a593Smuzhiyun 			sampling_rate - 3);
392*4882a593Smuzhiyun 	else
393*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
394*4882a593Smuzhiyun 			MAX98927_R0024_PCM_SR_SETUP2,
395*4882a593Smuzhiyun 			MAX98927_PCM_SR_SET2_IVADC_SR_MASK,
396*4882a593Smuzhiyun 			sampling_rate);
397*4882a593Smuzhiyun 	return max98927_set_clock(max98927, params);
398*4882a593Smuzhiyun err:
399*4882a593Smuzhiyun 	return -EINVAL;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
max98927_dai_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)402*4882a593Smuzhiyun static int max98927_dai_tdm_slot(struct snd_soc_dai *dai,
403*4882a593Smuzhiyun 	unsigned int tx_mask, unsigned int rx_mask,
404*4882a593Smuzhiyun 	int slots, int slot_width)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
407*4882a593Smuzhiyun 	struct max98927_priv *max98927 = snd_soc_component_get_drvdata(component);
408*4882a593Smuzhiyun 	int bsel = 0;
409*4882a593Smuzhiyun 	unsigned int chan_sz = 0;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	max98927->tdm_mode = true;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* BCLK configuration */
414*4882a593Smuzhiyun 	bsel = max98927_get_bclk_sel(slots * slot_width);
415*4882a593Smuzhiyun 	if (bsel == 0) {
416*4882a593Smuzhiyun 		dev_err(component->dev, "BCLK %d not supported\n",
417*4882a593Smuzhiyun 			slots * slot_width);
418*4882a593Smuzhiyun 		return -EINVAL;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	regmap_update_bits(max98927->regmap,
422*4882a593Smuzhiyun 		MAX98927_R0022_PCM_CLK_SETUP,
423*4882a593Smuzhiyun 		MAX98927_PCM_CLK_SETUP_BSEL_MASK,
424*4882a593Smuzhiyun 		bsel);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* Channel size configuration */
427*4882a593Smuzhiyun 	switch (slot_width) {
428*4882a593Smuzhiyun 	case 16:
429*4882a593Smuzhiyun 		chan_sz = MAX98927_PCM_MODE_CFG_CHANSZ_16;
430*4882a593Smuzhiyun 		break;
431*4882a593Smuzhiyun 	case 24:
432*4882a593Smuzhiyun 		chan_sz = MAX98927_PCM_MODE_CFG_CHANSZ_24;
433*4882a593Smuzhiyun 		break;
434*4882a593Smuzhiyun 	case 32:
435*4882a593Smuzhiyun 		chan_sz = MAX98927_PCM_MODE_CFG_CHANSZ_32;
436*4882a593Smuzhiyun 		break;
437*4882a593Smuzhiyun 	default:
438*4882a593Smuzhiyun 		dev_err(component->dev, "format unsupported %d\n",
439*4882a593Smuzhiyun 			slot_width);
440*4882a593Smuzhiyun 		return -EINVAL;
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	regmap_update_bits(max98927->regmap,
444*4882a593Smuzhiyun 		MAX98927_R0020_PCM_MODE_CFG,
445*4882a593Smuzhiyun 		MAX98927_PCM_MODE_CFG_CHANSZ_MASK, chan_sz);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/* Rx slot configuration */
448*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
449*4882a593Smuzhiyun 		MAX98927_R0018_PCM_RX_EN_A,
450*4882a593Smuzhiyun 		rx_mask & 0xFF);
451*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
452*4882a593Smuzhiyun 		MAX98927_R0019_PCM_RX_EN_B,
453*4882a593Smuzhiyun 		(rx_mask & 0xFF00) >> 8);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	/* Tx slot configuration */
456*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
457*4882a593Smuzhiyun 		MAX98927_R001A_PCM_TX_EN_A,
458*4882a593Smuzhiyun 		tx_mask & 0xFF);
459*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
460*4882a593Smuzhiyun 		MAX98927_R001B_PCM_TX_EN_B,
461*4882a593Smuzhiyun 		(tx_mask & 0xFF00) >> 8);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	/* Tx slot Hi-Z configuration */
464*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
465*4882a593Smuzhiyun 		MAX98927_R001C_PCM_TX_HIZ_CTRL_A,
466*4882a593Smuzhiyun 		~tx_mask & 0xFF);
467*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
468*4882a593Smuzhiyun 		MAX98927_R001D_PCM_TX_HIZ_CTRL_B,
469*4882a593Smuzhiyun 		(~tx_mask & 0xFF00) >> 8);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return 0;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun #define MAX98927_RATES SNDRV_PCM_RATE_8000_48000
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun #define MAX98927_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
477*4882a593Smuzhiyun 	SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
478*4882a593Smuzhiyun 
max98927_dai_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)479*4882a593Smuzhiyun static int max98927_dai_set_sysclk(struct snd_soc_dai *dai,
480*4882a593Smuzhiyun 	int clk_id, unsigned int freq, int dir)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
483*4882a593Smuzhiyun 	struct max98927_priv *max98927 = snd_soc_component_get_drvdata(component);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	max98927->sysclk = freq;
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun static const struct snd_soc_dai_ops max98927_dai_ops = {
490*4882a593Smuzhiyun 	.set_sysclk = max98927_dai_set_sysclk,
491*4882a593Smuzhiyun 	.set_fmt = max98927_dai_set_fmt,
492*4882a593Smuzhiyun 	.hw_params = max98927_dai_hw_params,
493*4882a593Smuzhiyun 	.set_tdm_slot = max98927_dai_tdm_slot,
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun 
max98927_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)496*4882a593Smuzhiyun static int max98927_dac_event(struct snd_soc_dapm_widget *w,
497*4882a593Smuzhiyun 	struct snd_kcontrol *kcontrol, int event)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
500*4882a593Smuzhiyun 	struct max98927_priv *max98927 = snd_soc_component_get_drvdata(component);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	switch (event) {
503*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
504*4882a593Smuzhiyun 		max98927->tdm_mode = false;
505*4882a593Smuzhiyun 		break;
506*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
507*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
508*4882a593Smuzhiyun 			MAX98927_R003A_AMP_EN,
509*4882a593Smuzhiyun 			MAX98927_AMP_EN_MASK, 1);
510*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
511*4882a593Smuzhiyun 			MAX98927_R00FF_GLOBAL_SHDN,
512*4882a593Smuzhiyun 			MAX98927_GLOBAL_EN_MASK, 1);
513*4882a593Smuzhiyun 		break;
514*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
515*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
516*4882a593Smuzhiyun 			MAX98927_R00FF_GLOBAL_SHDN,
517*4882a593Smuzhiyun 			MAX98927_GLOBAL_EN_MASK, 0);
518*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
519*4882a593Smuzhiyun 			MAX98927_R003A_AMP_EN,
520*4882a593Smuzhiyun 			MAX98927_AMP_EN_MASK, 0);
521*4882a593Smuzhiyun 		break;
522*4882a593Smuzhiyun 	default:
523*4882a593Smuzhiyun 		return 0;
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 	return 0;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun static const char * const max98927_switch_text[] = {
529*4882a593Smuzhiyun 	"Left", "Right", "LeftRight"};
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun static const struct soc_enum dai_sel_enum =
532*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(MAX98927_R0025_PCM_TO_SPK_MONOMIX_A,
533*4882a593Smuzhiyun 		MAX98927_PCM_TO_SPK_MONOMIX_CFG_SHIFT,
534*4882a593Smuzhiyun 		3, max98927_switch_text);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun static const struct snd_kcontrol_new max98927_dai_controls =
537*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DAI Sel", dai_sel_enum);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun static const struct snd_kcontrol_new max98927_vi_control =
540*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", MAX98927_R003F_MEAS_DSP_CFG, 2, 1, 0);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun static const struct snd_soc_dapm_widget max98927_dapm_widgets[] = {
543*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC_E("Amp Enable", "HiFi Playback", MAX98927_R003A_AMP_EN,
544*4882a593Smuzhiyun 		0, 0, max98927_dac_event,
545*4882a593Smuzhiyun 		SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
546*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DAI Sel Mux", SND_SOC_NOPM, 0, 0,
547*4882a593Smuzhiyun 		&max98927_dai_controls),
548*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("BE_OUT"),
549*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("Voltage Sense", "HiFi Capture",  0,
550*4882a593Smuzhiyun 		MAX98927_R003E_MEAS_EN, 0, 0),
551*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("Current Sense", "HiFi Capture",  0,
552*4882a593Smuzhiyun 		MAX98927_R003E_MEAS_EN, 1, 0),
553*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("VI Sense", SND_SOC_NOPM, 0, 0,
554*4882a593Smuzhiyun 		&max98927_vi_control),
555*4882a593Smuzhiyun 	SND_SOC_DAPM_SIGGEN("VMON"),
556*4882a593Smuzhiyun 	SND_SOC_DAPM_SIGGEN("IMON"),
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(max98927_spk_tlv, 300, 300, 0);
560*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(max98927_digital_tlv, -1600, 25, 0);
561*4882a593Smuzhiyun 
max98927_readable_register(struct device * dev,unsigned int reg)562*4882a593Smuzhiyun static bool max98927_readable_register(struct device *dev, unsigned int reg)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	switch (reg) {
565*4882a593Smuzhiyun 	case MAX98927_R0001_INT_RAW1 ... MAX98927_R0028_ICC_RX_EN_B:
566*4882a593Smuzhiyun 	case MAX98927_R002B_ICC_TX_EN_A ... MAX98927_R002C_ICC_TX_EN_B:
567*4882a593Smuzhiyun 	case MAX98927_R002E_ICC_HIZ_MANUAL_MODE
568*4882a593Smuzhiyun 		... MAX98927_R004E_MEAS_ADC_CH2_READ:
569*4882a593Smuzhiyun 	case MAX98927_R0051_BROWNOUT_STATUS
570*4882a593Smuzhiyun 		... MAX98927_R0055_BROWNOUT_LVL_HOLD:
571*4882a593Smuzhiyun 	case MAX98927_R005A_BROWNOUT_LVL1_THRESH
572*4882a593Smuzhiyun 		... MAX98927_R0061_BROWNOUT_AMP1_CLIP_MODE:
573*4882a593Smuzhiyun 	case MAX98927_R0072_BROWNOUT_LVL1_CUR_LIMIT
574*4882a593Smuzhiyun 		... MAX98927_R0087_ENV_TRACK_BOOST_VOUT_READ:
575*4882a593Smuzhiyun 	case MAX98927_R00FF_GLOBAL_SHDN:
576*4882a593Smuzhiyun 	case MAX98927_R0100_SOFT_RESET:
577*4882a593Smuzhiyun 	case MAX98927_R01FF_REV_ID:
578*4882a593Smuzhiyun 		return true;
579*4882a593Smuzhiyun 	default:
580*4882a593Smuzhiyun 		return false;
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun 
max98927_volatile_reg(struct device * dev,unsigned int reg)584*4882a593Smuzhiyun static bool max98927_volatile_reg(struct device *dev, unsigned int reg)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	switch (reg) {
587*4882a593Smuzhiyun 	case MAX98927_R0001_INT_RAW1 ... MAX98927_R0009_INT_FLAG3:
588*4882a593Smuzhiyun 	case MAX98927_R004C_MEAS_ADC_CH0_READ:
589*4882a593Smuzhiyun 	case MAX98927_R004D_MEAS_ADC_CH1_READ:
590*4882a593Smuzhiyun 	case MAX98927_R004E_MEAS_ADC_CH2_READ:
591*4882a593Smuzhiyun 	case MAX98927_R0051_BROWNOUT_STATUS:
592*4882a593Smuzhiyun 	case MAX98927_R0087_ENV_TRACK_BOOST_VOUT_READ:
593*4882a593Smuzhiyun 	case MAX98927_R01FF_REV_ID:
594*4882a593Smuzhiyun 	case MAX98927_R0100_SOFT_RESET:
595*4882a593Smuzhiyun 		return true;
596*4882a593Smuzhiyun 	default:
597*4882a593Smuzhiyun 		return false;
598*4882a593Smuzhiyun 	}
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun static const char * const max98927_boost_voltage_text[] = {
602*4882a593Smuzhiyun 	"6.5V", "6.625V", "6.75V", "6.875V", "7V", "7.125V", "7.25V", "7.375V",
603*4882a593Smuzhiyun 	"7.5V", "7.625V", "7.75V", "7.875V", "8V", "8.125V", "8.25V", "8.375V",
604*4882a593Smuzhiyun 	"8.5V", "8.625V", "8.75V", "8.875V", "9V", "9.125V", "9.25V", "9.375V",
605*4882a593Smuzhiyun 	"9.5V", "9.625V", "9.75V", "9.875V", "10V"
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98927_boost_voltage,
609*4882a593Smuzhiyun 		MAX98927_R0040_BOOST_CTRL0, 0,
610*4882a593Smuzhiyun 		max98927_boost_voltage_text);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun static const char * const max98927_current_limit_text[] = {
613*4882a593Smuzhiyun 	"1.00A", "1.10A", "1.20A", "1.30A", "1.40A", "1.50A", "1.60A", "1.70A",
614*4882a593Smuzhiyun 	"1.80A", "1.90A", "2.00A", "2.10A", "2.20A", "2.30A", "2.40A", "2.50A",
615*4882a593Smuzhiyun 	"2.60A", "2.70A", "2.80A", "2.90A", "3.00A", "3.10A", "3.20A", "3.30A",
616*4882a593Smuzhiyun 	"3.40A", "3.50A", "3.60A", "3.70A", "3.80A", "3.90A", "4.00A", "4.10A"
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98927_current_limit,
620*4882a593Smuzhiyun 		MAX98927_R0042_BOOST_CTRL1, 1,
621*4882a593Smuzhiyun 		max98927_current_limit_text);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun static const struct snd_kcontrol_new max98927_snd_controls[] = {
624*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker Volume", MAX98927_R003C_SPK_GAIN,
625*4882a593Smuzhiyun 		0, 6, 0,
626*4882a593Smuzhiyun 		max98927_spk_tlv),
627*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Digital Volume", MAX98927_R0036_AMP_VOL_CTRL,
628*4882a593Smuzhiyun 		0, (1<<MAX98927_AMP_VOL_WIDTH)-1, 0,
629*4882a593Smuzhiyun 		max98927_digital_tlv),
630*4882a593Smuzhiyun 	SOC_SINGLE("Amp DSP Switch", MAX98927_R0052_BROWNOUT_EN,
631*4882a593Smuzhiyun 		MAX98927_BROWNOUT_DSP_SHIFT, 1, 0),
632*4882a593Smuzhiyun 	SOC_SINGLE("Ramp Switch", MAX98927_R0037_AMP_DSP_CFG,
633*4882a593Smuzhiyun 		MAX98927_AMP_DSP_CFG_RMP_SHIFT, 1, 0),
634*4882a593Smuzhiyun 	SOC_SINGLE("DRE Switch", MAX98927_R0039_DRE_CTRL,
635*4882a593Smuzhiyun 		MAX98927_DRE_EN_SHIFT, 1, 0),
636*4882a593Smuzhiyun 	SOC_SINGLE("Volume Location Switch", MAX98927_R0036_AMP_VOL_CTRL,
637*4882a593Smuzhiyun 		MAX98927_AMP_VOL_SEL_SHIFT, 1, 0),
638*4882a593Smuzhiyun 	SOC_ENUM("Boost Output Voltage", max98927_boost_voltage),
639*4882a593Smuzhiyun 	SOC_ENUM("Current Limit", max98927_current_limit),
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun static const struct snd_soc_dapm_route max98927_audio_map[] = {
643*4882a593Smuzhiyun 	/* Plabyack */
644*4882a593Smuzhiyun 	{"DAI Sel Mux", "Left", "Amp Enable"},
645*4882a593Smuzhiyun 	{"DAI Sel Mux", "Right", "Amp Enable"},
646*4882a593Smuzhiyun 	{"DAI Sel Mux", "LeftRight", "Amp Enable"},
647*4882a593Smuzhiyun 	{"BE_OUT", NULL, "DAI Sel Mux"},
648*4882a593Smuzhiyun 	/* Capture */
649*4882a593Smuzhiyun 	{ "VI Sense", "Switch", "VMON" },
650*4882a593Smuzhiyun 	{ "VI Sense", "Switch", "IMON" },
651*4882a593Smuzhiyun 	{ "Voltage Sense", NULL, "VI Sense" },
652*4882a593Smuzhiyun 	{ "Current Sense", NULL, "VI Sense" },
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun static struct snd_soc_dai_driver max98927_dai[] = {
656*4882a593Smuzhiyun 	{
657*4882a593Smuzhiyun 		.name = "max98927-aif1",
658*4882a593Smuzhiyun 		.playback = {
659*4882a593Smuzhiyun 			.stream_name = "HiFi Playback",
660*4882a593Smuzhiyun 			.channels_min = 1,
661*4882a593Smuzhiyun 			.channels_max = 2,
662*4882a593Smuzhiyun 			.rates = MAX98927_RATES,
663*4882a593Smuzhiyun 			.formats = MAX98927_FORMATS,
664*4882a593Smuzhiyun 		},
665*4882a593Smuzhiyun 		.capture = {
666*4882a593Smuzhiyun 			.stream_name = "HiFi Capture",
667*4882a593Smuzhiyun 			.channels_min = 1,
668*4882a593Smuzhiyun 			.channels_max = 2,
669*4882a593Smuzhiyun 			.rates = MAX98927_RATES,
670*4882a593Smuzhiyun 			.formats = MAX98927_FORMATS,
671*4882a593Smuzhiyun 		},
672*4882a593Smuzhiyun 		.ops = &max98927_dai_ops,
673*4882a593Smuzhiyun 	}
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun 
max98927_probe(struct snd_soc_component * component)676*4882a593Smuzhiyun static int max98927_probe(struct snd_soc_component *component)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	struct max98927_priv *max98927 = snd_soc_component_get_drvdata(component);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	max98927->component = component;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/* Software Reset */
683*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
684*4882a593Smuzhiyun 		MAX98927_R0100_SOFT_RESET, MAX98927_SOFT_RESET);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	/* IV default slot configuration */
687*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
688*4882a593Smuzhiyun 		MAX98927_R001C_PCM_TX_HIZ_CTRL_A,
689*4882a593Smuzhiyun 		0xFF);
690*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
691*4882a593Smuzhiyun 		MAX98927_R001D_PCM_TX_HIZ_CTRL_B,
692*4882a593Smuzhiyun 		0xFF);
693*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
694*4882a593Smuzhiyun 		MAX98927_R0025_PCM_TO_SPK_MONOMIX_A,
695*4882a593Smuzhiyun 		0x80);
696*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
697*4882a593Smuzhiyun 		MAX98927_R0026_PCM_TO_SPK_MONOMIX_B,
698*4882a593Smuzhiyun 		0x1);
699*4882a593Smuzhiyun 	/* Set inital volume (+13dB) */
700*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
701*4882a593Smuzhiyun 		MAX98927_R0036_AMP_VOL_CTRL,
702*4882a593Smuzhiyun 		0x38);
703*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
704*4882a593Smuzhiyun 		MAX98927_R003C_SPK_GAIN,
705*4882a593Smuzhiyun 		0x05);
706*4882a593Smuzhiyun 	/* Enable DC blocker */
707*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
708*4882a593Smuzhiyun 		MAX98927_R0037_AMP_DSP_CFG,
709*4882a593Smuzhiyun 		0x03);
710*4882a593Smuzhiyun 	/* Enable IMON VMON DC blocker */
711*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
712*4882a593Smuzhiyun 		MAX98927_R003F_MEAS_DSP_CFG,
713*4882a593Smuzhiyun 		0xF7);
714*4882a593Smuzhiyun 	/* Boost Output Voltage & Current limit */
715*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
716*4882a593Smuzhiyun 		MAX98927_R0040_BOOST_CTRL0,
717*4882a593Smuzhiyun 		0x1C);
718*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
719*4882a593Smuzhiyun 		MAX98927_R0042_BOOST_CTRL1,
720*4882a593Smuzhiyun 		0x3E);
721*4882a593Smuzhiyun 	/* Measurement ADC config */
722*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
723*4882a593Smuzhiyun 		MAX98927_R0043_MEAS_ADC_CFG,
724*4882a593Smuzhiyun 		0x04);
725*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
726*4882a593Smuzhiyun 		MAX98927_R0044_MEAS_ADC_BASE_MSB,
727*4882a593Smuzhiyun 		0x00);
728*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
729*4882a593Smuzhiyun 		MAX98927_R0045_MEAS_ADC_BASE_LSB,
730*4882a593Smuzhiyun 		0x24);
731*4882a593Smuzhiyun 	/* Brownout Level */
732*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
733*4882a593Smuzhiyun 		MAX98927_R007F_BROWNOUT_LVL4_AMP1_CTRL1,
734*4882a593Smuzhiyun 		0x06);
735*4882a593Smuzhiyun 	/* Envelope Tracking configuration */
736*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
737*4882a593Smuzhiyun 		MAX98927_R0082_ENV_TRACK_VOUT_HEADROOM,
738*4882a593Smuzhiyun 		0x08);
739*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
740*4882a593Smuzhiyun 		MAX98927_R0086_ENV_TRACK_CTRL,
741*4882a593Smuzhiyun 		0x01);
742*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
743*4882a593Smuzhiyun 		MAX98927_R0087_ENV_TRACK_BOOST_VOUT_READ,
744*4882a593Smuzhiyun 		0x10);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	/* voltage, current slot configuration */
747*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
748*4882a593Smuzhiyun 		MAX98927_R001E_PCM_TX_CH_SRC_A,
749*4882a593Smuzhiyun 		(max98927->i_l_slot<<MAX98927_PCM_TX_CH_SRC_A_I_SHIFT|
750*4882a593Smuzhiyun 		max98927->v_l_slot)&0xFF);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	if (max98927->v_l_slot < 8) {
753*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
754*4882a593Smuzhiyun 			MAX98927_R001C_PCM_TX_HIZ_CTRL_A,
755*4882a593Smuzhiyun 			1 << max98927->v_l_slot, 0);
756*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
757*4882a593Smuzhiyun 			MAX98927_R001A_PCM_TX_EN_A,
758*4882a593Smuzhiyun 			1 << max98927->v_l_slot,
759*4882a593Smuzhiyun 			1 << max98927->v_l_slot);
760*4882a593Smuzhiyun 	} else {
761*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
762*4882a593Smuzhiyun 			MAX98927_R001D_PCM_TX_HIZ_CTRL_B,
763*4882a593Smuzhiyun 			1 << (max98927->v_l_slot - 8), 0);
764*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
765*4882a593Smuzhiyun 			MAX98927_R001B_PCM_TX_EN_B,
766*4882a593Smuzhiyun 			1 << (max98927->v_l_slot - 8),
767*4882a593Smuzhiyun 			1 << (max98927->v_l_slot - 8));
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	if (max98927->i_l_slot < 8) {
771*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
772*4882a593Smuzhiyun 			MAX98927_R001C_PCM_TX_HIZ_CTRL_A,
773*4882a593Smuzhiyun 			1 << max98927->i_l_slot, 0);
774*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
775*4882a593Smuzhiyun 			MAX98927_R001A_PCM_TX_EN_A,
776*4882a593Smuzhiyun 			1 << max98927->i_l_slot,
777*4882a593Smuzhiyun 			1 << max98927->i_l_slot);
778*4882a593Smuzhiyun 	} else {
779*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
780*4882a593Smuzhiyun 			MAX98927_R001D_PCM_TX_HIZ_CTRL_B,
781*4882a593Smuzhiyun 			1 << (max98927->i_l_slot - 8), 0);
782*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
783*4882a593Smuzhiyun 			MAX98927_R001B_PCM_TX_EN_B,
784*4882a593Smuzhiyun 			1 << (max98927->i_l_slot - 8),
785*4882a593Smuzhiyun 			1 << (max98927->i_l_slot - 8));
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	/* Set interleave mode */
789*4882a593Smuzhiyun 	if (max98927->interleave_mode)
790*4882a593Smuzhiyun 		regmap_update_bits(max98927->regmap,
791*4882a593Smuzhiyun 			MAX98927_R001F_PCM_TX_CH_SRC_B,
792*4882a593Smuzhiyun 			MAX98927_PCM_TX_CH_INTERLEAVE_MASK,
793*4882a593Smuzhiyun 			MAX98927_PCM_TX_CH_INTERLEAVE_MASK);
794*4882a593Smuzhiyun 	return 0;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
max98927_suspend(struct device * dev)798*4882a593Smuzhiyun static int max98927_suspend(struct device *dev)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	struct max98927_priv *max98927 = dev_get_drvdata(dev);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	regcache_cache_only(max98927->regmap, true);
803*4882a593Smuzhiyun 	regcache_mark_dirty(max98927->regmap);
804*4882a593Smuzhiyun 	return 0;
805*4882a593Smuzhiyun }
max98927_resume(struct device * dev)806*4882a593Smuzhiyun static int max98927_resume(struct device *dev)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun 	struct max98927_priv *max98927 = dev_get_drvdata(dev);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	regmap_write(max98927->regmap,
811*4882a593Smuzhiyun 		MAX98927_R0100_SOFT_RESET, MAX98927_SOFT_RESET);
812*4882a593Smuzhiyun 	regcache_cache_only(max98927->regmap, false);
813*4882a593Smuzhiyun 	regcache_sync(max98927->regmap);
814*4882a593Smuzhiyun 	return 0;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun #endif
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun static const struct dev_pm_ops max98927_pm = {
819*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(max98927_suspend, max98927_resume)
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_max98927 = {
823*4882a593Smuzhiyun 	.probe			= max98927_probe,
824*4882a593Smuzhiyun 	.controls		= max98927_snd_controls,
825*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(max98927_snd_controls),
826*4882a593Smuzhiyun 	.dapm_widgets		= max98927_dapm_widgets,
827*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(max98927_dapm_widgets),
828*4882a593Smuzhiyun 	.dapm_routes		= max98927_audio_map,
829*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(max98927_audio_map),
830*4882a593Smuzhiyun 	.idle_bias_on		= 1,
831*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
832*4882a593Smuzhiyun 	.endianness		= 1,
833*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun static const struct regmap_config max98927_regmap = {
837*4882a593Smuzhiyun 	.reg_bits         = 16,
838*4882a593Smuzhiyun 	.val_bits         = 8,
839*4882a593Smuzhiyun 	.max_register     = MAX98927_R01FF_REV_ID,
840*4882a593Smuzhiyun 	.reg_defaults     = max98927_reg,
841*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(max98927_reg),
842*4882a593Smuzhiyun 	.readable_reg	  = max98927_readable_register,
843*4882a593Smuzhiyun 	.volatile_reg	  = max98927_volatile_reg,
844*4882a593Smuzhiyun 	.cache_type       = REGCACHE_RBTREE,
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun 
max98927_slot_config(struct i2c_client * i2c,struct max98927_priv * max98927)847*4882a593Smuzhiyun static void max98927_slot_config(struct i2c_client *i2c,
848*4882a593Smuzhiyun 	struct max98927_priv *max98927)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	int value;
851*4882a593Smuzhiyun 	struct device *dev = &i2c->dev;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	if (!device_property_read_u32(dev, "vmon-slot-no", &value))
854*4882a593Smuzhiyun 		max98927->v_l_slot = value & 0xF;
855*4882a593Smuzhiyun 	else
856*4882a593Smuzhiyun 		max98927->v_l_slot = 0;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	if (!device_property_read_u32(dev, "imon-slot-no", &value))
859*4882a593Smuzhiyun 		max98927->i_l_slot = value & 0xF;
860*4882a593Smuzhiyun 	else
861*4882a593Smuzhiyun 		max98927->i_l_slot = 1;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
max98927_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)864*4882a593Smuzhiyun static int max98927_i2c_probe(struct i2c_client *i2c,
865*4882a593Smuzhiyun 	const struct i2c_device_id *id)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	int ret = 0, value;
869*4882a593Smuzhiyun 	int reg = 0;
870*4882a593Smuzhiyun 	struct max98927_priv *max98927 = NULL;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	max98927 = devm_kzalloc(&i2c->dev,
873*4882a593Smuzhiyun 		sizeof(*max98927), GFP_KERNEL);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	if (!max98927) {
876*4882a593Smuzhiyun 		ret = -ENOMEM;
877*4882a593Smuzhiyun 		return ret;
878*4882a593Smuzhiyun 	}
879*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, max98927);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	/* update interleave mode info */
882*4882a593Smuzhiyun 	if (!of_property_read_u32(i2c->dev.of_node,
883*4882a593Smuzhiyun 		"interleave_mode", &value)) {
884*4882a593Smuzhiyun 		if (value > 0)
885*4882a593Smuzhiyun 			max98927->interleave_mode = true;
886*4882a593Smuzhiyun 		else
887*4882a593Smuzhiyun 			max98927->interleave_mode = false;
888*4882a593Smuzhiyun 	} else
889*4882a593Smuzhiyun 		max98927->interleave_mode = false;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	/* regmap initialization */
892*4882a593Smuzhiyun 	max98927->regmap
893*4882a593Smuzhiyun 		= devm_regmap_init_i2c(i2c, &max98927_regmap);
894*4882a593Smuzhiyun 	if (IS_ERR(max98927->regmap)) {
895*4882a593Smuzhiyun 		ret = PTR_ERR(max98927->regmap);
896*4882a593Smuzhiyun 		dev_err(&i2c->dev,
897*4882a593Smuzhiyun 			"Failed to allocate regmap: %d\n", ret);
898*4882a593Smuzhiyun 		return ret;
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	/* Check Revision ID */
902*4882a593Smuzhiyun 	ret = regmap_read(max98927->regmap,
903*4882a593Smuzhiyun 		MAX98927_R01FF_REV_ID, &reg);
904*4882a593Smuzhiyun 	if (ret < 0) {
905*4882a593Smuzhiyun 		dev_err(&i2c->dev,
906*4882a593Smuzhiyun 			"Failed to read: 0x%02X\n", MAX98927_R01FF_REV_ID);
907*4882a593Smuzhiyun 		return ret;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 	dev_info(&i2c->dev, "MAX98927 revisionID: 0x%02X\n", reg);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	/* voltage/current slot configuration */
912*4882a593Smuzhiyun 	max98927_slot_config(i2c, max98927);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	/* codec registeration */
915*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&i2c->dev,
916*4882a593Smuzhiyun 		&soc_component_dev_max98927,
917*4882a593Smuzhiyun 		max98927_dai, ARRAY_SIZE(max98927_dai));
918*4882a593Smuzhiyun 	if (ret < 0)
919*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to register component: %d\n", ret);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	return ret;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun static const struct i2c_device_id max98927_i2c_id[] = {
925*4882a593Smuzhiyun 	{ "max98927", 0},
926*4882a593Smuzhiyun 	{ },
927*4882a593Smuzhiyun };
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, max98927_i2c_id);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun #if defined(CONFIG_OF)
932*4882a593Smuzhiyun static const struct of_device_id max98927_of_match[] = {
933*4882a593Smuzhiyun 	{ .compatible = "maxim,max98927", },
934*4882a593Smuzhiyun 	{ }
935*4882a593Smuzhiyun };
936*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, max98927_of_match);
937*4882a593Smuzhiyun #endif
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun #ifdef CONFIG_ACPI
940*4882a593Smuzhiyun static const struct acpi_device_id max98927_acpi_match[] = {
941*4882a593Smuzhiyun 	{ "MX98927", 0 },
942*4882a593Smuzhiyun 	{},
943*4882a593Smuzhiyun };
944*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, max98927_acpi_match);
945*4882a593Smuzhiyun #endif
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun static struct i2c_driver max98927_i2c_driver = {
948*4882a593Smuzhiyun 	.driver = {
949*4882a593Smuzhiyun 		.name = "max98927",
950*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(max98927_of_match),
951*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(max98927_acpi_match),
952*4882a593Smuzhiyun 		.pm = &max98927_pm,
953*4882a593Smuzhiyun 	},
954*4882a593Smuzhiyun 	.probe  = max98927_i2c_probe,
955*4882a593Smuzhiyun 	.id_table = max98927_i2c_id,
956*4882a593Smuzhiyun };
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun module_i2c_driver(max98927_i2c_driver)
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun MODULE_DESCRIPTION("ALSA SoC MAX98927 driver");
961*4882a593Smuzhiyun MODULE_AUTHOR("Ryan Lee <ryans.lee@maximintegrated.com>");
962*4882a593Smuzhiyun MODULE_LICENSE("GPL");
963