1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * max98390.c -- MAX98390 ALSA Soc Audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2020 Maxim Integrated Products
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/cdev.h>
11*4882a593Smuzhiyun #include <linux/dmi.h>
12*4882a593Smuzhiyun #include <linux/firmware.h>
13*4882a593Smuzhiyun #include <linux/gpio.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_gpio.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/time.h>
20*4882a593Smuzhiyun #include <sound/pcm.h>
21*4882a593Smuzhiyun #include <sound/pcm_params.h>
22*4882a593Smuzhiyun #include <sound/soc.h>
23*4882a593Smuzhiyun #include <sound/tlv.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "max98390.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun static struct reg_default max98390_reg_defaults[] = {
28*4882a593Smuzhiyun {MAX98390_INT_EN1, 0xf0},
29*4882a593Smuzhiyun {MAX98390_INT_EN2, 0x00},
30*4882a593Smuzhiyun {MAX98390_INT_EN3, 0x00},
31*4882a593Smuzhiyun {MAX98390_INT_FLAG_CLR1, 0x00},
32*4882a593Smuzhiyun {MAX98390_INT_FLAG_CLR2, 0x00},
33*4882a593Smuzhiyun {MAX98390_INT_FLAG_CLR3, 0x00},
34*4882a593Smuzhiyun {MAX98390_IRQ_CTRL, 0x01},
35*4882a593Smuzhiyun {MAX98390_CLK_MON, 0x6d},
36*4882a593Smuzhiyun {MAX98390_DAT_MON, 0x03},
37*4882a593Smuzhiyun {MAX98390_WDOG_CTRL, 0x00},
38*4882a593Smuzhiyun {MAX98390_WDOG_RST, 0x00},
39*4882a593Smuzhiyun {MAX98390_MEAS_ADC_THERM_WARN_THRESH, 0x75},
40*4882a593Smuzhiyun {MAX98390_MEAS_ADC_THERM_SHDN_THRESH, 0x8c},
41*4882a593Smuzhiyun {MAX98390_MEAS_ADC_THERM_HYSTERESIS, 0x08},
42*4882a593Smuzhiyun {MAX98390_PIN_CFG, 0x55},
43*4882a593Smuzhiyun {MAX98390_PCM_RX_EN_A, 0x00},
44*4882a593Smuzhiyun {MAX98390_PCM_RX_EN_B, 0x00},
45*4882a593Smuzhiyun {MAX98390_PCM_TX_EN_A, 0x00},
46*4882a593Smuzhiyun {MAX98390_PCM_TX_EN_B, 0x00},
47*4882a593Smuzhiyun {MAX98390_PCM_TX_HIZ_CTRL_A, 0xff},
48*4882a593Smuzhiyun {MAX98390_PCM_TX_HIZ_CTRL_B, 0xff},
49*4882a593Smuzhiyun {MAX98390_PCM_CH_SRC_1, 0x00},
50*4882a593Smuzhiyun {MAX98390_PCM_CH_SRC_2, 0x00},
51*4882a593Smuzhiyun {MAX98390_PCM_CH_SRC_3, 0x00},
52*4882a593Smuzhiyun {MAX98390_PCM_MODE_CFG, 0xc0},
53*4882a593Smuzhiyun {MAX98390_PCM_MASTER_MODE, 0x1c},
54*4882a593Smuzhiyun {MAX98390_PCM_CLK_SETUP, 0x44},
55*4882a593Smuzhiyun {MAX98390_PCM_SR_SETUP, 0x08},
56*4882a593Smuzhiyun {MAX98390_ICC_RX_EN_A, 0x00},
57*4882a593Smuzhiyun {MAX98390_ICC_RX_EN_B, 0x00},
58*4882a593Smuzhiyun {MAX98390_ICC_TX_EN_A, 0x00},
59*4882a593Smuzhiyun {MAX98390_ICC_TX_EN_B, 0x00},
60*4882a593Smuzhiyun {MAX98390_ICC_HIZ_MANUAL_MODE, 0x00},
61*4882a593Smuzhiyun {MAX98390_ICC_TX_HIZ_EN_A, 0x00},
62*4882a593Smuzhiyun {MAX98390_ICC_TX_HIZ_EN_B, 0x00},
63*4882a593Smuzhiyun {MAX98390_ICC_LNK_EN, 0x00},
64*4882a593Smuzhiyun {MAX98390_R2039_AMP_DSP_CFG, 0x0f},
65*4882a593Smuzhiyun {MAX98390_R203A_AMP_EN, 0x81},
66*4882a593Smuzhiyun {MAX98390_TONE_GEN_DC_CFG, 0x00},
67*4882a593Smuzhiyun {MAX98390_SPK_SRC_SEL, 0x00},
68*4882a593Smuzhiyun {MAX98390_SSM_CFG, 0x85},
69*4882a593Smuzhiyun {MAX98390_MEAS_EN, 0x03},
70*4882a593Smuzhiyun {MAX98390_MEAS_DSP_CFG, 0x0f},
71*4882a593Smuzhiyun {MAX98390_BOOST_CTRL0, 0x1c},
72*4882a593Smuzhiyun {MAX98390_BOOST_CTRL3, 0x01},
73*4882a593Smuzhiyun {MAX98390_BOOST_CTRL1, 0x40},
74*4882a593Smuzhiyun {MAX98390_MEAS_ADC_CFG, 0x07},
75*4882a593Smuzhiyun {MAX98390_MEAS_ADC_BASE_MSB, 0x00},
76*4882a593Smuzhiyun {MAX98390_MEAS_ADC_BASE_LSB, 0x23},
77*4882a593Smuzhiyun {MAX98390_ADC_CH0_DIVIDE, 0x00},
78*4882a593Smuzhiyun {MAX98390_ADC_CH1_DIVIDE, 0x00},
79*4882a593Smuzhiyun {MAX98390_ADC_CH2_DIVIDE, 0x00},
80*4882a593Smuzhiyun {MAX98390_ADC_CH0_FILT_CFG, 0x00},
81*4882a593Smuzhiyun {MAX98390_ADC_CH1_FILT_CFG, 0x00},
82*4882a593Smuzhiyun {MAX98390_ADC_CH2_FILT_CFG, 0x00},
83*4882a593Smuzhiyun {MAX98390_PWR_GATE_CTL, 0x2c},
84*4882a593Smuzhiyun {MAX98390_BROWNOUT_EN, 0x00},
85*4882a593Smuzhiyun {MAX98390_BROWNOUT_INFINITE_HOLD, 0x00},
86*4882a593Smuzhiyun {MAX98390_BROWNOUT_INFINITE_HOLD_CLR, 0x00},
87*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL_HOLD, 0x00},
88*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL1_THRESH, 0x00},
89*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL2_THRESH, 0x00},
90*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL3_THRESH, 0x00},
91*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL4_THRESH, 0x00},
92*4882a593Smuzhiyun {MAX98390_BROWNOUT_THRESH_HYSTERYSIS, 0x00},
93*4882a593Smuzhiyun {MAX98390_BROWNOUT_AMP_LIMITER_ATK_REL, 0x1f},
94*4882a593Smuzhiyun {MAX98390_BROWNOUT_AMP_GAIN_ATK_REL, 0x00},
95*4882a593Smuzhiyun {MAX98390_BROWNOUT_AMP1_CLIP_MODE, 0x00},
96*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL1_CUR_LIMIT, 0x00},
97*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL1_AMP1_CTRL1, 0x00},
98*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL1_AMP1_CTRL2, 0x00},
99*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL1_AMP1_CTRL3, 0x00},
100*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL2_CUR_LIMIT, 0x00},
101*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL2_AMP1_CTRL1, 0x00},
102*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL2_AMP1_CTRL2, 0x00},
103*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL2_AMP1_CTRL3, 0x00},
104*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL3_CUR_LIMIT, 0x00},
105*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL3_AMP1_CTRL1, 0x00},
106*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL3_AMP1_CTRL2, 0x00},
107*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL3_AMP1_CTRL3, 0x00},
108*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL4_CUR_LIMIT, 0x00},
109*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL4_AMP1_CTRL1, 0x00},
110*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL4_AMP1_CTRL2, 0x00},
111*4882a593Smuzhiyun {MAX98390_BROWNOUT_LVL4_AMP1_CTRL3, 0x00},
112*4882a593Smuzhiyun {MAX98390_BROWNOUT_ILIM_HLD, 0x00},
113*4882a593Smuzhiyun {MAX98390_BROWNOUT_LIM_HLD, 0x00},
114*4882a593Smuzhiyun {MAX98390_BROWNOUT_CLIP_HLD, 0x00},
115*4882a593Smuzhiyun {MAX98390_BROWNOUT_GAIN_HLD, 0x00},
116*4882a593Smuzhiyun {MAX98390_ENV_TRACK_VOUT_HEADROOM, 0x0f},
117*4882a593Smuzhiyun {MAX98390_ENV_TRACK_BOOST_VOUT_DELAY, 0x80},
118*4882a593Smuzhiyun {MAX98390_ENV_TRACK_REL_RATE, 0x07},
119*4882a593Smuzhiyun {MAX98390_ENV_TRACK_HOLD_RATE, 0x07},
120*4882a593Smuzhiyun {MAX98390_ENV_TRACK_CTRL, 0x01},
121*4882a593Smuzhiyun {MAX98390_BOOST_BYPASS1, 0x49},
122*4882a593Smuzhiyun {MAX98390_BOOST_BYPASS2, 0x2b},
123*4882a593Smuzhiyun {MAX98390_BOOST_BYPASS3, 0x08},
124*4882a593Smuzhiyun {MAX98390_FET_SCALING1, 0x00},
125*4882a593Smuzhiyun {MAX98390_FET_SCALING2, 0x03},
126*4882a593Smuzhiyun {MAX98390_FET_SCALING3, 0x00},
127*4882a593Smuzhiyun {MAX98390_FET_SCALING4, 0x07},
128*4882a593Smuzhiyun {MAX98390_SPK_SPEEDUP, 0x00},
129*4882a593Smuzhiyun {DSMIG_WB_DRC_RELEASE_TIME_1, 0x00},
130*4882a593Smuzhiyun {DSMIG_WB_DRC_RELEASE_TIME_2, 0x00},
131*4882a593Smuzhiyun {DSMIG_WB_DRC_ATTACK_TIME_1, 0x00},
132*4882a593Smuzhiyun {DSMIG_WB_DRC_ATTACK_TIME_2, 0x00},
133*4882a593Smuzhiyun {DSMIG_WB_DRC_COMPRESSION_RATIO, 0x00},
134*4882a593Smuzhiyun {DSMIG_WB_DRC_COMPRESSION_THRESHOLD, 0x00},
135*4882a593Smuzhiyun {DSMIG_WB_DRC_MAKEUPGAIN, 0x00},
136*4882a593Smuzhiyun {DSMIG_WB_DRC_NOISE_GATE_THRESHOLD, 0x00},
137*4882a593Smuzhiyun {DSMIG_WBDRC_HPF_ENABLE, 0x00},
138*4882a593Smuzhiyun {DSMIG_WB_DRC_TEST_SMOOTHER_OUT_EN, 0x00},
139*4882a593Smuzhiyun {DSMIG_PPR_THRESHOLD, 0x00},
140*4882a593Smuzhiyun {DSM_STEREO_BASS_CHANNEL_SELECT, 0x00},
141*4882a593Smuzhiyun {DSM_TPROT_THRESHOLD_BYTE0, 0x00},
142*4882a593Smuzhiyun {DSM_TPROT_THRESHOLD_BYTE1, 0x00},
143*4882a593Smuzhiyun {DSM_TPROT_ROOM_TEMPERATURE_BYTE0, 0x00},
144*4882a593Smuzhiyun {DSM_TPROT_ROOM_TEMPERATURE_BYTE1, 0x00},
145*4882a593Smuzhiyun {DSM_TPROT_RECIP_RDC_ROOM_BYTE0, 0x00},
146*4882a593Smuzhiyun {DSM_TPROT_RECIP_RDC_ROOM_BYTE1, 0x00},
147*4882a593Smuzhiyun {DSM_TPROT_RECIP_RDC_ROOM_BYTE2, 0x00},
148*4882a593Smuzhiyun {DSM_TPROT_RECIP_TCONST_BYTE0, 0x00},
149*4882a593Smuzhiyun {DSM_TPROT_RECIP_TCONST_BYTE1, 0x00},
150*4882a593Smuzhiyun {DSM_TPROT_RECIP_TCONST_BYTE2, 0x00},
151*4882a593Smuzhiyun {DSM_THERMAL_ATTENUATION_SETTINGS, 0x00},
152*4882a593Smuzhiyun {DSM_THERMAL_PILOT_TONE_ATTENUATION, 0x00},
153*4882a593Smuzhiyun {DSM_TPROT_PG_TEMP_THRESH_BYTE0, 0x00},
154*4882a593Smuzhiyun {DSM_TPROT_PG_TEMP_THRESH_BYTE1, 0x00},
155*4882a593Smuzhiyun {DSMIG_DEBUZZER_THRESHOLD, 0x00},
156*4882a593Smuzhiyun {DSMIG_DEBUZZER_ALPHA_COEF_TEST_ONLY, 0x08},
157*4882a593Smuzhiyun {DSM_VOL_ENA, 0x20},
158*4882a593Smuzhiyun {DSM_VOL_CTRL, 0xa0},
159*4882a593Smuzhiyun {DSMIG_EN, 0x00},
160*4882a593Smuzhiyun {MAX98390_R23E1_DSP_GLOBAL_EN, 0x00},
161*4882a593Smuzhiyun {MAX98390_R23FF_GLOBAL_EN, 0x00},
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static int max98390_dsm_calibrate(struct snd_soc_component *component);
165*4882a593Smuzhiyun
max98390_dai_set_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)166*4882a593Smuzhiyun static int max98390_dai_set_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
169*4882a593Smuzhiyun struct max98390_priv *max98390 =
170*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
171*4882a593Smuzhiyun unsigned int mode;
172*4882a593Smuzhiyun unsigned int format;
173*4882a593Smuzhiyun unsigned int invert = 0;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun dev_dbg(component->dev, "%s: fmt 0x%08X\n", __func__, fmt);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
178*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
179*4882a593Smuzhiyun mode = MAX98390_PCM_MASTER_MODE_SLAVE;
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
182*4882a593Smuzhiyun max98390->master = true;
183*4882a593Smuzhiyun mode = MAX98390_PCM_MASTER_MODE_MASTER;
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun default:
186*4882a593Smuzhiyun dev_err(component->dev, "DAI clock mode unsupported\n");
187*4882a593Smuzhiyun return -EINVAL;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
191*4882a593Smuzhiyun MAX98390_PCM_MASTER_MODE,
192*4882a593Smuzhiyun MAX98390_PCM_MASTER_MODE_MASK,
193*4882a593Smuzhiyun mode);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
196*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
197*4882a593Smuzhiyun break;
198*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
199*4882a593Smuzhiyun invert = MAX98390_PCM_MODE_CFG_PCM_BCLKEDGE;
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun default:
202*4882a593Smuzhiyun dev_err(component->dev, "DAI invert mode unsupported\n");
203*4882a593Smuzhiyun return -EINVAL;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
207*4882a593Smuzhiyun MAX98390_PCM_MODE_CFG,
208*4882a593Smuzhiyun MAX98390_PCM_MODE_CFG_PCM_BCLKEDGE,
209*4882a593Smuzhiyun invert);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* interface format */
212*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
213*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
214*4882a593Smuzhiyun format = MAX98390_PCM_FORMAT_I2S;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
217*4882a593Smuzhiyun format = MAX98390_PCM_FORMAT_LJ;
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
220*4882a593Smuzhiyun format = MAX98390_PCM_FORMAT_TDM_MODE1;
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
223*4882a593Smuzhiyun format = MAX98390_PCM_FORMAT_TDM_MODE0;
224*4882a593Smuzhiyun break;
225*4882a593Smuzhiyun default:
226*4882a593Smuzhiyun return -EINVAL;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
230*4882a593Smuzhiyun MAX98390_PCM_MODE_CFG,
231*4882a593Smuzhiyun MAX98390_PCM_MODE_CFG_FORMAT_MASK,
232*4882a593Smuzhiyun format << MAX98390_PCM_MODE_CFG_FORMAT_SHIFT);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
max98390_get_bclk_sel(int bclk)237*4882a593Smuzhiyun static int max98390_get_bclk_sel(int bclk)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun int i;
240*4882a593Smuzhiyun /* BCLKs per LRCLK */
241*4882a593Smuzhiyun static int bclk_sel_table[] = {
242*4882a593Smuzhiyun 32, 48, 64, 96, 128, 192, 256, 320, 384, 512,
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun /* match BCLKs per LRCLK */
245*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(bclk_sel_table); i++) {
246*4882a593Smuzhiyun if (bclk_sel_table[i] == bclk)
247*4882a593Smuzhiyun return i + 2;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
max98390_set_clock(struct snd_soc_component * component,struct snd_pcm_hw_params * params)252*4882a593Smuzhiyun static int max98390_set_clock(struct snd_soc_component *component,
253*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct max98390_priv *max98390 =
256*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
257*4882a593Smuzhiyun /* codec MCLK rate in master mode */
258*4882a593Smuzhiyun static int rate_table[] = {
259*4882a593Smuzhiyun 5644800, 6000000, 6144000, 6500000,
260*4882a593Smuzhiyun 9600000, 11289600, 12000000, 12288000,
261*4882a593Smuzhiyun 13000000, 19200000,
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun /* BCLK/LRCLK ratio calculation */
264*4882a593Smuzhiyun int blr_clk_ratio = params_channels(params)
265*4882a593Smuzhiyun * snd_pcm_format_width(params_format(params));
266*4882a593Smuzhiyun int value;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (max98390->master) {
269*4882a593Smuzhiyun int i;
270*4882a593Smuzhiyun /* match rate to closest value */
271*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
272*4882a593Smuzhiyun if (rate_table[i] >= max98390->sysclk)
273*4882a593Smuzhiyun break;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun if (i == ARRAY_SIZE(rate_table)) {
276*4882a593Smuzhiyun dev_err(component->dev, "failed to find proper clock rate.\n");
277*4882a593Smuzhiyun return -EINVAL;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
281*4882a593Smuzhiyun MAX98390_PCM_MASTER_MODE,
282*4882a593Smuzhiyun MAX98390_PCM_MASTER_MODE_MCLK_MASK,
283*4882a593Smuzhiyun i << MAX98390_PCM_MASTER_MODE_MCLK_RATE_SHIFT);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (!max98390->tdm_mode) {
287*4882a593Smuzhiyun /* BCLK configuration */
288*4882a593Smuzhiyun value = max98390_get_bclk_sel(blr_clk_ratio);
289*4882a593Smuzhiyun if (!value) {
290*4882a593Smuzhiyun dev_err(component->dev, "format unsupported %d\n",
291*4882a593Smuzhiyun params_format(params));
292*4882a593Smuzhiyun return -EINVAL;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
296*4882a593Smuzhiyun MAX98390_PCM_CLK_SETUP,
297*4882a593Smuzhiyun MAX98390_PCM_CLK_SETUP_BSEL_MASK,
298*4882a593Smuzhiyun value);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
max98390_dai_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)303*4882a593Smuzhiyun static int max98390_dai_hw_params(struct snd_pcm_substream *substream,
304*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
305*4882a593Smuzhiyun struct snd_soc_dai *dai)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct snd_soc_component *component =
308*4882a593Smuzhiyun dai->component;
309*4882a593Smuzhiyun struct max98390_priv *max98390 =
310*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun unsigned int sampling_rate;
313*4882a593Smuzhiyun unsigned int chan_sz;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* pcm mode configuration */
316*4882a593Smuzhiyun switch (snd_pcm_format_width(params_format(params))) {
317*4882a593Smuzhiyun case 16:
318*4882a593Smuzhiyun chan_sz = MAX98390_PCM_MODE_CFG_CHANSZ_16;
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun case 24:
321*4882a593Smuzhiyun chan_sz = MAX98390_PCM_MODE_CFG_CHANSZ_24;
322*4882a593Smuzhiyun break;
323*4882a593Smuzhiyun case 32:
324*4882a593Smuzhiyun chan_sz = MAX98390_PCM_MODE_CFG_CHANSZ_32;
325*4882a593Smuzhiyun break;
326*4882a593Smuzhiyun default:
327*4882a593Smuzhiyun dev_err(component->dev, "format unsupported %d\n",
328*4882a593Smuzhiyun params_format(params));
329*4882a593Smuzhiyun goto err;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
333*4882a593Smuzhiyun MAX98390_PCM_MODE_CFG,
334*4882a593Smuzhiyun MAX98390_PCM_MODE_CFG_CHANSZ_MASK, chan_sz);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun dev_dbg(component->dev, "format supported %d",
337*4882a593Smuzhiyun params_format(params));
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* sampling rate configuration */
340*4882a593Smuzhiyun switch (params_rate(params)) {
341*4882a593Smuzhiyun case 8000:
342*4882a593Smuzhiyun sampling_rate = MAX98390_PCM_SR_SET1_SR_8000;
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun case 11025:
345*4882a593Smuzhiyun sampling_rate = MAX98390_PCM_SR_SET1_SR_11025;
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun case 12000:
348*4882a593Smuzhiyun sampling_rate = MAX98390_PCM_SR_SET1_SR_12000;
349*4882a593Smuzhiyun break;
350*4882a593Smuzhiyun case 16000:
351*4882a593Smuzhiyun sampling_rate = MAX98390_PCM_SR_SET1_SR_16000;
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun case 22050:
354*4882a593Smuzhiyun sampling_rate = MAX98390_PCM_SR_SET1_SR_22050;
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun case 24000:
357*4882a593Smuzhiyun sampling_rate = MAX98390_PCM_SR_SET1_SR_24000;
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun case 32000:
360*4882a593Smuzhiyun sampling_rate = MAX98390_PCM_SR_SET1_SR_32000;
361*4882a593Smuzhiyun break;
362*4882a593Smuzhiyun case 44100:
363*4882a593Smuzhiyun sampling_rate = MAX98390_PCM_SR_SET1_SR_44100;
364*4882a593Smuzhiyun break;
365*4882a593Smuzhiyun case 48000:
366*4882a593Smuzhiyun sampling_rate = MAX98390_PCM_SR_SET1_SR_48000;
367*4882a593Smuzhiyun break;
368*4882a593Smuzhiyun default:
369*4882a593Smuzhiyun dev_err(component->dev, "rate %d not supported\n",
370*4882a593Smuzhiyun params_rate(params));
371*4882a593Smuzhiyun goto err;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* set DAI_SR to correct LRCLK frequency */
375*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
376*4882a593Smuzhiyun MAX98390_PCM_SR_SETUP,
377*4882a593Smuzhiyun MAX98390_PCM_SR_SET1_SR_MASK,
378*4882a593Smuzhiyun sampling_rate);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return max98390_set_clock(component, params);
381*4882a593Smuzhiyun err:
382*4882a593Smuzhiyun return -EINVAL;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
max98390_dai_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)385*4882a593Smuzhiyun static int max98390_dai_tdm_slot(struct snd_soc_dai *dai,
386*4882a593Smuzhiyun unsigned int tx_mask, unsigned int rx_mask,
387*4882a593Smuzhiyun int slots, int slot_width)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
390*4882a593Smuzhiyun struct max98390_priv *max98390 =
391*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun int bsel;
394*4882a593Smuzhiyun unsigned int chan_sz;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (!tx_mask && !rx_mask && !slots && !slot_width)
397*4882a593Smuzhiyun max98390->tdm_mode = false;
398*4882a593Smuzhiyun else
399*4882a593Smuzhiyun max98390->tdm_mode = true;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun dev_dbg(component->dev,
402*4882a593Smuzhiyun "Tdm mode : %d\n", max98390->tdm_mode);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* BCLK configuration */
405*4882a593Smuzhiyun bsel = max98390_get_bclk_sel(slots * slot_width);
406*4882a593Smuzhiyun if (!bsel) {
407*4882a593Smuzhiyun dev_err(component->dev, "BCLK %d not supported\n",
408*4882a593Smuzhiyun slots * slot_width);
409*4882a593Smuzhiyun return -EINVAL;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
413*4882a593Smuzhiyun MAX98390_PCM_CLK_SETUP,
414*4882a593Smuzhiyun MAX98390_PCM_CLK_SETUP_BSEL_MASK,
415*4882a593Smuzhiyun bsel);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* Channel size configuration */
418*4882a593Smuzhiyun switch (slot_width) {
419*4882a593Smuzhiyun case 16:
420*4882a593Smuzhiyun chan_sz = MAX98390_PCM_MODE_CFG_CHANSZ_16;
421*4882a593Smuzhiyun break;
422*4882a593Smuzhiyun case 24:
423*4882a593Smuzhiyun chan_sz = MAX98390_PCM_MODE_CFG_CHANSZ_24;
424*4882a593Smuzhiyun break;
425*4882a593Smuzhiyun case 32:
426*4882a593Smuzhiyun chan_sz = MAX98390_PCM_MODE_CFG_CHANSZ_32;
427*4882a593Smuzhiyun break;
428*4882a593Smuzhiyun default:
429*4882a593Smuzhiyun dev_err(component->dev, "format unsupported %d\n",
430*4882a593Smuzhiyun slot_width);
431*4882a593Smuzhiyun return -EINVAL;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
435*4882a593Smuzhiyun MAX98390_PCM_MODE_CFG,
436*4882a593Smuzhiyun MAX98390_PCM_MODE_CFG_CHANSZ_MASK, chan_sz);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Rx slot configuration */
439*4882a593Smuzhiyun regmap_write(max98390->regmap,
440*4882a593Smuzhiyun MAX98390_PCM_RX_EN_A,
441*4882a593Smuzhiyun rx_mask & 0xFF);
442*4882a593Smuzhiyun regmap_write(max98390->regmap,
443*4882a593Smuzhiyun MAX98390_PCM_RX_EN_B,
444*4882a593Smuzhiyun (rx_mask & 0xFF00) >> 8);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* Tx slot Hi-Z configuration */
447*4882a593Smuzhiyun regmap_write(max98390->regmap,
448*4882a593Smuzhiyun MAX98390_PCM_TX_HIZ_CTRL_A,
449*4882a593Smuzhiyun ~tx_mask & 0xFF);
450*4882a593Smuzhiyun regmap_write(max98390->regmap,
451*4882a593Smuzhiyun MAX98390_PCM_TX_HIZ_CTRL_B,
452*4882a593Smuzhiyun (~tx_mask & 0xFF00) >> 8);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
max98390_dai_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)457*4882a593Smuzhiyun static int max98390_dai_set_sysclk(struct snd_soc_dai *dai,
458*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
461*4882a593Smuzhiyun struct max98390_priv *max98390 =
462*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun max98390->sysclk = freq;
465*4882a593Smuzhiyun return 0;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun static const struct snd_soc_dai_ops max98390_dai_ops = {
469*4882a593Smuzhiyun .set_sysclk = max98390_dai_set_sysclk,
470*4882a593Smuzhiyun .set_fmt = max98390_dai_set_fmt,
471*4882a593Smuzhiyun .hw_params = max98390_dai_hw_params,
472*4882a593Smuzhiyun .set_tdm_slot = max98390_dai_tdm_slot,
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
max98390_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)475*4882a593Smuzhiyun static int max98390_dac_event(struct snd_soc_dapm_widget *w,
476*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun struct snd_soc_component *component =
479*4882a593Smuzhiyun snd_soc_dapm_to_component(w->dapm);
480*4882a593Smuzhiyun struct max98390_priv *max98390 =
481*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun switch (event) {
484*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
485*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
486*4882a593Smuzhiyun MAX98390_R203A_AMP_EN,
487*4882a593Smuzhiyun MAX98390_AMP_EN_MASK, 1);
488*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
489*4882a593Smuzhiyun MAX98390_R23FF_GLOBAL_EN,
490*4882a593Smuzhiyun MAX98390_GLOBAL_EN_MASK, 1);
491*4882a593Smuzhiyun break;
492*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
493*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
494*4882a593Smuzhiyun MAX98390_R23FF_GLOBAL_EN,
495*4882a593Smuzhiyun MAX98390_GLOBAL_EN_MASK, 0);
496*4882a593Smuzhiyun regmap_update_bits(max98390->regmap,
497*4882a593Smuzhiyun MAX98390_R203A_AMP_EN,
498*4882a593Smuzhiyun MAX98390_AMP_EN_MASK, 0);
499*4882a593Smuzhiyun break;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static const char * const max98390_switch_text[] = {
505*4882a593Smuzhiyun "Left", "Right", "LeftRight"};
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static const char * const max98390_boost_voltage_text[] = {
508*4882a593Smuzhiyun "6.5V", "6.625V", "6.75V", "6.875V", "7V", "7.125V", "7.25V", "7.375V",
509*4882a593Smuzhiyun "7.5V", "7.625V", "7.75V", "7.875V", "8V", "8.125V", "8.25V", "8.375V",
510*4882a593Smuzhiyun "8.5V", "8.625V", "8.75V", "8.875V", "9V", "9.125V", "9.25V", "9.375V",
511*4882a593Smuzhiyun "9.5V", "9.625V", "9.75V", "9.875V", "10V"
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98390_boost_voltage,
515*4882a593Smuzhiyun MAX98390_BOOST_CTRL0, 0,
516*4882a593Smuzhiyun max98390_boost_voltage_text);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(max98390_spk_tlv, 300, 300, 0);
519*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(max98390_digital_tlv, -8000, 50, 0);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun static const char * const max98390_current_limit_text[] = {
522*4882a593Smuzhiyun "0.00A", "0.50A", "1.00A", "1.05A", "1.10A", "1.15A", "1.20A", "1.25A",
523*4882a593Smuzhiyun "1.30A", "1.35A", "1.40A", "1.45A", "1.50A", "1.55A", "1.60A", "1.65A",
524*4882a593Smuzhiyun "1.70A", "1.75A", "1.80A", "1.85A", "1.90A", "1.95A", "2.00A", "2.05A",
525*4882a593Smuzhiyun "2.10A", "2.15A", "2.20A", "2.25A", "2.30A", "2.35A", "2.40A", "2.45A",
526*4882a593Smuzhiyun "2.50A", "2.55A", "2.60A", "2.65A", "2.70A", "2.75A", "2.80A", "2.85A",
527*4882a593Smuzhiyun "2.90A", "2.95A", "3.00A", "3.05A", "3.10A", "3.15A", "3.20A", "3.25A",
528*4882a593Smuzhiyun "3.30A", "3.35A", "3.40A", "3.45A", "3.50A", "3.55A", "3.60A", "3.65A",
529*4882a593Smuzhiyun "3.70A", "3.75A", "3.80A", "3.85A", "3.90A", "3.95A", "4.00A", "4.05A",
530*4882a593Smuzhiyun "4.10A"
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98390_current_limit,
534*4882a593Smuzhiyun MAX98390_BOOST_CTRL1, 0,
535*4882a593Smuzhiyun max98390_current_limit_text);
536*4882a593Smuzhiyun
max98390_ref_rdc_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)537*4882a593Smuzhiyun static int max98390_ref_rdc_put(struct snd_kcontrol *kcontrol,
538*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun struct snd_soc_component *component =
541*4882a593Smuzhiyun snd_soc_kcontrol_component(kcontrol);
542*4882a593Smuzhiyun struct max98390_priv *max98390 =
543*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun max98390->ref_rdc_value = ucontrol->value.integer.value[0];
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun regmap_write(max98390->regmap, DSM_TPROT_RECIP_RDC_ROOM_BYTE0,
548*4882a593Smuzhiyun max98390->ref_rdc_value & 0x000000ff);
549*4882a593Smuzhiyun regmap_write(max98390->regmap, DSM_TPROT_RECIP_RDC_ROOM_BYTE1,
550*4882a593Smuzhiyun (max98390->ref_rdc_value >> 8) & 0x000000ff);
551*4882a593Smuzhiyun regmap_write(max98390->regmap, DSM_TPROT_RECIP_RDC_ROOM_BYTE2,
552*4882a593Smuzhiyun (max98390->ref_rdc_value >> 16) & 0x000000ff);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
max98390_ref_rdc_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)557*4882a593Smuzhiyun static int max98390_ref_rdc_get(struct snd_kcontrol *kcontrol,
558*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct snd_soc_component *component =
561*4882a593Smuzhiyun snd_soc_kcontrol_component(kcontrol);
562*4882a593Smuzhiyun struct max98390_priv *max98390 =
563*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun ucontrol->value.integer.value[0] = max98390->ref_rdc_value;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
max98390_ambient_temp_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)570*4882a593Smuzhiyun static int max98390_ambient_temp_put(struct snd_kcontrol *kcontrol,
571*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun struct snd_soc_component *component =
574*4882a593Smuzhiyun snd_soc_kcontrol_component(kcontrol);
575*4882a593Smuzhiyun struct max98390_priv *max98390 =
576*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun max98390->ambient_temp_value = ucontrol->value.integer.value[0];
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun regmap_write(max98390->regmap, DSM_TPROT_ROOM_TEMPERATURE_BYTE1,
581*4882a593Smuzhiyun (max98390->ambient_temp_value >> 8) & 0x000000ff);
582*4882a593Smuzhiyun regmap_write(max98390->regmap, DSM_TPROT_ROOM_TEMPERATURE_BYTE0,
583*4882a593Smuzhiyun (max98390->ambient_temp_value) & 0x000000ff);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
max98390_ambient_temp_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)588*4882a593Smuzhiyun static int max98390_ambient_temp_get(struct snd_kcontrol *kcontrol,
589*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct snd_soc_component *component =
592*4882a593Smuzhiyun snd_soc_kcontrol_component(kcontrol);
593*4882a593Smuzhiyun struct max98390_priv *max98390 =
594*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun ucontrol->value.integer.value[0] = max98390->ambient_temp_value;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun return 0;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
max98390_adaptive_rdc_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)601*4882a593Smuzhiyun static int max98390_adaptive_rdc_put(struct snd_kcontrol *kcontrol,
602*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun struct snd_soc_component *component =
605*4882a593Smuzhiyun snd_soc_kcontrol_component(kcontrol);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun dev_warn(component->dev, "Put adaptive rdc not supported\n");
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun return 0;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
max98390_adaptive_rdc_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)612*4882a593Smuzhiyun static int max98390_adaptive_rdc_get(struct snd_kcontrol *kcontrol,
613*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun int rdc, rdc0;
616*4882a593Smuzhiyun struct snd_soc_component *component =
617*4882a593Smuzhiyun snd_soc_kcontrol_component(kcontrol);
618*4882a593Smuzhiyun struct max98390_priv *max98390 =
619*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun regmap_read(max98390->regmap, THERMAL_RDC_RD_BACK_BYTE1, &rdc);
622*4882a593Smuzhiyun regmap_read(max98390->regmap, THERMAL_RDC_RD_BACK_BYTE0, &rdc0);
623*4882a593Smuzhiyun ucontrol->value.integer.value[0] = rdc0 | rdc << 8;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun return 0;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
max98390_dsm_calib_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)628*4882a593Smuzhiyun static int max98390_dsm_calib_get(struct snd_kcontrol *kcontrol,
629*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun /* Do nothing */
632*4882a593Smuzhiyun return 0;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
max98390_dsm_calib_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)635*4882a593Smuzhiyun static int max98390_dsm_calib_put(struct snd_kcontrol *kcontrol,
636*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct snd_soc_component *component =
639*4882a593Smuzhiyun snd_soc_kcontrol_component(kcontrol);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun max98390_dsm_calibrate(component);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun return 0;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun static const struct snd_kcontrol_new max98390_snd_controls[] = {
647*4882a593Smuzhiyun SOC_SINGLE_TLV("Digital Volume", DSM_VOL_CTRL,
648*4882a593Smuzhiyun 0, 184, 0,
649*4882a593Smuzhiyun max98390_digital_tlv),
650*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Volume", MAX98390_R203D_SPK_GAIN,
651*4882a593Smuzhiyun 0, 6, 0,
652*4882a593Smuzhiyun max98390_spk_tlv),
653*4882a593Smuzhiyun SOC_SINGLE("Ramp Up Bypass Switch", MAX98390_R2039_AMP_DSP_CFG,
654*4882a593Smuzhiyun MAX98390_AMP_DSP_CFG_RMP_UP_SHIFT, 1, 0),
655*4882a593Smuzhiyun SOC_SINGLE("Ramp Down Bypass Switch", MAX98390_R2039_AMP_DSP_CFG,
656*4882a593Smuzhiyun MAX98390_AMP_DSP_CFG_RMP_DN_SHIFT, 1, 0),
657*4882a593Smuzhiyun SOC_SINGLE("Boost Clock Phase", MAX98390_BOOST_CTRL3,
658*4882a593Smuzhiyun MAX98390_BOOST_CLK_PHASE_CFG_SHIFT, 3, 0),
659*4882a593Smuzhiyun SOC_ENUM("Boost Output Voltage", max98390_boost_voltage),
660*4882a593Smuzhiyun SOC_ENUM("Current Limit", max98390_current_limit),
661*4882a593Smuzhiyun SOC_SINGLE_EXT("DSM Rdc", SND_SOC_NOPM, 0, 0xffffff, 0,
662*4882a593Smuzhiyun max98390_ref_rdc_get, max98390_ref_rdc_put),
663*4882a593Smuzhiyun SOC_SINGLE_EXT("DSM Ambient Temp", SND_SOC_NOPM, 0, 0xffff, 0,
664*4882a593Smuzhiyun max98390_ambient_temp_get, max98390_ambient_temp_put),
665*4882a593Smuzhiyun SOC_SINGLE_EXT("DSM Adaptive Rdc", SND_SOC_NOPM, 0, 0xffff, 0,
666*4882a593Smuzhiyun max98390_adaptive_rdc_get, max98390_adaptive_rdc_put),
667*4882a593Smuzhiyun SOC_SINGLE_EXT("DSM Calibration", SND_SOC_NOPM, 0, 1, 0,
668*4882a593Smuzhiyun max98390_dsm_calib_get, max98390_dsm_calib_put),
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun static const struct soc_enum dai_sel_enum =
672*4882a593Smuzhiyun SOC_ENUM_SINGLE(MAX98390_PCM_CH_SRC_1,
673*4882a593Smuzhiyun MAX98390_PCM_RX_CH_SRC_SHIFT,
674*4882a593Smuzhiyun 3, max98390_switch_text);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun static const struct snd_kcontrol_new max98390_dai_controls =
677*4882a593Smuzhiyun SOC_DAPM_ENUM("DAI Sel", dai_sel_enum);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun static const struct snd_soc_dapm_widget max98390_dapm_widgets[] = {
680*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("Amp Enable", "HiFi Playback",
681*4882a593Smuzhiyun SND_SOC_NOPM, 0, 0, max98390_dac_event,
682*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
683*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAI Sel Mux", SND_SOC_NOPM, 0, 0,
684*4882a593Smuzhiyun &max98390_dai_controls),
685*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("BE_OUT"),
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun static const struct snd_soc_dapm_route max98390_audio_map[] = {
689*4882a593Smuzhiyun /* Plabyack */
690*4882a593Smuzhiyun {"DAI Sel Mux", "Left", "Amp Enable"},
691*4882a593Smuzhiyun {"DAI Sel Mux", "Right", "Amp Enable"},
692*4882a593Smuzhiyun {"DAI Sel Mux", "LeftRight", "Amp Enable"},
693*4882a593Smuzhiyun {"BE_OUT", NULL, "DAI Sel Mux"},
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun
max98390_readable_register(struct device * dev,unsigned int reg)696*4882a593Smuzhiyun static bool max98390_readable_register(struct device *dev, unsigned int reg)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun switch (reg) {
699*4882a593Smuzhiyun case MAX98390_SOFTWARE_RESET ... MAX98390_INT_EN3:
700*4882a593Smuzhiyun case MAX98390_IRQ_CTRL ... MAX98390_WDOG_CTRL:
701*4882a593Smuzhiyun case MAX98390_MEAS_ADC_THERM_WARN_THRESH
702*4882a593Smuzhiyun ... MAX98390_BROWNOUT_INFINITE_HOLD:
703*4882a593Smuzhiyun case MAX98390_BROWNOUT_LVL_HOLD ... DSMIG_DEBUZZER_THRESHOLD:
704*4882a593Smuzhiyun case DSM_VOL_ENA ... MAX98390_R24FF_REV_ID:
705*4882a593Smuzhiyun return true;
706*4882a593Smuzhiyun default:
707*4882a593Smuzhiyun return false;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun };
710*4882a593Smuzhiyun
max98390_volatile_reg(struct device * dev,unsigned int reg)711*4882a593Smuzhiyun static bool max98390_volatile_reg(struct device *dev, unsigned int reg)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun switch (reg) {
714*4882a593Smuzhiyun case MAX98390_SOFTWARE_RESET ... MAX98390_INT_EN3:
715*4882a593Smuzhiyun case MAX98390_MEAS_ADC_CH0_READ ... MAX98390_MEAS_ADC_CH2_READ:
716*4882a593Smuzhiyun case MAX98390_PWR_GATE_STATUS ... MAX98390_BROWNOUT_STATUS:
717*4882a593Smuzhiyun case MAX98390_BROWNOUT_LOWEST_STATUS:
718*4882a593Smuzhiyun case MAX98390_ENV_TRACK_BOOST_VOUT_READ:
719*4882a593Smuzhiyun case DSM_STBASS_HPF_B0_BYTE0 ... DSM_DEBUZZER_ATTACK_TIME_BYTE2:
720*4882a593Smuzhiyun case THERMAL_RDC_RD_BACK_BYTE1 ... DSMIG_DEBUZZER_THRESHOLD:
721*4882a593Smuzhiyun case DSM_THERMAL_GAIN ... DSM_WBDRC_GAIN:
722*4882a593Smuzhiyun return true;
723*4882a593Smuzhiyun default:
724*4882a593Smuzhiyun return false;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun #define MAX98390_RATES SNDRV_PCM_RATE_8000_48000
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun #define MAX98390_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
731*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun static struct snd_soc_dai_driver max98390_dai[] = {
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun .name = "max98390-aif1",
736*4882a593Smuzhiyun .playback = {
737*4882a593Smuzhiyun .stream_name = "HiFi Playback",
738*4882a593Smuzhiyun .channels_min = 1,
739*4882a593Smuzhiyun .channels_max = 2,
740*4882a593Smuzhiyun .rates = MAX98390_RATES,
741*4882a593Smuzhiyun .formats = MAX98390_FORMATS,
742*4882a593Smuzhiyun },
743*4882a593Smuzhiyun .capture = {
744*4882a593Smuzhiyun .stream_name = "HiFi Capture",
745*4882a593Smuzhiyun .channels_min = 1,
746*4882a593Smuzhiyun .channels_max = 2,
747*4882a593Smuzhiyun .rates = MAX98390_RATES,
748*4882a593Smuzhiyun .formats = MAX98390_FORMATS,
749*4882a593Smuzhiyun },
750*4882a593Smuzhiyun .ops = &max98390_dai_ops,
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun
max98390_dsm_init(struct snd_soc_component * component)754*4882a593Smuzhiyun static int max98390_dsm_init(struct snd_soc_component *component)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun int ret;
757*4882a593Smuzhiyun int param_size, param_start_addr;
758*4882a593Smuzhiyun char filename[128];
759*4882a593Smuzhiyun const char *vendor, *product;
760*4882a593Smuzhiyun struct max98390_priv *max98390 =
761*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
762*4882a593Smuzhiyun const struct firmware *fw;
763*4882a593Smuzhiyun char *dsm_param;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun vendor = dmi_get_system_info(DMI_SYS_VENDOR);
766*4882a593Smuzhiyun product = dmi_get_system_info(DMI_PRODUCT_NAME);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (vendor && product) {
769*4882a593Smuzhiyun snprintf(filename, sizeof(filename), "dsm_param_%s_%s.bin",
770*4882a593Smuzhiyun vendor, product);
771*4882a593Smuzhiyun } else {
772*4882a593Smuzhiyun sprintf(filename, "dsm_param.bin");
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun ret = request_firmware(&fw, filename, component->dev);
775*4882a593Smuzhiyun if (ret) {
776*4882a593Smuzhiyun ret = request_firmware(&fw, "dsm_param.bin", component->dev);
777*4882a593Smuzhiyun if (ret)
778*4882a593Smuzhiyun goto err;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun dev_dbg(component->dev,
782*4882a593Smuzhiyun "max98390: param fw size %zd\n",
783*4882a593Smuzhiyun fw->size);
784*4882a593Smuzhiyun if (fw->size < MAX98390_DSM_PARAM_MIN_SIZE) {
785*4882a593Smuzhiyun dev_err(component->dev,
786*4882a593Smuzhiyun "param fw is invalid.\n");
787*4882a593Smuzhiyun ret = -EINVAL;
788*4882a593Smuzhiyun goto err_alloc;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun dsm_param = (char *)fw->data;
791*4882a593Smuzhiyun param_start_addr = (dsm_param[0] & 0xff) | (dsm_param[1] & 0xff) << 8;
792*4882a593Smuzhiyun param_size = (dsm_param[2] & 0xff) | (dsm_param[3] & 0xff) << 8;
793*4882a593Smuzhiyun if (param_size > MAX98390_DSM_PARAM_MAX_SIZE ||
794*4882a593Smuzhiyun param_start_addr < MAX98390_IRQ_CTRL ||
795*4882a593Smuzhiyun fw->size < param_size + MAX98390_DSM_PAYLOAD_OFFSET) {
796*4882a593Smuzhiyun dev_err(component->dev,
797*4882a593Smuzhiyun "param fw is invalid.\n");
798*4882a593Smuzhiyun ret = -EINVAL;
799*4882a593Smuzhiyun goto err_alloc;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_R203A_AMP_EN, 0x80);
802*4882a593Smuzhiyun dsm_param += MAX98390_DSM_PAYLOAD_OFFSET;
803*4882a593Smuzhiyun regmap_bulk_write(max98390->regmap, param_start_addr,
804*4882a593Smuzhiyun dsm_param, param_size);
805*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_R23E1_DSP_GLOBAL_EN, 0x01);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun err_alloc:
808*4882a593Smuzhiyun release_firmware(fw);
809*4882a593Smuzhiyun err:
810*4882a593Smuzhiyun return ret;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
max98390_dsm_calibrate(struct snd_soc_component * component)813*4882a593Smuzhiyun static int max98390_dsm_calibrate(struct snd_soc_component *component)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun unsigned int rdc, rdc_cal_result, temp;
816*4882a593Smuzhiyun unsigned int rdc_integer, rdc_factor;
817*4882a593Smuzhiyun struct max98390_priv *max98390 =
818*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_R203A_AMP_EN, 0x81);
821*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_R23FF_GLOBAL_EN, 0x01);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun regmap_read(max98390->regmap,
824*4882a593Smuzhiyun THERMAL_RDC_RD_BACK_BYTE1, &rdc);
825*4882a593Smuzhiyun regmap_read(max98390->regmap,
826*4882a593Smuzhiyun THERMAL_RDC_RD_BACK_BYTE0, &rdc_cal_result);
827*4882a593Smuzhiyun rdc_cal_result |= (rdc << 8) & 0x0000FFFF;
828*4882a593Smuzhiyun if (rdc_cal_result)
829*4882a593Smuzhiyun max98390->ref_rdc_value = 268435456U / rdc_cal_result;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun regmap_read(max98390->regmap, MAX98390_MEAS_ADC_CH2_READ, &temp);
832*4882a593Smuzhiyun max98390->ambient_temp_value = temp * 52 - 1188;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun rdc_integer = rdc_cal_result * 937 / 65536;
835*4882a593Smuzhiyun rdc_factor = ((rdc_cal_result * 937 * 100) / 65536)
836*4882a593Smuzhiyun - (rdc_integer * 100);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun dev_info(component->dev, "rdc resistance about %d.%02d ohm, reg=0x%X temp reg=0x%X\n",
839*4882a593Smuzhiyun rdc_integer, rdc_factor, rdc_cal_result, temp);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_R23FF_GLOBAL_EN, 0x00);
842*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_R203A_AMP_EN, 0x80);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun return 0;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
max98390_init_regs(struct snd_soc_component * component)847*4882a593Smuzhiyun static void max98390_init_regs(struct snd_soc_component *component)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun struct max98390_priv *max98390 =
850*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_CLK_MON, 0x6f);
853*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_DAT_MON, 0x00);
854*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_PWR_GATE_CTL, 0x00);
855*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_PCM_RX_EN_A, 0x03);
856*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_ENV_TRACK_VOUT_HEADROOM, 0x0e);
857*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_BOOST_BYPASS1, 0x46);
858*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_FET_SCALING3, 0x03);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
max98390_probe(struct snd_soc_component * component)861*4882a593Smuzhiyun static int max98390_probe(struct snd_soc_component *component)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun struct max98390_priv *max98390 =
864*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun regmap_write(max98390->regmap, MAX98390_SOFTWARE_RESET, 0x01);
867*4882a593Smuzhiyun /* Sleep reset settle time */
868*4882a593Smuzhiyun msleep(20);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun /* Amp init setting */
871*4882a593Smuzhiyun max98390_init_regs(component);
872*4882a593Smuzhiyun /* Update dsm bin param */
873*4882a593Smuzhiyun max98390_dsm_init(component);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* Dsm Setting */
876*4882a593Smuzhiyun if (max98390->ref_rdc_value) {
877*4882a593Smuzhiyun regmap_write(max98390->regmap, DSM_TPROT_RECIP_RDC_ROOM_BYTE0,
878*4882a593Smuzhiyun max98390->ref_rdc_value & 0x000000ff);
879*4882a593Smuzhiyun regmap_write(max98390->regmap, DSM_TPROT_RECIP_RDC_ROOM_BYTE1,
880*4882a593Smuzhiyun (max98390->ref_rdc_value >> 8) & 0x000000ff);
881*4882a593Smuzhiyun regmap_write(max98390->regmap, DSM_TPROT_RECIP_RDC_ROOM_BYTE2,
882*4882a593Smuzhiyun (max98390->ref_rdc_value >> 16) & 0x000000ff);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun if (max98390->ambient_temp_value) {
885*4882a593Smuzhiyun regmap_write(max98390->regmap, DSM_TPROT_ROOM_TEMPERATURE_BYTE1,
886*4882a593Smuzhiyun (max98390->ambient_temp_value >> 8) & 0x000000ff);
887*4882a593Smuzhiyun regmap_write(max98390->regmap, DSM_TPROT_ROOM_TEMPERATURE_BYTE0,
888*4882a593Smuzhiyun (max98390->ambient_temp_value) & 0x000000ff);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
max98390_suspend(struct device * dev)895*4882a593Smuzhiyun static int max98390_suspend(struct device *dev)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun struct max98390_priv *max98390 = dev_get_drvdata(dev);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun dev_dbg(dev, "%s:Enter\n", __func__);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun regcache_cache_only(max98390->regmap, true);
902*4882a593Smuzhiyun regcache_mark_dirty(max98390->regmap);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
max98390_resume(struct device * dev)907*4882a593Smuzhiyun static int max98390_resume(struct device *dev)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun struct max98390_priv *max98390 = dev_get_drvdata(dev);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun dev_dbg(dev, "%s:Enter\n", __func__);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun regcache_cache_only(max98390->regmap, false);
914*4882a593Smuzhiyun regcache_sync(max98390->regmap);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun return 0;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun #endif
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun static const struct dev_pm_ops max98390_pm = {
921*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(max98390_suspend, max98390_resume)
922*4882a593Smuzhiyun };
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_codec_dev_max98390 = {
925*4882a593Smuzhiyun .probe = max98390_probe,
926*4882a593Smuzhiyun .controls = max98390_snd_controls,
927*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(max98390_snd_controls),
928*4882a593Smuzhiyun .dapm_widgets = max98390_dapm_widgets,
929*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(max98390_dapm_widgets),
930*4882a593Smuzhiyun .dapm_routes = max98390_audio_map,
931*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(max98390_audio_map),
932*4882a593Smuzhiyun .idle_bias_on = 1,
933*4882a593Smuzhiyun .use_pmdown_time = 1,
934*4882a593Smuzhiyun .endianness = 1,
935*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun static const struct regmap_config max98390_regmap = {
939*4882a593Smuzhiyun .reg_bits = 16,
940*4882a593Smuzhiyun .val_bits = 8,
941*4882a593Smuzhiyun .max_register = MAX98390_R24FF_REV_ID,
942*4882a593Smuzhiyun .reg_defaults = max98390_reg_defaults,
943*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(max98390_reg_defaults),
944*4882a593Smuzhiyun .readable_reg = max98390_readable_register,
945*4882a593Smuzhiyun .volatile_reg = max98390_volatile_reg,
946*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
947*4882a593Smuzhiyun };
948*4882a593Smuzhiyun
max98390_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)949*4882a593Smuzhiyun static int max98390_i2c_probe(struct i2c_client *i2c,
950*4882a593Smuzhiyun const struct i2c_device_id *id)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun int ret = 0;
953*4882a593Smuzhiyun int reg = 0;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun struct max98390_priv *max98390 = NULL;
956*4882a593Smuzhiyun struct i2c_adapter *adapter = to_i2c_adapter(i2c->dev.parent);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun ret = i2c_check_functionality(adapter,
959*4882a593Smuzhiyun I2C_FUNC_SMBUS_BYTE
960*4882a593Smuzhiyun | I2C_FUNC_SMBUS_BYTE_DATA);
961*4882a593Smuzhiyun if (!ret) {
962*4882a593Smuzhiyun dev_err(&i2c->dev, "I2C check functionality failed\n");
963*4882a593Smuzhiyun return -ENXIO;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun max98390 = devm_kzalloc(&i2c->dev, sizeof(*max98390), GFP_KERNEL);
967*4882a593Smuzhiyun if (!max98390) {
968*4882a593Smuzhiyun ret = -ENOMEM;
969*4882a593Smuzhiyun return ret;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun i2c_set_clientdata(i2c, max98390);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun ret = device_property_read_u32(&i2c->dev, "maxim,temperature_calib",
974*4882a593Smuzhiyun &max98390->ambient_temp_value);
975*4882a593Smuzhiyun if (ret) {
976*4882a593Smuzhiyun dev_info(&i2c->dev,
977*4882a593Smuzhiyun "no optional property 'temperature_calib' found, default:\n");
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun ret = device_property_read_u32(&i2c->dev, "maxim,r0_calib",
980*4882a593Smuzhiyun &max98390->ref_rdc_value);
981*4882a593Smuzhiyun if (ret) {
982*4882a593Smuzhiyun dev_info(&i2c->dev,
983*4882a593Smuzhiyun "no optional property 'r0_calib' found, default:\n");
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun dev_info(&i2c->dev,
987*4882a593Smuzhiyun "%s: r0_calib: 0x%x,temperature_calib: 0x%x",
988*4882a593Smuzhiyun __func__, max98390->ref_rdc_value,
989*4882a593Smuzhiyun max98390->ambient_temp_value);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun /* regmap initialization */
992*4882a593Smuzhiyun max98390->regmap = devm_regmap_init_i2c(i2c, &max98390_regmap);
993*4882a593Smuzhiyun if (IS_ERR(max98390->regmap)) {
994*4882a593Smuzhiyun ret = PTR_ERR(max98390->regmap);
995*4882a593Smuzhiyun dev_err(&i2c->dev,
996*4882a593Smuzhiyun "Failed to allocate regmap: %d\n", ret);
997*4882a593Smuzhiyun return ret;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* Check Revision ID */
1001*4882a593Smuzhiyun ret = regmap_read(max98390->regmap,
1002*4882a593Smuzhiyun MAX98390_R24FF_REV_ID, ®);
1003*4882a593Smuzhiyun if (ret) {
1004*4882a593Smuzhiyun dev_err(&i2c->dev,
1005*4882a593Smuzhiyun "ret=%d, Failed to read: 0x%02X\n",
1006*4882a593Smuzhiyun ret, MAX98390_R24FF_REV_ID);
1007*4882a593Smuzhiyun return ret;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun dev_info(&i2c->dev, "MAX98390 revisionID: 0x%02X\n", reg);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c->dev,
1012*4882a593Smuzhiyun &soc_codec_dev_max98390,
1013*4882a593Smuzhiyun max98390_dai, ARRAY_SIZE(max98390_dai));
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun return ret;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun static const struct i2c_device_id max98390_i2c_id[] = {
1019*4882a593Smuzhiyun { "max98390", 0},
1020*4882a593Smuzhiyun {},
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, max98390_i2c_id);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun #if defined(CONFIG_OF)
1026*4882a593Smuzhiyun static const struct of_device_id max98390_of_match[] = {
1027*4882a593Smuzhiyun { .compatible = "maxim,max98390", },
1028*4882a593Smuzhiyun {}
1029*4882a593Smuzhiyun };
1030*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, max98390_of_match);
1031*4882a593Smuzhiyun #endif
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1034*4882a593Smuzhiyun static const struct acpi_device_id max98390_acpi_match[] = {
1035*4882a593Smuzhiyun { "MX98390", 0 },
1036*4882a593Smuzhiyun {},
1037*4882a593Smuzhiyun };
1038*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, max98390_acpi_match);
1039*4882a593Smuzhiyun #endif
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun static struct i2c_driver max98390_i2c_driver = {
1042*4882a593Smuzhiyun .driver = {
1043*4882a593Smuzhiyun .name = "max98390",
1044*4882a593Smuzhiyun .of_match_table = of_match_ptr(max98390_of_match),
1045*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(max98390_acpi_match),
1046*4882a593Smuzhiyun .pm = &max98390_pm,
1047*4882a593Smuzhiyun },
1048*4882a593Smuzhiyun .probe = max98390_i2c_probe,
1049*4882a593Smuzhiyun .id_table = max98390_i2c_id,
1050*4882a593Smuzhiyun };
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun module_i2c_driver(max98390_i2c_driver)
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun MODULE_DESCRIPTION("ALSA SoC MAX98390 driver");
1055*4882a593Smuzhiyun MODULE_AUTHOR("Steve Lee <steves.lee@maximintegrated.com>");
1056*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1057