1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * max98095.c -- MAX98095 ALSA SoC Audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011 Maxim Integrated Products
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/moduleparam.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/pm.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/mutex.h>
17*4882a593Smuzhiyun #include <sound/core.h>
18*4882a593Smuzhiyun #include <sound/pcm.h>
19*4882a593Smuzhiyun #include <sound/pcm_params.h>
20*4882a593Smuzhiyun #include <sound/soc.h>
21*4882a593Smuzhiyun #include <sound/initval.h>
22*4882a593Smuzhiyun #include <sound/tlv.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <asm/div64.h>
25*4882a593Smuzhiyun #include <sound/max98095.h>
26*4882a593Smuzhiyun #include <sound/jack.h>
27*4882a593Smuzhiyun #include "max98095.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun enum max98095_type {
30*4882a593Smuzhiyun MAX98095,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct max98095_cdata {
34*4882a593Smuzhiyun unsigned int rate;
35*4882a593Smuzhiyun unsigned int fmt;
36*4882a593Smuzhiyun int eq_sel;
37*4882a593Smuzhiyun int bq_sel;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct max98095_priv {
41*4882a593Smuzhiyun struct regmap *regmap;
42*4882a593Smuzhiyun enum max98095_type devtype;
43*4882a593Smuzhiyun struct max98095_pdata *pdata;
44*4882a593Smuzhiyun struct clk *mclk;
45*4882a593Smuzhiyun unsigned int sysclk;
46*4882a593Smuzhiyun struct max98095_cdata dai[3];
47*4882a593Smuzhiyun const char **eq_texts;
48*4882a593Smuzhiyun const char **bq_texts;
49*4882a593Smuzhiyun struct soc_enum eq_enum;
50*4882a593Smuzhiyun struct soc_enum bq_enum;
51*4882a593Smuzhiyun int eq_textcnt;
52*4882a593Smuzhiyun int bq_textcnt;
53*4882a593Smuzhiyun u8 lin_state;
54*4882a593Smuzhiyun unsigned int mic1pre;
55*4882a593Smuzhiyun unsigned int mic2pre;
56*4882a593Smuzhiyun struct snd_soc_jack *headphone_jack;
57*4882a593Smuzhiyun struct snd_soc_jack *mic_jack;
58*4882a593Smuzhiyun struct mutex lock;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const struct reg_default max98095_reg_def[] = {
62*4882a593Smuzhiyun { 0xf, 0x00 }, /* 0F */
63*4882a593Smuzhiyun { 0x10, 0x00 }, /* 10 */
64*4882a593Smuzhiyun { 0x11, 0x00 }, /* 11 */
65*4882a593Smuzhiyun { 0x12, 0x00 }, /* 12 */
66*4882a593Smuzhiyun { 0x13, 0x00 }, /* 13 */
67*4882a593Smuzhiyun { 0x14, 0x00 }, /* 14 */
68*4882a593Smuzhiyun { 0x15, 0x00 }, /* 15 */
69*4882a593Smuzhiyun { 0x16, 0x00 }, /* 16 */
70*4882a593Smuzhiyun { 0x17, 0x00 }, /* 17 */
71*4882a593Smuzhiyun { 0x18, 0x00 }, /* 18 */
72*4882a593Smuzhiyun { 0x19, 0x00 }, /* 19 */
73*4882a593Smuzhiyun { 0x1a, 0x00 }, /* 1A */
74*4882a593Smuzhiyun { 0x1b, 0x00 }, /* 1B */
75*4882a593Smuzhiyun { 0x1c, 0x00 }, /* 1C */
76*4882a593Smuzhiyun { 0x1d, 0x00 }, /* 1D */
77*4882a593Smuzhiyun { 0x1e, 0x00 }, /* 1E */
78*4882a593Smuzhiyun { 0x1f, 0x00 }, /* 1F */
79*4882a593Smuzhiyun { 0x20, 0x00 }, /* 20 */
80*4882a593Smuzhiyun { 0x21, 0x00 }, /* 21 */
81*4882a593Smuzhiyun { 0x22, 0x00 }, /* 22 */
82*4882a593Smuzhiyun { 0x23, 0x00 }, /* 23 */
83*4882a593Smuzhiyun { 0x24, 0x00 }, /* 24 */
84*4882a593Smuzhiyun { 0x25, 0x00 }, /* 25 */
85*4882a593Smuzhiyun { 0x26, 0x00 }, /* 26 */
86*4882a593Smuzhiyun { 0x27, 0x00 }, /* 27 */
87*4882a593Smuzhiyun { 0x28, 0x00 }, /* 28 */
88*4882a593Smuzhiyun { 0x29, 0x00 }, /* 29 */
89*4882a593Smuzhiyun { 0x2a, 0x00 }, /* 2A */
90*4882a593Smuzhiyun { 0x2b, 0x00 }, /* 2B */
91*4882a593Smuzhiyun { 0x2c, 0x00 }, /* 2C */
92*4882a593Smuzhiyun { 0x2d, 0x00 }, /* 2D */
93*4882a593Smuzhiyun { 0x2e, 0x00 }, /* 2E */
94*4882a593Smuzhiyun { 0x2f, 0x00 }, /* 2F */
95*4882a593Smuzhiyun { 0x30, 0x00 }, /* 30 */
96*4882a593Smuzhiyun { 0x31, 0x00 }, /* 31 */
97*4882a593Smuzhiyun { 0x32, 0x00 }, /* 32 */
98*4882a593Smuzhiyun { 0x33, 0x00 }, /* 33 */
99*4882a593Smuzhiyun { 0x34, 0x00 }, /* 34 */
100*4882a593Smuzhiyun { 0x35, 0x00 }, /* 35 */
101*4882a593Smuzhiyun { 0x36, 0x00 }, /* 36 */
102*4882a593Smuzhiyun { 0x37, 0x00 }, /* 37 */
103*4882a593Smuzhiyun { 0x38, 0x00 }, /* 38 */
104*4882a593Smuzhiyun { 0x39, 0x00 }, /* 39 */
105*4882a593Smuzhiyun { 0x3a, 0x00 }, /* 3A */
106*4882a593Smuzhiyun { 0x3b, 0x00 }, /* 3B */
107*4882a593Smuzhiyun { 0x3c, 0x00 }, /* 3C */
108*4882a593Smuzhiyun { 0x3d, 0x00 }, /* 3D */
109*4882a593Smuzhiyun { 0x3e, 0x00 }, /* 3E */
110*4882a593Smuzhiyun { 0x3f, 0x00 }, /* 3F */
111*4882a593Smuzhiyun { 0x40, 0x00 }, /* 40 */
112*4882a593Smuzhiyun { 0x41, 0x00 }, /* 41 */
113*4882a593Smuzhiyun { 0x42, 0x00 }, /* 42 */
114*4882a593Smuzhiyun { 0x43, 0x00 }, /* 43 */
115*4882a593Smuzhiyun { 0x44, 0x00 }, /* 44 */
116*4882a593Smuzhiyun { 0x45, 0x00 }, /* 45 */
117*4882a593Smuzhiyun { 0x46, 0x00 }, /* 46 */
118*4882a593Smuzhiyun { 0x47, 0x00 }, /* 47 */
119*4882a593Smuzhiyun { 0x48, 0x00 }, /* 48 */
120*4882a593Smuzhiyun { 0x49, 0x00 }, /* 49 */
121*4882a593Smuzhiyun { 0x4a, 0x00 }, /* 4A */
122*4882a593Smuzhiyun { 0x4b, 0x00 }, /* 4B */
123*4882a593Smuzhiyun { 0x4c, 0x00 }, /* 4C */
124*4882a593Smuzhiyun { 0x4d, 0x00 }, /* 4D */
125*4882a593Smuzhiyun { 0x4e, 0x00 }, /* 4E */
126*4882a593Smuzhiyun { 0x4f, 0x00 }, /* 4F */
127*4882a593Smuzhiyun { 0x50, 0x00 }, /* 50 */
128*4882a593Smuzhiyun { 0x51, 0x00 }, /* 51 */
129*4882a593Smuzhiyun { 0x52, 0x00 }, /* 52 */
130*4882a593Smuzhiyun { 0x53, 0x00 }, /* 53 */
131*4882a593Smuzhiyun { 0x54, 0x00 }, /* 54 */
132*4882a593Smuzhiyun { 0x55, 0x00 }, /* 55 */
133*4882a593Smuzhiyun { 0x56, 0x00 }, /* 56 */
134*4882a593Smuzhiyun { 0x57, 0x00 }, /* 57 */
135*4882a593Smuzhiyun { 0x58, 0x00 }, /* 58 */
136*4882a593Smuzhiyun { 0x59, 0x00 }, /* 59 */
137*4882a593Smuzhiyun { 0x5a, 0x00 }, /* 5A */
138*4882a593Smuzhiyun { 0x5b, 0x00 }, /* 5B */
139*4882a593Smuzhiyun { 0x5c, 0x00 }, /* 5C */
140*4882a593Smuzhiyun { 0x5d, 0x00 }, /* 5D */
141*4882a593Smuzhiyun { 0x5e, 0x00 }, /* 5E */
142*4882a593Smuzhiyun { 0x5f, 0x00 }, /* 5F */
143*4882a593Smuzhiyun { 0x60, 0x00 }, /* 60 */
144*4882a593Smuzhiyun { 0x61, 0x00 }, /* 61 */
145*4882a593Smuzhiyun { 0x62, 0x00 }, /* 62 */
146*4882a593Smuzhiyun { 0x63, 0x00 }, /* 63 */
147*4882a593Smuzhiyun { 0x64, 0x00 }, /* 64 */
148*4882a593Smuzhiyun { 0x65, 0x00 }, /* 65 */
149*4882a593Smuzhiyun { 0x66, 0x00 }, /* 66 */
150*4882a593Smuzhiyun { 0x67, 0x00 }, /* 67 */
151*4882a593Smuzhiyun { 0x68, 0x00 }, /* 68 */
152*4882a593Smuzhiyun { 0x69, 0x00 }, /* 69 */
153*4882a593Smuzhiyun { 0x6a, 0x00 }, /* 6A */
154*4882a593Smuzhiyun { 0x6b, 0x00 }, /* 6B */
155*4882a593Smuzhiyun { 0x6c, 0x00 }, /* 6C */
156*4882a593Smuzhiyun { 0x6d, 0x00 }, /* 6D */
157*4882a593Smuzhiyun { 0x6e, 0x00 }, /* 6E */
158*4882a593Smuzhiyun { 0x6f, 0x00 }, /* 6F */
159*4882a593Smuzhiyun { 0x70, 0x00 }, /* 70 */
160*4882a593Smuzhiyun { 0x71, 0x00 }, /* 71 */
161*4882a593Smuzhiyun { 0x72, 0x00 }, /* 72 */
162*4882a593Smuzhiyun { 0x73, 0x00 }, /* 73 */
163*4882a593Smuzhiyun { 0x74, 0x00 }, /* 74 */
164*4882a593Smuzhiyun { 0x75, 0x00 }, /* 75 */
165*4882a593Smuzhiyun { 0x76, 0x00 }, /* 76 */
166*4882a593Smuzhiyun { 0x77, 0x00 }, /* 77 */
167*4882a593Smuzhiyun { 0x78, 0x00 }, /* 78 */
168*4882a593Smuzhiyun { 0x79, 0x00 }, /* 79 */
169*4882a593Smuzhiyun { 0x7a, 0x00 }, /* 7A */
170*4882a593Smuzhiyun { 0x7b, 0x00 }, /* 7B */
171*4882a593Smuzhiyun { 0x7c, 0x00 }, /* 7C */
172*4882a593Smuzhiyun { 0x7d, 0x00 }, /* 7D */
173*4882a593Smuzhiyun { 0x7e, 0x00 }, /* 7E */
174*4882a593Smuzhiyun { 0x7f, 0x00 }, /* 7F */
175*4882a593Smuzhiyun { 0x80, 0x00 }, /* 80 */
176*4882a593Smuzhiyun { 0x81, 0x00 }, /* 81 */
177*4882a593Smuzhiyun { 0x82, 0x00 }, /* 82 */
178*4882a593Smuzhiyun { 0x83, 0x00 }, /* 83 */
179*4882a593Smuzhiyun { 0x84, 0x00 }, /* 84 */
180*4882a593Smuzhiyun { 0x85, 0x00 }, /* 85 */
181*4882a593Smuzhiyun { 0x86, 0x00 }, /* 86 */
182*4882a593Smuzhiyun { 0x87, 0x00 }, /* 87 */
183*4882a593Smuzhiyun { 0x88, 0x00 }, /* 88 */
184*4882a593Smuzhiyun { 0x89, 0x00 }, /* 89 */
185*4882a593Smuzhiyun { 0x8a, 0x00 }, /* 8A */
186*4882a593Smuzhiyun { 0x8b, 0x00 }, /* 8B */
187*4882a593Smuzhiyun { 0x8c, 0x00 }, /* 8C */
188*4882a593Smuzhiyun { 0x8d, 0x00 }, /* 8D */
189*4882a593Smuzhiyun { 0x8e, 0x00 }, /* 8E */
190*4882a593Smuzhiyun { 0x8f, 0x00 }, /* 8F */
191*4882a593Smuzhiyun { 0x90, 0x00 }, /* 90 */
192*4882a593Smuzhiyun { 0x91, 0x00 }, /* 91 */
193*4882a593Smuzhiyun { 0x92, 0x30 }, /* 92 */
194*4882a593Smuzhiyun { 0x93, 0xF0 }, /* 93 */
195*4882a593Smuzhiyun { 0x94, 0x00 }, /* 94 */
196*4882a593Smuzhiyun { 0x95, 0x00 }, /* 95 */
197*4882a593Smuzhiyun { 0x96, 0x3F }, /* 96 */
198*4882a593Smuzhiyun { 0x97, 0x00 }, /* 97 */
199*4882a593Smuzhiyun { 0xff, 0x00 }, /* FF */
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
max98095_readable(struct device * dev,unsigned int reg)202*4882a593Smuzhiyun static bool max98095_readable(struct device *dev, unsigned int reg)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun switch (reg) {
205*4882a593Smuzhiyun case M98095_001_HOST_INT_STS ... M98095_097_PWR_SYS:
206*4882a593Smuzhiyun case M98095_0FF_REV_ID:
207*4882a593Smuzhiyun return true;
208*4882a593Smuzhiyun default:
209*4882a593Smuzhiyun return false;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
max98095_writeable(struct device * dev,unsigned int reg)213*4882a593Smuzhiyun static bool max98095_writeable(struct device *dev, unsigned int reg)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun switch (reg) {
216*4882a593Smuzhiyun case M98095_00F_HOST_CFG ... M98095_097_PWR_SYS:
217*4882a593Smuzhiyun return true;
218*4882a593Smuzhiyun default:
219*4882a593Smuzhiyun return false;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
max98095_volatile(struct device * dev,unsigned int reg)223*4882a593Smuzhiyun static bool max98095_volatile(struct device *dev, unsigned int reg)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun switch (reg) {
226*4882a593Smuzhiyun case M98095_000_HOST_DATA ... M98095_00E_TEMP_SENSOR_STS:
227*4882a593Smuzhiyun case M98095_REG_MAX_CACHED + 1 ... M98095_0FF_REV_ID:
228*4882a593Smuzhiyun return true;
229*4882a593Smuzhiyun default:
230*4882a593Smuzhiyun return false;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static const struct regmap_config max98095_regmap = {
235*4882a593Smuzhiyun .reg_bits = 8,
236*4882a593Smuzhiyun .val_bits = 8,
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun .reg_defaults = max98095_reg_def,
239*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(max98095_reg_def),
240*4882a593Smuzhiyun .max_register = M98095_0FF_REV_ID,
241*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun .readable_reg = max98095_readable,
244*4882a593Smuzhiyun .writeable_reg = max98095_writeable,
245*4882a593Smuzhiyun .volatile_reg = max98095_volatile,
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun * Load equalizer DSP coefficient configurations registers
250*4882a593Smuzhiyun */
m98095_eq_band(struct snd_soc_component * component,unsigned int dai,unsigned int band,u16 * coefs)251*4882a593Smuzhiyun static void m98095_eq_band(struct snd_soc_component *component, unsigned int dai,
252*4882a593Smuzhiyun unsigned int band, u16 *coefs)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun unsigned int eq_reg;
255*4882a593Smuzhiyun unsigned int i;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (WARN_ON(band > 4) ||
258*4882a593Smuzhiyun WARN_ON(dai > 1))
259*4882a593Smuzhiyun return;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* Load the base register address */
262*4882a593Smuzhiyun eq_reg = dai ? M98095_142_DAI2_EQ_BASE : M98095_110_DAI1_EQ_BASE;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Add the band address offset, note adjustment for word address */
265*4882a593Smuzhiyun eq_reg += band * (M98095_COEFS_PER_BAND << 1);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Step through the registers and coefs */
268*4882a593Smuzhiyun for (i = 0; i < M98095_COEFS_PER_BAND; i++) {
269*4882a593Smuzhiyun snd_soc_component_write(component, eq_reg++, M98095_BYTE1(coefs[i]));
270*4882a593Smuzhiyun snd_soc_component_write(component, eq_reg++, M98095_BYTE0(coefs[i]));
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun * Load biquad filter coefficient configurations registers
276*4882a593Smuzhiyun */
m98095_biquad_band(struct snd_soc_component * component,unsigned int dai,unsigned int band,u16 * coefs)277*4882a593Smuzhiyun static void m98095_biquad_band(struct snd_soc_component *component, unsigned int dai,
278*4882a593Smuzhiyun unsigned int band, u16 *coefs)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun unsigned int bq_reg;
281*4882a593Smuzhiyun unsigned int i;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (WARN_ON(band > 1) ||
284*4882a593Smuzhiyun WARN_ON(dai > 1))
285*4882a593Smuzhiyun return;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Load the base register address */
288*4882a593Smuzhiyun bq_reg = dai ? M98095_17E_DAI2_BQ_BASE : M98095_174_DAI1_BQ_BASE;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Add the band address offset, note adjustment for word address */
291*4882a593Smuzhiyun bq_reg += band * (M98095_COEFS_PER_BAND << 1);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Step through the registers and coefs */
294*4882a593Smuzhiyun for (i = 0; i < M98095_COEFS_PER_BAND; i++) {
295*4882a593Smuzhiyun snd_soc_component_write(component, bq_reg++, M98095_BYTE1(coefs[i]));
296*4882a593Smuzhiyun snd_soc_component_write(component, bq_reg++, M98095_BYTE0(coefs[i]));
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static const char * const max98095_fltr_mode[] = { "Voice", "Music" };
301*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98095_dai1_filter_mode_enum,
302*4882a593Smuzhiyun M98095_02E_DAI1_FILTERS, 7,
303*4882a593Smuzhiyun max98095_fltr_mode);
304*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98095_dai2_filter_mode_enum,
305*4882a593Smuzhiyun M98095_038_DAI2_FILTERS, 7,
306*4882a593Smuzhiyun max98095_fltr_mode);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static const char * const max98095_extmic_text[] = { "None", "MIC1", "MIC2" };
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98095_extmic_enum,
311*4882a593Smuzhiyun M98095_087_CFG_MIC, 0,
312*4882a593Smuzhiyun max98095_extmic_text);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static const struct snd_kcontrol_new max98095_extmic_mux =
315*4882a593Smuzhiyun SOC_DAPM_ENUM("External MIC Mux", max98095_extmic_enum);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static const char * const max98095_linein_text[] = { "INA", "INB" };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98095_linein_enum,
320*4882a593Smuzhiyun M98095_086_CFG_LINE, 6,
321*4882a593Smuzhiyun max98095_linein_text);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static const struct snd_kcontrol_new max98095_linein_mux =
324*4882a593Smuzhiyun SOC_DAPM_ENUM("Linein Input Mux", max98095_linein_enum);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static const char * const max98095_line_mode_text[] = {
327*4882a593Smuzhiyun "Stereo", "Differential"};
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98095_linein_mode_enum,
330*4882a593Smuzhiyun M98095_086_CFG_LINE, 7,
331*4882a593Smuzhiyun max98095_line_mode_text);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98095_lineout_mode_enum,
334*4882a593Smuzhiyun M98095_086_CFG_LINE, 4,
335*4882a593Smuzhiyun max98095_line_mode_text);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static const char * const max98095_dai_fltr[] = {
338*4882a593Smuzhiyun "Off", "Elliptical-HPF-16k", "Butterworth-HPF-16k",
339*4882a593Smuzhiyun "Elliptical-HPF-8k", "Butterworth-HPF-8k", "Butterworth-HPF-Fs/240"};
340*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98095_dai1_dac_filter_enum,
341*4882a593Smuzhiyun M98095_02E_DAI1_FILTERS, 0,
342*4882a593Smuzhiyun max98095_dai_fltr);
343*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98095_dai2_dac_filter_enum,
344*4882a593Smuzhiyun M98095_038_DAI2_FILTERS, 0,
345*4882a593Smuzhiyun max98095_dai_fltr);
346*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98095_dai3_dac_filter_enum,
347*4882a593Smuzhiyun M98095_042_DAI3_FILTERS, 0,
348*4882a593Smuzhiyun max98095_dai_fltr);
349*4882a593Smuzhiyun
max98095_mic1pre_set(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)350*4882a593Smuzhiyun static int max98095_mic1pre_set(struct snd_kcontrol *kcontrol,
351*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
354*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
355*4882a593Smuzhiyun unsigned int sel = ucontrol->value.integer.value[0];
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun max98095->mic1pre = sel;
358*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_05F_LVL_MIC1, M98095_MICPRE_MASK,
359*4882a593Smuzhiyun (1+sel)<<M98095_MICPRE_SHIFT);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
max98095_mic1pre_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)364*4882a593Smuzhiyun static int max98095_mic1pre_get(struct snd_kcontrol *kcontrol,
365*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
368*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun ucontrol->value.integer.value[0] = max98095->mic1pre;
371*4882a593Smuzhiyun return 0;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
max98095_mic2pre_set(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)374*4882a593Smuzhiyun static int max98095_mic2pre_set(struct snd_kcontrol *kcontrol,
375*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
378*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
379*4882a593Smuzhiyun unsigned int sel = ucontrol->value.integer.value[0];
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun max98095->mic2pre = sel;
382*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_060_LVL_MIC2, M98095_MICPRE_MASK,
383*4882a593Smuzhiyun (1+sel)<<M98095_MICPRE_SHIFT);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return 0;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
max98095_mic2pre_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)388*4882a593Smuzhiyun static int max98095_mic2pre_get(struct snd_kcontrol *kcontrol,
389*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
392*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun ucontrol->value.integer.value[0] = max98095->mic2pre;
395*4882a593Smuzhiyun return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(max98095_micboost_tlv,
399*4882a593Smuzhiyun 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
400*4882a593Smuzhiyun 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0)
401*4882a593Smuzhiyun );
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(max98095_mic_tlv, 0, 100, 0);
404*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(max98095_adc_tlv, -1200, 100, 0);
405*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(max98095_adcboost_tlv, 0, 600, 0);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(max98095_hp_tlv,
408*4882a593Smuzhiyun 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
409*4882a593Smuzhiyun 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
410*4882a593Smuzhiyun 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
411*4882a593Smuzhiyun 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
412*4882a593Smuzhiyun 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0)
413*4882a593Smuzhiyun );
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(max98095_spk_tlv,
416*4882a593Smuzhiyun 0, 10, TLV_DB_SCALE_ITEM(-5900, 400, 0),
417*4882a593Smuzhiyun 11, 18, TLV_DB_SCALE_ITEM(-1700, 200, 0),
418*4882a593Smuzhiyun 19, 27, TLV_DB_SCALE_ITEM(-200, 100, 0),
419*4882a593Smuzhiyun 28, 39, TLV_DB_SCALE_ITEM(650, 50, 0)
420*4882a593Smuzhiyun );
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(max98095_rcv_lout_tlv,
423*4882a593Smuzhiyun 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
424*4882a593Smuzhiyun 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
425*4882a593Smuzhiyun 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
426*4882a593Smuzhiyun 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
427*4882a593Smuzhiyun 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0)
428*4882a593Smuzhiyun );
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(max98095_lin_tlv,
431*4882a593Smuzhiyun 0, 2, TLV_DB_SCALE_ITEM(-600, 300, 0),
432*4882a593Smuzhiyun 3, 3, TLV_DB_SCALE_ITEM(300, 1100, 0),
433*4882a593Smuzhiyun 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0)
434*4882a593Smuzhiyun );
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun static const struct snd_kcontrol_new max98095_snd_controls[] = {
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Headphone Volume", M98095_064_LVL_HP_L,
439*4882a593Smuzhiyun M98095_065_LVL_HP_R, 0, 31, 0, max98095_hp_tlv),
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Speaker Volume", M98095_067_LVL_SPK_L,
442*4882a593Smuzhiyun M98095_068_LVL_SPK_R, 0, 39, 0, max98095_spk_tlv),
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun SOC_SINGLE_TLV("Receiver Volume", M98095_066_LVL_RCV,
445*4882a593Smuzhiyun 0, 31, 0, max98095_rcv_lout_tlv),
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Lineout Volume", M98095_062_LVL_LINEOUT1,
448*4882a593Smuzhiyun M98095_063_LVL_LINEOUT2, 0, 31, 0, max98095_rcv_lout_tlv),
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun SOC_DOUBLE_R("Headphone Switch", M98095_064_LVL_HP_L,
451*4882a593Smuzhiyun M98095_065_LVL_HP_R, 7, 1, 1),
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun SOC_DOUBLE_R("Speaker Switch", M98095_067_LVL_SPK_L,
454*4882a593Smuzhiyun M98095_068_LVL_SPK_R, 7, 1, 1),
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun SOC_SINGLE("Receiver Switch", M98095_066_LVL_RCV, 7, 1, 1),
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun SOC_DOUBLE_R("Lineout Switch", M98095_062_LVL_LINEOUT1,
459*4882a593Smuzhiyun M98095_063_LVL_LINEOUT2, 7, 1, 1),
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun SOC_SINGLE_TLV("MIC1 Volume", M98095_05F_LVL_MIC1, 0, 20, 1,
462*4882a593Smuzhiyun max98095_mic_tlv),
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun SOC_SINGLE_TLV("MIC2 Volume", M98095_060_LVL_MIC2, 0, 20, 1,
465*4882a593Smuzhiyun max98095_mic_tlv),
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
468*4882a593Smuzhiyun M98095_05F_LVL_MIC1, 5, 2, 0,
469*4882a593Smuzhiyun max98095_mic1pre_get, max98095_mic1pre_set,
470*4882a593Smuzhiyun max98095_micboost_tlv),
471*4882a593Smuzhiyun SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
472*4882a593Smuzhiyun M98095_060_LVL_MIC2, 5, 2, 0,
473*4882a593Smuzhiyun max98095_mic2pre_get, max98095_mic2pre_set,
474*4882a593Smuzhiyun max98095_micboost_tlv),
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun SOC_SINGLE_TLV("Linein Volume", M98095_061_LVL_LINEIN, 0, 5, 1,
477*4882a593Smuzhiyun max98095_lin_tlv),
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun SOC_SINGLE_TLV("ADCL Volume", M98095_05D_LVL_ADC_L, 0, 15, 1,
480*4882a593Smuzhiyun max98095_adc_tlv),
481*4882a593Smuzhiyun SOC_SINGLE_TLV("ADCR Volume", M98095_05E_LVL_ADC_R, 0, 15, 1,
482*4882a593Smuzhiyun max98095_adc_tlv),
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun SOC_SINGLE_TLV("ADCL Boost Volume", M98095_05D_LVL_ADC_L, 4, 3, 0,
485*4882a593Smuzhiyun max98095_adcboost_tlv),
486*4882a593Smuzhiyun SOC_SINGLE_TLV("ADCR Boost Volume", M98095_05E_LVL_ADC_R, 4, 3, 0,
487*4882a593Smuzhiyun max98095_adcboost_tlv),
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun SOC_SINGLE("EQ1 Switch", M98095_088_CFG_LEVEL, 0, 1, 0),
490*4882a593Smuzhiyun SOC_SINGLE("EQ2 Switch", M98095_088_CFG_LEVEL, 1, 1, 0),
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun SOC_SINGLE("Biquad1 Switch", M98095_088_CFG_LEVEL, 2, 1, 0),
493*4882a593Smuzhiyun SOC_SINGLE("Biquad2 Switch", M98095_088_CFG_LEVEL, 3, 1, 0),
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun SOC_ENUM("DAI1 Filter Mode", max98095_dai1_filter_mode_enum),
496*4882a593Smuzhiyun SOC_ENUM("DAI2 Filter Mode", max98095_dai2_filter_mode_enum),
497*4882a593Smuzhiyun SOC_ENUM("DAI1 DAC Filter", max98095_dai1_dac_filter_enum),
498*4882a593Smuzhiyun SOC_ENUM("DAI2 DAC Filter", max98095_dai2_dac_filter_enum),
499*4882a593Smuzhiyun SOC_ENUM("DAI3 DAC Filter", max98095_dai3_dac_filter_enum),
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun SOC_ENUM("Linein Mode", max98095_linein_mode_enum),
502*4882a593Smuzhiyun SOC_ENUM("Lineout Mode", max98095_lineout_mode_enum),
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* Left speaker mixer switch */
506*4882a593Smuzhiyun static const struct snd_kcontrol_new max98095_left_speaker_mixer_controls[] = {
507*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_050_MIX_SPK_LEFT, 0, 1, 0),
508*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_050_MIX_SPK_LEFT, 6, 1, 0),
509*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_050_MIX_SPK_LEFT, 3, 1, 0),
510*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_050_MIX_SPK_LEFT, 3, 1, 0),
511*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98095_050_MIX_SPK_LEFT, 4, 1, 0),
512*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98095_050_MIX_SPK_LEFT, 5, 1, 0),
513*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1 Switch", M98095_050_MIX_SPK_LEFT, 1, 1, 0),
514*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2 Switch", M98095_050_MIX_SPK_LEFT, 2, 1, 0),
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* Right speaker mixer switch */
518*4882a593Smuzhiyun static const struct snd_kcontrol_new max98095_right_speaker_mixer_controls[] = {
519*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_051_MIX_SPK_RIGHT, 6, 1, 0),
520*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_051_MIX_SPK_RIGHT, 0, 1, 0),
521*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_051_MIX_SPK_RIGHT, 3, 1, 0),
522*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_051_MIX_SPK_RIGHT, 3, 1, 0),
523*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98095_051_MIX_SPK_RIGHT, 5, 1, 0),
524*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98095_051_MIX_SPK_RIGHT, 4, 1, 0),
525*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1 Switch", M98095_051_MIX_SPK_RIGHT, 1, 1, 0),
526*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2 Switch", M98095_051_MIX_SPK_RIGHT, 2, 1, 0),
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* Left headphone mixer switch */
530*4882a593Smuzhiyun static const struct snd_kcontrol_new max98095_left_hp_mixer_controls[] = {
531*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04C_MIX_HP_LEFT, 0, 1, 0),
532*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04C_MIX_HP_LEFT, 5, 1, 0),
533*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98095_04C_MIX_HP_LEFT, 3, 1, 0),
534*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98095_04C_MIX_HP_LEFT, 4, 1, 0),
535*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1 Switch", M98095_04C_MIX_HP_LEFT, 1, 1, 0),
536*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2 Switch", M98095_04C_MIX_HP_LEFT, 2, 1, 0),
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* Right headphone mixer switch */
540*4882a593Smuzhiyun static const struct snd_kcontrol_new max98095_right_hp_mixer_controls[] = {
541*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04D_MIX_HP_RIGHT, 5, 1, 0),
542*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04D_MIX_HP_RIGHT, 0, 1, 0),
543*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98095_04D_MIX_HP_RIGHT, 3, 1, 0),
544*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98095_04D_MIX_HP_RIGHT, 4, 1, 0),
545*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1 Switch", M98095_04D_MIX_HP_RIGHT, 1, 1, 0),
546*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2 Switch", M98095_04D_MIX_HP_RIGHT, 2, 1, 0),
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* Receiver earpiece mixer switch */
550*4882a593Smuzhiyun static const struct snd_kcontrol_new max98095_mono_rcv_mixer_controls[] = {
551*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04F_MIX_RCV, 0, 1, 0),
552*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04F_MIX_RCV, 5, 1, 0),
553*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98095_04F_MIX_RCV, 3, 1, 0),
554*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98095_04F_MIX_RCV, 4, 1, 0),
555*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1 Switch", M98095_04F_MIX_RCV, 1, 1, 0),
556*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2 Switch", M98095_04F_MIX_RCV, 2, 1, 0),
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* Left lineout mixer switch */
560*4882a593Smuzhiyun static const struct snd_kcontrol_new max98095_left_lineout_mixer_controls[] = {
561*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_053_MIX_LINEOUT1, 5, 1, 0),
562*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_053_MIX_LINEOUT1, 0, 1, 0),
563*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98095_053_MIX_LINEOUT1, 3, 1, 0),
564*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98095_053_MIX_LINEOUT1, 4, 1, 0),
565*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1 Switch", M98095_053_MIX_LINEOUT1, 1, 1, 0),
566*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2 Switch", M98095_053_MIX_LINEOUT1, 2, 1, 0),
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* Right lineout mixer switch */
570*4882a593Smuzhiyun static const struct snd_kcontrol_new max98095_right_lineout_mixer_controls[] = {
571*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_054_MIX_LINEOUT2, 0, 1, 0),
572*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_054_MIX_LINEOUT2, 5, 1, 0),
573*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98095_054_MIX_LINEOUT2, 3, 1, 0),
574*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98095_054_MIX_LINEOUT2, 4, 1, 0),
575*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1 Switch", M98095_054_MIX_LINEOUT2, 1, 1, 0),
576*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2 Switch", M98095_054_MIX_LINEOUT2, 2, 1, 0),
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* Left ADC mixer switch */
580*4882a593Smuzhiyun static const struct snd_kcontrol_new max98095_left_ADC_mixer_controls[] = {
581*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98095_04A_MIX_ADC_LEFT, 7, 1, 0),
582*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98095_04A_MIX_ADC_LEFT, 6, 1, 0),
583*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1 Switch", M98095_04A_MIX_ADC_LEFT, 3, 1, 0),
584*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2 Switch", M98095_04A_MIX_ADC_LEFT, 2, 1, 0),
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* Right ADC mixer switch */
588*4882a593Smuzhiyun static const struct snd_kcontrol_new max98095_right_ADC_mixer_controls[] = {
589*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98095_04B_MIX_ADC_RIGHT, 7, 1, 0),
590*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98095_04B_MIX_ADC_RIGHT, 6, 1, 0),
591*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1 Switch", M98095_04B_MIX_ADC_RIGHT, 3, 1, 0),
592*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2 Switch", M98095_04B_MIX_ADC_RIGHT, 2, 1, 0),
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun
max98095_mic_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)595*4882a593Smuzhiyun static int max98095_mic_event(struct snd_soc_dapm_widget *w,
596*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
599*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun switch (event) {
602*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
603*4882a593Smuzhiyun if (w->reg == M98095_05F_LVL_MIC1) {
604*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg, M98095_MICPRE_MASK,
605*4882a593Smuzhiyun (1+max98095->mic1pre)<<M98095_MICPRE_SHIFT);
606*4882a593Smuzhiyun } else {
607*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg, M98095_MICPRE_MASK,
608*4882a593Smuzhiyun (1+max98095->mic2pre)<<M98095_MICPRE_SHIFT);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun break;
611*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
612*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg, M98095_MICPRE_MASK, 0);
613*4882a593Smuzhiyun break;
614*4882a593Smuzhiyun default:
615*4882a593Smuzhiyun return -EINVAL;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun return 0;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /*
622*4882a593Smuzhiyun * The line inputs are stereo inputs with the left and right
623*4882a593Smuzhiyun * channels sharing a common PGA power control signal.
624*4882a593Smuzhiyun */
max98095_line_pga(struct snd_soc_dapm_widget * w,int event,u8 channel)625*4882a593Smuzhiyun static int max98095_line_pga(struct snd_soc_dapm_widget *w,
626*4882a593Smuzhiyun int event, u8 channel)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
629*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
630*4882a593Smuzhiyun u8 *state;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (WARN_ON(!(channel == 1 || channel == 2)))
633*4882a593Smuzhiyun return -EINVAL;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun state = &max98095->lin_state;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun switch (event) {
638*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
639*4882a593Smuzhiyun *state |= channel;
640*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg,
641*4882a593Smuzhiyun (1 << w->shift), (1 << w->shift));
642*4882a593Smuzhiyun break;
643*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
644*4882a593Smuzhiyun *state &= ~channel;
645*4882a593Smuzhiyun if (*state == 0) {
646*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg,
647*4882a593Smuzhiyun (1 << w->shift), 0);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun break;
650*4882a593Smuzhiyun default:
651*4882a593Smuzhiyun return -EINVAL;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun return 0;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
max98095_pga_in1_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * k,int event)657*4882a593Smuzhiyun static int max98095_pga_in1_event(struct snd_soc_dapm_widget *w,
658*4882a593Smuzhiyun struct snd_kcontrol *k, int event)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun return max98095_line_pga(w, event, 1);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
max98095_pga_in2_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * k,int event)663*4882a593Smuzhiyun static int max98095_pga_in2_event(struct snd_soc_dapm_widget *w,
664*4882a593Smuzhiyun struct snd_kcontrol *k, int event)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun return max98095_line_pga(w, event, 2);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun * The stereo line out mixer outputs to two stereo line outs.
671*4882a593Smuzhiyun * The 2nd pair has a separate set of enables.
672*4882a593Smuzhiyun */
max98095_lineout_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)673*4882a593Smuzhiyun static int max98095_lineout_event(struct snd_soc_dapm_widget *w,
674*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun switch (event) {
679*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
680*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg,
681*4882a593Smuzhiyun (1 << (w->shift+2)), (1 << (w->shift+2)));
682*4882a593Smuzhiyun break;
683*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
684*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg,
685*4882a593Smuzhiyun (1 << (w->shift+2)), 0);
686*4882a593Smuzhiyun break;
687*4882a593Smuzhiyun default:
688*4882a593Smuzhiyun return -EINVAL;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun static const struct snd_soc_dapm_widget max98095_dapm_widgets[] = {
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98095_090_PWR_EN_IN, 0, 0),
697*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98095_090_PWR_EN_IN, 1, 0),
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
700*4882a593Smuzhiyun M98095_091_PWR_EN_OUT, 0, 0),
701*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
702*4882a593Smuzhiyun M98095_091_PWR_EN_OUT, 1, 0),
703*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACM2", "Aux Playback",
704*4882a593Smuzhiyun M98095_091_PWR_EN_OUT, 2, 0),
705*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACM3", "Voice Playback",
706*4882a593Smuzhiyun M98095_091_PWR_EN_OUT, 2, 0),
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HP Left Out", M98095_091_PWR_EN_OUT,
709*4882a593Smuzhiyun 6, 0, NULL, 0),
710*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HP Right Out", M98095_091_PWR_EN_OUT,
711*4882a593Smuzhiyun 7, 0, NULL, 0),
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SPK Left Out", M98095_091_PWR_EN_OUT,
714*4882a593Smuzhiyun 4, 0, NULL, 0),
715*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SPK Right Out", M98095_091_PWR_EN_OUT,
716*4882a593Smuzhiyun 5, 0, NULL, 0),
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun SND_SOC_DAPM_PGA("RCV Mono Out", M98095_091_PWR_EN_OUT,
719*4882a593Smuzhiyun 3, 0, NULL, 0),
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("LINE Left Out", M98095_092_PWR_EN_OUT,
722*4882a593Smuzhiyun 0, 0, NULL, 0, max98095_lineout_event, SND_SOC_DAPM_PRE_PMD),
723*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("LINE Right Out", M98095_092_PWR_EN_OUT,
724*4882a593Smuzhiyun 1, 0, NULL, 0, max98095_lineout_event, SND_SOC_DAPM_PRE_PMD),
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
727*4882a593Smuzhiyun &max98095_extmic_mux),
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Linein Mux", SND_SOC_NOPM, 0, 0,
730*4882a593Smuzhiyun &max98095_linein_mux),
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
733*4882a593Smuzhiyun &max98095_left_hp_mixer_controls[0],
734*4882a593Smuzhiyun ARRAY_SIZE(max98095_left_hp_mixer_controls)),
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
737*4882a593Smuzhiyun &max98095_right_hp_mixer_controls[0],
738*4882a593Smuzhiyun ARRAY_SIZE(max98095_right_hp_mixer_controls)),
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
741*4882a593Smuzhiyun &max98095_left_speaker_mixer_controls[0],
742*4882a593Smuzhiyun ARRAY_SIZE(max98095_left_speaker_mixer_controls)),
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
745*4882a593Smuzhiyun &max98095_right_speaker_mixer_controls[0],
746*4882a593Smuzhiyun ARRAY_SIZE(max98095_right_speaker_mixer_controls)),
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Receiver Mixer", SND_SOC_NOPM, 0, 0,
749*4882a593Smuzhiyun &max98095_mono_rcv_mixer_controls[0],
750*4882a593Smuzhiyun ARRAY_SIZE(max98095_mono_rcv_mixer_controls)),
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left Lineout Mixer", SND_SOC_NOPM, 0, 0,
753*4882a593Smuzhiyun &max98095_left_lineout_mixer_controls[0],
754*4882a593Smuzhiyun ARRAY_SIZE(max98095_left_lineout_mixer_controls)),
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right Lineout Mixer", SND_SOC_NOPM, 0, 0,
757*4882a593Smuzhiyun &max98095_right_lineout_mixer_controls[0],
758*4882a593Smuzhiyun ARRAY_SIZE(max98095_right_lineout_mixer_controls)),
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
761*4882a593Smuzhiyun &max98095_left_ADC_mixer_controls[0],
762*4882a593Smuzhiyun ARRAY_SIZE(max98095_left_ADC_mixer_controls)),
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
765*4882a593Smuzhiyun &max98095_right_ADC_mixer_controls[0],
766*4882a593Smuzhiyun ARRAY_SIZE(max98095_right_ADC_mixer_controls)),
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("MIC1 Input", M98095_05F_LVL_MIC1,
769*4882a593Smuzhiyun 5, 0, NULL, 0, max98095_mic_event,
770*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("MIC2 Input", M98095_060_LVL_MIC2,
773*4882a593Smuzhiyun 5, 0, NULL, 0, max98095_mic_event,
774*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("IN1 Input", M98095_090_PWR_EN_IN,
777*4882a593Smuzhiyun 7, 0, NULL, 0, max98095_pga_in1_event,
778*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("IN2 Input", M98095_090_PWR_EN_IN,
781*4882a593Smuzhiyun 7, 0, NULL, 0, max98095_pga_in2_event,
782*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun SND_SOC_DAPM_MICBIAS("MICBIAS1", M98095_090_PWR_EN_IN, 2, 0),
785*4882a593Smuzhiyun SND_SOC_DAPM_MICBIAS("MICBIAS2", M98095_090_PWR_EN_IN, 3, 0),
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPL"),
788*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPR"),
789*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKL"),
790*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKR"),
791*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("RCV"),
792*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT1"),
793*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT2"),
794*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT3"),
795*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT4"),
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC1"),
798*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC2"),
799*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("INA1"),
800*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("INA2"),
801*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("INB1"),
802*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("INB2"),
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun static const struct snd_soc_dapm_route max98095_audio_map[] = {
806*4882a593Smuzhiyun /* Left headphone output mixer */
807*4882a593Smuzhiyun {"Left Headphone Mixer", "Left DAC1 Switch", "DACL1"},
808*4882a593Smuzhiyun {"Left Headphone Mixer", "Right DAC1 Switch", "DACR1"},
809*4882a593Smuzhiyun {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
810*4882a593Smuzhiyun {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
811*4882a593Smuzhiyun {"Left Headphone Mixer", "IN1 Switch", "IN1 Input"},
812*4882a593Smuzhiyun {"Left Headphone Mixer", "IN2 Switch", "IN2 Input"},
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /* Right headphone output mixer */
815*4882a593Smuzhiyun {"Right Headphone Mixer", "Left DAC1 Switch", "DACL1"},
816*4882a593Smuzhiyun {"Right Headphone Mixer", "Right DAC1 Switch", "DACR1"},
817*4882a593Smuzhiyun {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
818*4882a593Smuzhiyun {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
819*4882a593Smuzhiyun {"Right Headphone Mixer", "IN1 Switch", "IN1 Input"},
820*4882a593Smuzhiyun {"Right Headphone Mixer", "IN2 Switch", "IN2 Input"},
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /* Left speaker output mixer */
823*4882a593Smuzhiyun {"Left Speaker Mixer", "Left DAC1 Switch", "DACL1"},
824*4882a593Smuzhiyun {"Left Speaker Mixer", "Right DAC1 Switch", "DACR1"},
825*4882a593Smuzhiyun {"Left Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
826*4882a593Smuzhiyun {"Left Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
827*4882a593Smuzhiyun {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
828*4882a593Smuzhiyun {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
829*4882a593Smuzhiyun {"Left Speaker Mixer", "IN1 Switch", "IN1 Input"},
830*4882a593Smuzhiyun {"Left Speaker Mixer", "IN2 Switch", "IN2 Input"},
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun /* Right speaker output mixer */
833*4882a593Smuzhiyun {"Right Speaker Mixer", "Left DAC1 Switch", "DACL1"},
834*4882a593Smuzhiyun {"Right Speaker Mixer", "Right DAC1 Switch", "DACR1"},
835*4882a593Smuzhiyun {"Right Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
836*4882a593Smuzhiyun {"Right Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
837*4882a593Smuzhiyun {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
838*4882a593Smuzhiyun {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
839*4882a593Smuzhiyun {"Right Speaker Mixer", "IN1 Switch", "IN1 Input"},
840*4882a593Smuzhiyun {"Right Speaker Mixer", "IN2 Switch", "IN2 Input"},
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /* Earpiece/Receiver output mixer */
843*4882a593Smuzhiyun {"Receiver Mixer", "Left DAC1 Switch", "DACL1"},
844*4882a593Smuzhiyun {"Receiver Mixer", "Right DAC1 Switch", "DACR1"},
845*4882a593Smuzhiyun {"Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
846*4882a593Smuzhiyun {"Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
847*4882a593Smuzhiyun {"Receiver Mixer", "IN1 Switch", "IN1 Input"},
848*4882a593Smuzhiyun {"Receiver Mixer", "IN2 Switch", "IN2 Input"},
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /* Left Lineout output mixer */
851*4882a593Smuzhiyun {"Left Lineout Mixer", "Left DAC1 Switch", "DACL1"},
852*4882a593Smuzhiyun {"Left Lineout Mixer", "Right DAC1 Switch", "DACR1"},
853*4882a593Smuzhiyun {"Left Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
854*4882a593Smuzhiyun {"Left Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
855*4882a593Smuzhiyun {"Left Lineout Mixer", "IN1 Switch", "IN1 Input"},
856*4882a593Smuzhiyun {"Left Lineout Mixer", "IN2 Switch", "IN2 Input"},
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun /* Right lineout output mixer */
859*4882a593Smuzhiyun {"Right Lineout Mixer", "Left DAC1 Switch", "DACL1"},
860*4882a593Smuzhiyun {"Right Lineout Mixer", "Right DAC1 Switch", "DACR1"},
861*4882a593Smuzhiyun {"Right Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
862*4882a593Smuzhiyun {"Right Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
863*4882a593Smuzhiyun {"Right Lineout Mixer", "IN1 Switch", "IN1 Input"},
864*4882a593Smuzhiyun {"Right Lineout Mixer", "IN2 Switch", "IN2 Input"},
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun {"HP Left Out", NULL, "Left Headphone Mixer"},
867*4882a593Smuzhiyun {"HP Right Out", NULL, "Right Headphone Mixer"},
868*4882a593Smuzhiyun {"SPK Left Out", NULL, "Left Speaker Mixer"},
869*4882a593Smuzhiyun {"SPK Right Out", NULL, "Right Speaker Mixer"},
870*4882a593Smuzhiyun {"RCV Mono Out", NULL, "Receiver Mixer"},
871*4882a593Smuzhiyun {"LINE Left Out", NULL, "Left Lineout Mixer"},
872*4882a593Smuzhiyun {"LINE Right Out", NULL, "Right Lineout Mixer"},
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun {"HPL", NULL, "HP Left Out"},
875*4882a593Smuzhiyun {"HPR", NULL, "HP Right Out"},
876*4882a593Smuzhiyun {"SPKL", NULL, "SPK Left Out"},
877*4882a593Smuzhiyun {"SPKR", NULL, "SPK Right Out"},
878*4882a593Smuzhiyun {"RCV", NULL, "RCV Mono Out"},
879*4882a593Smuzhiyun {"OUT1", NULL, "LINE Left Out"},
880*4882a593Smuzhiyun {"OUT2", NULL, "LINE Right Out"},
881*4882a593Smuzhiyun {"OUT3", NULL, "LINE Left Out"},
882*4882a593Smuzhiyun {"OUT4", NULL, "LINE Right Out"},
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* Left ADC input mixer */
885*4882a593Smuzhiyun {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
886*4882a593Smuzhiyun {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
887*4882a593Smuzhiyun {"Left ADC Mixer", "IN1 Switch", "IN1 Input"},
888*4882a593Smuzhiyun {"Left ADC Mixer", "IN2 Switch", "IN2 Input"},
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /* Right ADC input mixer */
891*4882a593Smuzhiyun {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
892*4882a593Smuzhiyun {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
893*4882a593Smuzhiyun {"Right ADC Mixer", "IN1 Switch", "IN1 Input"},
894*4882a593Smuzhiyun {"Right ADC Mixer", "IN2 Switch", "IN2 Input"},
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /* Inputs */
897*4882a593Smuzhiyun {"ADCL", NULL, "Left ADC Mixer"},
898*4882a593Smuzhiyun {"ADCR", NULL, "Right ADC Mixer"},
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun {"IN1 Input", NULL, "INA1"},
901*4882a593Smuzhiyun {"IN2 Input", NULL, "INA2"},
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun {"MIC1 Input", NULL, "MIC1"},
904*4882a593Smuzhiyun {"MIC2 Input", NULL, "MIC2"},
905*4882a593Smuzhiyun };
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun /* codec mclk clock divider coefficients */
908*4882a593Smuzhiyun static const struct {
909*4882a593Smuzhiyun u32 rate;
910*4882a593Smuzhiyun u8 sr;
911*4882a593Smuzhiyun } rate_table[] = {
912*4882a593Smuzhiyun {8000, 0x01},
913*4882a593Smuzhiyun {11025, 0x02},
914*4882a593Smuzhiyun {16000, 0x03},
915*4882a593Smuzhiyun {22050, 0x04},
916*4882a593Smuzhiyun {24000, 0x05},
917*4882a593Smuzhiyun {32000, 0x06},
918*4882a593Smuzhiyun {44100, 0x07},
919*4882a593Smuzhiyun {48000, 0x08},
920*4882a593Smuzhiyun {88200, 0x09},
921*4882a593Smuzhiyun {96000, 0x0A},
922*4882a593Smuzhiyun };
923*4882a593Smuzhiyun
rate_value(int rate,u8 * value)924*4882a593Smuzhiyun static int rate_value(int rate, u8 *value)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun int i;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
929*4882a593Smuzhiyun if (rate_table[i].rate >= rate) {
930*4882a593Smuzhiyun *value = rate_table[i].sr;
931*4882a593Smuzhiyun return 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun *value = rate_table[0].sr;
935*4882a593Smuzhiyun return -EINVAL;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
max98095_dai1_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)938*4882a593Smuzhiyun static int max98095_dai1_hw_params(struct snd_pcm_substream *substream,
939*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
940*4882a593Smuzhiyun struct snd_soc_dai *dai)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
943*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
944*4882a593Smuzhiyun struct max98095_cdata *cdata;
945*4882a593Smuzhiyun unsigned long long ni;
946*4882a593Smuzhiyun unsigned int rate;
947*4882a593Smuzhiyun u8 regval;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun cdata = &max98095->dai[0];
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun rate = params_rate(params);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun switch (params_width(params)) {
954*4882a593Smuzhiyun case 16:
955*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_02A_DAI1_FORMAT,
956*4882a593Smuzhiyun M98095_DAI_WS, 0);
957*4882a593Smuzhiyun break;
958*4882a593Smuzhiyun case 24:
959*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_02A_DAI1_FORMAT,
960*4882a593Smuzhiyun M98095_DAI_WS, M98095_DAI_WS);
961*4882a593Smuzhiyun break;
962*4882a593Smuzhiyun default:
963*4882a593Smuzhiyun return -EINVAL;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun if (rate_value(rate, ®val))
967*4882a593Smuzhiyun return -EINVAL;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_027_DAI1_CLKMODE,
970*4882a593Smuzhiyun M98095_CLKMODE_MASK, regval);
971*4882a593Smuzhiyun cdata->rate = rate;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /* Configure NI when operating as master */
974*4882a593Smuzhiyun if (snd_soc_component_read(component, M98095_02A_DAI1_FORMAT) & M98095_DAI_MAS) {
975*4882a593Smuzhiyun if (max98095->sysclk == 0) {
976*4882a593Smuzhiyun dev_err(component->dev, "Invalid system clock frequency\n");
977*4882a593Smuzhiyun return -EINVAL;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
980*4882a593Smuzhiyun * (unsigned long long int)rate;
981*4882a593Smuzhiyun do_div(ni, (unsigned long long int)max98095->sysclk);
982*4882a593Smuzhiyun snd_soc_component_write(component, M98095_028_DAI1_CLKCFG_HI,
983*4882a593Smuzhiyun (ni >> 8) & 0x7F);
984*4882a593Smuzhiyun snd_soc_component_write(component, M98095_029_DAI1_CLKCFG_LO,
985*4882a593Smuzhiyun ni & 0xFF);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /* Update sample rate mode */
989*4882a593Smuzhiyun if (rate < 50000)
990*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_02E_DAI1_FILTERS,
991*4882a593Smuzhiyun M98095_DAI_DHF, 0);
992*4882a593Smuzhiyun else
993*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_02E_DAI1_FILTERS,
994*4882a593Smuzhiyun M98095_DAI_DHF, M98095_DAI_DHF);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun return 0;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
max98095_dai2_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)999*4882a593Smuzhiyun static int max98095_dai2_hw_params(struct snd_pcm_substream *substream,
1000*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
1001*4882a593Smuzhiyun struct snd_soc_dai *dai)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1004*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1005*4882a593Smuzhiyun struct max98095_cdata *cdata;
1006*4882a593Smuzhiyun unsigned long long ni;
1007*4882a593Smuzhiyun unsigned int rate;
1008*4882a593Smuzhiyun u8 regval;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun cdata = &max98095->dai[1];
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun rate = params_rate(params);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun switch (params_width(params)) {
1015*4882a593Smuzhiyun case 16:
1016*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_034_DAI2_FORMAT,
1017*4882a593Smuzhiyun M98095_DAI_WS, 0);
1018*4882a593Smuzhiyun break;
1019*4882a593Smuzhiyun case 24:
1020*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_034_DAI2_FORMAT,
1021*4882a593Smuzhiyun M98095_DAI_WS, M98095_DAI_WS);
1022*4882a593Smuzhiyun break;
1023*4882a593Smuzhiyun default:
1024*4882a593Smuzhiyun return -EINVAL;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun if (rate_value(rate, ®val))
1028*4882a593Smuzhiyun return -EINVAL;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_031_DAI2_CLKMODE,
1031*4882a593Smuzhiyun M98095_CLKMODE_MASK, regval);
1032*4882a593Smuzhiyun cdata->rate = rate;
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun /* Configure NI when operating as master */
1035*4882a593Smuzhiyun if (snd_soc_component_read(component, M98095_034_DAI2_FORMAT) & M98095_DAI_MAS) {
1036*4882a593Smuzhiyun if (max98095->sysclk == 0) {
1037*4882a593Smuzhiyun dev_err(component->dev, "Invalid system clock frequency\n");
1038*4882a593Smuzhiyun return -EINVAL;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
1041*4882a593Smuzhiyun * (unsigned long long int)rate;
1042*4882a593Smuzhiyun do_div(ni, (unsigned long long int)max98095->sysclk);
1043*4882a593Smuzhiyun snd_soc_component_write(component, M98095_032_DAI2_CLKCFG_HI,
1044*4882a593Smuzhiyun (ni >> 8) & 0x7F);
1045*4882a593Smuzhiyun snd_soc_component_write(component, M98095_033_DAI2_CLKCFG_LO,
1046*4882a593Smuzhiyun ni & 0xFF);
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun /* Update sample rate mode */
1050*4882a593Smuzhiyun if (rate < 50000)
1051*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_038_DAI2_FILTERS,
1052*4882a593Smuzhiyun M98095_DAI_DHF, 0);
1053*4882a593Smuzhiyun else
1054*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_038_DAI2_FILTERS,
1055*4882a593Smuzhiyun M98095_DAI_DHF, M98095_DAI_DHF);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun return 0;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
max98095_dai3_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1060*4882a593Smuzhiyun static int max98095_dai3_hw_params(struct snd_pcm_substream *substream,
1061*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
1062*4882a593Smuzhiyun struct snd_soc_dai *dai)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1065*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1066*4882a593Smuzhiyun struct max98095_cdata *cdata;
1067*4882a593Smuzhiyun unsigned long long ni;
1068*4882a593Smuzhiyun unsigned int rate;
1069*4882a593Smuzhiyun u8 regval;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun cdata = &max98095->dai[2];
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun rate = params_rate(params);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun switch (params_width(params)) {
1076*4882a593Smuzhiyun case 16:
1077*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_03E_DAI3_FORMAT,
1078*4882a593Smuzhiyun M98095_DAI_WS, 0);
1079*4882a593Smuzhiyun break;
1080*4882a593Smuzhiyun case 24:
1081*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_03E_DAI3_FORMAT,
1082*4882a593Smuzhiyun M98095_DAI_WS, M98095_DAI_WS);
1083*4882a593Smuzhiyun break;
1084*4882a593Smuzhiyun default:
1085*4882a593Smuzhiyun return -EINVAL;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun if (rate_value(rate, ®val))
1089*4882a593Smuzhiyun return -EINVAL;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_03B_DAI3_CLKMODE,
1092*4882a593Smuzhiyun M98095_CLKMODE_MASK, regval);
1093*4882a593Smuzhiyun cdata->rate = rate;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun /* Configure NI when operating as master */
1096*4882a593Smuzhiyun if (snd_soc_component_read(component, M98095_03E_DAI3_FORMAT) & M98095_DAI_MAS) {
1097*4882a593Smuzhiyun if (max98095->sysclk == 0) {
1098*4882a593Smuzhiyun dev_err(component->dev, "Invalid system clock frequency\n");
1099*4882a593Smuzhiyun return -EINVAL;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
1102*4882a593Smuzhiyun * (unsigned long long int)rate;
1103*4882a593Smuzhiyun do_div(ni, (unsigned long long int)max98095->sysclk);
1104*4882a593Smuzhiyun snd_soc_component_write(component, M98095_03C_DAI3_CLKCFG_HI,
1105*4882a593Smuzhiyun (ni >> 8) & 0x7F);
1106*4882a593Smuzhiyun snd_soc_component_write(component, M98095_03D_DAI3_CLKCFG_LO,
1107*4882a593Smuzhiyun ni & 0xFF);
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun /* Update sample rate mode */
1111*4882a593Smuzhiyun if (rate < 50000)
1112*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_042_DAI3_FILTERS,
1113*4882a593Smuzhiyun M98095_DAI_DHF, 0);
1114*4882a593Smuzhiyun else
1115*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_042_DAI3_FILTERS,
1116*4882a593Smuzhiyun M98095_DAI_DHF, M98095_DAI_DHF);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun return 0;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
max98095_dai_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)1121*4882a593Smuzhiyun static int max98095_dai_set_sysclk(struct snd_soc_dai *dai,
1122*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1125*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* Requested clock frequency is already setup */
1128*4882a593Smuzhiyun if (freq == max98095->sysclk)
1129*4882a593Smuzhiyun return 0;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun if (!IS_ERR(max98095->mclk)) {
1132*4882a593Smuzhiyun freq = clk_round_rate(max98095->mclk, freq);
1133*4882a593Smuzhiyun clk_set_rate(max98095->mclk, freq);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /* Setup clocks for slave mode, and using the PLL
1137*4882a593Smuzhiyun * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
1138*4882a593Smuzhiyun * 0x02 (when master clk is 20MHz to 40MHz)..
1139*4882a593Smuzhiyun * 0x03 (when master clk is 40MHz to 60MHz)..
1140*4882a593Smuzhiyun */
1141*4882a593Smuzhiyun if ((freq >= 10000000) && (freq < 20000000)) {
1142*4882a593Smuzhiyun snd_soc_component_write(component, M98095_026_SYS_CLK, 0x10);
1143*4882a593Smuzhiyun } else if ((freq >= 20000000) && (freq < 40000000)) {
1144*4882a593Smuzhiyun snd_soc_component_write(component, M98095_026_SYS_CLK, 0x20);
1145*4882a593Smuzhiyun } else if ((freq >= 40000000) && (freq < 60000000)) {
1146*4882a593Smuzhiyun snd_soc_component_write(component, M98095_026_SYS_CLK, 0x30);
1147*4882a593Smuzhiyun } else {
1148*4882a593Smuzhiyun dev_err(component->dev, "Invalid master clock frequency\n");
1149*4882a593Smuzhiyun return -EINVAL;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun max98095->sysclk = freq;
1155*4882a593Smuzhiyun return 0;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
max98095_dai1_set_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)1158*4882a593Smuzhiyun static int max98095_dai1_set_fmt(struct snd_soc_dai *codec_dai,
1159*4882a593Smuzhiyun unsigned int fmt)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1162*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1163*4882a593Smuzhiyun struct max98095_cdata *cdata;
1164*4882a593Smuzhiyun u8 regval = 0;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun cdata = &max98095->dai[0];
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun if (fmt != cdata->fmt) {
1169*4882a593Smuzhiyun cdata->fmt = fmt;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1172*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
1173*4882a593Smuzhiyun /* Slave mode PLL */
1174*4882a593Smuzhiyun snd_soc_component_write(component, M98095_028_DAI1_CLKCFG_HI,
1175*4882a593Smuzhiyun 0x80);
1176*4882a593Smuzhiyun snd_soc_component_write(component, M98095_029_DAI1_CLKCFG_LO,
1177*4882a593Smuzhiyun 0x00);
1178*4882a593Smuzhiyun break;
1179*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
1180*4882a593Smuzhiyun /* Set to master mode */
1181*4882a593Smuzhiyun regval |= M98095_DAI_MAS;
1182*4882a593Smuzhiyun break;
1183*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFM:
1184*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFS:
1185*4882a593Smuzhiyun default:
1186*4882a593Smuzhiyun dev_err(component->dev, "Clock mode unsupported");
1187*4882a593Smuzhiyun return -EINVAL;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1191*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1192*4882a593Smuzhiyun regval |= M98095_DAI_DLY;
1193*4882a593Smuzhiyun break;
1194*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
1195*4882a593Smuzhiyun break;
1196*4882a593Smuzhiyun default:
1197*4882a593Smuzhiyun return -EINVAL;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1201*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
1202*4882a593Smuzhiyun break;
1203*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
1204*4882a593Smuzhiyun regval |= M98095_DAI_WCI;
1205*4882a593Smuzhiyun break;
1206*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
1207*4882a593Smuzhiyun regval |= M98095_DAI_BCI;
1208*4882a593Smuzhiyun break;
1209*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
1210*4882a593Smuzhiyun regval |= M98095_DAI_BCI|M98095_DAI_WCI;
1211*4882a593Smuzhiyun break;
1212*4882a593Smuzhiyun default:
1213*4882a593Smuzhiyun return -EINVAL;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_02A_DAI1_FORMAT,
1217*4882a593Smuzhiyun M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
1218*4882a593Smuzhiyun M98095_DAI_WCI, regval);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun snd_soc_component_write(component, M98095_02B_DAI1_CLOCK, M98095_DAI_BSEL64);
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun return 0;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
max98095_dai2_set_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)1226*4882a593Smuzhiyun static int max98095_dai2_set_fmt(struct snd_soc_dai *codec_dai,
1227*4882a593Smuzhiyun unsigned int fmt)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1230*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1231*4882a593Smuzhiyun struct max98095_cdata *cdata;
1232*4882a593Smuzhiyun u8 regval = 0;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun cdata = &max98095->dai[1];
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun if (fmt != cdata->fmt) {
1237*4882a593Smuzhiyun cdata->fmt = fmt;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1240*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
1241*4882a593Smuzhiyun /* Slave mode PLL */
1242*4882a593Smuzhiyun snd_soc_component_write(component, M98095_032_DAI2_CLKCFG_HI,
1243*4882a593Smuzhiyun 0x80);
1244*4882a593Smuzhiyun snd_soc_component_write(component, M98095_033_DAI2_CLKCFG_LO,
1245*4882a593Smuzhiyun 0x00);
1246*4882a593Smuzhiyun break;
1247*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
1248*4882a593Smuzhiyun /* Set to master mode */
1249*4882a593Smuzhiyun regval |= M98095_DAI_MAS;
1250*4882a593Smuzhiyun break;
1251*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFM:
1252*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFS:
1253*4882a593Smuzhiyun default:
1254*4882a593Smuzhiyun dev_err(component->dev, "Clock mode unsupported");
1255*4882a593Smuzhiyun return -EINVAL;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1259*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1260*4882a593Smuzhiyun regval |= M98095_DAI_DLY;
1261*4882a593Smuzhiyun break;
1262*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
1263*4882a593Smuzhiyun break;
1264*4882a593Smuzhiyun default:
1265*4882a593Smuzhiyun return -EINVAL;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1269*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
1270*4882a593Smuzhiyun break;
1271*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
1272*4882a593Smuzhiyun regval |= M98095_DAI_WCI;
1273*4882a593Smuzhiyun break;
1274*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
1275*4882a593Smuzhiyun regval |= M98095_DAI_BCI;
1276*4882a593Smuzhiyun break;
1277*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
1278*4882a593Smuzhiyun regval |= M98095_DAI_BCI|M98095_DAI_WCI;
1279*4882a593Smuzhiyun break;
1280*4882a593Smuzhiyun default:
1281*4882a593Smuzhiyun return -EINVAL;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_034_DAI2_FORMAT,
1285*4882a593Smuzhiyun M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
1286*4882a593Smuzhiyun M98095_DAI_WCI, regval);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun snd_soc_component_write(component, M98095_035_DAI2_CLOCK,
1289*4882a593Smuzhiyun M98095_DAI_BSEL64);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun return 0;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun
max98095_dai3_set_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)1295*4882a593Smuzhiyun static int max98095_dai3_set_fmt(struct snd_soc_dai *codec_dai,
1296*4882a593Smuzhiyun unsigned int fmt)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1299*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1300*4882a593Smuzhiyun struct max98095_cdata *cdata;
1301*4882a593Smuzhiyun u8 regval = 0;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun cdata = &max98095->dai[2];
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun if (fmt != cdata->fmt) {
1306*4882a593Smuzhiyun cdata->fmt = fmt;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1309*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
1310*4882a593Smuzhiyun /* Slave mode PLL */
1311*4882a593Smuzhiyun snd_soc_component_write(component, M98095_03C_DAI3_CLKCFG_HI,
1312*4882a593Smuzhiyun 0x80);
1313*4882a593Smuzhiyun snd_soc_component_write(component, M98095_03D_DAI3_CLKCFG_LO,
1314*4882a593Smuzhiyun 0x00);
1315*4882a593Smuzhiyun break;
1316*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
1317*4882a593Smuzhiyun /* Set to master mode */
1318*4882a593Smuzhiyun regval |= M98095_DAI_MAS;
1319*4882a593Smuzhiyun break;
1320*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFM:
1321*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFS:
1322*4882a593Smuzhiyun default:
1323*4882a593Smuzhiyun dev_err(component->dev, "Clock mode unsupported");
1324*4882a593Smuzhiyun return -EINVAL;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1328*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1329*4882a593Smuzhiyun regval |= M98095_DAI_DLY;
1330*4882a593Smuzhiyun break;
1331*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
1332*4882a593Smuzhiyun break;
1333*4882a593Smuzhiyun default:
1334*4882a593Smuzhiyun return -EINVAL;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1338*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
1339*4882a593Smuzhiyun break;
1340*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
1341*4882a593Smuzhiyun regval |= M98095_DAI_WCI;
1342*4882a593Smuzhiyun break;
1343*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
1344*4882a593Smuzhiyun regval |= M98095_DAI_BCI;
1345*4882a593Smuzhiyun break;
1346*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
1347*4882a593Smuzhiyun regval |= M98095_DAI_BCI|M98095_DAI_WCI;
1348*4882a593Smuzhiyun break;
1349*4882a593Smuzhiyun default:
1350*4882a593Smuzhiyun return -EINVAL;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_03E_DAI3_FORMAT,
1354*4882a593Smuzhiyun M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
1355*4882a593Smuzhiyun M98095_DAI_WCI, regval);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun snd_soc_component_write(component, M98095_03F_DAI3_CLOCK,
1358*4882a593Smuzhiyun M98095_DAI_BSEL64);
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun return 0;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
max98095_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1364*4882a593Smuzhiyun static int max98095_set_bias_level(struct snd_soc_component *component,
1365*4882a593Smuzhiyun enum snd_soc_bias_level level)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1368*4882a593Smuzhiyun int ret;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun switch (level) {
1371*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
1372*4882a593Smuzhiyun break;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1375*4882a593Smuzhiyun /*
1376*4882a593Smuzhiyun * SND_SOC_BIAS_PREPARE is called while preparing for a
1377*4882a593Smuzhiyun * transition to ON or away from ON. If current bias_level
1378*4882a593Smuzhiyun * is SND_SOC_BIAS_ON, then it is preparing for a transition
1379*4882a593Smuzhiyun * away from ON. Disable the clock in that case, otherwise
1380*4882a593Smuzhiyun * enable it.
1381*4882a593Smuzhiyun */
1382*4882a593Smuzhiyun if (IS_ERR(max98095->mclk))
1383*4882a593Smuzhiyun break;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_ON) {
1386*4882a593Smuzhiyun clk_disable_unprepare(max98095->mclk);
1387*4882a593Smuzhiyun } else {
1388*4882a593Smuzhiyun ret = clk_prepare_enable(max98095->mclk);
1389*4882a593Smuzhiyun if (ret)
1390*4882a593Smuzhiyun return ret;
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun break;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1395*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1396*4882a593Smuzhiyun ret = regcache_sync(max98095->regmap);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun if (ret != 0) {
1399*4882a593Smuzhiyun dev_err(component->dev, "Failed to sync cache: %d\n", ret);
1400*4882a593Smuzhiyun return ret;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_090_PWR_EN_IN,
1405*4882a593Smuzhiyun M98095_MBEN, M98095_MBEN);
1406*4882a593Smuzhiyun break;
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
1409*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_090_PWR_EN_IN,
1410*4882a593Smuzhiyun M98095_MBEN, 0);
1411*4882a593Smuzhiyun regcache_mark_dirty(max98095->regmap);
1412*4882a593Smuzhiyun break;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun return 0;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun #define MAX98095_RATES SNDRV_PCM_RATE_8000_96000
1418*4882a593Smuzhiyun #define MAX98095_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun static const struct snd_soc_dai_ops max98095_dai1_ops = {
1421*4882a593Smuzhiyun .set_sysclk = max98095_dai_set_sysclk,
1422*4882a593Smuzhiyun .set_fmt = max98095_dai1_set_fmt,
1423*4882a593Smuzhiyun .hw_params = max98095_dai1_hw_params,
1424*4882a593Smuzhiyun };
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun static const struct snd_soc_dai_ops max98095_dai2_ops = {
1427*4882a593Smuzhiyun .set_sysclk = max98095_dai_set_sysclk,
1428*4882a593Smuzhiyun .set_fmt = max98095_dai2_set_fmt,
1429*4882a593Smuzhiyun .hw_params = max98095_dai2_hw_params,
1430*4882a593Smuzhiyun };
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun static const struct snd_soc_dai_ops max98095_dai3_ops = {
1433*4882a593Smuzhiyun .set_sysclk = max98095_dai_set_sysclk,
1434*4882a593Smuzhiyun .set_fmt = max98095_dai3_set_fmt,
1435*4882a593Smuzhiyun .hw_params = max98095_dai3_hw_params,
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun static struct snd_soc_dai_driver max98095_dai[] = {
1439*4882a593Smuzhiyun {
1440*4882a593Smuzhiyun .name = "HiFi",
1441*4882a593Smuzhiyun .playback = {
1442*4882a593Smuzhiyun .stream_name = "HiFi Playback",
1443*4882a593Smuzhiyun .channels_min = 1,
1444*4882a593Smuzhiyun .channels_max = 2,
1445*4882a593Smuzhiyun .rates = MAX98095_RATES,
1446*4882a593Smuzhiyun .formats = MAX98095_FORMATS,
1447*4882a593Smuzhiyun },
1448*4882a593Smuzhiyun .capture = {
1449*4882a593Smuzhiyun .stream_name = "HiFi Capture",
1450*4882a593Smuzhiyun .channels_min = 1,
1451*4882a593Smuzhiyun .channels_max = 2,
1452*4882a593Smuzhiyun .rates = MAX98095_RATES,
1453*4882a593Smuzhiyun .formats = MAX98095_FORMATS,
1454*4882a593Smuzhiyun },
1455*4882a593Smuzhiyun .ops = &max98095_dai1_ops,
1456*4882a593Smuzhiyun },
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun .name = "Aux",
1459*4882a593Smuzhiyun .playback = {
1460*4882a593Smuzhiyun .stream_name = "Aux Playback",
1461*4882a593Smuzhiyun .channels_min = 1,
1462*4882a593Smuzhiyun .channels_max = 1,
1463*4882a593Smuzhiyun .rates = MAX98095_RATES,
1464*4882a593Smuzhiyun .formats = MAX98095_FORMATS,
1465*4882a593Smuzhiyun },
1466*4882a593Smuzhiyun .ops = &max98095_dai2_ops,
1467*4882a593Smuzhiyun },
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun .name = "Voice",
1470*4882a593Smuzhiyun .playback = {
1471*4882a593Smuzhiyun .stream_name = "Voice Playback",
1472*4882a593Smuzhiyun .channels_min = 1,
1473*4882a593Smuzhiyun .channels_max = 1,
1474*4882a593Smuzhiyun .rates = MAX98095_RATES,
1475*4882a593Smuzhiyun .formats = MAX98095_FORMATS,
1476*4882a593Smuzhiyun },
1477*4882a593Smuzhiyun .ops = &max98095_dai3_ops,
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun };
1481*4882a593Smuzhiyun
max98095_get_eq_channel(const char * name)1482*4882a593Smuzhiyun static int max98095_get_eq_channel(const char *name)
1483*4882a593Smuzhiyun {
1484*4882a593Smuzhiyun if (strcmp(name, "EQ1 Mode") == 0)
1485*4882a593Smuzhiyun return 0;
1486*4882a593Smuzhiyun if (strcmp(name, "EQ2 Mode") == 0)
1487*4882a593Smuzhiyun return 1;
1488*4882a593Smuzhiyun return -EINVAL;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun
max98095_put_eq_enum(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1491*4882a593Smuzhiyun static int max98095_put_eq_enum(struct snd_kcontrol *kcontrol,
1492*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1493*4882a593Smuzhiyun {
1494*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1495*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1496*4882a593Smuzhiyun struct max98095_pdata *pdata = max98095->pdata;
1497*4882a593Smuzhiyun int channel = max98095_get_eq_channel(kcontrol->id.name);
1498*4882a593Smuzhiyun struct max98095_cdata *cdata;
1499*4882a593Smuzhiyun unsigned int sel = ucontrol->value.enumerated.item[0];
1500*4882a593Smuzhiyun struct max98095_eq_cfg *coef_set;
1501*4882a593Smuzhiyun int fs, best, best_val, i;
1502*4882a593Smuzhiyun int regmask, regsave;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun if (WARN_ON(channel > 1))
1505*4882a593Smuzhiyun return -EINVAL;
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun if (!pdata || !max98095->eq_textcnt)
1508*4882a593Smuzhiyun return 0;
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun if (sel >= pdata->eq_cfgcnt)
1511*4882a593Smuzhiyun return -EINVAL;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun cdata = &max98095->dai[channel];
1514*4882a593Smuzhiyun cdata->eq_sel = sel;
1515*4882a593Smuzhiyun fs = cdata->rate;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun /* Find the selected configuration with nearest sample rate */
1518*4882a593Smuzhiyun best = 0;
1519*4882a593Smuzhiyun best_val = INT_MAX;
1520*4882a593Smuzhiyun for (i = 0; i < pdata->eq_cfgcnt; i++) {
1521*4882a593Smuzhiyun if (strcmp(pdata->eq_cfg[i].name, max98095->eq_texts[sel]) == 0 &&
1522*4882a593Smuzhiyun abs(pdata->eq_cfg[i].rate - fs) < best_val) {
1523*4882a593Smuzhiyun best = i;
1524*4882a593Smuzhiyun best_val = abs(pdata->eq_cfg[i].rate - fs);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun dev_dbg(component->dev, "Selected %s/%dHz for %dHz sample rate\n",
1529*4882a593Smuzhiyun pdata->eq_cfg[best].name,
1530*4882a593Smuzhiyun pdata->eq_cfg[best].rate, fs);
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun coef_set = &pdata->eq_cfg[best];
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun regmask = (channel == 0) ? M98095_EQ1EN : M98095_EQ2EN;
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun /* Disable filter while configuring, and save current on/off state */
1537*4882a593Smuzhiyun regsave = snd_soc_component_read(component, M98095_088_CFG_LEVEL);
1538*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_088_CFG_LEVEL, regmask, 0);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun mutex_lock(&max98095->lock);
1541*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_00F_HOST_CFG, M98095_SEG, M98095_SEG);
1542*4882a593Smuzhiyun m98095_eq_band(component, channel, 0, coef_set->band1);
1543*4882a593Smuzhiyun m98095_eq_band(component, channel, 1, coef_set->band2);
1544*4882a593Smuzhiyun m98095_eq_band(component, channel, 2, coef_set->band3);
1545*4882a593Smuzhiyun m98095_eq_band(component, channel, 3, coef_set->band4);
1546*4882a593Smuzhiyun m98095_eq_band(component, channel, 4, coef_set->band5);
1547*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_00F_HOST_CFG, M98095_SEG, 0);
1548*4882a593Smuzhiyun mutex_unlock(&max98095->lock);
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /* Restore the original on/off state */
1551*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_088_CFG_LEVEL, regmask, regsave);
1552*4882a593Smuzhiyun return 0;
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun
max98095_get_eq_enum(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1555*4882a593Smuzhiyun static int max98095_get_eq_enum(struct snd_kcontrol *kcontrol,
1556*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1559*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1560*4882a593Smuzhiyun int channel = max98095_get_eq_channel(kcontrol->id.name);
1561*4882a593Smuzhiyun struct max98095_cdata *cdata;
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun cdata = &max98095->dai[channel];
1564*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = cdata->eq_sel;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun return 0;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun
max98095_handle_eq_pdata(struct snd_soc_component * component)1569*4882a593Smuzhiyun static void max98095_handle_eq_pdata(struct snd_soc_component *component)
1570*4882a593Smuzhiyun {
1571*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1572*4882a593Smuzhiyun struct max98095_pdata *pdata = max98095->pdata;
1573*4882a593Smuzhiyun struct max98095_eq_cfg *cfg;
1574*4882a593Smuzhiyun unsigned int cfgcnt;
1575*4882a593Smuzhiyun int i, j;
1576*4882a593Smuzhiyun const char **t;
1577*4882a593Smuzhiyun int ret;
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun struct snd_kcontrol_new controls[] = {
1580*4882a593Smuzhiyun SOC_ENUM_EXT("EQ1 Mode",
1581*4882a593Smuzhiyun max98095->eq_enum,
1582*4882a593Smuzhiyun max98095_get_eq_enum,
1583*4882a593Smuzhiyun max98095_put_eq_enum),
1584*4882a593Smuzhiyun SOC_ENUM_EXT("EQ2 Mode",
1585*4882a593Smuzhiyun max98095->eq_enum,
1586*4882a593Smuzhiyun max98095_get_eq_enum,
1587*4882a593Smuzhiyun max98095_put_eq_enum),
1588*4882a593Smuzhiyun };
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun cfg = pdata->eq_cfg;
1591*4882a593Smuzhiyun cfgcnt = pdata->eq_cfgcnt;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun /* Setup an array of texts for the equalizer enum.
1594*4882a593Smuzhiyun * This is based on Mark Brown's equalizer driver code.
1595*4882a593Smuzhiyun */
1596*4882a593Smuzhiyun max98095->eq_textcnt = 0;
1597*4882a593Smuzhiyun max98095->eq_texts = NULL;
1598*4882a593Smuzhiyun for (i = 0; i < cfgcnt; i++) {
1599*4882a593Smuzhiyun for (j = 0; j < max98095->eq_textcnt; j++) {
1600*4882a593Smuzhiyun if (strcmp(cfg[i].name, max98095->eq_texts[j]) == 0)
1601*4882a593Smuzhiyun break;
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun if (j != max98095->eq_textcnt)
1605*4882a593Smuzhiyun continue;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun /* Expand the array */
1608*4882a593Smuzhiyun t = krealloc(max98095->eq_texts,
1609*4882a593Smuzhiyun sizeof(char *) * (max98095->eq_textcnt + 1),
1610*4882a593Smuzhiyun GFP_KERNEL);
1611*4882a593Smuzhiyun if (t == NULL)
1612*4882a593Smuzhiyun continue;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun /* Store the new entry */
1615*4882a593Smuzhiyun t[max98095->eq_textcnt] = cfg[i].name;
1616*4882a593Smuzhiyun max98095->eq_textcnt++;
1617*4882a593Smuzhiyun max98095->eq_texts = t;
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun /* Now point the soc_enum to .texts array items */
1621*4882a593Smuzhiyun max98095->eq_enum.texts = max98095->eq_texts;
1622*4882a593Smuzhiyun max98095->eq_enum.items = max98095->eq_textcnt;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun ret = snd_soc_add_component_controls(component, controls, ARRAY_SIZE(controls));
1625*4882a593Smuzhiyun if (ret != 0)
1626*4882a593Smuzhiyun dev_err(component->dev, "Failed to add EQ control: %d\n", ret);
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun static const char *bq_mode_name[] = {"Biquad1 Mode", "Biquad2 Mode"};
1630*4882a593Smuzhiyun
max98095_get_bq_channel(struct snd_soc_component * component,const char * name)1631*4882a593Smuzhiyun static int max98095_get_bq_channel(struct snd_soc_component *component,
1632*4882a593Smuzhiyun const char *name)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun int ret;
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun ret = match_string(bq_mode_name, ARRAY_SIZE(bq_mode_name), name);
1637*4882a593Smuzhiyun if (ret < 0)
1638*4882a593Smuzhiyun dev_err(component->dev, "Bad biquad channel name '%s'\n", name);
1639*4882a593Smuzhiyun return ret;
1640*4882a593Smuzhiyun }
1641*4882a593Smuzhiyun
max98095_put_bq_enum(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1642*4882a593Smuzhiyun static int max98095_put_bq_enum(struct snd_kcontrol *kcontrol,
1643*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1644*4882a593Smuzhiyun {
1645*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1646*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1647*4882a593Smuzhiyun struct max98095_pdata *pdata = max98095->pdata;
1648*4882a593Smuzhiyun int channel = max98095_get_bq_channel(component, kcontrol->id.name);
1649*4882a593Smuzhiyun struct max98095_cdata *cdata;
1650*4882a593Smuzhiyun unsigned int sel = ucontrol->value.enumerated.item[0];
1651*4882a593Smuzhiyun struct max98095_biquad_cfg *coef_set;
1652*4882a593Smuzhiyun int fs, best, best_val, i;
1653*4882a593Smuzhiyun int regmask, regsave;
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun if (channel < 0)
1656*4882a593Smuzhiyun return channel;
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun if (!pdata || !max98095->bq_textcnt)
1659*4882a593Smuzhiyun return 0;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun if (sel >= pdata->bq_cfgcnt)
1662*4882a593Smuzhiyun return -EINVAL;
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun cdata = &max98095->dai[channel];
1665*4882a593Smuzhiyun cdata->bq_sel = sel;
1666*4882a593Smuzhiyun fs = cdata->rate;
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun /* Find the selected configuration with nearest sample rate */
1669*4882a593Smuzhiyun best = 0;
1670*4882a593Smuzhiyun best_val = INT_MAX;
1671*4882a593Smuzhiyun for (i = 0; i < pdata->bq_cfgcnt; i++) {
1672*4882a593Smuzhiyun if (strcmp(pdata->bq_cfg[i].name, max98095->bq_texts[sel]) == 0 &&
1673*4882a593Smuzhiyun abs(pdata->bq_cfg[i].rate - fs) < best_val) {
1674*4882a593Smuzhiyun best = i;
1675*4882a593Smuzhiyun best_val = abs(pdata->bq_cfg[i].rate - fs);
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun dev_dbg(component->dev, "Selected %s/%dHz for %dHz sample rate\n",
1680*4882a593Smuzhiyun pdata->bq_cfg[best].name,
1681*4882a593Smuzhiyun pdata->bq_cfg[best].rate, fs);
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun coef_set = &pdata->bq_cfg[best];
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun regmask = (channel == 0) ? M98095_BQ1EN : M98095_BQ2EN;
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun /* Disable filter while configuring, and save current on/off state */
1688*4882a593Smuzhiyun regsave = snd_soc_component_read(component, M98095_088_CFG_LEVEL);
1689*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_088_CFG_LEVEL, regmask, 0);
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun mutex_lock(&max98095->lock);
1692*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_00F_HOST_CFG, M98095_SEG, M98095_SEG);
1693*4882a593Smuzhiyun m98095_biquad_band(component, channel, 0, coef_set->band1);
1694*4882a593Smuzhiyun m98095_biquad_band(component, channel, 1, coef_set->band2);
1695*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_00F_HOST_CFG, M98095_SEG, 0);
1696*4882a593Smuzhiyun mutex_unlock(&max98095->lock);
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun /* Restore the original on/off state */
1699*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_088_CFG_LEVEL, regmask, regsave);
1700*4882a593Smuzhiyun return 0;
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun
max98095_get_bq_enum(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1703*4882a593Smuzhiyun static int max98095_get_bq_enum(struct snd_kcontrol *kcontrol,
1704*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1707*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1708*4882a593Smuzhiyun int channel = max98095_get_bq_channel(component, kcontrol->id.name);
1709*4882a593Smuzhiyun struct max98095_cdata *cdata;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun if (channel < 0)
1712*4882a593Smuzhiyun return channel;
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun cdata = &max98095->dai[channel];
1715*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = cdata->bq_sel;
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun return 0;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
max98095_handle_bq_pdata(struct snd_soc_component * component)1720*4882a593Smuzhiyun static void max98095_handle_bq_pdata(struct snd_soc_component *component)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1723*4882a593Smuzhiyun struct max98095_pdata *pdata = max98095->pdata;
1724*4882a593Smuzhiyun struct max98095_biquad_cfg *cfg;
1725*4882a593Smuzhiyun unsigned int cfgcnt;
1726*4882a593Smuzhiyun int i, j;
1727*4882a593Smuzhiyun const char **t;
1728*4882a593Smuzhiyun int ret;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun struct snd_kcontrol_new controls[] = {
1731*4882a593Smuzhiyun SOC_ENUM_EXT((char *)bq_mode_name[0],
1732*4882a593Smuzhiyun max98095->bq_enum,
1733*4882a593Smuzhiyun max98095_get_bq_enum,
1734*4882a593Smuzhiyun max98095_put_bq_enum),
1735*4882a593Smuzhiyun SOC_ENUM_EXT((char *)bq_mode_name[1],
1736*4882a593Smuzhiyun max98095->bq_enum,
1737*4882a593Smuzhiyun max98095_get_bq_enum,
1738*4882a593Smuzhiyun max98095_put_bq_enum),
1739*4882a593Smuzhiyun };
1740*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(controls) != ARRAY_SIZE(bq_mode_name));
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun cfg = pdata->bq_cfg;
1743*4882a593Smuzhiyun cfgcnt = pdata->bq_cfgcnt;
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun /* Setup an array of texts for the biquad enum.
1746*4882a593Smuzhiyun * This is based on Mark Brown's equalizer driver code.
1747*4882a593Smuzhiyun */
1748*4882a593Smuzhiyun max98095->bq_textcnt = 0;
1749*4882a593Smuzhiyun max98095->bq_texts = NULL;
1750*4882a593Smuzhiyun for (i = 0; i < cfgcnt; i++) {
1751*4882a593Smuzhiyun for (j = 0; j < max98095->bq_textcnt; j++) {
1752*4882a593Smuzhiyun if (strcmp(cfg[i].name, max98095->bq_texts[j]) == 0)
1753*4882a593Smuzhiyun break;
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun if (j != max98095->bq_textcnt)
1757*4882a593Smuzhiyun continue;
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun /* Expand the array */
1760*4882a593Smuzhiyun t = krealloc(max98095->bq_texts,
1761*4882a593Smuzhiyun sizeof(char *) * (max98095->bq_textcnt + 1),
1762*4882a593Smuzhiyun GFP_KERNEL);
1763*4882a593Smuzhiyun if (t == NULL)
1764*4882a593Smuzhiyun continue;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun /* Store the new entry */
1767*4882a593Smuzhiyun t[max98095->bq_textcnt] = cfg[i].name;
1768*4882a593Smuzhiyun max98095->bq_textcnt++;
1769*4882a593Smuzhiyun max98095->bq_texts = t;
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun /* Now point the soc_enum to .texts array items */
1773*4882a593Smuzhiyun max98095->bq_enum.texts = max98095->bq_texts;
1774*4882a593Smuzhiyun max98095->bq_enum.items = max98095->bq_textcnt;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun ret = snd_soc_add_component_controls(component, controls, ARRAY_SIZE(controls));
1777*4882a593Smuzhiyun if (ret != 0)
1778*4882a593Smuzhiyun dev_err(component->dev, "Failed to add Biquad control: %d\n", ret);
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun
max98095_handle_pdata(struct snd_soc_component * component)1781*4882a593Smuzhiyun static void max98095_handle_pdata(struct snd_soc_component *component)
1782*4882a593Smuzhiyun {
1783*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1784*4882a593Smuzhiyun struct max98095_pdata *pdata = max98095->pdata;
1785*4882a593Smuzhiyun u8 regval = 0;
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun if (!pdata) {
1788*4882a593Smuzhiyun dev_dbg(component->dev, "No platform data\n");
1789*4882a593Smuzhiyun return;
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun /* Configure mic for analog/digital mic mode */
1793*4882a593Smuzhiyun if (pdata->digmic_left_mode)
1794*4882a593Smuzhiyun regval |= M98095_DIGMIC_L;
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun if (pdata->digmic_right_mode)
1797*4882a593Smuzhiyun regval |= M98095_DIGMIC_R;
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun snd_soc_component_write(component, M98095_087_CFG_MIC, regval);
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun /* Configure equalizers */
1802*4882a593Smuzhiyun if (pdata->eq_cfgcnt)
1803*4882a593Smuzhiyun max98095_handle_eq_pdata(component);
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun /* Configure bi-quad filters */
1806*4882a593Smuzhiyun if (pdata->bq_cfgcnt)
1807*4882a593Smuzhiyun max98095_handle_bq_pdata(component);
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun
max98095_report_jack(int irq,void * data)1810*4882a593Smuzhiyun static irqreturn_t max98095_report_jack(int irq, void *data)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun struct snd_soc_component *component = data;
1813*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1814*4882a593Smuzhiyun unsigned int value;
1815*4882a593Smuzhiyun int hp_report = 0;
1816*4882a593Smuzhiyun int mic_report = 0;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun /* Read the Jack Status Register */
1819*4882a593Smuzhiyun value = snd_soc_component_read(component, M98095_007_JACK_AUTO_STS);
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun /* If ddone is not set, then detection isn't finished yet */
1822*4882a593Smuzhiyun if ((value & M98095_DDONE) == 0)
1823*4882a593Smuzhiyun return IRQ_NONE;
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun /* if hp, check its bit, and if set, clear it */
1826*4882a593Smuzhiyun if ((value & M98095_HP_IN || value & M98095_LO_IN) &&
1827*4882a593Smuzhiyun max98095->headphone_jack)
1828*4882a593Smuzhiyun hp_report |= SND_JACK_HEADPHONE;
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun /* if mic, check its bit, and if set, clear it */
1831*4882a593Smuzhiyun if ((value & M98095_MIC_IN) && max98095->mic_jack)
1832*4882a593Smuzhiyun mic_report |= SND_JACK_MICROPHONE;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun if (max98095->headphone_jack == max98095->mic_jack) {
1835*4882a593Smuzhiyun snd_soc_jack_report(max98095->headphone_jack,
1836*4882a593Smuzhiyun hp_report | mic_report,
1837*4882a593Smuzhiyun SND_JACK_HEADSET);
1838*4882a593Smuzhiyun } else {
1839*4882a593Smuzhiyun if (max98095->headphone_jack)
1840*4882a593Smuzhiyun snd_soc_jack_report(max98095->headphone_jack,
1841*4882a593Smuzhiyun hp_report, SND_JACK_HEADPHONE);
1842*4882a593Smuzhiyun if (max98095->mic_jack)
1843*4882a593Smuzhiyun snd_soc_jack_report(max98095->mic_jack,
1844*4882a593Smuzhiyun mic_report, SND_JACK_MICROPHONE);
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun return IRQ_HANDLED;
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun
max98095_jack_detect_enable(struct snd_soc_component * component)1850*4882a593Smuzhiyun static int max98095_jack_detect_enable(struct snd_soc_component *component)
1851*4882a593Smuzhiyun {
1852*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1853*4882a593Smuzhiyun int ret = 0;
1854*4882a593Smuzhiyun int detect_enable = M98095_JDEN;
1855*4882a593Smuzhiyun unsigned int slew = M98095_DEFAULT_SLEW_DELAY;
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun if (max98095->pdata->jack_detect_pin5en)
1858*4882a593Smuzhiyun detect_enable |= M98095_PIN5EN;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun if (max98095->pdata->jack_detect_delay)
1861*4882a593Smuzhiyun slew = max98095->pdata->jack_detect_delay;
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun ret = snd_soc_component_write(component, M98095_08E_JACK_DC_SLEW, slew);
1864*4882a593Smuzhiyun if (ret < 0) {
1865*4882a593Smuzhiyun dev_err(component->dev, "Failed to cfg auto detect %d\n", ret);
1866*4882a593Smuzhiyun return ret;
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun /* configure auto detection to be enabled */
1870*4882a593Smuzhiyun ret = snd_soc_component_write(component, M98095_089_JACK_DET_AUTO, detect_enable);
1871*4882a593Smuzhiyun if (ret < 0) {
1872*4882a593Smuzhiyun dev_err(component->dev, "Failed to cfg auto detect %d\n", ret);
1873*4882a593Smuzhiyun return ret;
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun return ret;
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun
max98095_jack_detect_disable(struct snd_soc_component * component)1879*4882a593Smuzhiyun static int max98095_jack_detect_disable(struct snd_soc_component *component)
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun int ret = 0;
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun /* configure auto detection to be disabled */
1884*4882a593Smuzhiyun ret = snd_soc_component_write(component, M98095_089_JACK_DET_AUTO, 0x0);
1885*4882a593Smuzhiyun if (ret < 0) {
1886*4882a593Smuzhiyun dev_err(component->dev, "Failed to cfg auto detect %d\n", ret);
1887*4882a593Smuzhiyun return ret;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun return ret;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun
max98095_jack_detect(struct snd_soc_component * component,struct snd_soc_jack * hp_jack,struct snd_soc_jack * mic_jack)1893*4882a593Smuzhiyun int max98095_jack_detect(struct snd_soc_component *component,
1894*4882a593Smuzhiyun struct snd_soc_jack *hp_jack, struct snd_soc_jack *mic_jack)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1897*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(component->dev);
1898*4882a593Smuzhiyun int ret = 0;
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun max98095->headphone_jack = hp_jack;
1901*4882a593Smuzhiyun max98095->mic_jack = mic_jack;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun /* only progress if we have at least 1 jack pointer */
1904*4882a593Smuzhiyun if (!hp_jack && !mic_jack)
1905*4882a593Smuzhiyun return -EINVAL;
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun max98095_jack_detect_enable(component);
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun /* enable interrupts for headphone jack detection */
1910*4882a593Smuzhiyun ret = snd_soc_component_update_bits(component, M98095_013_JACK_INT_EN,
1911*4882a593Smuzhiyun M98095_IDDONE, M98095_IDDONE);
1912*4882a593Smuzhiyun if (ret < 0) {
1913*4882a593Smuzhiyun dev_err(component->dev, "Failed to cfg jack irqs %d\n", ret);
1914*4882a593Smuzhiyun return ret;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun max98095_report_jack(client->irq, component);
1918*4882a593Smuzhiyun return 0;
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(max98095_jack_detect);
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun #ifdef CONFIG_PM
max98095_suspend(struct snd_soc_component * component)1923*4882a593Smuzhiyun static int max98095_suspend(struct snd_soc_component *component)
1924*4882a593Smuzhiyun {
1925*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun if (max98095->headphone_jack || max98095->mic_jack)
1928*4882a593Smuzhiyun max98095_jack_detect_disable(component);
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun snd_soc_component_force_bias_level(component, SND_SOC_BIAS_OFF);
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun return 0;
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun
max98095_resume(struct snd_soc_component * component)1935*4882a593Smuzhiyun static int max98095_resume(struct snd_soc_component *component)
1936*4882a593Smuzhiyun {
1937*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1938*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(component->dev);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun snd_soc_component_force_bias_level(component, SND_SOC_BIAS_STANDBY);
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun if (max98095->headphone_jack || max98095->mic_jack) {
1943*4882a593Smuzhiyun max98095_jack_detect_enable(component);
1944*4882a593Smuzhiyun max98095_report_jack(client->irq, component);
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun return 0;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun #else
1950*4882a593Smuzhiyun #define max98095_suspend NULL
1951*4882a593Smuzhiyun #define max98095_resume NULL
1952*4882a593Smuzhiyun #endif
1953*4882a593Smuzhiyun
max98095_reset(struct snd_soc_component * component)1954*4882a593Smuzhiyun static int max98095_reset(struct snd_soc_component *component)
1955*4882a593Smuzhiyun {
1956*4882a593Smuzhiyun int i, ret;
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun /* Gracefully reset the DSP core and the codec hardware
1959*4882a593Smuzhiyun * in a proper sequence */
1960*4882a593Smuzhiyun ret = snd_soc_component_write(component, M98095_00F_HOST_CFG, 0);
1961*4882a593Smuzhiyun if (ret < 0) {
1962*4882a593Smuzhiyun dev_err(component->dev, "Failed to reset DSP: %d\n", ret);
1963*4882a593Smuzhiyun return ret;
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun ret = snd_soc_component_write(component, M98095_097_PWR_SYS, 0);
1967*4882a593Smuzhiyun if (ret < 0) {
1968*4882a593Smuzhiyun dev_err(component->dev, "Failed to reset component: %d\n", ret);
1969*4882a593Smuzhiyun return ret;
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun /* Reset to hardware default for registers, as there is not
1973*4882a593Smuzhiyun * a soft reset hardware control register */
1974*4882a593Smuzhiyun for (i = M98095_010_HOST_INT_CFG; i < M98095_REG_MAX_CACHED; i++) {
1975*4882a593Smuzhiyun ret = snd_soc_component_write(component, i, snd_soc_component_read(component, i));
1976*4882a593Smuzhiyun if (ret < 0) {
1977*4882a593Smuzhiyun dev_err(component->dev, "Failed to reset: %d\n", ret);
1978*4882a593Smuzhiyun return ret;
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun return ret;
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun
max98095_probe(struct snd_soc_component * component)1985*4882a593Smuzhiyun static int max98095_probe(struct snd_soc_component *component)
1986*4882a593Smuzhiyun {
1987*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
1988*4882a593Smuzhiyun struct max98095_cdata *cdata;
1989*4882a593Smuzhiyun struct i2c_client *client;
1990*4882a593Smuzhiyun int ret = 0;
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun max98095->mclk = devm_clk_get(component->dev, "mclk");
1993*4882a593Smuzhiyun if (PTR_ERR(max98095->mclk) == -EPROBE_DEFER)
1994*4882a593Smuzhiyun return -EPROBE_DEFER;
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun /* reset the codec, the DSP core, and disable all interrupts */
1997*4882a593Smuzhiyun max98095_reset(component);
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun client = to_i2c_client(component->dev);
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun /* initialize private data */
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun max98095->sysclk = (unsigned)-1;
2004*4882a593Smuzhiyun max98095->eq_textcnt = 0;
2005*4882a593Smuzhiyun max98095->bq_textcnt = 0;
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun cdata = &max98095->dai[0];
2008*4882a593Smuzhiyun cdata->rate = (unsigned)-1;
2009*4882a593Smuzhiyun cdata->fmt = (unsigned)-1;
2010*4882a593Smuzhiyun cdata->eq_sel = 0;
2011*4882a593Smuzhiyun cdata->bq_sel = 0;
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun cdata = &max98095->dai[1];
2014*4882a593Smuzhiyun cdata->rate = (unsigned)-1;
2015*4882a593Smuzhiyun cdata->fmt = (unsigned)-1;
2016*4882a593Smuzhiyun cdata->eq_sel = 0;
2017*4882a593Smuzhiyun cdata->bq_sel = 0;
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun cdata = &max98095->dai[2];
2020*4882a593Smuzhiyun cdata->rate = (unsigned)-1;
2021*4882a593Smuzhiyun cdata->fmt = (unsigned)-1;
2022*4882a593Smuzhiyun cdata->eq_sel = 0;
2023*4882a593Smuzhiyun cdata->bq_sel = 0;
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun max98095->lin_state = 0;
2026*4882a593Smuzhiyun max98095->mic1pre = 0;
2027*4882a593Smuzhiyun max98095->mic2pre = 0;
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun if (client->irq) {
2030*4882a593Smuzhiyun /* register an audio interrupt */
2031*4882a593Smuzhiyun ret = request_threaded_irq(client->irq, NULL,
2032*4882a593Smuzhiyun max98095_report_jack,
2033*4882a593Smuzhiyun IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING |
2034*4882a593Smuzhiyun IRQF_ONESHOT, "max98095", component);
2035*4882a593Smuzhiyun if (ret) {
2036*4882a593Smuzhiyun dev_err(component->dev, "Failed to request IRQ: %d\n", ret);
2037*4882a593Smuzhiyun goto err_access;
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun }
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun ret = snd_soc_component_read(component, M98095_0FF_REV_ID);
2042*4882a593Smuzhiyun if (ret < 0) {
2043*4882a593Smuzhiyun dev_err(component->dev, "Failure reading hardware revision: %d\n",
2044*4882a593Smuzhiyun ret);
2045*4882a593Smuzhiyun goto err_irq;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun dev_info(component->dev, "Hardware revision: %c\n", ret - 0x40 + 'A');
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun snd_soc_component_write(component, M98095_097_PWR_SYS, M98095_PWRSV);
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun snd_soc_component_write(component, M98095_048_MIX_DAC_LR,
2052*4882a593Smuzhiyun M98095_DAI1L_TO_DACL|M98095_DAI1R_TO_DACR);
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun snd_soc_component_write(component, M98095_049_MIX_DAC_M,
2055*4882a593Smuzhiyun M98095_DAI2M_TO_DACM|M98095_DAI3M_TO_DACM);
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun snd_soc_component_write(component, M98095_092_PWR_EN_OUT, M98095_SPK_SPREADSPECTRUM);
2058*4882a593Smuzhiyun snd_soc_component_write(component, M98095_045_CFG_DSP, M98095_DSPNORMAL);
2059*4882a593Smuzhiyun snd_soc_component_write(component, M98095_04E_CFG_HP, M98095_HPNORMAL);
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun snd_soc_component_write(component, M98095_02C_DAI1_IOCFG,
2062*4882a593Smuzhiyun M98095_S1NORMAL|M98095_SDATA);
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun snd_soc_component_write(component, M98095_036_DAI2_IOCFG,
2065*4882a593Smuzhiyun M98095_S2NORMAL|M98095_SDATA);
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun snd_soc_component_write(component, M98095_040_DAI3_IOCFG,
2068*4882a593Smuzhiyun M98095_S3NORMAL|M98095_SDATA);
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun max98095_handle_pdata(component);
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun /* take the codec out of the shut down */
2073*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98095_097_PWR_SYS, M98095_SHDNRUN,
2074*4882a593Smuzhiyun M98095_SHDNRUN);
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun return 0;
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun err_irq:
2079*4882a593Smuzhiyun if (client->irq)
2080*4882a593Smuzhiyun free_irq(client->irq, component);
2081*4882a593Smuzhiyun err_access:
2082*4882a593Smuzhiyun return ret;
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun
max98095_remove(struct snd_soc_component * component)2085*4882a593Smuzhiyun static void max98095_remove(struct snd_soc_component *component)
2086*4882a593Smuzhiyun {
2087*4882a593Smuzhiyun struct max98095_priv *max98095 = snd_soc_component_get_drvdata(component);
2088*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(component->dev);
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun if (max98095->headphone_jack || max98095->mic_jack)
2091*4882a593Smuzhiyun max98095_jack_detect_disable(component);
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun if (client->irq)
2094*4882a593Smuzhiyun free_irq(client->irq, component);
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_max98095 = {
2098*4882a593Smuzhiyun .probe = max98095_probe,
2099*4882a593Smuzhiyun .remove = max98095_remove,
2100*4882a593Smuzhiyun .suspend = max98095_suspend,
2101*4882a593Smuzhiyun .resume = max98095_resume,
2102*4882a593Smuzhiyun .set_bias_level = max98095_set_bias_level,
2103*4882a593Smuzhiyun .controls = max98095_snd_controls,
2104*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(max98095_snd_controls),
2105*4882a593Smuzhiyun .dapm_widgets = max98095_dapm_widgets,
2106*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(max98095_dapm_widgets),
2107*4882a593Smuzhiyun .dapm_routes = max98095_audio_map,
2108*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(max98095_audio_map),
2109*4882a593Smuzhiyun .idle_bias_on = 1,
2110*4882a593Smuzhiyun .use_pmdown_time = 1,
2111*4882a593Smuzhiyun .endianness = 1,
2112*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
2113*4882a593Smuzhiyun };
2114*4882a593Smuzhiyun
max98095_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)2115*4882a593Smuzhiyun static int max98095_i2c_probe(struct i2c_client *i2c,
2116*4882a593Smuzhiyun const struct i2c_device_id *id)
2117*4882a593Smuzhiyun {
2118*4882a593Smuzhiyun struct max98095_priv *max98095;
2119*4882a593Smuzhiyun int ret;
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun max98095 = devm_kzalloc(&i2c->dev, sizeof(struct max98095_priv),
2122*4882a593Smuzhiyun GFP_KERNEL);
2123*4882a593Smuzhiyun if (max98095 == NULL)
2124*4882a593Smuzhiyun return -ENOMEM;
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun mutex_init(&max98095->lock);
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun max98095->regmap = devm_regmap_init_i2c(i2c, &max98095_regmap);
2129*4882a593Smuzhiyun if (IS_ERR(max98095->regmap)) {
2130*4882a593Smuzhiyun ret = PTR_ERR(max98095->regmap);
2131*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
2132*4882a593Smuzhiyun return ret;
2133*4882a593Smuzhiyun }
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun max98095->devtype = id->driver_data;
2136*4882a593Smuzhiyun i2c_set_clientdata(i2c, max98095);
2137*4882a593Smuzhiyun max98095->pdata = i2c->dev.platform_data;
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c->dev,
2140*4882a593Smuzhiyun &soc_component_dev_max98095,
2141*4882a593Smuzhiyun max98095_dai, ARRAY_SIZE(max98095_dai));
2142*4882a593Smuzhiyun return ret;
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun static const struct i2c_device_id max98095_i2c_id[] = {
2146*4882a593Smuzhiyun { "max98095", MAX98095 },
2147*4882a593Smuzhiyun { }
2148*4882a593Smuzhiyun };
2149*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, max98095_i2c_id);
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun static const struct of_device_id max98095_of_match[] = {
2152*4882a593Smuzhiyun { .compatible = "maxim,max98095", },
2153*4882a593Smuzhiyun { }
2154*4882a593Smuzhiyun };
2155*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, max98095_of_match);
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun static struct i2c_driver max98095_i2c_driver = {
2158*4882a593Smuzhiyun .driver = {
2159*4882a593Smuzhiyun .name = "max98095",
2160*4882a593Smuzhiyun .of_match_table = of_match_ptr(max98095_of_match),
2161*4882a593Smuzhiyun },
2162*4882a593Smuzhiyun .probe = max98095_i2c_probe,
2163*4882a593Smuzhiyun .id_table = max98095_i2c_id,
2164*4882a593Smuzhiyun };
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun module_i2c_driver(max98095_i2c_driver);
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun MODULE_DESCRIPTION("ALSA SoC MAX98095 driver");
2169*4882a593Smuzhiyun MODULE_AUTHOR("Peter Hsiang");
2170*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2171