1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * max98088.c -- MAX98088 ALSA SoC Audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2010 Maxim Integrated Products
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/moduleparam.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/pm.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <sound/core.h>
18*4882a593Smuzhiyun #include <sound/pcm.h>
19*4882a593Smuzhiyun #include <sound/pcm_params.h>
20*4882a593Smuzhiyun #include <sound/soc.h>
21*4882a593Smuzhiyun #include <sound/initval.h>
22*4882a593Smuzhiyun #include <sound/tlv.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <asm/div64.h>
25*4882a593Smuzhiyun #include <sound/max98088.h>
26*4882a593Smuzhiyun #include "max98088.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun enum max98088_type {
29*4882a593Smuzhiyun MAX98088,
30*4882a593Smuzhiyun MAX98089,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct max98088_cdata {
34*4882a593Smuzhiyun unsigned int rate;
35*4882a593Smuzhiyun unsigned int fmt;
36*4882a593Smuzhiyun int eq_sel;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct max98088_priv {
40*4882a593Smuzhiyun struct regmap *regmap;
41*4882a593Smuzhiyun enum max98088_type devtype;
42*4882a593Smuzhiyun struct max98088_pdata *pdata;
43*4882a593Smuzhiyun struct clk *mclk;
44*4882a593Smuzhiyun unsigned char mclk_prescaler;
45*4882a593Smuzhiyun unsigned int sysclk;
46*4882a593Smuzhiyun struct max98088_cdata dai[2];
47*4882a593Smuzhiyun int eq_textcnt;
48*4882a593Smuzhiyun const char **eq_texts;
49*4882a593Smuzhiyun struct soc_enum eq_enum;
50*4882a593Smuzhiyun u8 ina_state;
51*4882a593Smuzhiyun u8 inb_state;
52*4882a593Smuzhiyun unsigned int ex_mode;
53*4882a593Smuzhiyun unsigned int digmic;
54*4882a593Smuzhiyun unsigned int mic1pre;
55*4882a593Smuzhiyun unsigned int mic2pre;
56*4882a593Smuzhiyun unsigned int extmic_mode;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static const struct reg_default max98088_reg[] = {
60*4882a593Smuzhiyun { 0xf, 0x00 }, /* 0F interrupt enable */
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun { 0x10, 0x00 }, /* 10 master clock */
63*4882a593Smuzhiyun { 0x11, 0x00 }, /* 11 DAI1 clock mode */
64*4882a593Smuzhiyun { 0x12, 0x00 }, /* 12 DAI1 clock control */
65*4882a593Smuzhiyun { 0x13, 0x00 }, /* 13 DAI1 clock control */
66*4882a593Smuzhiyun { 0x14, 0x00 }, /* 14 DAI1 format */
67*4882a593Smuzhiyun { 0x15, 0x00 }, /* 15 DAI1 clock */
68*4882a593Smuzhiyun { 0x16, 0x00 }, /* 16 DAI1 config */
69*4882a593Smuzhiyun { 0x17, 0x00 }, /* 17 DAI1 TDM */
70*4882a593Smuzhiyun { 0x18, 0x00 }, /* 18 DAI1 filters */
71*4882a593Smuzhiyun { 0x19, 0x00 }, /* 19 DAI2 clock mode */
72*4882a593Smuzhiyun { 0x1a, 0x00 }, /* 1A DAI2 clock control */
73*4882a593Smuzhiyun { 0x1b, 0x00 }, /* 1B DAI2 clock control */
74*4882a593Smuzhiyun { 0x1c, 0x00 }, /* 1C DAI2 format */
75*4882a593Smuzhiyun { 0x1d, 0x00 }, /* 1D DAI2 clock */
76*4882a593Smuzhiyun { 0x1e, 0x00 }, /* 1E DAI2 config */
77*4882a593Smuzhiyun { 0x1f, 0x00 }, /* 1F DAI2 TDM */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun { 0x20, 0x00 }, /* 20 DAI2 filters */
80*4882a593Smuzhiyun { 0x21, 0x00 }, /* 21 data config */
81*4882a593Smuzhiyun { 0x22, 0x00 }, /* 22 DAC mixer */
82*4882a593Smuzhiyun { 0x23, 0x00 }, /* 23 left ADC mixer */
83*4882a593Smuzhiyun { 0x24, 0x00 }, /* 24 right ADC mixer */
84*4882a593Smuzhiyun { 0x25, 0x00 }, /* 25 left HP mixer */
85*4882a593Smuzhiyun { 0x26, 0x00 }, /* 26 right HP mixer */
86*4882a593Smuzhiyun { 0x27, 0x00 }, /* 27 HP control */
87*4882a593Smuzhiyun { 0x28, 0x00 }, /* 28 left REC mixer */
88*4882a593Smuzhiyun { 0x29, 0x00 }, /* 29 right REC mixer */
89*4882a593Smuzhiyun { 0x2a, 0x00 }, /* 2A REC control */
90*4882a593Smuzhiyun { 0x2b, 0x00 }, /* 2B left SPK mixer */
91*4882a593Smuzhiyun { 0x2c, 0x00 }, /* 2C right SPK mixer */
92*4882a593Smuzhiyun { 0x2d, 0x00 }, /* 2D SPK control */
93*4882a593Smuzhiyun { 0x2e, 0x00 }, /* 2E sidetone */
94*4882a593Smuzhiyun { 0x2f, 0x00 }, /* 2F DAI1 playback level */
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun { 0x30, 0x00 }, /* 30 DAI1 playback level */
97*4882a593Smuzhiyun { 0x31, 0x00 }, /* 31 DAI2 playback level */
98*4882a593Smuzhiyun { 0x32, 0x00 }, /* 32 DAI2 playbakc level */
99*4882a593Smuzhiyun { 0x33, 0x00 }, /* 33 left ADC level */
100*4882a593Smuzhiyun { 0x34, 0x00 }, /* 34 right ADC level */
101*4882a593Smuzhiyun { 0x35, 0x00 }, /* 35 MIC1 level */
102*4882a593Smuzhiyun { 0x36, 0x00 }, /* 36 MIC2 level */
103*4882a593Smuzhiyun { 0x37, 0x00 }, /* 37 INA level */
104*4882a593Smuzhiyun { 0x38, 0x00 }, /* 38 INB level */
105*4882a593Smuzhiyun { 0x39, 0x00 }, /* 39 left HP volume */
106*4882a593Smuzhiyun { 0x3a, 0x00 }, /* 3A right HP volume */
107*4882a593Smuzhiyun { 0x3b, 0x00 }, /* 3B left REC volume */
108*4882a593Smuzhiyun { 0x3c, 0x00 }, /* 3C right REC volume */
109*4882a593Smuzhiyun { 0x3d, 0x00 }, /* 3D left SPK volume */
110*4882a593Smuzhiyun { 0x3e, 0x00 }, /* 3E right SPK volume */
111*4882a593Smuzhiyun { 0x3f, 0x00 }, /* 3F MIC config */
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun { 0x40, 0x00 }, /* 40 MIC threshold */
114*4882a593Smuzhiyun { 0x41, 0x00 }, /* 41 excursion limiter filter */
115*4882a593Smuzhiyun { 0x42, 0x00 }, /* 42 excursion limiter threshold */
116*4882a593Smuzhiyun { 0x43, 0x00 }, /* 43 ALC */
117*4882a593Smuzhiyun { 0x44, 0x00 }, /* 44 power limiter threshold */
118*4882a593Smuzhiyun { 0x45, 0x00 }, /* 45 power limiter config */
119*4882a593Smuzhiyun { 0x46, 0x00 }, /* 46 distortion limiter config */
120*4882a593Smuzhiyun { 0x47, 0x00 }, /* 47 audio input */
121*4882a593Smuzhiyun { 0x48, 0x00 }, /* 48 microphone */
122*4882a593Smuzhiyun { 0x49, 0x00 }, /* 49 level control */
123*4882a593Smuzhiyun { 0x4a, 0x00 }, /* 4A bypass switches */
124*4882a593Smuzhiyun { 0x4b, 0x00 }, /* 4B jack detect */
125*4882a593Smuzhiyun { 0x4c, 0x00 }, /* 4C input enable */
126*4882a593Smuzhiyun { 0x4d, 0x00 }, /* 4D output enable */
127*4882a593Smuzhiyun { 0x4e, 0xF0 }, /* 4E bias control */
128*4882a593Smuzhiyun { 0x4f, 0x00 }, /* 4F DAC power */
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun { 0x50, 0x0F }, /* 50 DAC power */
131*4882a593Smuzhiyun { 0x51, 0x00 }, /* 51 system */
132*4882a593Smuzhiyun { 0x52, 0x00 }, /* 52 DAI1 EQ1 */
133*4882a593Smuzhiyun { 0x53, 0x00 }, /* 53 DAI1 EQ1 */
134*4882a593Smuzhiyun { 0x54, 0x00 }, /* 54 DAI1 EQ1 */
135*4882a593Smuzhiyun { 0x55, 0x00 }, /* 55 DAI1 EQ1 */
136*4882a593Smuzhiyun { 0x56, 0x00 }, /* 56 DAI1 EQ1 */
137*4882a593Smuzhiyun { 0x57, 0x00 }, /* 57 DAI1 EQ1 */
138*4882a593Smuzhiyun { 0x58, 0x00 }, /* 58 DAI1 EQ1 */
139*4882a593Smuzhiyun { 0x59, 0x00 }, /* 59 DAI1 EQ1 */
140*4882a593Smuzhiyun { 0x5a, 0x00 }, /* 5A DAI1 EQ1 */
141*4882a593Smuzhiyun { 0x5b, 0x00 }, /* 5B DAI1 EQ1 */
142*4882a593Smuzhiyun { 0x5c, 0x00 }, /* 5C DAI1 EQ2 */
143*4882a593Smuzhiyun { 0x5d, 0x00 }, /* 5D DAI1 EQ2 */
144*4882a593Smuzhiyun { 0x5e, 0x00 }, /* 5E DAI1 EQ2 */
145*4882a593Smuzhiyun { 0x5f, 0x00 }, /* 5F DAI1 EQ2 */
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun { 0x60, 0x00 }, /* 60 DAI1 EQ2 */
148*4882a593Smuzhiyun { 0x61, 0x00 }, /* 61 DAI1 EQ2 */
149*4882a593Smuzhiyun { 0x62, 0x00 }, /* 62 DAI1 EQ2 */
150*4882a593Smuzhiyun { 0x63, 0x00 }, /* 63 DAI1 EQ2 */
151*4882a593Smuzhiyun { 0x64, 0x00 }, /* 64 DAI1 EQ2 */
152*4882a593Smuzhiyun { 0x65, 0x00 }, /* 65 DAI1 EQ2 */
153*4882a593Smuzhiyun { 0x66, 0x00 }, /* 66 DAI1 EQ3 */
154*4882a593Smuzhiyun { 0x67, 0x00 }, /* 67 DAI1 EQ3 */
155*4882a593Smuzhiyun { 0x68, 0x00 }, /* 68 DAI1 EQ3 */
156*4882a593Smuzhiyun { 0x69, 0x00 }, /* 69 DAI1 EQ3 */
157*4882a593Smuzhiyun { 0x6a, 0x00 }, /* 6A DAI1 EQ3 */
158*4882a593Smuzhiyun { 0x6b, 0x00 }, /* 6B DAI1 EQ3 */
159*4882a593Smuzhiyun { 0x6c, 0x00 }, /* 6C DAI1 EQ3 */
160*4882a593Smuzhiyun { 0x6d, 0x00 }, /* 6D DAI1 EQ3 */
161*4882a593Smuzhiyun { 0x6e, 0x00 }, /* 6E DAI1 EQ3 */
162*4882a593Smuzhiyun { 0x6f, 0x00 }, /* 6F DAI1 EQ3 */
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun { 0x70, 0x00 }, /* 70 DAI1 EQ4 */
165*4882a593Smuzhiyun { 0x71, 0x00 }, /* 71 DAI1 EQ4 */
166*4882a593Smuzhiyun { 0x72, 0x00 }, /* 72 DAI1 EQ4 */
167*4882a593Smuzhiyun { 0x73, 0x00 }, /* 73 DAI1 EQ4 */
168*4882a593Smuzhiyun { 0x74, 0x00 }, /* 74 DAI1 EQ4 */
169*4882a593Smuzhiyun { 0x75, 0x00 }, /* 75 DAI1 EQ4 */
170*4882a593Smuzhiyun { 0x76, 0x00 }, /* 76 DAI1 EQ4 */
171*4882a593Smuzhiyun { 0x77, 0x00 }, /* 77 DAI1 EQ4 */
172*4882a593Smuzhiyun { 0x78, 0x00 }, /* 78 DAI1 EQ4 */
173*4882a593Smuzhiyun { 0x79, 0x00 }, /* 79 DAI1 EQ4 */
174*4882a593Smuzhiyun { 0x7a, 0x00 }, /* 7A DAI1 EQ5 */
175*4882a593Smuzhiyun { 0x7b, 0x00 }, /* 7B DAI1 EQ5 */
176*4882a593Smuzhiyun { 0x7c, 0x00 }, /* 7C DAI1 EQ5 */
177*4882a593Smuzhiyun { 0x7d, 0x00 }, /* 7D DAI1 EQ5 */
178*4882a593Smuzhiyun { 0x7e, 0x00 }, /* 7E DAI1 EQ5 */
179*4882a593Smuzhiyun { 0x7f, 0x00 }, /* 7F DAI1 EQ5 */
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun { 0x80, 0x00 }, /* 80 DAI1 EQ5 */
182*4882a593Smuzhiyun { 0x81, 0x00 }, /* 81 DAI1 EQ5 */
183*4882a593Smuzhiyun { 0x82, 0x00 }, /* 82 DAI1 EQ5 */
184*4882a593Smuzhiyun { 0x83, 0x00 }, /* 83 DAI1 EQ5 */
185*4882a593Smuzhiyun { 0x84, 0x00 }, /* 84 DAI2 EQ1 */
186*4882a593Smuzhiyun { 0x85, 0x00 }, /* 85 DAI2 EQ1 */
187*4882a593Smuzhiyun { 0x86, 0x00 }, /* 86 DAI2 EQ1 */
188*4882a593Smuzhiyun { 0x87, 0x00 }, /* 87 DAI2 EQ1 */
189*4882a593Smuzhiyun { 0x88, 0x00 }, /* 88 DAI2 EQ1 */
190*4882a593Smuzhiyun { 0x89, 0x00 }, /* 89 DAI2 EQ1 */
191*4882a593Smuzhiyun { 0x8a, 0x00 }, /* 8A DAI2 EQ1 */
192*4882a593Smuzhiyun { 0x8b, 0x00 }, /* 8B DAI2 EQ1 */
193*4882a593Smuzhiyun { 0x8c, 0x00 }, /* 8C DAI2 EQ1 */
194*4882a593Smuzhiyun { 0x8d, 0x00 }, /* 8D DAI2 EQ1 */
195*4882a593Smuzhiyun { 0x8e, 0x00 }, /* 8E DAI2 EQ2 */
196*4882a593Smuzhiyun { 0x8f, 0x00 }, /* 8F DAI2 EQ2 */
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun { 0x90, 0x00 }, /* 90 DAI2 EQ2 */
199*4882a593Smuzhiyun { 0x91, 0x00 }, /* 91 DAI2 EQ2 */
200*4882a593Smuzhiyun { 0x92, 0x00 }, /* 92 DAI2 EQ2 */
201*4882a593Smuzhiyun { 0x93, 0x00 }, /* 93 DAI2 EQ2 */
202*4882a593Smuzhiyun { 0x94, 0x00 }, /* 94 DAI2 EQ2 */
203*4882a593Smuzhiyun { 0x95, 0x00 }, /* 95 DAI2 EQ2 */
204*4882a593Smuzhiyun { 0x96, 0x00 }, /* 96 DAI2 EQ2 */
205*4882a593Smuzhiyun { 0x97, 0x00 }, /* 97 DAI2 EQ2 */
206*4882a593Smuzhiyun { 0x98, 0x00 }, /* 98 DAI2 EQ3 */
207*4882a593Smuzhiyun { 0x99, 0x00 }, /* 99 DAI2 EQ3 */
208*4882a593Smuzhiyun { 0x9a, 0x00 }, /* 9A DAI2 EQ3 */
209*4882a593Smuzhiyun { 0x9b, 0x00 }, /* 9B DAI2 EQ3 */
210*4882a593Smuzhiyun { 0x9c, 0x00 }, /* 9C DAI2 EQ3 */
211*4882a593Smuzhiyun { 0x9d, 0x00 }, /* 9D DAI2 EQ3 */
212*4882a593Smuzhiyun { 0x9e, 0x00 }, /* 9E DAI2 EQ3 */
213*4882a593Smuzhiyun { 0x9f, 0x00 }, /* 9F DAI2 EQ3 */
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun { 0xa0, 0x00 }, /* A0 DAI2 EQ3 */
216*4882a593Smuzhiyun { 0xa1, 0x00 }, /* A1 DAI2 EQ3 */
217*4882a593Smuzhiyun { 0xa2, 0x00 }, /* A2 DAI2 EQ4 */
218*4882a593Smuzhiyun { 0xa3, 0x00 }, /* A3 DAI2 EQ4 */
219*4882a593Smuzhiyun { 0xa4, 0x00 }, /* A4 DAI2 EQ4 */
220*4882a593Smuzhiyun { 0xa5, 0x00 }, /* A5 DAI2 EQ4 */
221*4882a593Smuzhiyun { 0xa6, 0x00 }, /* A6 DAI2 EQ4 */
222*4882a593Smuzhiyun { 0xa7, 0x00 }, /* A7 DAI2 EQ4 */
223*4882a593Smuzhiyun { 0xa8, 0x00 }, /* A8 DAI2 EQ4 */
224*4882a593Smuzhiyun { 0xa9, 0x00 }, /* A9 DAI2 EQ4 */
225*4882a593Smuzhiyun { 0xaa, 0x00 }, /* AA DAI2 EQ4 */
226*4882a593Smuzhiyun { 0xab, 0x00 }, /* AB DAI2 EQ4 */
227*4882a593Smuzhiyun { 0xac, 0x00 }, /* AC DAI2 EQ5 */
228*4882a593Smuzhiyun { 0xad, 0x00 }, /* AD DAI2 EQ5 */
229*4882a593Smuzhiyun { 0xae, 0x00 }, /* AE DAI2 EQ5 */
230*4882a593Smuzhiyun { 0xaf, 0x00 }, /* AF DAI2 EQ5 */
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun { 0xb0, 0x00 }, /* B0 DAI2 EQ5 */
233*4882a593Smuzhiyun { 0xb1, 0x00 }, /* B1 DAI2 EQ5 */
234*4882a593Smuzhiyun { 0xb2, 0x00 }, /* B2 DAI2 EQ5 */
235*4882a593Smuzhiyun { 0xb3, 0x00 }, /* B3 DAI2 EQ5 */
236*4882a593Smuzhiyun { 0xb4, 0x00 }, /* B4 DAI2 EQ5 */
237*4882a593Smuzhiyun { 0xb5, 0x00 }, /* B5 DAI2 EQ5 */
238*4882a593Smuzhiyun { 0xb6, 0x00 }, /* B6 DAI1 biquad */
239*4882a593Smuzhiyun { 0xb7, 0x00 }, /* B7 DAI1 biquad */
240*4882a593Smuzhiyun { 0xb8 ,0x00 }, /* B8 DAI1 biquad */
241*4882a593Smuzhiyun { 0xb9, 0x00 }, /* B9 DAI1 biquad */
242*4882a593Smuzhiyun { 0xba, 0x00 }, /* BA DAI1 biquad */
243*4882a593Smuzhiyun { 0xbb, 0x00 }, /* BB DAI1 biquad */
244*4882a593Smuzhiyun { 0xbc, 0x00 }, /* BC DAI1 biquad */
245*4882a593Smuzhiyun { 0xbd, 0x00 }, /* BD DAI1 biquad */
246*4882a593Smuzhiyun { 0xbe, 0x00 }, /* BE DAI1 biquad */
247*4882a593Smuzhiyun { 0xbf, 0x00 }, /* BF DAI1 biquad */
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun { 0xc0, 0x00 }, /* C0 DAI2 biquad */
250*4882a593Smuzhiyun { 0xc1, 0x00 }, /* C1 DAI2 biquad */
251*4882a593Smuzhiyun { 0xc2, 0x00 }, /* C2 DAI2 biquad */
252*4882a593Smuzhiyun { 0xc3, 0x00 }, /* C3 DAI2 biquad */
253*4882a593Smuzhiyun { 0xc4, 0x00 }, /* C4 DAI2 biquad */
254*4882a593Smuzhiyun { 0xc5, 0x00 }, /* C5 DAI2 biquad */
255*4882a593Smuzhiyun { 0xc6, 0x00 }, /* C6 DAI2 biquad */
256*4882a593Smuzhiyun { 0xc7, 0x00 }, /* C7 DAI2 biquad */
257*4882a593Smuzhiyun { 0xc8, 0x00 }, /* C8 DAI2 biquad */
258*4882a593Smuzhiyun { 0xc9, 0x00 }, /* C9 DAI2 biquad */
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
max98088_readable_register(struct device * dev,unsigned int reg)261*4882a593Smuzhiyun static bool max98088_readable_register(struct device *dev, unsigned int reg)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun switch (reg) {
264*4882a593Smuzhiyun case M98088_REG_00_IRQ_STATUS ... 0xC9:
265*4882a593Smuzhiyun case M98088_REG_FF_REV_ID:
266*4882a593Smuzhiyun return true;
267*4882a593Smuzhiyun default:
268*4882a593Smuzhiyun return false;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
max98088_writeable_register(struct device * dev,unsigned int reg)272*4882a593Smuzhiyun static bool max98088_writeable_register(struct device *dev, unsigned int reg)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun switch (reg) {
275*4882a593Smuzhiyun case M98088_REG_03_BATTERY_VOLTAGE ... 0xC9:
276*4882a593Smuzhiyun return true;
277*4882a593Smuzhiyun default:
278*4882a593Smuzhiyun return false;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
max98088_volatile_register(struct device * dev,unsigned int reg)282*4882a593Smuzhiyun static bool max98088_volatile_register(struct device *dev, unsigned int reg)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun switch (reg) {
285*4882a593Smuzhiyun case M98088_REG_00_IRQ_STATUS ... M98088_REG_03_BATTERY_VOLTAGE:
286*4882a593Smuzhiyun case M98088_REG_FF_REV_ID:
287*4882a593Smuzhiyun return true;
288*4882a593Smuzhiyun default:
289*4882a593Smuzhiyun return false;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static const struct regmap_config max98088_regmap = {
294*4882a593Smuzhiyun .reg_bits = 8,
295*4882a593Smuzhiyun .val_bits = 8,
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun .readable_reg = max98088_readable_register,
298*4882a593Smuzhiyun .writeable_reg = max98088_writeable_register,
299*4882a593Smuzhiyun .volatile_reg = max98088_volatile_register,
300*4882a593Smuzhiyun .max_register = 0xff,
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun .reg_defaults = max98088_reg,
303*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(max98088_reg),
304*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /*
308*4882a593Smuzhiyun * Load equalizer DSP coefficient configurations registers
309*4882a593Smuzhiyun */
m98088_eq_band(struct snd_soc_component * component,unsigned int dai,unsigned int band,u16 * coefs)310*4882a593Smuzhiyun static void m98088_eq_band(struct snd_soc_component *component, unsigned int dai,
311*4882a593Smuzhiyun unsigned int band, u16 *coefs)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun unsigned int eq_reg;
314*4882a593Smuzhiyun unsigned int i;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (WARN_ON(band > 4) ||
317*4882a593Smuzhiyun WARN_ON(dai > 1))
318*4882a593Smuzhiyun return;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* Load the base register address */
321*4882a593Smuzhiyun eq_reg = dai ? M98088_REG_84_DAI2_EQ_BASE : M98088_REG_52_DAI1_EQ_BASE;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* Add the band address offset, note adjustment for word address */
324*4882a593Smuzhiyun eq_reg += band * (M98088_COEFS_PER_BAND << 1);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* Step through the registers and coefs */
327*4882a593Smuzhiyun for (i = 0; i < M98088_COEFS_PER_BAND; i++) {
328*4882a593Smuzhiyun snd_soc_component_write(component, eq_reg++, M98088_BYTE1(coefs[i]));
329*4882a593Smuzhiyun snd_soc_component_write(component, eq_reg++, M98088_BYTE0(coefs[i]));
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun * Excursion limiter modes
335*4882a593Smuzhiyun */
336*4882a593Smuzhiyun static const char *max98088_exmode_texts[] = {
337*4882a593Smuzhiyun "Off", "100Hz", "400Hz", "600Hz", "800Hz", "1000Hz", "200-400Hz",
338*4882a593Smuzhiyun "400-600Hz", "400-800Hz",
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun static const unsigned int max98088_exmode_values[] = {
342*4882a593Smuzhiyun 0x00, 0x43, 0x10, 0x20, 0x30, 0x40, 0x11, 0x22, 0x32
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(max98088_exmode_enum,
346*4882a593Smuzhiyun M98088_REG_41_SPKDHP, 0, 127,
347*4882a593Smuzhiyun max98088_exmode_texts,
348*4882a593Smuzhiyun max98088_exmode_values);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static const char *max98088_ex_thresh[] = { /* volts PP */
351*4882a593Smuzhiyun "0.6", "1.2", "1.8", "2.4", "3.0", "3.6", "4.2", "4.8"};
352*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98088_ex_thresh_enum,
353*4882a593Smuzhiyun M98088_REG_42_SPKDHP_THRESH, 0,
354*4882a593Smuzhiyun max98088_ex_thresh);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static const char *max98088_fltr_mode[] = {"Voice", "Music" };
357*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98088_filter_mode_enum,
358*4882a593Smuzhiyun M98088_REG_18_DAI1_FILTERS, 7,
359*4882a593Smuzhiyun max98088_fltr_mode);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun static const char *max98088_extmic_text[] = { "None", "MIC1", "MIC2" };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98088_extmic_enum,
364*4882a593Smuzhiyun M98088_REG_48_CFG_MIC, 0,
365*4882a593Smuzhiyun max98088_extmic_text);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static const struct snd_kcontrol_new max98088_extmic_mux =
368*4882a593Smuzhiyun SOC_DAPM_ENUM("External MIC Mux", max98088_extmic_enum);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun static const char *max98088_dai1_fltr[] = {
371*4882a593Smuzhiyun "Off", "fc=258/fs=16k", "fc=500/fs=16k",
372*4882a593Smuzhiyun "fc=258/fs=8k", "fc=500/fs=8k", "fc=200"};
373*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98088_dai1_dac_filter_enum,
374*4882a593Smuzhiyun M98088_REG_18_DAI1_FILTERS, 0,
375*4882a593Smuzhiyun max98088_dai1_fltr);
376*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(max98088_dai1_adc_filter_enum,
377*4882a593Smuzhiyun M98088_REG_18_DAI1_FILTERS, 4,
378*4882a593Smuzhiyun max98088_dai1_fltr);
379*4882a593Smuzhiyun
max98088_mic1pre_set(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)380*4882a593Smuzhiyun static int max98088_mic1pre_set(struct snd_kcontrol *kcontrol,
381*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
384*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
385*4882a593Smuzhiyun unsigned int sel = ucontrol->value.integer.value[0];
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun max98088->mic1pre = sel;
388*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_35_LVL_MIC1, M98088_MICPRE_MASK,
389*4882a593Smuzhiyun (1+sel)<<M98088_MICPRE_SHIFT);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return 0;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
max98088_mic1pre_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)394*4882a593Smuzhiyun static int max98088_mic1pre_get(struct snd_kcontrol *kcontrol,
395*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
398*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ucontrol->value.integer.value[0] = max98088->mic1pre;
401*4882a593Smuzhiyun return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
max98088_mic2pre_set(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)404*4882a593Smuzhiyun static int max98088_mic2pre_set(struct snd_kcontrol *kcontrol,
405*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
408*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
409*4882a593Smuzhiyun unsigned int sel = ucontrol->value.integer.value[0];
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun max98088->mic2pre = sel;
412*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_36_LVL_MIC2, M98088_MICPRE_MASK,
413*4882a593Smuzhiyun (1+sel)<<M98088_MICPRE_SHIFT);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun return 0;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
max98088_mic2pre_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)418*4882a593Smuzhiyun static int max98088_mic2pre_get(struct snd_kcontrol *kcontrol,
419*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
422*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun ucontrol->value.integer.value[0] = max98088->mic2pre;
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(max98088_micboost_tlv,
429*4882a593Smuzhiyun 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
430*4882a593Smuzhiyun 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0)
431*4882a593Smuzhiyun );
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(max98088_hp_tlv,
434*4882a593Smuzhiyun 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
435*4882a593Smuzhiyun 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
436*4882a593Smuzhiyun 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
437*4882a593Smuzhiyun 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
438*4882a593Smuzhiyun 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0)
439*4882a593Smuzhiyun );
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(max98088_spk_tlv,
442*4882a593Smuzhiyun 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
443*4882a593Smuzhiyun 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
444*4882a593Smuzhiyun 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
445*4882a593Smuzhiyun 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
446*4882a593Smuzhiyun 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0)
447*4882a593Smuzhiyun );
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun static const struct snd_kcontrol_new max98088_snd_controls[] = {
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Headphone Volume", M98088_REG_39_LVL_HP_L,
452*4882a593Smuzhiyun M98088_REG_3A_LVL_HP_R, 0, 31, 0, max98088_hp_tlv),
453*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Speaker Volume", M98088_REG_3D_LVL_SPK_L,
454*4882a593Smuzhiyun M98088_REG_3E_LVL_SPK_R, 0, 31, 0, max98088_spk_tlv),
455*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Receiver Volume", M98088_REG_3B_LVL_REC_L,
456*4882a593Smuzhiyun M98088_REG_3C_LVL_REC_R, 0, 31, 0, max98088_spk_tlv),
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun SOC_DOUBLE_R("Headphone Switch", M98088_REG_39_LVL_HP_L,
459*4882a593Smuzhiyun M98088_REG_3A_LVL_HP_R, 7, 1, 1),
460*4882a593Smuzhiyun SOC_DOUBLE_R("Speaker Switch", M98088_REG_3D_LVL_SPK_L,
461*4882a593Smuzhiyun M98088_REG_3E_LVL_SPK_R, 7, 1, 1),
462*4882a593Smuzhiyun SOC_DOUBLE_R("Receiver Switch", M98088_REG_3B_LVL_REC_L,
463*4882a593Smuzhiyun M98088_REG_3C_LVL_REC_R, 7, 1, 1),
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun SOC_SINGLE("MIC1 Volume", M98088_REG_35_LVL_MIC1, 0, 31, 1),
466*4882a593Smuzhiyun SOC_SINGLE("MIC2 Volume", M98088_REG_36_LVL_MIC2, 0, 31, 1),
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
469*4882a593Smuzhiyun M98088_REG_35_LVL_MIC1, 5, 2, 0,
470*4882a593Smuzhiyun max98088_mic1pre_get, max98088_mic1pre_set,
471*4882a593Smuzhiyun max98088_micboost_tlv),
472*4882a593Smuzhiyun SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
473*4882a593Smuzhiyun M98088_REG_36_LVL_MIC2, 5, 2, 0,
474*4882a593Smuzhiyun max98088_mic2pre_get, max98088_mic2pre_set,
475*4882a593Smuzhiyun max98088_micboost_tlv),
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun SOC_SINGLE("INA Volume", M98088_REG_37_LVL_INA, 0, 7, 1),
478*4882a593Smuzhiyun SOC_SINGLE("INB Volume", M98088_REG_38_LVL_INB, 0, 7, 1),
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun SOC_SINGLE("ADCL Volume", M98088_REG_33_LVL_ADC_L, 0, 15, 0),
481*4882a593Smuzhiyun SOC_SINGLE("ADCR Volume", M98088_REG_34_LVL_ADC_R, 0, 15, 0),
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun SOC_SINGLE("ADCL Boost Volume", M98088_REG_33_LVL_ADC_L, 4, 3, 0),
484*4882a593Smuzhiyun SOC_SINGLE("ADCR Boost Volume", M98088_REG_34_LVL_ADC_R, 4, 3, 0),
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun SOC_SINGLE("EQ1 Switch", M98088_REG_49_CFG_LEVEL, 0, 1, 0),
487*4882a593Smuzhiyun SOC_SINGLE("EQ2 Switch", M98088_REG_49_CFG_LEVEL, 1, 1, 0),
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun SOC_ENUM("EX Limiter Mode", max98088_exmode_enum),
490*4882a593Smuzhiyun SOC_ENUM("EX Limiter Threshold", max98088_ex_thresh_enum),
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun SOC_ENUM("DAI1 Filter Mode", max98088_filter_mode_enum),
493*4882a593Smuzhiyun SOC_ENUM("DAI1 DAC Filter", max98088_dai1_dac_filter_enum),
494*4882a593Smuzhiyun SOC_ENUM("DAI1 ADC Filter", max98088_dai1_adc_filter_enum),
495*4882a593Smuzhiyun SOC_SINGLE("DAI2 DC Block Switch", M98088_REG_20_DAI2_FILTERS,
496*4882a593Smuzhiyun 0, 1, 0),
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun SOC_SINGLE("ALC Switch", M98088_REG_43_SPKALC_COMP, 7, 1, 0),
499*4882a593Smuzhiyun SOC_SINGLE("ALC Threshold", M98088_REG_43_SPKALC_COMP, 0, 7, 0),
500*4882a593Smuzhiyun SOC_SINGLE("ALC Multiband", M98088_REG_43_SPKALC_COMP, 3, 1, 0),
501*4882a593Smuzhiyun SOC_SINGLE("ALC Release Time", M98088_REG_43_SPKALC_COMP, 4, 7, 0),
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun SOC_SINGLE("PWR Limiter Threshold", M98088_REG_44_PWRLMT_CFG,
504*4882a593Smuzhiyun 4, 15, 0),
505*4882a593Smuzhiyun SOC_SINGLE("PWR Limiter Weight", M98088_REG_44_PWRLMT_CFG, 0, 7, 0),
506*4882a593Smuzhiyun SOC_SINGLE("PWR Limiter Time1", M98088_REG_45_PWRLMT_TIME, 0, 15, 0),
507*4882a593Smuzhiyun SOC_SINGLE("PWR Limiter Time2", M98088_REG_45_PWRLMT_TIME, 4, 15, 0),
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun SOC_SINGLE("THD Limiter Threshold", M98088_REG_46_THDLMT_CFG, 4, 15, 0),
510*4882a593Smuzhiyun SOC_SINGLE("THD Limiter Time", M98088_REG_46_THDLMT_CFG, 0, 7, 0),
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Left speaker mixer switch */
514*4882a593Smuzhiyun static const struct snd_kcontrol_new max98088_left_speaker_mixer_controls[] = {
515*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
516*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
517*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
518*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
519*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 5, 1, 0),
520*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 6, 1, 0),
521*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 1, 1, 0),
522*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 2, 1, 0),
523*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 3, 1, 0),
524*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 4, 1, 0),
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* Right speaker mixer switch */
528*4882a593Smuzhiyun static const struct snd_kcontrol_new max98088_right_speaker_mixer_controls[] = {
529*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
530*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
531*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
532*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
533*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 5, 1, 0),
534*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 6, 1, 0),
535*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 1, 1, 0),
536*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 2, 1, 0),
537*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 3, 1, 0),
538*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 4, 1, 0),
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* Left headphone mixer switch */
542*4882a593Smuzhiyun static const struct snd_kcontrol_new max98088_left_hp_mixer_controls[] = {
543*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
544*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
545*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
546*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
547*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_25_MIX_HP_LEFT, 5, 1, 0),
548*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_25_MIX_HP_LEFT, 6, 1, 0),
549*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_25_MIX_HP_LEFT, 1, 1, 0),
550*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_25_MIX_HP_LEFT, 2, 1, 0),
551*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_25_MIX_HP_LEFT, 3, 1, 0),
552*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_25_MIX_HP_LEFT, 4, 1, 0),
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* Right headphone mixer switch */
556*4882a593Smuzhiyun static const struct snd_kcontrol_new max98088_right_hp_mixer_controls[] = {
557*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
558*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
559*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
560*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
561*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 5, 1, 0),
562*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 6, 1, 0),
563*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_26_MIX_HP_RIGHT, 1, 1, 0),
564*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_26_MIX_HP_RIGHT, 2, 1, 0),
565*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_26_MIX_HP_RIGHT, 3, 1, 0),
566*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_26_MIX_HP_RIGHT, 4, 1, 0),
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* Left earpiece/receiver mixer switch */
570*4882a593Smuzhiyun static const struct snd_kcontrol_new max98088_left_rec_mixer_controls[] = {
571*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
572*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
573*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
574*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
575*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_28_MIX_REC_LEFT, 5, 1, 0),
576*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_28_MIX_REC_LEFT, 6, 1, 0),
577*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_28_MIX_REC_LEFT, 1, 1, 0),
578*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_28_MIX_REC_LEFT, 2, 1, 0),
579*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_28_MIX_REC_LEFT, 3, 1, 0),
580*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_28_MIX_REC_LEFT, 4, 1, 0),
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* Right earpiece/receiver mixer switch */
584*4882a593Smuzhiyun static const struct snd_kcontrol_new max98088_right_rec_mixer_controls[] = {
585*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
586*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
587*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
588*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
589*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 5, 1, 0),
590*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 6, 1, 0),
591*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_29_MIX_REC_RIGHT, 1, 1, 0),
592*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_29_MIX_REC_RIGHT, 2, 1, 0),
593*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_29_MIX_REC_RIGHT, 3, 1, 0),
594*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_29_MIX_REC_RIGHT, 4, 1, 0),
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun /* Left ADC mixer switch */
598*4882a593Smuzhiyun static const struct snd_kcontrol_new max98088_left_ADC_mixer_controls[] = {
599*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_23_MIX_ADC_LEFT, 7, 1, 0),
600*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_23_MIX_ADC_LEFT, 6, 1, 0),
601*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_23_MIX_ADC_LEFT, 3, 1, 0),
602*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_23_MIX_ADC_LEFT, 2, 1, 0),
603*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_23_MIX_ADC_LEFT, 1, 1, 0),
604*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_23_MIX_ADC_LEFT, 0, 1, 0),
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Right ADC mixer switch */
608*4882a593Smuzhiyun static const struct snd_kcontrol_new max98088_right_ADC_mixer_controls[] = {
609*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 7, 1, 0),
610*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 6, 1, 0),
611*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 3, 1, 0),
612*4882a593Smuzhiyun SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 2, 1, 0),
613*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 1, 1, 0),
614*4882a593Smuzhiyun SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 0, 1, 0),
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun
max98088_mic_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)617*4882a593Smuzhiyun static int max98088_mic_event(struct snd_soc_dapm_widget *w,
618*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
621*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun switch (event) {
624*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
625*4882a593Smuzhiyun if (w->reg == M98088_REG_35_LVL_MIC1) {
626*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg, M98088_MICPRE_MASK,
627*4882a593Smuzhiyun (1+max98088->mic1pre)<<M98088_MICPRE_SHIFT);
628*4882a593Smuzhiyun } else {
629*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg, M98088_MICPRE_MASK,
630*4882a593Smuzhiyun (1+max98088->mic2pre)<<M98088_MICPRE_SHIFT);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun break;
633*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
634*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg, M98088_MICPRE_MASK, 0);
635*4882a593Smuzhiyun break;
636*4882a593Smuzhiyun default:
637*4882a593Smuzhiyun return -EINVAL;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun return 0;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /*
644*4882a593Smuzhiyun * The line inputs are 2-channel stereo inputs with the left
645*4882a593Smuzhiyun * and right channels sharing a common PGA power control signal.
646*4882a593Smuzhiyun */
max98088_line_pga(struct snd_soc_dapm_widget * w,int event,int line,u8 channel)647*4882a593Smuzhiyun static int max98088_line_pga(struct snd_soc_dapm_widget *w,
648*4882a593Smuzhiyun int event, int line, u8 channel)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
651*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
652*4882a593Smuzhiyun u8 *state;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (WARN_ON(!(channel == 1 || channel == 2)))
655*4882a593Smuzhiyun return -EINVAL;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun switch (line) {
658*4882a593Smuzhiyun case LINE_INA:
659*4882a593Smuzhiyun state = &max98088->ina_state;
660*4882a593Smuzhiyun break;
661*4882a593Smuzhiyun case LINE_INB:
662*4882a593Smuzhiyun state = &max98088->inb_state;
663*4882a593Smuzhiyun break;
664*4882a593Smuzhiyun default:
665*4882a593Smuzhiyun return -EINVAL;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun switch (event) {
669*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
670*4882a593Smuzhiyun *state |= channel;
671*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg,
672*4882a593Smuzhiyun (1 << w->shift), (1 << w->shift));
673*4882a593Smuzhiyun break;
674*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
675*4882a593Smuzhiyun *state &= ~channel;
676*4882a593Smuzhiyun if (*state == 0) {
677*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg,
678*4882a593Smuzhiyun (1 << w->shift), 0);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun break;
681*4882a593Smuzhiyun default:
682*4882a593Smuzhiyun return -EINVAL;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
max98088_pga_ina1_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * k,int event)688*4882a593Smuzhiyun static int max98088_pga_ina1_event(struct snd_soc_dapm_widget *w,
689*4882a593Smuzhiyun struct snd_kcontrol *k, int event)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun return max98088_line_pga(w, event, LINE_INA, 1);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
max98088_pga_ina2_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * k,int event)694*4882a593Smuzhiyun static int max98088_pga_ina2_event(struct snd_soc_dapm_widget *w,
695*4882a593Smuzhiyun struct snd_kcontrol *k, int event)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun return max98088_line_pga(w, event, LINE_INA, 2);
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
max98088_pga_inb1_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * k,int event)700*4882a593Smuzhiyun static int max98088_pga_inb1_event(struct snd_soc_dapm_widget *w,
701*4882a593Smuzhiyun struct snd_kcontrol *k, int event)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun return max98088_line_pga(w, event, LINE_INB, 1);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
max98088_pga_inb2_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * k,int event)706*4882a593Smuzhiyun static int max98088_pga_inb2_event(struct snd_soc_dapm_widget *w,
707*4882a593Smuzhiyun struct snd_kcontrol *k, int event)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun return max98088_line_pga(w, event, LINE_INB, 2);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun static const struct snd_soc_dapm_widget max98088_dapm_widgets[] = {
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 1, 0),
715*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 0, 0),
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
718*4882a593Smuzhiyun M98088_REG_4D_PWR_EN_OUT, 1, 0),
719*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
720*4882a593Smuzhiyun M98088_REG_4D_PWR_EN_OUT, 0, 0),
721*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACL2", "Aux Playback",
722*4882a593Smuzhiyun M98088_REG_4D_PWR_EN_OUT, 1, 0),
723*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACR2", "Aux Playback",
724*4882a593Smuzhiyun M98088_REG_4D_PWR_EN_OUT, 0, 0),
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HP Left Out", M98088_REG_4D_PWR_EN_OUT,
727*4882a593Smuzhiyun 7, 0, NULL, 0),
728*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HP Right Out", M98088_REG_4D_PWR_EN_OUT,
729*4882a593Smuzhiyun 6, 0, NULL, 0),
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SPK Left Out", M98088_REG_4D_PWR_EN_OUT,
732*4882a593Smuzhiyun 5, 0, NULL, 0),
733*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SPK Right Out", M98088_REG_4D_PWR_EN_OUT,
734*4882a593Smuzhiyun 4, 0, NULL, 0),
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun SND_SOC_DAPM_PGA("REC Left Out", M98088_REG_4D_PWR_EN_OUT,
737*4882a593Smuzhiyun 3, 0, NULL, 0),
738*4882a593Smuzhiyun SND_SOC_DAPM_PGA("REC Right Out", M98088_REG_4D_PWR_EN_OUT,
739*4882a593Smuzhiyun 2, 0, NULL, 0),
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
742*4882a593Smuzhiyun &max98088_extmic_mux),
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
745*4882a593Smuzhiyun &max98088_left_hp_mixer_controls[0],
746*4882a593Smuzhiyun ARRAY_SIZE(max98088_left_hp_mixer_controls)),
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
749*4882a593Smuzhiyun &max98088_right_hp_mixer_controls[0],
750*4882a593Smuzhiyun ARRAY_SIZE(max98088_right_hp_mixer_controls)),
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left SPK Mixer", SND_SOC_NOPM, 0, 0,
753*4882a593Smuzhiyun &max98088_left_speaker_mixer_controls[0],
754*4882a593Smuzhiyun ARRAY_SIZE(max98088_left_speaker_mixer_controls)),
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right SPK Mixer", SND_SOC_NOPM, 0, 0,
757*4882a593Smuzhiyun &max98088_right_speaker_mixer_controls[0],
758*4882a593Smuzhiyun ARRAY_SIZE(max98088_right_speaker_mixer_controls)),
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left REC Mixer", SND_SOC_NOPM, 0, 0,
761*4882a593Smuzhiyun &max98088_left_rec_mixer_controls[0],
762*4882a593Smuzhiyun ARRAY_SIZE(max98088_left_rec_mixer_controls)),
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right REC Mixer", SND_SOC_NOPM, 0, 0,
765*4882a593Smuzhiyun &max98088_right_rec_mixer_controls[0],
766*4882a593Smuzhiyun ARRAY_SIZE(max98088_right_rec_mixer_controls)),
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
769*4882a593Smuzhiyun &max98088_left_ADC_mixer_controls[0],
770*4882a593Smuzhiyun ARRAY_SIZE(max98088_left_ADC_mixer_controls)),
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
773*4882a593Smuzhiyun &max98088_right_ADC_mixer_controls[0],
774*4882a593Smuzhiyun ARRAY_SIZE(max98088_right_ADC_mixer_controls)),
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("MIC1 Input", M98088_REG_35_LVL_MIC1,
777*4882a593Smuzhiyun 5, 0, NULL, 0, max98088_mic_event,
778*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("MIC2 Input", M98088_REG_36_LVL_MIC2,
781*4882a593Smuzhiyun 5, 0, NULL, 0, max98088_mic_event,
782*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("INA1 Input", M98088_REG_4C_PWR_EN_IN,
785*4882a593Smuzhiyun 7, 0, NULL, 0, max98088_pga_ina1_event,
786*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("INA2 Input", M98088_REG_4C_PWR_EN_IN,
789*4882a593Smuzhiyun 7, 0, NULL, 0, max98088_pga_ina2_event,
790*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("INB1 Input", M98088_REG_4C_PWR_EN_IN,
793*4882a593Smuzhiyun 6, 0, NULL, 0, max98088_pga_inb1_event,
794*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("INB2 Input", M98088_REG_4C_PWR_EN_IN,
797*4882a593Smuzhiyun 6, 0, NULL, 0, max98088_pga_inb2_event,
798*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun SND_SOC_DAPM_MICBIAS("MICBIAS", M98088_REG_4C_PWR_EN_IN, 3, 0),
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPL"),
803*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPR"),
804*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKL"),
805*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKR"),
806*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("RECL"),
807*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("RECR"),
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC1"),
810*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC2"),
811*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("INA1"),
812*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("INA2"),
813*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("INB1"),
814*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("INB2"),
815*4882a593Smuzhiyun };
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun static const struct snd_soc_dapm_route max98088_audio_map[] = {
818*4882a593Smuzhiyun /* Left headphone output mixer */
819*4882a593Smuzhiyun {"Left HP Mixer", "Left DAC1 Switch", "DACL1"},
820*4882a593Smuzhiyun {"Left HP Mixer", "Left DAC2 Switch", "DACL2"},
821*4882a593Smuzhiyun {"Left HP Mixer", "Right DAC1 Switch", "DACR1"},
822*4882a593Smuzhiyun {"Left HP Mixer", "Right DAC2 Switch", "DACR2"},
823*4882a593Smuzhiyun {"Left HP Mixer", "MIC1 Switch", "MIC1 Input"},
824*4882a593Smuzhiyun {"Left HP Mixer", "MIC2 Switch", "MIC2 Input"},
825*4882a593Smuzhiyun {"Left HP Mixer", "INA1 Switch", "INA1 Input"},
826*4882a593Smuzhiyun {"Left HP Mixer", "INA2 Switch", "INA2 Input"},
827*4882a593Smuzhiyun {"Left HP Mixer", "INB1 Switch", "INB1 Input"},
828*4882a593Smuzhiyun {"Left HP Mixer", "INB2 Switch", "INB2 Input"},
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun /* Right headphone output mixer */
831*4882a593Smuzhiyun {"Right HP Mixer", "Left DAC1 Switch", "DACL1"},
832*4882a593Smuzhiyun {"Right HP Mixer", "Left DAC2 Switch", "DACL2" },
833*4882a593Smuzhiyun {"Right HP Mixer", "Right DAC1 Switch", "DACR1"},
834*4882a593Smuzhiyun {"Right HP Mixer", "Right DAC2 Switch", "DACR2"},
835*4882a593Smuzhiyun {"Right HP Mixer", "MIC1 Switch", "MIC1 Input"},
836*4882a593Smuzhiyun {"Right HP Mixer", "MIC2 Switch", "MIC2 Input"},
837*4882a593Smuzhiyun {"Right HP Mixer", "INA1 Switch", "INA1 Input"},
838*4882a593Smuzhiyun {"Right HP Mixer", "INA2 Switch", "INA2 Input"},
839*4882a593Smuzhiyun {"Right HP Mixer", "INB1 Switch", "INB1 Input"},
840*4882a593Smuzhiyun {"Right HP Mixer", "INB2 Switch", "INB2 Input"},
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /* Left speaker output mixer */
843*4882a593Smuzhiyun {"Left SPK Mixer", "Left DAC1 Switch", "DACL1"},
844*4882a593Smuzhiyun {"Left SPK Mixer", "Left DAC2 Switch", "DACL2"},
845*4882a593Smuzhiyun {"Left SPK Mixer", "Right DAC1 Switch", "DACR1"},
846*4882a593Smuzhiyun {"Left SPK Mixer", "Right DAC2 Switch", "DACR2"},
847*4882a593Smuzhiyun {"Left SPK Mixer", "MIC1 Switch", "MIC1 Input"},
848*4882a593Smuzhiyun {"Left SPK Mixer", "MIC2 Switch", "MIC2 Input"},
849*4882a593Smuzhiyun {"Left SPK Mixer", "INA1 Switch", "INA1 Input"},
850*4882a593Smuzhiyun {"Left SPK Mixer", "INA2 Switch", "INA2 Input"},
851*4882a593Smuzhiyun {"Left SPK Mixer", "INB1 Switch", "INB1 Input"},
852*4882a593Smuzhiyun {"Left SPK Mixer", "INB2 Switch", "INB2 Input"},
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* Right speaker output mixer */
855*4882a593Smuzhiyun {"Right SPK Mixer", "Left DAC1 Switch", "DACL1"},
856*4882a593Smuzhiyun {"Right SPK Mixer", "Left DAC2 Switch", "DACL2"},
857*4882a593Smuzhiyun {"Right SPK Mixer", "Right DAC1 Switch", "DACR1"},
858*4882a593Smuzhiyun {"Right SPK Mixer", "Right DAC2 Switch", "DACR2"},
859*4882a593Smuzhiyun {"Right SPK Mixer", "MIC1 Switch", "MIC1 Input"},
860*4882a593Smuzhiyun {"Right SPK Mixer", "MIC2 Switch", "MIC2 Input"},
861*4882a593Smuzhiyun {"Right SPK Mixer", "INA1 Switch", "INA1 Input"},
862*4882a593Smuzhiyun {"Right SPK Mixer", "INA2 Switch", "INA2 Input"},
863*4882a593Smuzhiyun {"Right SPK Mixer", "INB1 Switch", "INB1 Input"},
864*4882a593Smuzhiyun {"Right SPK Mixer", "INB2 Switch", "INB2 Input"},
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* Earpiece/Receiver output mixer */
867*4882a593Smuzhiyun {"Left REC Mixer", "Left DAC1 Switch", "DACL1"},
868*4882a593Smuzhiyun {"Left REC Mixer", "Left DAC2 Switch", "DACL2"},
869*4882a593Smuzhiyun {"Left REC Mixer", "Right DAC1 Switch", "DACR1"},
870*4882a593Smuzhiyun {"Left REC Mixer", "Right DAC2 Switch", "DACR2"},
871*4882a593Smuzhiyun {"Left REC Mixer", "MIC1 Switch", "MIC1 Input"},
872*4882a593Smuzhiyun {"Left REC Mixer", "MIC2 Switch", "MIC2 Input"},
873*4882a593Smuzhiyun {"Left REC Mixer", "INA1 Switch", "INA1 Input"},
874*4882a593Smuzhiyun {"Left REC Mixer", "INA2 Switch", "INA2 Input"},
875*4882a593Smuzhiyun {"Left REC Mixer", "INB1 Switch", "INB1 Input"},
876*4882a593Smuzhiyun {"Left REC Mixer", "INB2 Switch", "INB2 Input"},
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun /* Earpiece/Receiver output mixer */
879*4882a593Smuzhiyun {"Right REC Mixer", "Left DAC1 Switch", "DACL1"},
880*4882a593Smuzhiyun {"Right REC Mixer", "Left DAC2 Switch", "DACL2"},
881*4882a593Smuzhiyun {"Right REC Mixer", "Right DAC1 Switch", "DACR1"},
882*4882a593Smuzhiyun {"Right REC Mixer", "Right DAC2 Switch", "DACR2"},
883*4882a593Smuzhiyun {"Right REC Mixer", "MIC1 Switch", "MIC1 Input"},
884*4882a593Smuzhiyun {"Right REC Mixer", "MIC2 Switch", "MIC2 Input"},
885*4882a593Smuzhiyun {"Right REC Mixer", "INA1 Switch", "INA1 Input"},
886*4882a593Smuzhiyun {"Right REC Mixer", "INA2 Switch", "INA2 Input"},
887*4882a593Smuzhiyun {"Right REC Mixer", "INB1 Switch", "INB1 Input"},
888*4882a593Smuzhiyun {"Right REC Mixer", "INB2 Switch", "INB2 Input"},
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun {"HP Left Out", NULL, "Left HP Mixer"},
891*4882a593Smuzhiyun {"HP Right Out", NULL, "Right HP Mixer"},
892*4882a593Smuzhiyun {"SPK Left Out", NULL, "Left SPK Mixer"},
893*4882a593Smuzhiyun {"SPK Right Out", NULL, "Right SPK Mixer"},
894*4882a593Smuzhiyun {"REC Left Out", NULL, "Left REC Mixer"},
895*4882a593Smuzhiyun {"REC Right Out", NULL, "Right REC Mixer"},
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun {"HPL", NULL, "HP Left Out"},
898*4882a593Smuzhiyun {"HPR", NULL, "HP Right Out"},
899*4882a593Smuzhiyun {"SPKL", NULL, "SPK Left Out"},
900*4882a593Smuzhiyun {"SPKR", NULL, "SPK Right Out"},
901*4882a593Smuzhiyun {"RECL", NULL, "REC Left Out"},
902*4882a593Smuzhiyun {"RECR", NULL, "REC Right Out"},
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* Left ADC input mixer */
905*4882a593Smuzhiyun {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
906*4882a593Smuzhiyun {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
907*4882a593Smuzhiyun {"Left ADC Mixer", "INA1 Switch", "INA1 Input"},
908*4882a593Smuzhiyun {"Left ADC Mixer", "INA2 Switch", "INA2 Input"},
909*4882a593Smuzhiyun {"Left ADC Mixer", "INB1 Switch", "INB1 Input"},
910*4882a593Smuzhiyun {"Left ADC Mixer", "INB2 Switch", "INB2 Input"},
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun /* Right ADC input mixer */
913*4882a593Smuzhiyun {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
914*4882a593Smuzhiyun {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
915*4882a593Smuzhiyun {"Right ADC Mixer", "INA1 Switch", "INA1 Input"},
916*4882a593Smuzhiyun {"Right ADC Mixer", "INA2 Switch", "INA2 Input"},
917*4882a593Smuzhiyun {"Right ADC Mixer", "INB1 Switch", "INB1 Input"},
918*4882a593Smuzhiyun {"Right ADC Mixer", "INB2 Switch", "INB2 Input"},
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /* Inputs */
921*4882a593Smuzhiyun {"ADCL", NULL, "Left ADC Mixer"},
922*4882a593Smuzhiyun {"ADCR", NULL, "Right ADC Mixer"},
923*4882a593Smuzhiyun {"INA1 Input", NULL, "INA1"},
924*4882a593Smuzhiyun {"INA2 Input", NULL, "INA2"},
925*4882a593Smuzhiyun {"INB1 Input", NULL, "INB1"},
926*4882a593Smuzhiyun {"INB2 Input", NULL, "INB2"},
927*4882a593Smuzhiyun {"MIC1 Input", NULL, "MIC1"},
928*4882a593Smuzhiyun {"MIC2 Input", NULL, "MIC2"},
929*4882a593Smuzhiyun };
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* codec mclk clock divider coefficients */
932*4882a593Smuzhiyun static const struct {
933*4882a593Smuzhiyun u32 rate;
934*4882a593Smuzhiyun u8 sr;
935*4882a593Smuzhiyun } rate_table[] = {
936*4882a593Smuzhiyun {8000, 0x10},
937*4882a593Smuzhiyun {11025, 0x20},
938*4882a593Smuzhiyun {16000, 0x30},
939*4882a593Smuzhiyun {22050, 0x40},
940*4882a593Smuzhiyun {24000, 0x50},
941*4882a593Smuzhiyun {32000, 0x60},
942*4882a593Smuzhiyun {44100, 0x70},
943*4882a593Smuzhiyun {48000, 0x80},
944*4882a593Smuzhiyun {88200, 0x90},
945*4882a593Smuzhiyun {96000, 0xA0},
946*4882a593Smuzhiyun };
947*4882a593Smuzhiyun
rate_value(int rate,u8 * value)948*4882a593Smuzhiyun static inline int rate_value(int rate, u8 *value)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun int i;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
953*4882a593Smuzhiyun if (rate_table[i].rate >= rate) {
954*4882a593Smuzhiyun *value = rate_table[i].sr;
955*4882a593Smuzhiyun return 0;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun *value = rate_table[0].sr;
959*4882a593Smuzhiyun return -EINVAL;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
max98088_dai1_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)962*4882a593Smuzhiyun static int max98088_dai1_hw_params(struct snd_pcm_substream *substream,
963*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
964*4882a593Smuzhiyun struct snd_soc_dai *dai)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
967*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
968*4882a593Smuzhiyun struct max98088_cdata *cdata;
969*4882a593Smuzhiyun unsigned long long ni;
970*4882a593Smuzhiyun unsigned int rate;
971*4882a593Smuzhiyun u8 regval;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun cdata = &max98088->dai[0];
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun rate = params_rate(params);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun switch (params_width(params)) {
978*4882a593Smuzhiyun case 16:
979*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_14_DAI1_FORMAT,
980*4882a593Smuzhiyun M98088_DAI_WS, 0);
981*4882a593Smuzhiyun break;
982*4882a593Smuzhiyun case 24:
983*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_14_DAI1_FORMAT,
984*4882a593Smuzhiyun M98088_DAI_WS, M98088_DAI_WS);
985*4882a593Smuzhiyun break;
986*4882a593Smuzhiyun default:
987*4882a593Smuzhiyun return -EINVAL;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun if (rate_value(rate, ®val))
993*4882a593Smuzhiyun return -EINVAL;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_11_DAI1_CLKMODE,
996*4882a593Smuzhiyun M98088_CLKMODE_MASK, regval);
997*4882a593Smuzhiyun cdata->rate = rate;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /* Configure NI when operating as master */
1000*4882a593Smuzhiyun if (snd_soc_component_read(component, M98088_REG_14_DAI1_FORMAT)
1001*4882a593Smuzhiyun & M98088_DAI_MAS) {
1002*4882a593Smuzhiyun unsigned long pclk;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (max98088->sysclk == 0) {
1005*4882a593Smuzhiyun dev_err(component->dev, "Invalid system clock frequency\n");
1006*4882a593Smuzhiyun return -EINVAL;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
1009*4882a593Smuzhiyun * (unsigned long long int)rate;
1010*4882a593Smuzhiyun pclk = DIV_ROUND_CLOSEST(max98088->sysclk, max98088->mclk_prescaler);
1011*4882a593Smuzhiyun ni = DIV_ROUND_CLOSEST_ULL(ni, pclk);
1012*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_12_DAI1_CLKCFG_HI,
1013*4882a593Smuzhiyun (ni >> 8) & 0x7F);
1014*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_13_DAI1_CLKCFG_LO,
1015*4882a593Smuzhiyun ni & 0xFF);
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /* Update sample rate mode */
1019*4882a593Smuzhiyun if (rate < 50000)
1020*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_18_DAI1_FILTERS,
1021*4882a593Smuzhiyun M98088_DAI_DHF, 0);
1022*4882a593Smuzhiyun else
1023*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_18_DAI1_FILTERS,
1024*4882a593Smuzhiyun M98088_DAI_DHF, M98088_DAI_DHF);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
1027*4882a593Smuzhiyun M98088_SHDNRUN);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun return 0;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
max98088_dai2_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1032*4882a593Smuzhiyun static int max98088_dai2_hw_params(struct snd_pcm_substream *substream,
1033*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
1034*4882a593Smuzhiyun struct snd_soc_dai *dai)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1037*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1038*4882a593Smuzhiyun struct max98088_cdata *cdata;
1039*4882a593Smuzhiyun unsigned long long ni;
1040*4882a593Smuzhiyun unsigned int rate;
1041*4882a593Smuzhiyun u8 regval;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun cdata = &max98088->dai[1];
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun rate = params_rate(params);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun switch (params_width(params)) {
1048*4882a593Smuzhiyun case 16:
1049*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_1C_DAI2_FORMAT,
1050*4882a593Smuzhiyun M98088_DAI_WS, 0);
1051*4882a593Smuzhiyun break;
1052*4882a593Smuzhiyun case 24:
1053*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_1C_DAI2_FORMAT,
1054*4882a593Smuzhiyun M98088_DAI_WS, M98088_DAI_WS);
1055*4882a593Smuzhiyun break;
1056*4882a593Smuzhiyun default:
1057*4882a593Smuzhiyun return -EINVAL;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun if (rate_value(rate, ®val))
1063*4882a593Smuzhiyun return -EINVAL;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_19_DAI2_CLKMODE,
1066*4882a593Smuzhiyun M98088_CLKMODE_MASK, regval);
1067*4882a593Smuzhiyun cdata->rate = rate;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun /* Configure NI when operating as master */
1070*4882a593Smuzhiyun if (snd_soc_component_read(component, M98088_REG_1C_DAI2_FORMAT)
1071*4882a593Smuzhiyun & M98088_DAI_MAS) {
1072*4882a593Smuzhiyun unsigned long pclk;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun if (max98088->sysclk == 0) {
1075*4882a593Smuzhiyun dev_err(component->dev, "Invalid system clock frequency\n");
1076*4882a593Smuzhiyun return -EINVAL;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
1079*4882a593Smuzhiyun * (unsigned long long int)rate;
1080*4882a593Smuzhiyun pclk = DIV_ROUND_CLOSEST(max98088->sysclk, max98088->mclk_prescaler);
1081*4882a593Smuzhiyun ni = DIV_ROUND_CLOSEST_ULL(ni, pclk);
1082*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_1A_DAI2_CLKCFG_HI,
1083*4882a593Smuzhiyun (ni >> 8) & 0x7F);
1084*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_1B_DAI2_CLKCFG_LO,
1085*4882a593Smuzhiyun ni & 0xFF);
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun /* Update sample rate mode */
1089*4882a593Smuzhiyun if (rate < 50000)
1090*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_20_DAI2_FILTERS,
1091*4882a593Smuzhiyun M98088_DAI_DHF, 0);
1092*4882a593Smuzhiyun else
1093*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_20_DAI2_FILTERS,
1094*4882a593Smuzhiyun M98088_DAI_DHF, M98088_DAI_DHF);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
1097*4882a593Smuzhiyun M98088_SHDNRUN);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun return 0;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
max98088_dai_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)1102*4882a593Smuzhiyun static int max98088_dai_set_sysclk(struct snd_soc_dai *dai,
1103*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1106*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* Requested clock frequency is already setup */
1109*4882a593Smuzhiyun if (freq == max98088->sysclk)
1110*4882a593Smuzhiyun return 0;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun if (!IS_ERR(max98088->mclk)) {
1113*4882a593Smuzhiyun freq = clk_round_rate(max98088->mclk, freq);
1114*4882a593Smuzhiyun clk_set_rate(max98088->mclk, freq);
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /* Setup clocks for slave mode, and using the PLL
1118*4882a593Smuzhiyun * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
1119*4882a593Smuzhiyun * 0x02 (when master clk is 20MHz to 30MHz)..
1120*4882a593Smuzhiyun */
1121*4882a593Smuzhiyun if ((freq >= 10000000) && (freq < 20000000)) {
1122*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_10_SYS_CLK, 0x10);
1123*4882a593Smuzhiyun max98088->mclk_prescaler = 1;
1124*4882a593Smuzhiyun } else if ((freq >= 20000000) && (freq < 30000000)) {
1125*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_10_SYS_CLK, 0x20);
1126*4882a593Smuzhiyun max98088->mclk_prescaler = 2;
1127*4882a593Smuzhiyun } else {
1128*4882a593Smuzhiyun dev_err(component->dev, "Invalid master clock frequency\n");
1129*4882a593Smuzhiyun return -EINVAL;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun if (snd_soc_component_read(component, M98088_REG_51_PWR_SYS) & M98088_SHDNRUN) {
1133*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_51_PWR_SYS,
1134*4882a593Smuzhiyun M98088_SHDNRUN, 0);
1135*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_51_PWR_SYS,
1136*4882a593Smuzhiyun M98088_SHDNRUN, M98088_SHDNRUN);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun max98088->sysclk = freq;
1142*4882a593Smuzhiyun return 0;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
max98088_dai1_set_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)1145*4882a593Smuzhiyun static int max98088_dai1_set_fmt(struct snd_soc_dai *codec_dai,
1146*4882a593Smuzhiyun unsigned int fmt)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1149*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1150*4882a593Smuzhiyun struct max98088_cdata *cdata;
1151*4882a593Smuzhiyun u8 reg15val;
1152*4882a593Smuzhiyun u8 reg14val = 0;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun cdata = &max98088->dai[0];
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun if (fmt != cdata->fmt) {
1157*4882a593Smuzhiyun cdata->fmt = fmt;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1160*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
1161*4882a593Smuzhiyun /* Slave mode PLL */
1162*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_12_DAI1_CLKCFG_HI,
1163*4882a593Smuzhiyun 0x80);
1164*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_13_DAI1_CLKCFG_LO,
1165*4882a593Smuzhiyun 0x00);
1166*4882a593Smuzhiyun break;
1167*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
1168*4882a593Smuzhiyun /* Set to master mode */
1169*4882a593Smuzhiyun reg14val |= M98088_DAI_MAS;
1170*4882a593Smuzhiyun break;
1171*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFM:
1172*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFS:
1173*4882a593Smuzhiyun default:
1174*4882a593Smuzhiyun dev_err(component->dev, "Clock mode unsupported");
1175*4882a593Smuzhiyun return -EINVAL;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1179*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1180*4882a593Smuzhiyun reg14val |= M98088_DAI_DLY;
1181*4882a593Smuzhiyun break;
1182*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
1183*4882a593Smuzhiyun break;
1184*4882a593Smuzhiyun default:
1185*4882a593Smuzhiyun return -EINVAL;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1189*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
1190*4882a593Smuzhiyun break;
1191*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
1192*4882a593Smuzhiyun reg14val |= M98088_DAI_WCI;
1193*4882a593Smuzhiyun break;
1194*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
1195*4882a593Smuzhiyun reg14val |= M98088_DAI_BCI;
1196*4882a593Smuzhiyun break;
1197*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
1198*4882a593Smuzhiyun reg14val |= M98088_DAI_BCI|M98088_DAI_WCI;
1199*4882a593Smuzhiyun break;
1200*4882a593Smuzhiyun default:
1201*4882a593Smuzhiyun return -EINVAL;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_14_DAI1_FORMAT,
1205*4882a593Smuzhiyun M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
1206*4882a593Smuzhiyun M98088_DAI_WCI, reg14val);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun reg15val = M98088_DAI_BSEL64;
1209*4882a593Smuzhiyun if (max98088->digmic)
1210*4882a593Smuzhiyun reg15val |= M98088_DAI_OSR64;
1211*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_15_DAI1_CLOCK, reg15val);
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun return 0;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
max98088_dai2_set_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)1217*4882a593Smuzhiyun static int max98088_dai2_set_fmt(struct snd_soc_dai *codec_dai,
1218*4882a593Smuzhiyun unsigned int fmt)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1221*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1222*4882a593Smuzhiyun struct max98088_cdata *cdata;
1223*4882a593Smuzhiyun u8 reg1Cval = 0;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun cdata = &max98088->dai[1];
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun if (fmt != cdata->fmt) {
1228*4882a593Smuzhiyun cdata->fmt = fmt;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1231*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
1232*4882a593Smuzhiyun /* Slave mode PLL */
1233*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_1A_DAI2_CLKCFG_HI,
1234*4882a593Smuzhiyun 0x80);
1235*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_1B_DAI2_CLKCFG_LO,
1236*4882a593Smuzhiyun 0x00);
1237*4882a593Smuzhiyun break;
1238*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
1239*4882a593Smuzhiyun /* Set to master mode */
1240*4882a593Smuzhiyun reg1Cval |= M98088_DAI_MAS;
1241*4882a593Smuzhiyun break;
1242*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFM:
1243*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFS:
1244*4882a593Smuzhiyun default:
1245*4882a593Smuzhiyun dev_err(component->dev, "Clock mode unsupported");
1246*4882a593Smuzhiyun return -EINVAL;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1250*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1251*4882a593Smuzhiyun reg1Cval |= M98088_DAI_DLY;
1252*4882a593Smuzhiyun break;
1253*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
1254*4882a593Smuzhiyun break;
1255*4882a593Smuzhiyun default:
1256*4882a593Smuzhiyun return -EINVAL;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1260*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
1261*4882a593Smuzhiyun break;
1262*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
1263*4882a593Smuzhiyun reg1Cval |= M98088_DAI_WCI;
1264*4882a593Smuzhiyun break;
1265*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
1266*4882a593Smuzhiyun reg1Cval |= M98088_DAI_BCI;
1267*4882a593Smuzhiyun break;
1268*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
1269*4882a593Smuzhiyun reg1Cval |= M98088_DAI_BCI|M98088_DAI_WCI;
1270*4882a593Smuzhiyun break;
1271*4882a593Smuzhiyun default:
1272*4882a593Smuzhiyun return -EINVAL;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_1C_DAI2_FORMAT,
1276*4882a593Smuzhiyun M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
1277*4882a593Smuzhiyun M98088_DAI_WCI, reg1Cval);
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_1D_DAI2_CLOCK,
1280*4882a593Smuzhiyun M98088_DAI_BSEL64);
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun return 0;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
max98088_dai1_mute(struct snd_soc_dai * codec_dai,int mute,int direction)1286*4882a593Smuzhiyun static int max98088_dai1_mute(struct snd_soc_dai *codec_dai, int mute,
1287*4882a593Smuzhiyun int direction)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1290*4882a593Smuzhiyun int reg;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun if (mute)
1293*4882a593Smuzhiyun reg = M98088_DAI_MUTE;
1294*4882a593Smuzhiyun else
1295*4882a593Smuzhiyun reg = 0;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_2F_LVL_DAI1_PLAY,
1298*4882a593Smuzhiyun M98088_DAI_MUTE_MASK, reg);
1299*4882a593Smuzhiyun return 0;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
max98088_dai2_mute(struct snd_soc_dai * codec_dai,int mute,int direction)1302*4882a593Smuzhiyun static int max98088_dai2_mute(struct snd_soc_dai *codec_dai, int mute,
1303*4882a593Smuzhiyun int direction)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1306*4882a593Smuzhiyun int reg;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun if (mute)
1309*4882a593Smuzhiyun reg = M98088_DAI_MUTE;
1310*4882a593Smuzhiyun else
1311*4882a593Smuzhiyun reg = 0;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_31_LVL_DAI2_PLAY,
1314*4882a593Smuzhiyun M98088_DAI_MUTE_MASK, reg);
1315*4882a593Smuzhiyun return 0;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
max98088_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1318*4882a593Smuzhiyun static int max98088_set_bias_level(struct snd_soc_component *component,
1319*4882a593Smuzhiyun enum snd_soc_bias_level level)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun switch (level) {
1324*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
1325*4882a593Smuzhiyun break;
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1328*4882a593Smuzhiyun /*
1329*4882a593Smuzhiyun * SND_SOC_BIAS_PREPARE is called while preparing for a
1330*4882a593Smuzhiyun * transition to ON or away from ON. If current bias_level
1331*4882a593Smuzhiyun * is SND_SOC_BIAS_ON, then it is preparing for a transition
1332*4882a593Smuzhiyun * away from ON. Disable the clock in that case, otherwise
1333*4882a593Smuzhiyun * enable it.
1334*4882a593Smuzhiyun */
1335*4882a593Smuzhiyun if (!IS_ERR(max98088->mclk)) {
1336*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) ==
1337*4882a593Smuzhiyun SND_SOC_BIAS_ON)
1338*4882a593Smuzhiyun clk_disable_unprepare(max98088->mclk);
1339*4882a593Smuzhiyun else
1340*4882a593Smuzhiyun clk_prepare_enable(max98088->mclk);
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun break;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1345*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
1346*4882a593Smuzhiyun regcache_sync(max98088->regmap);
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_4C_PWR_EN_IN,
1349*4882a593Smuzhiyun M98088_MBEN, M98088_MBEN);
1350*4882a593Smuzhiyun break;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
1353*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_4C_PWR_EN_IN,
1354*4882a593Smuzhiyun M98088_MBEN, 0);
1355*4882a593Smuzhiyun regcache_mark_dirty(max98088->regmap);
1356*4882a593Smuzhiyun break;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun return 0;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun #define MAX98088_RATES SNDRV_PCM_RATE_8000_96000
1362*4882a593Smuzhiyun #define MAX98088_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun static const struct snd_soc_dai_ops max98088_dai1_ops = {
1365*4882a593Smuzhiyun .set_sysclk = max98088_dai_set_sysclk,
1366*4882a593Smuzhiyun .set_fmt = max98088_dai1_set_fmt,
1367*4882a593Smuzhiyun .hw_params = max98088_dai1_hw_params,
1368*4882a593Smuzhiyun .mute_stream = max98088_dai1_mute,
1369*4882a593Smuzhiyun .no_capture_mute = 1,
1370*4882a593Smuzhiyun };
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun static const struct snd_soc_dai_ops max98088_dai2_ops = {
1373*4882a593Smuzhiyun .set_sysclk = max98088_dai_set_sysclk,
1374*4882a593Smuzhiyun .set_fmt = max98088_dai2_set_fmt,
1375*4882a593Smuzhiyun .hw_params = max98088_dai2_hw_params,
1376*4882a593Smuzhiyun .mute_stream = max98088_dai2_mute,
1377*4882a593Smuzhiyun .no_capture_mute = 1,
1378*4882a593Smuzhiyun };
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun static struct snd_soc_dai_driver max98088_dai[] = {
1381*4882a593Smuzhiyun {
1382*4882a593Smuzhiyun .name = "HiFi",
1383*4882a593Smuzhiyun .playback = {
1384*4882a593Smuzhiyun .stream_name = "HiFi Playback",
1385*4882a593Smuzhiyun .channels_min = 1,
1386*4882a593Smuzhiyun .channels_max = 2,
1387*4882a593Smuzhiyun .rates = MAX98088_RATES,
1388*4882a593Smuzhiyun .formats = MAX98088_FORMATS,
1389*4882a593Smuzhiyun },
1390*4882a593Smuzhiyun .capture = {
1391*4882a593Smuzhiyun .stream_name = "HiFi Capture",
1392*4882a593Smuzhiyun .channels_min = 1,
1393*4882a593Smuzhiyun .channels_max = 2,
1394*4882a593Smuzhiyun .rates = MAX98088_RATES,
1395*4882a593Smuzhiyun .formats = MAX98088_FORMATS,
1396*4882a593Smuzhiyun },
1397*4882a593Smuzhiyun .ops = &max98088_dai1_ops,
1398*4882a593Smuzhiyun },
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun .name = "Aux",
1401*4882a593Smuzhiyun .playback = {
1402*4882a593Smuzhiyun .stream_name = "Aux Playback",
1403*4882a593Smuzhiyun .channels_min = 1,
1404*4882a593Smuzhiyun .channels_max = 2,
1405*4882a593Smuzhiyun .rates = MAX98088_RATES,
1406*4882a593Smuzhiyun .formats = MAX98088_FORMATS,
1407*4882a593Smuzhiyun },
1408*4882a593Smuzhiyun .ops = &max98088_dai2_ops,
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun };
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun static const char *eq_mode_name[] = {"EQ1 Mode", "EQ2 Mode"};
1413*4882a593Smuzhiyun
max98088_get_channel(struct snd_soc_component * component,const char * name)1414*4882a593Smuzhiyun static int max98088_get_channel(struct snd_soc_component *component, const char *name)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun int ret;
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun ret = match_string(eq_mode_name, ARRAY_SIZE(eq_mode_name), name);
1419*4882a593Smuzhiyun if (ret < 0)
1420*4882a593Smuzhiyun dev_err(component->dev, "Bad EQ channel name '%s'\n", name);
1421*4882a593Smuzhiyun return ret;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
max98088_setup_eq1(struct snd_soc_component * component)1424*4882a593Smuzhiyun static void max98088_setup_eq1(struct snd_soc_component *component)
1425*4882a593Smuzhiyun {
1426*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1427*4882a593Smuzhiyun struct max98088_pdata *pdata = max98088->pdata;
1428*4882a593Smuzhiyun struct max98088_eq_cfg *coef_set;
1429*4882a593Smuzhiyun int best, best_val, save, i, sel, fs;
1430*4882a593Smuzhiyun struct max98088_cdata *cdata;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun cdata = &max98088->dai[0];
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun if (!pdata || !max98088->eq_textcnt)
1435*4882a593Smuzhiyun return;
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun /* Find the selected configuration with nearest sample rate */
1438*4882a593Smuzhiyun fs = cdata->rate;
1439*4882a593Smuzhiyun sel = cdata->eq_sel;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun best = 0;
1442*4882a593Smuzhiyun best_val = INT_MAX;
1443*4882a593Smuzhiyun for (i = 0; i < pdata->eq_cfgcnt; i++) {
1444*4882a593Smuzhiyun if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
1445*4882a593Smuzhiyun abs(pdata->eq_cfg[i].rate - fs) < best_val) {
1446*4882a593Smuzhiyun best = i;
1447*4882a593Smuzhiyun best_val = abs(pdata->eq_cfg[i].rate - fs);
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun dev_dbg(component->dev, "Selected %s/%dHz for %dHz sample rate\n",
1452*4882a593Smuzhiyun pdata->eq_cfg[best].name,
1453*4882a593Smuzhiyun pdata->eq_cfg[best].rate, fs);
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun /* Disable EQ while configuring, and save current on/off state */
1456*4882a593Smuzhiyun save = snd_soc_component_read(component, M98088_REG_49_CFG_LEVEL);
1457*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, 0);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun coef_set = &pdata->eq_cfg[sel];
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun m98088_eq_band(component, 0, 0, coef_set->band1);
1462*4882a593Smuzhiyun m98088_eq_band(component, 0, 1, coef_set->band2);
1463*4882a593Smuzhiyun m98088_eq_band(component, 0, 2, coef_set->band3);
1464*4882a593Smuzhiyun m98088_eq_band(component, 0, 3, coef_set->band4);
1465*4882a593Smuzhiyun m98088_eq_band(component, 0, 4, coef_set->band5);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun /* Restore the original on/off state */
1468*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, save);
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun
max98088_setup_eq2(struct snd_soc_component * component)1471*4882a593Smuzhiyun static void max98088_setup_eq2(struct snd_soc_component *component)
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1474*4882a593Smuzhiyun struct max98088_pdata *pdata = max98088->pdata;
1475*4882a593Smuzhiyun struct max98088_eq_cfg *coef_set;
1476*4882a593Smuzhiyun int best, best_val, save, i, sel, fs;
1477*4882a593Smuzhiyun struct max98088_cdata *cdata;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun cdata = &max98088->dai[1];
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun if (!pdata || !max98088->eq_textcnt)
1482*4882a593Smuzhiyun return;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun /* Find the selected configuration with nearest sample rate */
1485*4882a593Smuzhiyun fs = cdata->rate;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun sel = cdata->eq_sel;
1488*4882a593Smuzhiyun best = 0;
1489*4882a593Smuzhiyun best_val = INT_MAX;
1490*4882a593Smuzhiyun for (i = 0; i < pdata->eq_cfgcnt; i++) {
1491*4882a593Smuzhiyun if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
1492*4882a593Smuzhiyun abs(pdata->eq_cfg[i].rate - fs) < best_val) {
1493*4882a593Smuzhiyun best = i;
1494*4882a593Smuzhiyun best_val = abs(pdata->eq_cfg[i].rate - fs);
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun dev_dbg(component->dev, "Selected %s/%dHz for %dHz sample rate\n",
1499*4882a593Smuzhiyun pdata->eq_cfg[best].name,
1500*4882a593Smuzhiyun pdata->eq_cfg[best].rate, fs);
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /* Disable EQ while configuring, and save current on/off state */
1503*4882a593Smuzhiyun save = snd_soc_component_read(component, M98088_REG_49_CFG_LEVEL);
1504*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN, 0);
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun coef_set = &pdata->eq_cfg[sel];
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun m98088_eq_band(component, 1, 0, coef_set->band1);
1509*4882a593Smuzhiyun m98088_eq_band(component, 1, 1, coef_set->band2);
1510*4882a593Smuzhiyun m98088_eq_band(component, 1, 2, coef_set->band3);
1511*4882a593Smuzhiyun m98088_eq_band(component, 1, 3, coef_set->band4);
1512*4882a593Smuzhiyun m98088_eq_band(component, 1, 4, coef_set->band5);
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun /* Restore the original on/off state */
1515*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN,
1516*4882a593Smuzhiyun save);
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
max98088_put_eq_enum(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1519*4882a593Smuzhiyun static int max98088_put_eq_enum(struct snd_kcontrol *kcontrol,
1520*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1523*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1524*4882a593Smuzhiyun struct max98088_pdata *pdata = max98088->pdata;
1525*4882a593Smuzhiyun int channel = max98088_get_channel(component, kcontrol->id.name);
1526*4882a593Smuzhiyun struct max98088_cdata *cdata;
1527*4882a593Smuzhiyun int sel = ucontrol->value.enumerated.item[0];
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun if (channel < 0)
1530*4882a593Smuzhiyun return channel;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun cdata = &max98088->dai[channel];
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun if (sel >= pdata->eq_cfgcnt)
1535*4882a593Smuzhiyun return -EINVAL;
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun cdata->eq_sel = sel;
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun switch (channel) {
1540*4882a593Smuzhiyun case 0:
1541*4882a593Smuzhiyun max98088_setup_eq1(component);
1542*4882a593Smuzhiyun break;
1543*4882a593Smuzhiyun case 1:
1544*4882a593Smuzhiyun max98088_setup_eq2(component);
1545*4882a593Smuzhiyun break;
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun return 0;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
max98088_get_eq_enum(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1551*4882a593Smuzhiyun static int max98088_get_eq_enum(struct snd_kcontrol *kcontrol,
1552*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1555*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1556*4882a593Smuzhiyun int channel = max98088_get_channel(component, kcontrol->id.name);
1557*4882a593Smuzhiyun struct max98088_cdata *cdata;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun if (channel < 0)
1560*4882a593Smuzhiyun return channel;
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun cdata = &max98088->dai[channel];
1563*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = cdata->eq_sel;
1564*4882a593Smuzhiyun return 0;
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun
max98088_handle_eq_pdata(struct snd_soc_component * component)1567*4882a593Smuzhiyun static void max98088_handle_eq_pdata(struct snd_soc_component *component)
1568*4882a593Smuzhiyun {
1569*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1570*4882a593Smuzhiyun struct max98088_pdata *pdata = max98088->pdata;
1571*4882a593Smuzhiyun struct max98088_eq_cfg *cfg;
1572*4882a593Smuzhiyun unsigned int cfgcnt;
1573*4882a593Smuzhiyun int i, j;
1574*4882a593Smuzhiyun const char **t;
1575*4882a593Smuzhiyun int ret;
1576*4882a593Smuzhiyun struct snd_kcontrol_new controls[] = {
1577*4882a593Smuzhiyun SOC_ENUM_EXT((char *)eq_mode_name[0],
1578*4882a593Smuzhiyun max98088->eq_enum,
1579*4882a593Smuzhiyun max98088_get_eq_enum,
1580*4882a593Smuzhiyun max98088_put_eq_enum),
1581*4882a593Smuzhiyun SOC_ENUM_EXT((char *)eq_mode_name[1],
1582*4882a593Smuzhiyun max98088->eq_enum,
1583*4882a593Smuzhiyun max98088_get_eq_enum,
1584*4882a593Smuzhiyun max98088_put_eq_enum),
1585*4882a593Smuzhiyun };
1586*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(controls) != ARRAY_SIZE(eq_mode_name));
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun cfg = pdata->eq_cfg;
1589*4882a593Smuzhiyun cfgcnt = pdata->eq_cfgcnt;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun /* Setup an array of texts for the equalizer enum.
1592*4882a593Smuzhiyun * This is based on Mark Brown's equalizer driver code.
1593*4882a593Smuzhiyun */
1594*4882a593Smuzhiyun max98088->eq_textcnt = 0;
1595*4882a593Smuzhiyun max98088->eq_texts = NULL;
1596*4882a593Smuzhiyun for (i = 0; i < cfgcnt; i++) {
1597*4882a593Smuzhiyun for (j = 0; j < max98088->eq_textcnt; j++) {
1598*4882a593Smuzhiyun if (strcmp(cfg[i].name, max98088->eq_texts[j]) == 0)
1599*4882a593Smuzhiyun break;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun if (j != max98088->eq_textcnt)
1603*4882a593Smuzhiyun continue;
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /* Expand the array */
1606*4882a593Smuzhiyun t = krealloc(max98088->eq_texts,
1607*4882a593Smuzhiyun sizeof(char *) * (max98088->eq_textcnt + 1),
1608*4882a593Smuzhiyun GFP_KERNEL);
1609*4882a593Smuzhiyun if (t == NULL)
1610*4882a593Smuzhiyun continue;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun /* Store the new entry */
1613*4882a593Smuzhiyun t[max98088->eq_textcnt] = cfg[i].name;
1614*4882a593Smuzhiyun max98088->eq_textcnt++;
1615*4882a593Smuzhiyun max98088->eq_texts = t;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun /* Now point the soc_enum to .texts array items */
1619*4882a593Smuzhiyun max98088->eq_enum.texts = max98088->eq_texts;
1620*4882a593Smuzhiyun max98088->eq_enum.items = max98088->eq_textcnt;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun ret = snd_soc_add_component_controls(component, controls, ARRAY_SIZE(controls));
1623*4882a593Smuzhiyun if (ret != 0)
1624*4882a593Smuzhiyun dev_err(component->dev, "Failed to add EQ control: %d\n", ret);
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
max98088_handle_pdata(struct snd_soc_component * component)1627*4882a593Smuzhiyun static void max98088_handle_pdata(struct snd_soc_component *component)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1630*4882a593Smuzhiyun struct max98088_pdata *pdata = max98088->pdata;
1631*4882a593Smuzhiyun u8 regval = 0;
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun if (!pdata) {
1634*4882a593Smuzhiyun dev_dbg(component->dev, "No platform data\n");
1635*4882a593Smuzhiyun return;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun /* Configure mic for analog/digital mic mode */
1639*4882a593Smuzhiyun if (pdata->digmic_left_mode)
1640*4882a593Smuzhiyun regval |= M98088_DIGMIC_L;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun if (pdata->digmic_right_mode)
1643*4882a593Smuzhiyun regval |= M98088_DIGMIC_R;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun max98088->digmic = (regval ? 1 : 0);
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_48_CFG_MIC, regval);
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun /* Configure receiver output */
1650*4882a593Smuzhiyun regval = ((pdata->receiver_mode) ? M98088_REC_LINEMODE : 0);
1651*4882a593Smuzhiyun snd_soc_component_update_bits(component, M98088_REG_2A_MIC_REC_CNTL,
1652*4882a593Smuzhiyun M98088_REC_LINEMODE_MASK, regval);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun /* Configure equalizers */
1655*4882a593Smuzhiyun if (pdata->eq_cfgcnt)
1656*4882a593Smuzhiyun max98088_handle_eq_pdata(component);
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun
max98088_probe(struct snd_soc_component * component)1659*4882a593Smuzhiyun static int max98088_probe(struct snd_soc_component *component)
1660*4882a593Smuzhiyun {
1661*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1662*4882a593Smuzhiyun struct max98088_cdata *cdata;
1663*4882a593Smuzhiyun int ret = 0;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun regcache_mark_dirty(max98088->regmap);
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun /* initialize private data */
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun max98088->sysclk = (unsigned)-1;
1670*4882a593Smuzhiyun max98088->eq_textcnt = 0;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun cdata = &max98088->dai[0];
1673*4882a593Smuzhiyun cdata->rate = (unsigned)-1;
1674*4882a593Smuzhiyun cdata->fmt = (unsigned)-1;
1675*4882a593Smuzhiyun cdata->eq_sel = 0;
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun cdata = &max98088->dai[1];
1678*4882a593Smuzhiyun cdata->rate = (unsigned)-1;
1679*4882a593Smuzhiyun cdata->fmt = (unsigned)-1;
1680*4882a593Smuzhiyun cdata->eq_sel = 0;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun max98088->ina_state = 0;
1683*4882a593Smuzhiyun max98088->inb_state = 0;
1684*4882a593Smuzhiyun max98088->ex_mode = 0;
1685*4882a593Smuzhiyun max98088->digmic = 0;
1686*4882a593Smuzhiyun max98088->mic1pre = 0;
1687*4882a593Smuzhiyun max98088->mic2pre = 0;
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun ret = snd_soc_component_read(component, M98088_REG_FF_REV_ID);
1690*4882a593Smuzhiyun if (ret < 0) {
1691*4882a593Smuzhiyun dev_err(component->dev, "Failed to read device revision: %d\n",
1692*4882a593Smuzhiyun ret);
1693*4882a593Smuzhiyun goto err_access;
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun dev_info(component->dev, "revision %c\n", ret - 0x40 + 'A');
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_51_PWR_SYS, M98088_PWRSV);
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_0F_IRQ_ENABLE, 0x00);
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_22_MIX_DAC,
1702*4882a593Smuzhiyun M98088_DAI1L_TO_DACL|M98088_DAI2L_TO_DACL|
1703*4882a593Smuzhiyun M98088_DAI1R_TO_DACR|M98088_DAI2R_TO_DACR);
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_4E_BIAS_CNTL, 0xF0);
1706*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_50_DAC_BIAS2, 0x0F);
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_16_DAI1_IOCFG,
1709*4882a593Smuzhiyun M98088_S1NORMAL|M98088_SDATA);
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun snd_soc_component_write(component, M98088_REG_1E_DAI2_IOCFG,
1712*4882a593Smuzhiyun M98088_S2NORMAL|M98088_SDATA);
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun max98088_handle_pdata(component);
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun err_access:
1717*4882a593Smuzhiyun return ret;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
max98088_remove(struct snd_soc_component * component)1720*4882a593Smuzhiyun static void max98088_remove(struct snd_soc_component *component)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun struct max98088_priv *max98088 = snd_soc_component_get_drvdata(component);
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun kfree(max98088->eq_texts);
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_max98088 = {
1728*4882a593Smuzhiyun .probe = max98088_probe,
1729*4882a593Smuzhiyun .remove = max98088_remove,
1730*4882a593Smuzhiyun .set_bias_level = max98088_set_bias_level,
1731*4882a593Smuzhiyun .controls = max98088_snd_controls,
1732*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(max98088_snd_controls),
1733*4882a593Smuzhiyun .dapm_widgets = max98088_dapm_widgets,
1734*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(max98088_dapm_widgets),
1735*4882a593Smuzhiyun .dapm_routes = max98088_audio_map,
1736*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(max98088_audio_map),
1737*4882a593Smuzhiyun .suspend_bias_off = 1,
1738*4882a593Smuzhiyun .idle_bias_on = 1,
1739*4882a593Smuzhiyun .use_pmdown_time = 1,
1740*4882a593Smuzhiyun .endianness = 1,
1741*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1742*4882a593Smuzhiyun };
1743*4882a593Smuzhiyun
max98088_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1744*4882a593Smuzhiyun static int max98088_i2c_probe(struct i2c_client *i2c,
1745*4882a593Smuzhiyun const struct i2c_device_id *id)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun struct max98088_priv *max98088;
1748*4882a593Smuzhiyun int ret;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun max98088 = devm_kzalloc(&i2c->dev, sizeof(struct max98088_priv),
1751*4882a593Smuzhiyun GFP_KERNEL);
1752*4882a593Smuzhiyun if (max98088 == NULL)
1753*4882a593Smuzhiyun return -ENOMEM;
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun max98088->regmap = devm_regmap_init_i2c(i2c, &max98088_regmap);
1756*4882a593Smuzhiyun if (IS_ERR(max98088->regmap))
1757*4882a593Smuzhiyun return PTR_ERR(max98088->regmap);
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun max98088->mclk = devm_clk_get(&i2c->dev, "mclk");
1760*4882a593Smuzhiyun if (IS_ERR(max98088->mclk))
1761*4882a593Smuzhiyun if (PTR_ERR(max98088->mclk) == -EPROBE_DEFER)
1762*4882a593Smuzhiyun return PTR_ERR(max98088->mclk);
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun max98088->devtype = id->driver_data;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun i2c_set_clientdata(i2c, max98088);
1767*4882a593Smuzhiyun max98088->pdata = i2c->dev.platform_data;
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c->dev,
1770*4882a593Smuzhiyun &soc_component_dev_max98088, &max98088_dai[0], 2);
1771*4882a593Smuzhiyun return ret;
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun static const struct i2c_device_id max98088_i2c_id[] = {
1775*4882a593Smuzhiyun { "max98088", MAX98088 },
1776*4882a593Smuzhiyun { "max98089", MAX98089 },
1777*4882a593Smuzhiyun { }
1778*4882a593Smuzhiyun };
1779*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, max98088_i2c_id);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun #if defined(CONFIG_OF)
1782*4882a593Smuzhiyun static const struct of_device_id max98088_of_match[] = {
1783*4882a593Smuzhiyun { .compatible = "maxim,max98088" },
1784*4882a593Smuzhiyun { .compatible = "maxim,max98089" },
1785*4882a593Smuzhiyun { }
1786*4882a593Smuzhiyun };
1787*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, max98088_of_match);
1788*4882a593Smuzhiyun #endif
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun static struct i2c_driver max98088_i2c_driver = {
1791*4882a593Smuzhiyun .driver = {
1792*4882a593Smuzhiyun .name = "max98088",
1793*4882a593Smuzhiyun .of_match_table = of_match_ptr(max98088_of_match),
1794*4882a593Smuzhiyun },
1795*4882a593Smuzhiyun .probe = max98088_i2c_probe,
1796*4882a593Smuzhiyun .id_table = max98088_i2c_id,
1797*4882a593Smuzhiyun };
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun module_i2c_driver(max98088_i2c_driver);
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun MODULE_DESCRIPTION("ALSA SoC MAX98088 driver");
1802*4882a593Smuzhiyun MODULE_AUTHOR("Peter Hsiang, Jesse Marroquin");
1803*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1804