xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/lm49453.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * lm49453.c  -  LM49453 ALSA Soc Audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2012 Texas Instruments, Inc
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Initially based on sound/soc/codecs/wm8350.c
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/pm.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <sound/core.h>
20*4882a593Smuzhiyun #include <sound/pcm.h>
21*4882a593Smuzhiyun #include <sound/pcm_params.h>
22*4882a593Smuzhiyun #include <sound/soc.h>
23*4882a593Smuzhiyun #include <sound/soc-dapm.h>
24*4882a593Smuzhiyun #include <sound/tlv.h>
25*4882a593Smuzhiyun #include <sound/jack.h>
26*4882a593Smuzhiyun #include <sound/initval.h>
27*4882a593Smuzhiyun #include <asm/div64.h>
28*4882a593Smuzhiyun #include "lm49453.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static const struct reg_default lm49453_reg_defs[] = {
31*4882a593Smuzhiyun 	{ 0, 0x00 },
32*4882a593Smuzhiyun 	{ 1, 0x00 },
33*4882a593Smuzhiyun 	{ 2, 0x00 },
34*4882a593Smuzhiyun 	{ 3, 0x00 },
35*4882a593Smuzhiyun 	{ 4, 0x00 },
36*4882a593Smuzhiyun 	{ 5, 0x00 },
37*4882a593Smuzhiyun 	{ 6, 0x00 },
38*4882a593Smuzhiyun 	{ 7, 0x00 },
39*4882a593Smuzhiyun 	{ 8, 0x00 },
40*4882a593Smuzhiyun 	{ 9, 0x00 },
41*4882a593Smuzhiyun 	{ 10, 0x00 },
42*4882a593Smuzhiyun 	{ 11, 0x00 },
43*4882a593Smuzhiyun 	{ 12, 0x00 },
44*4882a593Smuzhiyun 	{ 13, 0x00 },
45*4882a593Smuzhiyun 	{ 14, 0x00 },
46*4882a593Smuzhiyun 	{ 15, 0x00 },
47*4882a593Smuzhiyun 	{ 16, 0x00 },
48*4882a593Smuzhiyun 	{ 17, 0x00 },
49*4882a593Smuzhiyun 	{ 18, 0x00 },
50*4882a593Smuzhiyun 	{ 19, 0x00 },
51*4882a593Smuzhiyun 	{ 20, 0x00 },
52*4882a593Smuzhiyun 	{ 21, 0x00 },
53*4882a593Smuzhiyun 	{ 22, 0x00 },
54*4882a593Smuzhiyun 	{ 23, 0x00 },
55*4882a593Smuzhiyun 	{ 32, 0x00 },
56*4882a593Smuzhiyun 	{ 33, 0x00 },
57*4882a593Smuzhiyun 	{ 35, 0x00 },
58*4882a593Smuzhiyun 	{ 36, 0x00 },
59*4882a593Smuzhiyun 	{ 37, 0x00 },
60*4882a593Smuzhiyun 	{ 46, 0x00 },
61*4882a593Smuzhiyun 	{ 48, 0x00 },
62*4882a593Smuzhiyun 	{ 49, 0x00 },
63*4882a593Smuzhiyun 	{ 51, 0x00 },
64*4882a593Smuzhiyun 	{ 56, 0x00 },
65*4882a593Smuzhiyun 	{ 58, 0x00 },
66*4882a593Smuzhiyun 	{ 59, 0x00 },
67*4882a593Smuzhiyun 	{ 60, 0x00 },
68*4882a593Smuzhiyun 	{ 61, 0x00 },
69*4882a593Smuzhiyun 	{ 62, 0x00 },
70*4882a593Smuzhiyun 	{ 63, 0x00 },
71*4882a593Smuzhiyun 	{ 64, 0x00 },
72*4882a593Smuzhiyun 	{ 65, 0x00 },
73*4882a593Smuzhiyun 	{ 66, 0x00 },
74*4882a593Smuzhiyun 	{ 67, 0x00 },
75*4882a593Smuzhiyun 	{ 68, 0x00 },
76*4882a593Smuzhiyun 	{ 69, 0x00 },
77*4882a593Smuzhiyun 	{ 70, 0x00 },
78*4882a593Smuzhiyun 	{ 71, 0x00 },
79*4882a593Smuzhiyun 	{ 72, 0x00 },
80*4882a593Smuzhiyun 	{ 73, 0x00 },
81*4882a593Smuzhiyun 	{ 74, 0x00 },
82*4882a593Smuzhiyun 	{ 75, 0x00 },
83*4882a593Smuzhiyun 	{ 76, 0x00 },
84*4882a593Smuzhiyun 	{ 77, 0x00 },
85*4882a593Smuzhiyun 	{ 78, 0x00 },
86*4882a593Smuzhiyun 	{ 79, 0x00 },
87*4882a593Smuzhiyun 	{ 80, 0x00 },
88*4882a593Smuzhiyun 	{ 81, 0x00 },
89*4882a593Smuzhiyun 	{ 82, 0x00 },
90*4882a593Smuzhiyun 	{ 83, 0x00 },
91*4882a593Smuzhiyun 	{ 85, 0x00 },
92*4882a593Smuzhiyun 	{ 85, 0x00 },
93*4882a593Smuzhiyun 	{ 86, 0x00 },
94*4882a593Smuzhiyun 	{ 87, 0x00 },
95*4882a593Smuzhiyun 	{ 88, 0x00 },
96*4882a593Smuzhiyun 	{ 89, 0x00 },
97*4882a593Smuzhiyun 	{ 90, 0x00 },
98*4882a593Smuzhiyun 	{ 91, 0x00 },
99*4882a593Smuzhiyun 	{ 92, 0x00 },
100*4882a593Smuzhiyun 	{ 93, 0x00 },
101*4882a593Smuzhiyun 	{ 94, 0x00 },
102*4882a593Smuzhiyun 	{ 95, 0x00 },
103*4882a593Smuzhiyun 	{ 96, 0x01 },
104*4882a593Smuzhiyun 	{ 97, 0x00 },
105*4882a593Smuzhiyun 	{ 98, 0x00 },
106*4882a593Smuzhiyun 	{ 99, 0x00 },
107*4882a593Smuzhiyun 	{ 100, 0x00 },
108*4882a593Smuzhiyun 	{ 101, 0x00 },
109*4882a593Smuzhiyun 	{ 102, 0x00 },
110*4882a593Smuzhiyun 	{ 103, 0x01 },
111*4882a593Smuzhiyun 	{ 104, 0x01 },
112*4882a593Smuzhiyun 	{ 105, 0x00 },
113*4882a593Smuzhiyun 	{ 106, 0x01 },
114*4882a593Smuzhiyun 	{ 107, 0x00 },
115*4882a593Smuzhiyun 	{ 108, 0x00 },
116*4882a593Smuzhiyun 	{ 109, 0x00 },
117*4882a593Smuzhiyun 	{ 110, 0x00 },
118*4882a593Smuzhiyun 	{ 111, 0x02 },
119*4882a593Smuzhiyun 	{ 112, 0x02 },
120*4882a593Smuzhiyun 	{ 113, 0x00 },
121*4882a593Smuzhiyun 	{ 121, 0x80 },
122*4882a593Smuzhiyun 	{ 122, 0xBB },
123*4882a593Smuzhiyun 	{ 123, 0x80 },
124*4882a593Smuzhiyun 	{ 124, 0xBB },
125*4882a593Smuzhiyun 	{ 128, 0x00 },
126*4882a593Smuzhiyun 	{ 130, 0x00 },
127*4882a593Smuzhiyun 	{ 131, 0x00 },
128*4882a593Smuzhiyun 	{ 132, 0x00 },
129*4882a593Smuzhiyun 	{ 133, 0x0A },
130*4882a593Smuzhiyun 	{ 134, 0x0A },
131*4882a593Smuzhiyun 	{ 135, 0x0A },
132*4882a593Smuzhiyun 	{ 136, 0x0F },
133*4882a593Smuzhiyun 	{ 137, 0x00 },
134*4882a593Smuzhiyun 	{ 138, 0x73 },
135*4882a593Smuzhiyun 	{ 139, 0x33 },
136*4882a593Smuzhiyun 	{ 140, 0x73 },
137*4882a593Smuzhiyun 	{ 141, 0x33 },
138*4882a593Smuzhiyun 	{ 142, 0x73 },
139*4882a593Smuzhiyun 	{ 143, 0x33 },
140*4882a593Smuzhiyun 	{ 144, 0x73 },
141*4882a593Smuzhiyun 	{ 145, 0x33 },
142*4882a593Smuzhiyun 	{ 146, 0x73 },
143*4882a593Smuzhiyun 	{ 147, 0x33 },
144*4882a593Smuzhiyun 	{ 148, 0x73 },
145*4882a593Smuzhiyun 	{ 149, 0x33 },
146*4882a593Smuzhiyun 	{ 150, 0x73 },
147*4882a593Smuzhiyun 	{ 151, 0x33 },
148*4882a593Smuzhiyun 	{ 152, 0x00 },
149*4882a593Smuzhiyun 	{ 153, 0x00 },
150*4882a593Smuzhiyun 	{ 154, 0x00 },
151*4882a593Smuzhiyun 	{ 155, 0x00 },
152*4882a593Smuzhiyun 	{ 176, 0x00 },
153*4882a593Smuzhiyun 	{ 177, 0x00 },
154*4882a593Smuzhiyun 	{ 178, 0x00 },
155*4882a593Smuzhiyun 	{ 179, 0x00 },
156*4882a593Smuzhiyun 	{ 180, 0x00 },
157*4882a593Smuzhiyun 	{ 181, 0x00 },
158*4882a593Smuzhiyun 	{ 182, 0x00 },
159*4882a593Smuzhiyun 	{ 183, 0x00 },
160*4882a593Smuzhiyun 	{ 184, 0x00 },
161*4882a593Smuzhiyun 	{ 185, 0x00 },
162*4882a593Smuzhiyun 	{ 186, 0x00 },
163*4882a593Smuzhiyun 	{ 187, 0x00 },
164*4882a593Smuzhiyun 	{ 188, 0x00 },
165*4882a593Smuzhiyun 	{ 189, 0x00 },
166*4882a593Smuzhiyun 	{ 208, 0x06 },
167*4882a593Smuzhiyun 	{ 209, 0x00 },
168*4882a593Smuzhiyun 	{ 210, 0x08 },
169*4882a593Smuzhiyun 	{ 211, 0x54 },
170*4882a593Smuzhiyun 	{ 212, 0x14 },
171*4882a593Smuzhiyun 	{ 213, 0x0d },
172*4882a593Smuzhiyun 	{ 214, 0x0d },
173*4882a593Smuzhiyun 	{ 215, 0x14 },
174*4882a593Smuzhiyun 	{ 216, 0x60 },
175*4882a593Smuzhiyun 	{ 221, 0x00 },
176*4882a593Smuzhiyun 	{ 222, 0x00 },
177*4882a593Smuzhiyun 	{ 223, 0x00 },
178*4882a593Smuzhiyun 	{ 224, 0x00 },
179*4882a593Smuzhiyun 	{ 248, 0x00 },
180*4882a593Smuzhiyun 	{ 249, 0x00 },
181*4882a593Smuzhiyun 	{ 250, 0x00 },
182*4882a593Smuzhiyun 	{ 255, 0x00 },
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* codec private data */
186*4882a593Smuzhiyun struct lm49453_priv {
187*4882a593Smuzhiyun 	struct regmap *regmap;
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* capture path controls */
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static const char *lm49453_mic2mode_text[] = {"Single Ended", "Differential"};
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(lm49453_mic2mode_enum, LM49453_P0_MICR_REG, 5,
195*4882a593Smuzhiyun 			    lm49453_mic2mode_text);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static const char *lm49453_dmic_cfg_text[] = {"DMICDAT1", "DMICDAT2"};
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(lm49453_dmic12_cfg_enum,
200*4882a593Smuzhiyun 			    LM49453_P0_DIGITAL_MIC1_CONFIG_REG, 7,
201*4882a593Smuzhiyun 			    lm49453_dmic_cfg_text);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(lm49453_dmic34_cfg_enum,
204*4882a593Smuzhiyun 			    LM49453_P0_DIGITAL_MIC2_CONFIG_REG, 7,
205*4882a593Smuzhiyun 			    lm49453_dmic_cfg_text);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* MUX Controls */
208*4882a593Smuzhiyun static const char *lm49453_adcl_mux_text[] = { "MIC1", "Aux_L" };
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun static const char *lm49453_adcr_mux_text[] = { "MIC2", "Aux_R" };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(lm49453_adcl_enum,
213*4882a593Smuzhiyun 			    LM49453_P0_ANALOG_MIXER_ADC_REG, 0,
214*4882a593Smuzhiyun 			    lm49453_adcl_mux_text);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(lm49453_adcr_enum,
217*4882a593Smuzhiyun 			    LM49453_P0_ANALOG_MIXER_ADC_REG, 1,
218*4882a593Smuzhiyun 			    lm49453_adcr_mux_text);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_adcl_mux_control =
221*4882a593Smuzhiyun 	SOC_DAPM_ENUM("ADC Left Mux", lm49453_adcl_enum);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_adcr_mux_control =
224*4882a593Smuzhiyun 	SOC_DAPM_ENUM("ADC Right Mux", lm49453_adcr_enum);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_headset_left_mixer[] = {
227*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACHPL1_REG, 0, 1, 0),
228*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACHPL1_REG, 1, 1, 0),
229*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACHPL1_REG, 2, 1, 0),
230*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACHPL1_REG, 3, 1, 0),
231*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACHPL1_REG, 4, 1, 0),
232*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACHPL1_REG, 5, 1, 0),
233*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACHPL1_REG, 6, 1, 0),
234*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACHPL1_REG, 7, 1, 0),
235*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACHPL2_REG, 0, 1, 0),
236*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACHPL2_REG, 1, 1, 0),
237*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACHPL2_REG, 2, 1, 0),
238*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACHPL2_REG, 3, 1, 0),
239*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACHPL2_REG, 4, 1, 0),
240*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACHPL2_REG, 5, 1, 0),
241*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACHPL2_REG, 6, 1, 0),
242*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACHPL2_REG, 7, 1, 0),
243*4882a593Smuzhiyun SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 0, 0, 0),
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_headset_right_mixer[] = {
247*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACHPR1_REG, 0, 1, 0),
248*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACHPR1_REG, 1, 1, 0),
249*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACHPR1_REG, 2, 1, 0),
250*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACHPR1_REG, 3, 1, 0),
251*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACHPR1_REG, 4, 1, 0),
252*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACHPR1_REG, 5, 1, 0),
253*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACHPR1_REG, 6, 1, 0),
254*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACHPR1_REG, 7, 1, 0),
255*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACHPR2_REG, 0, 1, 0),
256*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACHPR2_REG, 1, 1, 0),
257*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACHPR2_REG, 2, 1, 0),
258*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACHPR2_REG, 3, 1, 0),
259*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACHPR2_REG, 4, 1, 0),
260*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACHPR2_REG, 5, 1, 0),
261*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACHPR2_REG, 6, 1, 0),
262*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACHPR2_REG, 7, 1, 0),
263*4882a593Smuzhiyun SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 1, 0, 0),
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_speaker_left_mixer[] = {
267*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACLSL1_REG, 0, 1, 0),
268*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACLSL1_REG, 1, 1, 0),
269*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACLSL1_REG, 2, 1, 0),
270*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACLSL1_REG, 3, 1, 0),
271*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACLSL1_REG, 4, 1, 0),
272*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACLSL1_REG, 5, 1, 0),
273*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACLSL1_REG, 6, 1, 0),
274*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACLSL1_REG, 7, 1, 0),
275*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACLSL2_REG, 0, 1, 0),
276*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACLSL2_REG, 1, 1, 0),
277*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACLSL2_REG, 2, 1, 0),
278*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACLSL2_REG, 3, 1, 0),
279*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACLSL2_REG, 4, 1, 0),
280*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACLSL2_REG, 5, 1, 0),
281*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACLSL2_REG, 6, 1, 0),
282*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACLSL2_REG, 7, 1, 0),
283*4882a593Smuzhiyun SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 2, 0, 0),
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_speaker_right_mixer[] = {
287*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACLSR1_REG, 0, 1, 0),
288*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACLSR1_REG, 1, 1, 0),
289*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACLSR1_REG, 2, 1, 0),
290*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACLSR1_REG, 3, 1, 0),
291*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACLSR1_REG, 4, 1, 0),
292*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACLSR1_REG, 5, 1, 0),
293*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACLSR1_REG, 6, 1, 0),
294*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACLSR1_REG, 7, 1, 0),
295*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACLSR2_REG, 0, 1, 0),
296*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACLSR2_REG, 1, 1, 0),
297*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACLSR2_REG, 2, 1, 0),
298*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACLSR2_REG, 3, 1, 0),
299*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACLSR2_REG, 4, 1, 0),
300*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACLSR2_REG, 5, 1, 0),
301*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACLSR2_REG, 6, 1, 0),
302*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACLSR2_REG, 7, 1, 0),
303*4882a593Smuzhiyun SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 3, 0, 0),
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_haptic_left_mixer[] = {
307*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACHAL1_REG, 0, 1, 0),
308*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACHAL1_REG, 1, 1, 0),
309*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACHAL1_REG, 2, 1, 0),
310*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACHAL1_REG, 3, 1, 0),
311*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACHAL1_REG, 4, 1, 0),
312*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACHAL1_REG, 5, 1, 0),
313*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACHAL1_REG, 6, 1, 0),
314*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACHAL1_REG, 7, 1, 0),
315*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACHAL2_REG, 0, 1, 0),
316*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACHAL2_REG, 1, 1, 0),
317*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACHAL2_REG, 2, 1, 0),
318*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACHAL2_REG, 3, 1, 0),
319*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACHAL2_REG, 4, 1, 0),
320*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACHAL2_REG, 5, 1, 0),
321*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACHAL2_REG, 6, 1, 0),
322*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACHAL2_REG, 7, 1, 0),
323*4882a593Smuzhiyun SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 4, 0, 0),
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_haptic_right_mixer[] = {
327*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACHAR1_REG, 0, 1, 0),
328*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACHAR1_REG, 1, 1, 0),
329*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACHAR1_REG, 2, 1, 0),
330*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACHAR1_REG, 3, 1, 0),
331*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACHAR1_REG, 4, 1, 0),
332*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACHAR1_REG, 5, 1, 0),
333*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACHAR1_REG, 6, 1, 0),
334*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACHAR1_REG, 7, 1, 0),
335*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACHAR2_REG, 0, 1, 0),
336*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACHAR2_REG, 1, 1, 0),
337*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACHAR2_REG, 2, 1, 0),
338*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACHAR2_REG, 3, 1, 0),
339*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACHAR2_REG, 4, 1, 0),
340*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACHAR2_REG, 5, 1, 0),
341*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACHAR2_REG, 6, 1, 0),
342*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACHAR2_REG, 7, 1, 0),
343*4882a593Smuzhiyun SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 5, 0, 0),
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_lineout_left_mixer[] = {
347*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACLOL1_REG, 0, 1, 0),
348*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACLOL1_REG, 1, 1, 0),
349*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACLOL1_REG, 2, 1, 0),
350*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACLOL1_REG, 3, 1, 0),
351*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACLOL1_REG, 4, 1, 0),
352*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACLOL1_REG, 5, 1, 0),
353*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACLOL1_REG, 6, 1, 0),
354*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACLOL1_REG, 7, 1, 0),
355*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACLOL2_REG, 0, 1, 0),
356*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACLOL2_REG, 1, 1, 0),
357*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACLOL2_REG, 2, 1, 0),
358*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACLOL2_REG, 3, 1, 0),
359*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACLOL2_REG, 4, 1, 0),
360*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACLOL2_REG, 5, 1, 0),
361*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACLOL2_REG, 6, 1, 0),
362*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACLOL2_REG, 7, 1, 0),
363*4882a593Smuzhiyun SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 6, 0, 0),
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_lineout_right_mixer[] = {
367*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACLOR1_REG, 0, 1, 0),
368*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACLOR1_REG, 1, 1, 0),
369*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACLOR1_REG, 2, 1, 0),
370*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACLOR1_REG, 3, 1, 0),
371*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACLOR1_REG, 4, 1, 0),
372*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACLOR1_REG, 5, 1, 0),
373*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACLOR1_REG, 6, 1, 0),
374*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACLOR1_REG, 7, 1, 0),
375*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACLOR2_REG, 0, 1, 0),
376*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACLOR2_REG, 1, 1, 0),
377*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACLOR2_REG, 2, 1, 0),
378*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACLOR2_REG, 3, 1, 0),
379*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACLOR2_REG, 4, 1, 0),
380*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACLOR2_REG, 5, 1, 0),
381*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACLOR2_REG, 6, 1, 0),
382*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACLOR2_REG, 7, 1, 0),
383*4882a593Smuzhiyun SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 7, 0, 0),
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_port1_tx1_mixer[] = {
387*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX1_REG, 0, 1, 0),
388*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX1_REG, 1, 1, 0),
389*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX1_REG, 2, 1, 0),
390*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX1_REG, 3, 1, 0),
391*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX1_REG, 4, 1, 0),
392*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX1_REG, 5, 1, 0),
393*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_PORT1_TX1_REG, 6, 1, 0),
394*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_PORT1_TX1_REG, 7, 1, 0),
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_port1_tx2_mixer[] = {
398*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX2_REG, 0, 1, 0),
399*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX2_REG, 1, 1, 0),
400*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX2_REG, 2, 1, 0),
401*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX2_REG, 3, 1, 0),
402*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX2_REG, 4, 1, 0),
403*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX2_REG, 5, 1, 0),
404*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_PORT1_TX2_REG, 6, 1, 0),
405*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_PORT1_TX2_REG, 7, 1, 0),
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_port1_tx3_mixer[] = {
409*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX3_REG, 0, 1, 0),
410*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX3_REG, 1, 1, 0),
411*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX3_REG, 2, 1, 0),
412*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX3_REG, 3, 1, 0),
413*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX3_REG, 4, 1, 0),
414*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX3_REG, 5, 1, 0),
415*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_PORT1_TX3_REG, 6, 1, 0),
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_port1_tx4_mixer[] = {
419*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX4_REG, 0, 1, 0),
420*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX4_REG, 1, 1, 0),
421*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX4_REG, 2, 1, 0),
422*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX4_REG, 3, 1, 0),
423*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX4_REG, 4, 1, 0),
424*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX4_REG, 5, 1, 0),
425*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_PORT1_TX4_REG, 6, 1, 0),
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_port1_tx5_mixer[] = {
429*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX5_REG, 0, 1, 0),
430*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX5_REG, 1, 1, 0),
431*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX5_REG, 2, 1, 0),
432*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX5_REG, 3, 1, 0),
433*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX5_REG, 4, 1, 0),
434*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX5_REG, 5, 1, 0),
435*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_PORT1_TX5_REG, 6, 1, 0),
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_port1_tx6_mixer[] = {
439*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX6_REG, 0, 1, 0),
440*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX6_REG, 1, 1, 0),
441*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX6_REG, 2, 1, 0),
442*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX6_REG, 3, 1, 0),
443*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX6_REG, 4, 1, 0),
444*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX6_REG, 5, 1, 0),
445*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_PORT1_TX6_REG, 6, 1, 0),
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_port1_tx7_mixer[] = {
449*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX7_REG, 0, 1, 0),
450*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX7_REG, 1, 1, 0),
451*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX7_REG, 2, 1, 0),
452*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX7_REG, 3, 1, 0),
453*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX7_REG, 4, 1, 0),
454*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX7_REG, 5, 1, 0),
455*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_PORT1_TX7_REG, 6, 1, 0),
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_port1_tx8_mixer[] = {
459*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX8_REG, 0, 1, 0),
460*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX8_REG, 1, 1, 0),
461*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX8_REG, 2, 1, 0),
462*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX8_REG, 3, 1, 0),
463*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX8_REG, 4, 1, 0),
464*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX8_REG, 5, 1, 0),
465*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_PORT1_TX8_REG, 6, 1, 0),
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_port2_tx1_mixer[] = {
469*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT2_TX1_REG, 0, 1, 0),
470*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT2_TX1_REG, 1, 1, 0),
471*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT2_TX1_REG, 2, 1, 0),
472*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT2_TX1_REG, 3, 1, 0),
473*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT2_TX1_REG, 4, 1, 0),
474*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT2_TX1_REG, 5, 1, 0),
475*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_PORT2_TX1_REG, 6, 1, 0),
476*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_PORT2_TX1_REG, 7, 1, 0),
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_port2_tx2_mixer[] = {
480*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT2_TX2_REG, 0, 1, 0),
481*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT2_TX2_REG, 1, 1, 0),
482*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT2_TX2_REG, 2, 1, 0),
483*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT2_TX2_REG, 3, 1, 0),
484*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT2_TX2_REG, 4, 1, 0),
485*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT2_TX2_REG, 5, 1, 0),
486*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_PORT2_TX2_REG, 6, 1, 0),
487*4882a593Smuzhiyun SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_PORT2_TX2_REG, 7, 1, 0),
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun /* TLV Declarations */
491*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_dac_tlv, -7650, 150, 1);
492*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(mic_tlv, 0, 200, 1);
493*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(port_tlv, -1800, 600, 0);
494*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(stn_tlv, -7200, 150, 0);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_sidetone_mixer_controls[] = {
497*4882a593Smuzhiyun /* Sidetone supports mono only */
498*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("Sidetone ADCL Volume", LM49453_P0_STN_VOL_ADCL_REG,
499*4882a593Smuzhiyun 		     0, 0x3F, 0, stn_tlv),
500*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("Sidetone ADCR Volume", LM49453_P0_STN_VOL_ADCR_REG,
501*4882a593Smuzhiyun 		     0, 0x3F, 0, stn_tlv),
502*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("Sidetone DMIC1L Volume", LM49453_P0_STN_VOL_DMIC1L_REG,
503*4882a593Smuzhiyun 		     0, 0x3F, 0, stn_tlv),
504*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("Sidetone DMIC1R Volume", LM49453_P0_STN_VOL_DMIC1R_REG,
505*4882a593Smuzhiyun 		     0, 0x3F, 0, stn_tlv),
506*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("Sidetone DMIC2L Volume", LM49453_P0_STN_VOL_DMIC2L_REG,
507*4882a593Smuzhiyun 		     0, 0x3F, 0, stn_tlv),
508*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("Sidetone DMIC2R Volume", LM49453_P0_STN_VOL_DMIC2R_REG,
509*4882a593Smuzhiyun 		     0, 0x3F, 0, stn_tlv),
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun static const struct snd_kcontrol_new lm49453_snd_controls[] = {
513*4882a593Smuzhiyun 	/* mic1 and mic2 supports mono only */
514*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Mic1 Volume", LM49453_P0_MICL_REG, 0, 15, 0, mic_tlv),
515*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Mic2 Volume", LM49453_P0_MICR_REG, 0, 15, 0, mic_tlv),
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ADCL Volume", LM49453_P0_ADC_LEVELL_REG, 0, 63,
518*4882a593Smuzhiyun 			0, adc_dac_tlv),
519*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ADCR Volume", LM49453_P0_ADC_LEVELR_REG, 0, 63,
520*4882a593Smuzhiyun 			0, adc_dac_tlv),
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("DMIC1 Volume", LM49453_P0_DMIC1_LEVELL_REG,
523*4882a593Smuzhiyun 			  LM49453_P0_DMIC1_LEVELR_REG, 0, 63, 0, adc_dac_tlv),
524*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("DMIC2 Volume", LM49453_P0_DMIC2_LEVELL_REG,
525*4882a593Smuzhiyun 			  LM49453_P0_DMIC2_LEVELR_REG, 0, 63, 0, adc_dac_tlv),
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Mic2Mode", lm49453_mic2mode_enum),
528*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DMIC12 SRC", lm49453_dmic12_cfg_enum),
529*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DMIC34 SRC", lm49453_dmic34_cfg_enum),
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* Capture path filter enable */
532*4882a593Smuzhiyun 	SOC_SINGLE("DMIC1 HPFilter Switch", LM49453_P0_ADC_FX_ENABLES_REG,
533*4882a593Smuzhiyun 					    0, 1, 0),
534*4882a593Smuzhiyun 	SOC_SINGLE("DMIC2 HPFilter Switch", LM49453_P0_ADC_FX_ENABLES_REG,
535*4882a593Smuzhiyun 					    1, 1, 0),
536*4882a593Smuzhiyun 	SOC_SINGLE("ADC HPFilter Switch", LM49453_P0_ADC_FX_ENABLES_REG,
537*4882a593Smuzhiyun 					  2, 1, 0),
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("DAC HP Volume", LM49453_P0_DAC_HP_LEVELL_REG,
540*4882a593Smuzhiyun 			  LM49453_P0_DAC_HP_LEVELR_REG, 0, 63, 0, adc_dac_tlv),
541*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("DAC LO Volume", LM49453_P0_DAC_LO_LEVELL_REG,
542*4882a593Smuzhiyun 			  LM49453_P0_DAC_LO_LEVELR_REG, 0, 63, 0, adc_dac_tlv),
543*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("DAC LS Volume", LM49453_P0_DAC_LS_LEVELL_REG,
544*4882a593Smuzhiyun 			  LM49453_P0_DAC_LS_LEVELR_REG, 0, 63, 0, adc_dac_tlv),
545*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("DAC HA Volume", LM49453_P0_DAC_HA_LEVELL_REG,
546*4882a593Smuzhiyun 			  LM49453_P0_DAC_HA_LEVELR_REG, 0, 63, 0, adc_dac_tlv),
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EP Volume", LM49453_P0_DAC_LS_LEVELL_REG,
549*4882a593Smuzhiyun 			0, 63, 0, adc_dac_tlv),
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	SOC_SINGLE_TLV("PORT1_1_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL1_REG,
552*4882a593Smuzhiyun 			0, 3, 0, port_tlv),
553*4882a593Smuzhiyun 	SOC_SINGLE_TLV("PORT1_2_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL1_REG,
554*4882a593Smuzhiyun 			2, 3, 0, port_tlv),
555*4882a593Smuzhiyun 	SOC_SINGLE_TLV("PORT1_3_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL1_REG,
556*4882a593Smuzhiyun 			4, 3, 0, port_tlv),
557*4882a593Smuzhiyun 	SOC_SINGLE_TLV("PORT1_4_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL1_REG,
558*4882a593Smuzhiyun 			6, 3, 0, port_tlv),
559*4882a593Smuzhiyun 	SOC_SINGLE_TLV("PORT1_5_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL2_REG,
560*4882a593Smuzhiyun 			0, 3, 0, port_tlv),
561*4882a593Smuzhiyun 	SOC_SINGLE_TLV("PORT1_6_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL2_REG,
562*4882a593Smuzhiyun 			2, 3, 0, port_tlv),
563*4882a593Smuzhiyun 	SOC_SINGLE_TLV("PORT1_7_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL2_REG,
564*4882a593Smuzhiyun 			4, 3, 0, port_tlv),
565*4882a593Smuzhiyun 	SOC_SINGLE_TLV("PORT1_8_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL2_REG,
566*4882a593Smuzhiyun 			6, 3, 0, port_tlv),
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	SOC_SINGLE_TLV("PORT2_1_RX_LVL Volume", LM49453_P0_PORT2_RX_LVL_REG,
569*4882a593Smuzhiyun 			0, 3, 0, port_tlv),
570*4882a593Smuzhiyun 	SOC_SINGLE_TLV("PORT2_2_RX_LVL Volume", LM49453_P0_PORT2_RX_LVL_REG,
571*4882a593Smuzhiyun 			2, 3, 0, port_tlv),
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	SOC_SINGLE("Port1 Playback Switch", LM49453_P0_AUDIO_PORT1_BASIC_REG,
574*4882a593Smuzhiyun 		    1, 1, 0),
575*4882a593Smuzhiyun 	SOC_SINGLE("Port2 Playback Switch", LM49453_P0_AUDIO_PORT2_BASIC_REG,
576*4882a593Smuzhiyun 		    1, 1, 0),
577*4882a593Smuzhiyun 	SOC_SINGLE("Port1 Capture Switch", LM49453_P0_AUDIO_PORT1_BASIC_REG,
578*4882a593Smuzhiyun 		    2, 1, 0),
579*4882a593Smuzhiyun 	SOC_SINGLE("Port2 Capture Switch", LM49453_P0_AUDIO_PORT2_BASIC_REG,
580*4882a593Smuzhiyun 		    2, 1, 0)
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun /* DAPM widgets */
585*4882a593Smuzhiyun static const struct snd_soc_dapm_widget lm49453_dapm_widgets[] = {
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/* All end points HP,EP, LS, Lineout and Haptic */
588*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPOUTL"),
589*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPOUTR"),
590*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("EPOUT"),
591*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LSOUTL"),
592*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LSOUTR"),
593*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LOOUTR"),
594*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LOOUTL"),
595*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HAOUTL"),
596*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HAOUTR"),
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AMIC1"),
599*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AMIC2"),
600*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("DMIC1DAT"),
601*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("DMIC2DAT"),
602*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AUXL"),
603*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AUXR"),
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PORT1_1_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
606*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PORT1_2_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
607*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PORT1_3_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
608*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PORT1_4_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
609*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PORT1_5_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
610*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PORT1_6_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
611*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PORT1_7_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
612*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PORT1_8_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
613*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PORT2_1_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
614*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PORT2_2_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("AMIC1Bias", LM49453_P0_MICL_REG, 6, 0, NULL, 0),
617*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("AMIC2Bias", LM49453_P0_MICR_REG, 6, 0, NULL, 0),
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	/* playback path driver enables */
620*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("Headset Switch",
621*4882a593Smuzhiyun 			LM49453_P0_PMC_SETUP_REG, 0, 0, NULL, 0),
622*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("Earpiece Switch",
623*4882a593Smuzhiyun 			LM49453_P0_EP_REG, 0, 0, NULL, 0),
624*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("Speaker Left Switch",
625*4882a593Smuzhiyun 			LM49453_P0_DIS_PKVL_FB_REG, 0, 1, NULL, 0),
626*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("Speaker Right Switch",
627*4882a593Smuzhiyun 			LM49453_P0_DIS_PKVL_FB_REG, 1, 1, NULL, 0),
628*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("Haptic Left Switch",
629*4882a593Smuzhiyun 			LM49453_P0_DIS_PKVL_FB_REG, 2, 1, NULL, 0),
630*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("Haptic Right Switch",
631*4882a593Smuzhiyun 			LM49453_P0_DIS_PKVL_FB_REG, 3, 1, NULL, 0),
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/* DAC */
634*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("HPL DAC", "Headset", SND_SOC_NOPM, 0, 0),
635*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("HPR DAC", "Headset", SND_SOC_NOPM, 0, 0),
636*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("LSL DAC", "Speaker", SND_SOC_NOPM, 0, 0),
637*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("LSR DAC", "Speaker", SND_SOC_NOPM, 0, 0),
638*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("HAL DAC", "Haptic", SND_SOC_NOPM, 0, 0),
639*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("HAR DAC", "Haptic", SND_SOC_NOPM, 0, 0),
640*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("LOL DAC", "Lineout", SND_SOC_NOPM, 0, 0),
641*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("LOR DAC", "Lineout", SND_SOC_NOPM, 0, 0),
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("AUXL Input",
645*4882a593Smuzhiyun 			LM49453_P0_ANALOG_MIXER_ADC_REG, 2, 0, NULL, 0),
646*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("AUXR Input",
647*4882a593Smuzhiyun 			LM49453_P0_ANALOG_MIXER_ADC_REG, 3, 0, NULL, 0),
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Sidetone", SND_SOC_NOPM, 0, 0, NULL, 0),
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/* ADC */
652*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("DMIC1 Left", "Capture", SND_SOC_NOPM, 1, 0),
653*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("DMIC1 Right", "Capture", SND_SOC_NOPM, 1, 0),
654*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("DMIC2 Left", "Capture", SND_SOC_NOPM, 1, 0),
655*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("DMIC2 Right", "Capture", SND_SOC_NOPM, 1, 0),
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("ADC Left", "Capture", SND_SOC_NOPM, 1, 0),
658*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("ADC Right", "Capture", SND_SOC_NOPM, 0, 0),
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ADCL Mux", SND_SOC_NOPM, 0, 0,
661*4882a593Smuzhiyun 			  &lm49453_adcl_mux_control),
662*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ADCR Mux", SND_SOC_NOPM, 0, 0,
663*4882a593Smuzhiyun 			  &lm49453_adcr_mux_control),
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Mic1 Input",
666*4882a593Smuzhiyun 			SND_SOC_NOPM, 0, 0, &lm49453_adcl_mux_control),
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Mic2 Input",
669*4882a593Smuzhiyun 			SND_SOC_NOPM, 0, 0, &lm49453_adcr_mux_control),
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	/* AIF */
672*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("PORT1_SDI", NULL, 0,
673*4882a593Smuzhiyun 			    LM49453_P0_PULL_CONFIG1_REG, 2, 0),
674*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("PORT2_SDI", NULL, 0,
675*4882a593Smuzhiyun 			    LM49453_P0_PULL_CONFIG1_REG, 6, 0),
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("PORT1_SDO", NULL, 0,
678*4882a593Smuzhiyun 			     LM49453_P0_PULL_CONFIG1_REG, 3, 0),
679*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("PORT2_SDO", NULL, 0,
680*4882a593Smuzhiyun 			      LM49453_P0_PULL_CONFIG1_REG, 7, 0),
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/* Port1 TX controls */
683*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("P1_1_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
684*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("P1_2_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
685*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("P1_3_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
686*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("P1_4_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
687*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("P1_5_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
688*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("P1_6_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
689*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("P1_7_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
690*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("P1_8_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	/* Port2 TX controls */
693*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("P2_1_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
694*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV("P2_2_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	/* Sidetone Mixer */
697*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Sidetone Mixer", SND_SOC_NOPM, 0, 0,
698*4882a593Smuzhiyun 			    lm49453_sidetone_mixer_controls,
699*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_sidetone_mixer_controls)),
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	/* DAC MIXERS */
702*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("HPL Mixer", SND_SOC_NOPM, 0, 0,
703*4882a593Smuzhiyun 			    lm49453_headset_left_mixer,
704*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_headset_left_mixer)),
705*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("HPR Mixer", SND_SOC_NOPM, 0, 0,
706*4882a593Smuzhiyun 			    lm49453_headset_right_mixer,
707*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_headset_right_mixer)),
708*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("LOL Mixer", SND_SOC_NOPM, 0, 0,
709*4882a593Smuzhiyun 			    lm49453_lineout_left_mixer,
710*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_lineout_left_mixer)),
711*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("LOR Mixer", SND_SOC_NOPM, 0, 0,
712*4882a593Smuzhiyun 			    lm49453_lineout_right_mixer,
713*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_lineout_right_mixer)),
714*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("LSL Mixer", SND_SOC_NOPM, 0, 0,
715*4882a593Smuzhiyun 			    lm49453_speaker_left_mixer,
716*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_speaker_left_mixer)),
717*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("LSR Mixer", SND_SOC_NOPM, 0, 0,
718*4882a593Smuzhiyun 			    lm49453_speaker_right_mixer,
719*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_speaker_right_mixer)),
720*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("HAL Mixer", SND_SOC_NOPM, 0, 0,
721*4882a593Smuzhiyun 			    lm49453_haptic_left_mixer,
722*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_haptic_left_mixer)),
723*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("HAR Mixer", SND_SOC_NOPM, 0, 0,
724*4882a593Smuzhiyun 			    lm49453_haptic_right_mixer,
725*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_haptic_right_mixer)),
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	/* Capture Mixer */
728*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Port1_1 Mixer", SND_SOC_NOPM, 0, 0,
729*4882a593Smuzhiyun 			    lm49453_port1_tx1_mixer,
730*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_port1_tx1_mixer)),
731*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Port1_2 Mixer", SND_SOC_NOPM, 0, 0,
732*4882a593Smuzhiyun 			    lm49453_port1_tx2_mixer,
733*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_port1_tx2_mixer)),
734*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Port1_3 Mixer", SND_SOC_NOPM, 0, 0,
735*4882a593Smuzhiyun 			    lm49453_port1_tx3_mixer,
736*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_port1_tx3_mixer)),
737*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Port1_4 Mixer", SND_SOC_NOPM, 0, 0,
738*4882a593Smuzhiyun 			    lm49453_port1_tx4_mixer,
739*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_port1_tx4_mixer)),
740*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Port1_5 Mixer", SND_SOC_NOPM, 0, 0,
741*4882a593Smuzhiyun 			    lm49453_port1_tx5_mixer,
742*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_port1_tx5_mixer)),
743*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Port1_6 Mixer", SND_SOC_NOPM, 0, 0,
744*4882a593Smuzhiyun 			    lm49453_port1_tx6_mixer,
745*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_port1_tx6_mixer)),
746*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Port1_7 Mixer", SND_SOC_NOPM, 0, 0,
747*4882a593Smuzhiyun 			    lm49453_port1_tx7_mixer,
748*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_port1_tx7_mixer)),
749*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Port1_8 Mixer", SND_SOC_NOPM, 0, 0,
750*4882a593Smuzhiyun 			    lm49453_port1_tx8_mixer,
751*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_port1_tx8_mixer)),
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Port2_1 Mixer", SND_SOC_NOPM, 0, 0,
754*4882a593Smuzhiyun 			    lm49453_port2_tx1_mixer,
755*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_port2_tx1_mixer)),
756*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Port2_2 Mixer", SND_SOC_NOPM, 0, 0,
757*4882a593Smuzhiyun 			    lm49453_port2_tx2_mixer,
758*4882a593Smuzhiyun 			    ARRAY_SIZE(lm49453_port2_tx2_mixer)),
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun static const struct snd_soc_dapm_route lm49453_audio_map[] = {
762*4882a593Smuzhiyun 	/* Port SDI mapping */
763*4882a593Smuzhiyun 	{ "PORT1_1_RX", "Port1 Playback Switch", "PORT1_SDI" },
764*4882a593Smuzhiyun 	{ "PORT1_2_RX", "Port1 Playback Switch", "PORT1_SDI" },
765*4882a593Smuzhiyun 	{ "PORT1_3_RX", "Port1 Playback Switch", "PORT1_SDI" },
766*4882a593Smuzhiyun 	{ "PORT1_4_RX", "Port1 Playback Switch", "PORT1_SDI" },
767*4882a593Smuzhiyun 	{ "PORT1_5_RX", "Port1 Playback Switch", "PORT1_SDI" },
768*4882a593Smuzhiyun 	{ "PORT1_6_RX", "Port1 Playback Switch", "PORT1_SDI" },
769*4882a593Smuzhiyun 	{ "PORT1_7_RX", "Port1 Playback Switch", "PORT1_SDI" },
770*4882a593Smuzhiyun 	{ "PORT1_8_RX", "Port1 Playback Switch", "PORT1_SDI" },
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	{ "PORT2_1_RX", "Port2 Playback Switch", "PORT2_SDI" },
773*4882a593Smuzhiyun 	{ "PORT2_2_RX", "Port2 Playback Switch", "PORT2_SDI" },
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	/* HP mapping */
776*4882a593Smuzhiyun 	{ "HPL Mixer", "Port1_1 Switch", "PORT1_1_RX" },
777*4882a593Smuzhiyun 	{ "HPL Mixer", "Port1_2 Switch", "PORT1_2_RX" },
778*4882a593Smuzhiyun 	{ "HPL Mixer", "Port1_3 Switch", "PORT1_3_RX" },
779*4882a593Smuzhiyun 	{ "HPL Mixer", "Port1_4 Switch", "PORT1_4_RX" },
780*4882a593Smuzhiyun 	{ "HPL Mixer", "Port1_5 Switch", "PORT1_5_RX" },
781*4882a593Smuzhiyun 	{ "HPL Mixer", "Port1_6 Switch", "PORT1_6_RX" },
782*4882a593Smuzhiyun 	{ "HPL Mixer", "Port1_7 Switch", "PORT1_7_RX" },
783*4882a593Smuzhiyun 	{ "HPL Mixer", "Port1_8 Switch", "PORT1_8_RX" },
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	{ "HPL Mixer", "Port2_1 Switch", "PORT2_1_RX" },
786*4882a593Smuzhiyun 	{ "HPL Mixer", "Port2_2 Switch", "PORT2_2_RX" },
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	{ "HPL Mixer", "ADCL Switch", "ADC Left" },
789*4882a593Smuzhiyun 	{ "HPL Mixer", "ADCR Switch", "ADC Right" },
790*4882a593Smuzhiyun 	{ "HPL Mixer", "DMIC1L Switch", "DMIC1 Left" },
791*4882a593Smuzhiyun 	{ "HPL Mixer", "DMIC1R Switch", "DMIC1 Right" },
792*4882a593Smuzhiyun 	{ "HPL Mixer", "DMIC2L Switch", "DMIC2 Left" },
793*4882a593Smuzhiyun 	{ "HPL Mixer", "DMIC2R Switch", "DMIC2 Right" },
794*4882a593Smuzhiyun 	{ "HPL Mixer", "Sidetone Switch", "Sidetone" },
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	{ "HPL DAC", NULL, "HPL Mixer" },
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	{ "HPR Mixer", "Port1_1 Switch", "PORT1_1_RX" },
799*4882a593Smuzhiyun 	{ "HPR Mixer", "Port1_2 Switch", "PORT1_2_RX" },
800*4882a593Smuzhiyun 	{ "HPR Mixer", "Port1_3 Switch", "PORT1_3_RX" },
801*4882a593Smuzhiyun 	{ "HPR Mixer", "Port1_4 Switch", "PORT1_4_RX" },
802*4882a593Smuzhiyun 	{ "HPR Mixer", "Port1_5 Switch", "PORT1_5_RX" },
803*4882a593Smuzhiyun 	{ "HPR Mixer", "Port1_6 Switch", "PORT1_6_RX" },
804*4882a593Smuzhiyun 	{ "HPR Mixer", "Port1_7 Switch", "PORT1_7_RX" },
805*4882a593Smuzhiyun 	{ "HPR Mixer", "Port1_8 Switch", "PORT1_8_RX" },
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* Port 2 */
808*4882a593Smuzhiyun 	{ "HPR Mixer", "Port2_1 Switch", "PORT2_1_RX" },
809*4882a593Smuzhiyun 	{ "HPR Mixer", "Port2_2 Switch", "PORT2_2_RX" },
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	{ "HPR Mixer", "ADCL Switch", "ADC Left" },
812*4882a593Smuzhiyun 	{ "HPR Mixer", "ADCR Switch", "ADC Right" },
813*4882a593Smuzhiyun 	{ "HPR Mixer", "DMIC1L Switch", "DMIC1 Left" },
814*4882a593Smuzhiyun 	{ "HPR Mixer", "DMIC1R Switch", "DMIC1 Right" },
815*4882a593Smuzhiyun 	{ "HPR Mixer", "DMIC2L Switch", "DMIC2 Left" },
816*4882a593Smuzhiyun 	{ "HPR Mixer", "DMIC2L Switch", "DMIC2 Right" },
817*4882a593Smuzhiyun 	{ "HPR Mixer", "Sidetone Switch", "Sidetone" },
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	{ "HPR DAC", NULL, "HPR Mixer" },
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	{ "HPOUTL", "Headset Switch", "HPL DAC"},
822*4882a593Smuzhiyun 	{ "HPOUTR", "Headset Switch", "HPR DAC"},
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	/* EP map */
825*4882a593Smuzhiyun 	{ "EPOUT", "Earpiece Switch", "HPL DAC" },
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	/* Speaker map */
828*4882a593Smuzhiyun 	{ "LSL Mixer", "Port1_1 Switch", "PORT1_1_RX" },
829*4882a593Smuzhiyun 	{ "LSL Mixer", "Port1_2 Switch", "PORT1_2_RX" },
830*4882a593Smuzhiyun 	{ "LSL Mixer", "Port1_3 Switch", "PORT1_3_RX" },
831*4882a593Smuzhiyun 	{ "LSL Mixer", "Port1_4 Switch", "PORT1_4_RX" },
832*4882a593Smuzhiyun 	{ "LSL Mixer", "Port1_5 Switch", "PORT1_5_RX" },
833*4882a593Smuzhiyun 	{ "LSL Mixer", "Port1_6 Switch", "PORT1_6_RX" },
834*4882a593Smuzhiyun 	{ "LSL Mixer", "Port1_7 Switch", "PORT1_7_RX" },
835*4882a593Smuzhiyun 	{ "LSL Mixer", "Port1_8 Switch", "PORT1_8_RX" },
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	/* Port 2 */
838*4882a593Smuzhiyun 	{ "LSL Mixer", "Port2_1 Switch", "PORT2_1_RX" },
839*4882a593Smuzhiyun 	{ "LSL Mixer", "Port2_2 Switch", "PORT2_2_RX" },
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	{ "LSL Mixer", "ADCL Switch", "ADC Left" },
842*4882a593Smuzhiyun 	{ "LSL Mixer", "ADCR Switch", "ADC Right" },
843*4882a593Smuzhiyun 	{ "LSL Mixer", "DMIC1L Switch", "DMIC1 Left" },
844*4882a593Smuzhiyun 	{ "LSL Mixer", "DMIC1R Switch", "DMIC1 Right" },
845*4882a593Smuzhiyun 	{ "LSL Mixer", "DMIC2L Switch", "DMIC2 Left" },
846*4882a593Smuzhiyun 	{ "LSL Mixer", "DMIC2R Switch", "DMIC2 Right" },
847*4882a593Smuzhiyun 	{ "LSL Mixer", "Sidetone Switch", "Sidetone" },
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	{ "LSL DAC", NULL, "LSL Mixer" },
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	{ "LSR Mixer", "Port1_1 Switch", "PORT1_1_RX" },
852*4882a593Smuzhiyun 	{ "LSR Mixer", "Port1_2 Switch", "PORT1_2_RX" },
853*4882a593Smuzhiyun 	{ "LSR Mixer", "Port1_3 Switch", "PORT1_3_RX" },
854*4882a593Smuzhiyun 	{ "LSR Mixer", "Port1_4 Switch", "PORT1_4_RX" },
855*4882a593Smuzhiyun 	{ "LSR Mixer", "Port1_5 Switch", "PORT1_5_RX" },
856*4882a593Smuzhiyun 	{ "LSR Mixer", "Port1_6 Switch", "PORT1_6_RX" },
857*4882a593Smuzhiyun 	{ "LSR Mixer", "Port1_7 Switch", "PORT1_7_RX" },
858*4882a593Smuzhiyun 	{ "LSR Mixer", "Port1_8 Switch", "PORT1_8_RX" },
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	/* Port 2 */
861*4882a593Smuzhiyun 	{ "LSR Mixer", "Port2_1 Switch", "PORT2_1_RX" },
862*4882a593Smuzhiyun 	{ "LSR Mixer", "Port2_2 Switch", "PORT2_2_RX" },
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	{ "LSR Mixer", "ADCL Switch", "ADC Left" },
865*4882a593Smuzhiyun 	{ "LSR Mixer", "ADCR Switch", "ADC Right" },
866*4882a593Smuzhiyun 	{ "LSR Mixer", "DMIC1L Switch", "DMIC1 Left" },
867*4882a593Smuzhiyun 	{ "LSR Mixer", "DMIC1R Switch", "DMIC1 Right" },
868*4882a593Smuzhiyun 	{ "LSR Mixer", "DMIC2L Switch", "DMIC2 Left" },
869*4882a593Smuzhiyun 	{ "LSR Mixer", "DMIC2R Switch", "DMIC2 Right" },
870*4882a593Smuzhiyun 	{ "LSR Mixer", "Sidetone Switch", "Sidetone" },
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	{ "LSR DAC", NULL, "LSR Mixer" },
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	{ "LSOUTL", "Speaker Left Switch", "LSL DAC"},
875*4882a593Smuzhiyun 	{ "LSOUTR", "Speaker Left Switch", "LSR DAC"},
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	/* Haptic map */
878*4882a593Smuzhiyun 	{ "HAL Mixer", "Port1_1 Switch", "PORT1_1_RX" },
879*4882a593Smuzhiyun 	{ "HAL Mixer", "Port1_2 Switch", "PORT1_2_RX" },
880*4882a593Smuzhiyun 	{ "HAL Mixer", "Port1_3 Switch", "PORT1_3_RX" },
881*4882a593Smuzhiyun 	{ "HAL Mixer", "Port1_4 Switch", "PORT1_4_RX" },
882*4882a593Smuzhiyun 	{ "HAL Mixer", "Port1_5 Switch", "PORT1_5_RX" },
883*4882a593Smuzhiyun 	{ "HAL Mixer", "Port1_6 Switch", "PORT1_6_RX" },
884*4882a593Smuzhiyun 	{ "HAL Mixer", "Port1_7 Switch", "PORT1_7_RX" },
885*4882a593Smuzhiyun 	{ "HAL Mixer", "Port1_8 Switch", "PORT1_8_RX" },
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	/* Port 2 */
888*4882a593Smuzhiyun 	{ "HAL Mixer", "Port2_1 Switch", "PORT2_1_RX" },
889*4882a593Smuzhiyun 	{ "HAL Mixer", "Port2_2 Switch", "PORT2_2_RX" },
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	{ "HAL Mixer", "ADCL Switch", "ADC Left" },
892*4882a593Smuzhiyun 	{ "HAL Mixer", "ADCR Switch", "ADC Right" },
893*4882a593Smuzhiyun 	{ "HAL Mixer", "DMIC1L Switch", "DMIC1 Left" },
894*4882a593Smuzhiyun 	{ "HAL Mixer", "DMIC1R Switch", "DMIC1 Right" },
895*4882a593Smuzhiyun 	{ "HAL Mixer", "DMIC2L Switch", "DMIC2 Left" },
896*4882a593Smuzhiyun 	{ "HAL Mixer", "DMIC2R Switch", "DMIC2 Right" },
897*4882a593Smuzhiyun 	{ "HAL Mixer", "Sidetone Switch", "Sidetone" },
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	{ "HAL DAC", NULL, "HAL Mixer" },
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	{ "HAR Mixer", "Port1_1 Switch", "PORT1_1_RX" },
902*4882a593Smuzhiyun 	{ "HAR Mixer", "Port1_2 Switch", "PORT1_2_RX" },
903*4882a593Smuzhiyun 	{ "HAR Mixer", "Port1_3 Switch", "PORT1_3_RX" },
904*4882a593Smuzhiyun 	{ "HAR Mixer", "Port1_4 Switch", "PORT1_4_RX" },
905*4882a593Smuzhiyun 	{ "HAR Mixer", "Port1_5 Switch", "PORT1_5_RX" },
906*4882a593Smuzhiyun 	{ "HAR Mixer", "Port1_6 Switch", "PORT1_6_RX" },
907*4882a593Smuzhiyun 	{ "HAR Mixer", "Port1_7 Switch", "PORT1_7_RX" },
908*4882a593Smuzhiyun 	{ "HAR Mixer", "Port1_8 Switch", "PORT1_8_RX" },
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/* Port 2 */
911*4882a593Smuzhiyun 	{ "HAR Mixer", "Port2_1 Switch", "PORT2_1_RX" },
912*4882a593Smuzhiyun 	{ "HAR Mixer", "Port2_2 Switch", "PORT2_2_RX" },
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	{ "HAR Mixer", "ADCL Switch", "ADC Left" },
915*4882a593Smuzhiyun 	{ "HAR Mixer", "ADCR Switch", "ADC Right" },
916*4882a593Smuzhiyun 	{ "HAR Mixer", "DMIC1L Switch", "DMIC1 Left" },
917*4882a593Smuzhiyun 	{ "HAR Mixer", "DMIC1R Switch", "DMIC1 Right" },
918*4882a593Smuzhiyun 	{ "HAR Mixer", "DMIC2L Switch", "DMIC2 Left" },
919*4882a593Smuzhiyun 	{ "HAR Mixer", "DMIC2R Switch", "DMIC2 Right" },
920*4882a593Smuzhiyun 	{ "HAR Mixer", "Sideton Switch", "Sidetone" },
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	{ "HAR DAC", NULL, "HAR Mixer" },
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	{ "HAOUTL", "Haptic Left Switch", "HAL DAC" },
925*4882a593Smuzhiyun 	{ "HAOUTR", "Haptic Right Switch", "HAR DAC" },
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	/* Lineout map */
928*4882a593Smuzhiyun 	{ "LOL Mixer", "Port1_1 Switch", "PORT1_1_RX" },
929*4882a593Smuzhiyun 	{ "LOL Mixer", "Port1_2 Switch", "PORT1_2_RX" },
930*4882a593Smuzhiyun 	{ "LOL Mixer", "Port1_3 Switch", "PORT1_3_RX" },
931*4882a593Smuzhiyun 	{ "LOL Mixer", "Port1_4 Switch", "PORT1_4_RX" },
932*4882a593Smuzhiyun 	{ "LOL Mixer", "Port1_5 Switch", "PORT1_5_RX" },
933*4882a593Smuzhiyun 	{ "LOL Mixer", "Port1_6 Switch", "PORT1_6_RX" },
934*4882a593Smuzhiyun 	{ "LOL Mixer", "Port1_7 Switch", "PORT1_7_RX" },
935*4882a593Smuzhiyun 	{ "LOL Mixer", "Port1_8 Switch", "PORT1_8_RX" },
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	/* Port 2 */
938*4882a593Smuzhiyun 	{ "LOL Mixer", "Port2_1 Switch", "PORT2_1_RX" },
939*4882a593Smuzhiyun 	{ "LOL Mixer", "Port2_2 Switch", "PORT2_2_RX" },
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	{ "LOL Mixer", "ADCL Switch", "ADC Left" },
942*4882a593Smuzhiyun 	{ "LOL Mixer", "ADCR Switch", "ADC Right" },
943*4882a593Smuzhiyun 	{ "LOL Mixer", "DMIC1L Switch", "DMIC1 Left" },
944*4882a593Smuzhiyun 	{ "LOL Mixer", "DMIC1R Switch", "DMIC1 Right" },
945*4882a593Smuzhiyun 	{ "LOL Mixer", "DMIC2L Switch", "DMIC2 Left" },
946*4882a593Smuzhiyun 	{ "LOL Mixer", "DMIC2R Switch", "DMIC2 Right" },
947*4882a593Smuzhiyun 	{ "LOL Mixer", "Sidetone Switch", "Sidetone" },
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	{ "LOL DAC", NULL, "LOL Mixer" },
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	{ "LOR Mixer", "Port1_1 Switch", "PORT1_1_RX" },
952*4882a593Smuzhiyun 	{ "LOR Mixer", "Port1_2 Switch", "PORT1_2_RX" },
953*4882a593Smuzhiyun 	{ "LOR Mixer", "Port1_3 Switch", "PORT1_3_RX" },
954*4882a593Smuzhiyun 	{ "LOR Mixer", "Port1_4 Switch", "PORT1_4_RX" },
955*4882a593Smuzhiyun 	{ "LOR Mixer", "Port1_5 Switch", "PORT1_5_RX" },
956*4882a593Smuzhiyun 	{ "LOR Mixer", "Port1_6 Switch", "PORT1_6_RX" },
957*4882a593Smuzhiyun 	{ "LOR Mixer", "Port1_7 Switch", "PORT1_7_RX" },
958*4882a593Smuzhiyun 	{ "LOR Mixer", "Port1_8 Switch", "PORT1_8_RX" },
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	/* Port 2 */
961*4882a593Smuzhiyun 	{ "LOR Mixer", "Port2_1 Switch", "PORT2_1_RX" },
962*4882a593Smuzhiyun 	{ "LOR Mixer", "Port2_2 Switch", "PORT2_2_RX" },
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	{ "LOR Mixer", "ADCL Switch", "ADC Left" },
965*4882a593Smuzhiyun 	{ "LOR Mixer", "ADCR Switch", "ADC Right" },
966*4882a593Smuzhiyun 	{ "LOR Mixer", "DMIC1L Switch", "DMIC1 Left" },
967*4882a593Smuzhiyun 	{ "LOR Mixer", "DMIC1R Switch", "DMIC1 Right" },
968*4882a593Smuzhiyun 	{ "LOR Mixer", "DMIC2L Switch", "DMIC2 Left" },
969*4882a593Smuzhiyun 	{ "LOR Mixer", "DMIC2R Switch", "DMIC2 Right" },
970*4882a593Smuzhiyun 	{ "LOR Mixer", "Sidetone Switch", "Sidetone" },
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	{ "LOR DAC", NULL, "LOR Mixer" },
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	{ "LOOUTL", NULL, "LOL DAC" },
975*4882a593Smuzhiyun 	{ "LOOUTR", NULL, "LOR DAC" },
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	/* TX map */
978*4882a593Smuzhiyun 	/* Port1 mappings */
979*4882a593Smuzhiyun 	{ "Port1_1 Mixer", "ADCL Switch", "ADC Left" },
980*4882a593Smuzhiyun 	{ "Port1_1 Mixer", "ADCR Switch", "ADC Right" },
981*4882a593Smuzhiyun 	{ "Port1_1 Mixer", "DMIC1L Switch", "DMIC1 Left" },
982*4882a593Smuzhiyun 	{ "Port1_1 Mixer", "DMIC1R Switch", "DMIC1 Right" },
983*4882a593Smuzhiyun 	{ "Port1_1 Mixer", "DMIC2L Switch", "DMIC2 Left" },
984*4882a593Smuzhiyun 	{ "Port1_1 Mixer", "DMIC2R Switch", "DMIC2 Right" },
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	{ "Port1_2 Mixer", "ADCL Switch", "ADC Left" },
987*4882a593Smuzhiyun 	{ "Port1_2 Mixer", "ADCR Switch", "ADC Right" },
988*4882a593Smuzhiyun 	{ "Port1_2 Mixer", "DMIC1L Switch", "DMIC1 Left" },
989*4882a593Smuzhiyun 	{ "Port1_2 Mixer", "DMIC1R Switch", "DMIC1 Right" },
990*4882a593Smuzhiyun 	{ "Port1_2 Mixer", "DMIC2L Switch", "DMIC2 Left" },
991*4882a593Smuzhiyun 	{ "Port1_2 Mixer", "DMIC2R Switch", "DMIC2 Right" },
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	{ "Port1_3 Mixer", "ADCL Switch", "ADC Left" },
994*4882a593Smuzhiyun 	{ "Port1_3 Mixer", "ADCR Switch", "ADC Right" },
995*4882a593Smuzhiyun 	{ "Port1_3 Mixer", "DMIC1L Switch", "DMIC1 Left" },
996*4882a593Smuzhiyun 	{ "Port1_3 Mixer", "DMIC1R Switch", "DMIC1 Right" },
997*4882a593Smuzhiyun 	{ "Port1_3 Mixer", "DMIC2L Switch", "DMIC2 Left" },
998*4882a593Smuzhiyun 	{ "Port1_3 Mixer", "DMIC2R Switch", "DMIC2 Right" },
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	{ "Port1_4 Mixer", "ADCL Switch", "ADC Left" },
1001*4882a593Smuzhiyun 	{ "Port1_4 Mixer", "ADCR Switch", "ADC Right" },
1002*4882a593Smuzhiyun 	{ "Port1_4 Mixer", "DMIC1L Switch", "DMIC1 Left" },
1003*4882a593Smuzhiyun 	{ "Port1_4 Mixer", "DMIC1R Switch", "DMIC1 Right" },
1004*4882a593Smuzhiyun 	{ "Port1_4 Mixer", "DMIC2L Switch", "DMIC2 Left" },
1005*4882a593Smuzhiyun 	{ "Port1_4 Mixer", "DMIC2R Switch", "DMIC2 Right" },
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	{ "Port1_5 Mixer", "ADCL Switch", "ADC Left" },
1008*4882a593Smuzhiyun 	{ "Port1_5 Mixer", "ADCR Switch", "ADC Right" },
1009*4882a593Smuzhiyun 	{ "Port1_5 Mixer", "DMIC1L Switch", "DMIC1 Left" },
1010*4882a593Smuzhiyun 	{ "Port1_5 Mixer", "DMIC1R Switch", "DMIC1 Right" },
1011*4882a593Smuzhiyun 	{ "Port1_5 Mixer", "DMIC2L Switch", "DMIC2 Left" },
1012*4882a593Smuzhiyun 	{ "Port1_5 Mixer", "DMIC2R Switch", "DMIC2 Right" },
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	{ "Port1_6 Mixer", "ADCL Switch", "ADC Left" },
1015*4882a593Smuzhiyun 	{ "Port1_6 Mixer", "ADCR Switch", "ADC Right" },
1016*4882a593Smuzhiyun 	{ "Port1_6 Mixer", "DMIC1L Switch", "DMIC1 Left" },
1017*4882a593Smuzhiyun 	{ "Port1_6 Mixer", "DMIC1R Switch", "DMIC1 Right" },
1018*4882a593Smuzhiyun 	{ "Port1_6 Mixer", "DMIC2L Switch", "DMIC2 Left" },
1019*4882a593Smuzhiyun 	{ "Port1_6 Mixer", "DMIC2R Switch", "DMIC2 Right" },
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	{ "Port1_7 Mixer", "ADCL Switch", "ADC Left" },
1022*4882a593Smuzhiyun 	{ "Port1_7 Mixer", "ADCR Switch", "ADC Right" },
1023*4882a593Smuzhiyun 	{ "Port1_7 Mixer", "DMIC1L Switch", "DMIC1 Left" },
1024*4882a593Smuzhiyun 	{ "Port1_7 Mixer", "DMIC1R Switch", "DMIC1 Right" },
1025*4882a593Smuzhiyun 	{ "Port1_7 Mixer", "DMIC2L Switch", "DMIC2 Left" },
1026*4882a593Smuzhiyun 	{ "Port1_7 Mixer", "DMIC2R Switch", "DMIC2 Right" },
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	{ "Port1_8 Mixer", "ADCL Switch", "ADC Left" },
1029*4882a593Smuzhiyun 	{ "Port1_8 Mixer", "ADCR Switch", "ADC Right" },
1030*4882a593Smuzhiyun 	{ "Port1_8 Mixer", "DMIC1L Switch", "DMIC1 Left" },
1031*4882a593Smuzhiyun 	{ "Port1_8 Mixer", "DMIC1R Switch", "DMIC1 Right" },
1032*4882a593Smuzhiyun 	{ "Port1_8 Mixer", "DMIC2L Switch", "DMIC2 Left" },
1033*4882a593Smuzhiyun 	{ "Port1_8 Mixer", "DMIC2R Switch", "DMIC2 Right" },
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	{ "Port2_1 Mixer", "ADCL Switch", "ADC Left" },
1036*4882a593Smuzhiyun 	{ "Port2_1 Mixer", "ADCR Switch", "ADC Right" },
1037*4882a593Smuzhiyun 	{ "Port2_1 Mixer", "DMIC1L Switch", "DMIC1 Left" },
1038*4882a593Smuzhiyun 	{ "Port2_1 Mixer", "DMIC1R Switch", "DMIC1 Right" },
1039*4882a593Smuzhiyun 	{ "Port2_1 Mixer", "DMIC2L Switch", "DMIC2 Left" },
1040*4882a593Smuzhiyun 	{ "Port2_1 Mixer", "DMIC2R Switch", "DMIC2 Right" },
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	{ "Port2_2 Mixer", "ADCL Switch", "ADC Left" },
1043*4882a593Smuzhiyun 	{ "Port2_2 Mixer", "ADCR Switch", "ADC Right" },
1044*4882a593Smuzhiyun 	{ "Port2_2 Mixer", "DMIC1L Switch", "DMIC1 Left" },
1045*4882a593Smuzhiyun 	{ "Port2_2 Mixer", "DMIC1R Switch", "DMIC1 Right" },
1046*4882a593Smuzhiyun 	{ "Port2_2 Mixer", "DMIC2L Switch", "DMIC2 Left" },
1047*4882a593Smuzhiyun 	{ "Port2_2 Mixer", "DMIC2R Switch", "DMIC2 Right" },
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	{ "P1_1_TX", NULL, "Port1_1 Mixer" },
1050*4882a593Smuzhiyun 	{ "P1_2_TX", NULL, "Port1_2 Mixer" },
1051*4882a593Smuzhiyun 	{ "P1_3_TX", NULL, "Port1_3 Mixer" },
1052*4882a593Smuzhiyun 	{ "P1_4_TX", NULL, "Port1_4 Mixer" },
1053*4882a593Smuzhiyun 	{ "P1_5_TX", NULL, "Port1_5 Mixer" },
1054*4882a593Smuzhiyun 	{ "P1_6_TX", NULL, "Port1_6 Mixer" },
1055*4882a593Smuzhiyun 	{ "P1_7_TX", NULL, "Port1_7 Mixer" },
1056*4882a593Smuzhiyun 	{ "P1_8_TX", NULL, "Port1_8 Mixer" },
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	{ "P2_1_TX", NULL, "Port2_1 Mixer" },
1059*4882a593Smuzhiyun 	{ "P2_2_TX", NULL, "Port2_2 Mixer" },
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	{ "PORT1_SDO", "Port1 Capture Switch", "P1_1_TX"},
1062*4882a593Smuzhiyun 	{ "PORT1_SDO", "Port1 Capture Switch", "P1_2_TX"},
1063*4882a593Smuzhiyun 	{ "PORT1_SDO", "Port1 Capture Switch", "P1_3_TX"},
1064*4882a593Smuzhiyun 	{ "PORT1_SDO", "Port1 Capture Switch", "P1_4_TX"},
1065*4882a593Smuzhiyun 	{ "PORT1_SDO", "Port1 Capture Switch", "P1_5_TX"},
1066*4882a593Smuzhiyun 	{ "PORT1_SDO", "Port1 Capture Switch", "P1_6_TX"},
1067*4882a593Smuzhiyun 	{ "PORT1_SDO", "Port1 Capture Switch", "P1_7_TX"},
1068*4882a593Smuzhiyun 	{ "PORT1_SDO", "Port1 Capture Switch", "P1_8_TX"},
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	{ "PORT2_SDO", "Port2 Capture Switch", "P2_1_TX"},
1071*4882a593Smuzhiyun 	{ "PORT2_SDO", "Port2 Capture Switch", "P2_2_TX"},
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	{ "Mic1 Input", NULL, "AMIC1" },
1074*4882a593Smuzhiyun 	{ "Mic2 Input", NULL, "AMIC2" },
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	{ "AUXL Input", NULL, "AUXL" },
1077*4882a593Smuzhiyun 	{ "AUXR Input", NULL, "AUXR" },
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	/* AUX connections */
1080*4882a593Smuzhiyun 	{ "ADCL Mux", "Aux_L", "AUXL Input" },
1081*4882a593Smuzhiyun 	{ "ADCL Mux", "MIC1", "Mic1 Input" },
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	{ "ADCR Mux", "Aux_R", "AUXR Input" },
1084*4882a593Smuzhiyun 	{ "ADCR Mux", "MIC2", "Mic2 Input" },
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	/* ADC connection */
1087*4882a593Smuzhiyun 	{ "ADC Left", NULL, "ADCL Mux"},
1088*4882a593Smuzhiyun 	{ "ADC Right", NULL, "ADCR Mux"},
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	{ "DMIC1 Left", NULL, "DMIC1DAT"},
1091*4882a593Smuzhiyun 	{ "DMIC1 Right", NULL, "DMIC1DAT"},
1092*4882a593Smuzhiyun 	{ "DMIC2 Left", NULL, "DMIC2DAT"},
1093*4882a593Smuzhiyun 	{ "DMIC2 Right", NULL, "DMIC2DAT"},
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	/* Sidetone map */
1096*4882a593Smuzhiyun 	{ "Sidetone Mixer", NULL, "ADC Left" },
1097*4882a593Smuzhiyun 	{ "Sidetone Mixer", NULL, "ADC Right" },
1098*4882a593Smuzhiyun 	{ "Sidetone Mixer", NULL, "DMIC1 Left" },
1099*4882a593Smuzhiyun 	{ "Sidetone Mixer", NULL, "DMIC1 Right" },
1100*4882a593Smuzhiyun 	{ "Sidetone Mixer", NULL, "DMIC2 Left" },
1101*4882a593Smuzhiyun 	{ "Sidetone Mixer", NULL, "DMIC2 Right" },
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	{ "Sidetone", "Sidetone Switch", "Sidetone Mixer" },
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun 
lm49453_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1106*4882a593Smuzhiyun static int lm49453_hw_params(struct snd_pcm_substream *substream,
1107*4882a593Smuzhiyun 			     struct snd_pcm_hw_params *params,
1108*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
1111*4882a593Smuzhiyun 	u16 clk_div = 0;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	/* Setting DAC clock dividers based on substream sample rate. */
1114*4882a593Smuzhiyun 	switch (params_rate(params)) {
1115*4882a593Smuzhiyun 	case 8000:
1116*4882a593Smuzhiyun 	case 16000:
1117*4882a593Smuzhiyun 	case 32000:
1118*4882a593Smuzhiyun 	case 24000:
1119*4882a593Smuzhiyun 	case 48000:
1120*4882a593Smuzhiyun 		clk_div = 256;
1121*4882a593Smuzhiyun 		break;
1122*4882a593Smuzhiyun 	case 11025:
1123*4882a593Smuzhiyun 	case 22050:
1124*4882a593Smuzhiyun 	case 44100:
1125*4882a593Smuzhiyun 		clk_div = 216;
1126*4882a593Smuzhiyun 		break;
1127*4882a593Smuzhiyun 	case 96000:
1128*4882a593Smuzhiyun 		clk_div = 127;
1129*4882a593Smuzhiyun 		break;
1130*4882a593Smuzhiyun 	default:
1131*4882a593Smuzhiyun 		return -EINVAL;
1132*4882a593Smuzhiyun 	}
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	snd_soc_component_write(component, LM49453_P0_ADC_CLK_DIV_REG, clk_div);
1135*4882a593Smuzhiyun 	snd_soc_component_write(component, LM49453_P0_DAC_HP_CLK_DIV_REG, clk_div);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	return 0;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun 
lm49453_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)1140*4882a593Smuzhiyun static int lm49453_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	u16 aif_val;
1145*4882a593Smuzhiyun 	int mode = 0;
1146*4882a593Smuzhiyun 	int clk_phase = 0;
1147*4882a593Smuzhiyun 	int clk_shift = 0;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1150*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
1151*4882a593Smuzhiyun 		aif_val = 0;
1152*4882a593Smuzhiyun 		break;
1153*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFM:
1154*4882a593Smuzhiyun 		aif_val = LM49453_AUDIO_PORT1_BASIC_SYNC_MS;
1155*4882a593Smuzhiyun 		break;
1156*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFS:
1157*4882a593Smuzhiyun 		aif_val = LM49453_AUDIO_PORT1_BASIC_CLK_MS;
1158*4882a593Smuzhiyun 		break;
1159*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
1160*4882a593Smuzhiyun 		aif_val = LM49453_AUDIO_PORT1_BASIC_CLK_MS |
1161*4882a593Smuzhiyun 			  LM49453_AUDIO_PORT1_BASIC_SYNC_MS;
1162*4882a593Smuzhiyun 		break;
1163*4882a593Smuzhiyun 	default:
1164*4882a593Smuzhiyun 		return -EINVAL;
1165*4882a593Smuzhiyun 	}
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1169*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
1170*4882a593Smuzhiyun 		break;
1171*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
1172*4882a593Smuzhiyun 		mode = 1;
1173*4882a593Smuzhiyun 		clk_phase = (1 << 5);
1174*4882a593Smuzhiyun 		clk_shift = 1;
1175*4882a593Smuzhiyun 		break;
1176*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
1177*4882a593Smuzhiyun 		mode = 1;
1178*4882a593Smuzhiyun 		clk_phase = (1 << 5);
1179*4882a593Smuzhiyun 		clk_shift = 0;
1180*4882a593Smuzhiyun 		break;
1181*4882a593Smuzhiyun 	default:
1182*4882a593Smuzhiyun 		return -EINVAL;
1183*4882a593Smuzhiyun 	}
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, LM49453_P0_AUDIO_PORT1_BASIC_REG,
1186*4882a593Smuzhiyun 			    LM49453_AUDIO_PORT1_BASIC_FMT_MASK|BIT(0)|BIT(5),
1187*4882a593Smuzhiyun 			    (aif_val | mode | clk_phase));
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	snd_soc_component_write(component, LM49453_P0_AUDIO_PORT1_RX_MSB_REG, clk_shift);
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	return 0;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun 
lm49453_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)1194*4882a593Smuzhiyun static int lm49453_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
1195*4882a593Smuzhiyun 				  unsigned int freq, int dir)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
1198*4882a593Smuzhiyun 	u16 pll_clk = 0;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	switch (freq) {
1201*4882a593Smuzhiyun 	case 12288000:
1202*4882a593Smuzhiyun 	case 26000000:
1203*4882a593Smuzhiyun 	case 19200000:
1204*4882a593Smuzhiyun 		/* pll clk slection */
1205*4882a593Smuzhiyun 		pll_clk = 0;
1206*4882a593Smuzhiyun 		break;
1207*4882a593Smuzhiyun 	case 48000:
1208*4882a593Smuzhiyun 	case 32576:
1209*4882a593Smuzhiyun 		/* fll clk slection */
1210*4882a593Smuzhiyun 		pll_clk = BIT(4);
1211*4882a593Smuzhiyun 		return 0;
1212*4882a593Smuzhiyun 	default:
1213*4882a593Smuzhiyun 		return -EINVAL;
1214*4882a593Smuzhiyun 	}
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, LM49453_P0_PMC_SETUP_REG, BIT(4), pll_clk);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	return 0;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun 
lm49453_hp_mute(struct snd_soc_dai * dai,int mute,int direction)1221*4882a593Smuzhiyun static int lm49453_hp_mute(struct snd_soc_dai *dai, int mute, int direction)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun 	snd_soc_component_update_bits(dai->component, LM49453_P0_DAC_DSP_REG, BIT(1)|BIT(0),
1224*4882a593Smuzhiyun 			    (mute ? (BIT(1)|BIT(0)) : 0));
1225*4882a593Smuzhiyun 	return 0;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun 
lm49453_lo_mute(struct snd_soc_dai * dai,int mute,int direction)1228*4882a593Smuzhiyun static int lm49453_lo_mute(struct snd_soc_dai *dai, int mute, int direction)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun 	snd_soc_component_update_bits(dai->component, LM49453_P0_DAC_DSP_REG, BIT(3)|BIT(2),
1231*4882a593Smuzhiyun 			    (mute ? (BIT(3)|BIT(2)) : 0));
1232*4882a593Smuzhiyun 	return 0;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
lm49453_ls_mute(struct snd_soc_dai * dai,int mute,int direction)1235*4882a593Smuzhiyun static int lm49453_ls_mute(struct snd_soc_dai *dai, int mute, int direction)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	snd_soc_component_update_bits(dai->component, LM49453_P0_DAC_DSP_REG, BIT(5)|BIT(4),
1238*4882a593Smuzhiyun 			    (mute ? (BIT(5)|BIT(4)) : 0));
1239*4882a593Smuzhiyun 	return 0;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun 
lm49453_ep_mute(struct snd_soc_dai * dai,int mute,int direction)1242*4882a593Smuzhiyun static int lm49453_ep_mute(struct snd_soc_dai *dai, int mute, int direction)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun 	snd_soc_component_update_bits(dai->component, LM49453_P0_DAC_DSP_REG, BIT(4),
1245*4882a593Smuzhiyun 			    (mute ? BIT(4) : 0));
1246*4882a593Smuzhiyun 	return 0;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun 
lm49453_ha_mute(struct snd_soc_dai * dai,int mute,int direction)1249*4882a593Smuzhiyun static int lm49453_ha_mute(struct snd_soc_dai *dai, int mute, int direction)
1250*4882a593Smuzhiyun {
1251*4882a593Smuzhiyun 	snd_soc_component_update_bits(dai->component, LM49453_P0_DAC_DSP_REG, BIT(7)|BIT(6),
1252*4882a593Smuzhiyun 			    (mute ? (BIT(7)|BIT(6)) : 0));
1253*4882a593Smuzhiyun 	return 0;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun 
lm49453_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1256*4882a593Smuzhiyun static int lm49453_set_bias_level(struct snd_soc_component *component,
1257*4882a593Smuzhiyun 				  enum snd_soc_bias_level level)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun 	struct lm49453_priv *lm49453 = snd_soc_component_get_drvdata(component);
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	switch (level) {
1262*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
1263*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
1264*4882a593Smuzhiyun 		break;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
1267*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
1268*4882a593Smuzhiyun 			regcache_sync(lm49453->regmap);
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, LM49453_P0_PMC_SETUP_REG,
1271*4882a593Smuzhiyun 				    LM49453_PMC_SETUP_CHIP_EN, LM49453_CHIP_EN);
1272*4882a593Smuzhiyun 		break;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
1275*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, LM49453_P0_PMC_SETUP_REG,
1276*4882a593Smuzhiyun 				    LM49453_PMC_SETUP_CHIP_EN, 0);
1277*4882a593Smuzhiyun 		break;
1278*4882a593Smuzhiyun 	}
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	return 0;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun /* Formates supported by LM49453 driver. */
1284*4882a593Smuzhiyun #define LM49453_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
1285*4882a593Smuzhiyun 			 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun static const struct snd_soc_dai_ops lm49453_headset_dai_ops = {
1288*4882a593Smuzhiyun 	.hw_params	= lm49453_hw_params,
1289*4882a593Smuzhiyun 	.set_sysclk	= lm49453_set_dai_sysclk,
1290*4882a593Smuzhiyun 	.set_fmt	= lm49453_set_dai_fmt,
1291*4882a593Smuzhiyun 	.mute_stream	= lm49453_hp_mute,
1292*4882a593Smuzhiyun 	.no_capture_mute = 1,
1293*4882a593Smuzhiyun };
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun static const struct snd_soc_dai_ops lm49453_speaker_dai_ops = {
1296*4882a593Smuzhiyun 	.hw_params	= lm49453_hw_params,
1297*4882a593Smuzhiyun 	.set_sysclk	= lm49453_set_dai_sysclk,
1298*4882a593Smuzhiyun 	.set_fmt	= lm49453_set_dai_fmt,
1299*4882a593Smuzhiyun 	.mute_stream	= lm49453_ls_mute,
1300*4882a593Smuzhiyun 	.no_capture_mute = 1,
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun static const struct snd_soc_dai_ops lm49453_haptic_dai_ops = {
1304*4882a593Smuzhiyun 	.hw_params	= lm49453_hw_params,
1305*4882a593Smuzhiyun 	.set_sysclk	= lm49453_set_dai_sysclk,
1306*4882a593Smuzhiyun 	.set_fmt	= lm49453_set_dai_fmt,
1307*4882a593Smuzhiyun 	.mute_stream	= lm49453_ha_mute,
1308*4882a593Smuzhiyun 	.no_capture_mute = 1,
1309*4882a593Smuzhiyun };
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun static const struct snd_soc_dai_ops lm49453_ep_dai_ops = {
1312*4882a593Smuzhiyun 	.hw_params	= lm49453_hw_params,
1313*4882a593Smuzhiyun 	.set_sysclk	= lm49453_set_dai_sysclk,
1314*4882a593Smuzhiyun 	.set_fmt	= lm49453_set_dai_fmt,
1315*4882a593Smuzhiyun 	.mute_stream	= lm49453_ep_mute,
1316*4882a593Smuzhiyun 	.no_capture_mute = 1,
1317*4882a593Smuzhiyun };
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun static const struct snd_soc_dai_ops lm49453_lineout_dai_ops = {
1320*4882a593Smuzhiyun 	.hw_params	= lm49453_hw_params,
1321*4882a593Smuzhiyun 	.set_sysclk	= lm49453_set_dai_sysclk,
1322*4882a593Smuzhiyun 	.set_fmt	= lm49453_set_dai_fmt,
1323*4882a593Smuzhiyun 	.mute_stream	= lm49453_lo_mute,
1324*4882a593Smuzhiyun 	.no_capture_mute = 1,
1325*4882a593Smuzhiyun };
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun /* LM49453 dai structure. */
1328*4882a593Smuzhiyun static struct snd_soc_dai_driver lm49453_dai[] = {
1329*4882a593Smuzhiyun 	{
1330*4882a593Smuzhiyun 		.name = "LM49453 Headset",
1331*4882a593Smuzhiyun 		.playback = {
1332*4882a593Smuzhiyun 			.stream_name = "Headset",
1333*4882a593Smuzhiyun 			.channels_min = 2,
1334*4882a593Smuzhiyun 			.channels_max = 2,
1335*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_192000,
1336*4882a593Smuzhiyun 			.formats = LM49453_FORMATS,
1337*4882a593Smuzhiyun 		},
1338*4882a593Smuzhiyun 		.capture = {
1339*4882a593Smuzhiyun 			.stream_name = "Capture",
1340*4882a593Smuzhiyun 			.channels_min = 1,
1341*4882a593Smuzhiyun 			.channels_max = 5,
1342*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_192000,
1343*4882a593Smuzhiyun 			.formats = LM49453_FORMATS,
1344*4882a593Smuzhiyun 		},
1345*4882a593Smuzhiyun 		.ops = &lm49453_headset_dai_ops,
1346*4882a593Smuzhiyun 		.symmetric_rates = 1,
1347*4882a593Smuzhiyun 	},
1348*4882a593Smuzhiyun 	{
1349*4882a593Smuzhiyun 		.name = "LM49453 Speaker",
1350*4882a593Smuzhiyun 		.playback = {
1351*4882a593Smuzhiyun 			.stream_name = "Speaker",
1352*4882a593Smuzhiyun 			.channels_min = 2,
1353*4882a593Smuzhiyun 			.channels_max = 2,
1354*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_192000,
1355*4882a593Smuzhiyun 			.formats = LM49453_FORMATS,
1356*4882a593Smuzhiyun 		},
1357*4882a593Smuzhiyun 		.ops = &lm49453_speaker_dai_ops,
1358*4882a593Smuzhiyun 	},
1359*4882a593Smuzhiyun 	{
1360*4882a593Smuzhiyun 		.name = "LM49453 Haptic",
1361*4882a593Smuzhiyun 		.playback = {
1362*4882a593Smuzhiyun 			.stream_name = "Haptic",
1363*4882a593Smuzhiyun 			.channels_min = 2,
1364*4882a593Smuzhiyun 			.channels_max = 2,
1365*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_192000,
1366*4882a593Smuzhiyun 			.formats = LM49453_FORMATS,
1367*4882a593Smuzhiyun 		},
1368*4882a593Smuzhiyun 		.ops = &lm49453_haptic_dai_ops,
1369*4882a593Smuzhiyun 	},
1370*4882a593Smuzhiyun 	{
1371*4882a593Smuzhiyun 		.name = "LM49453 Earpiece",
1372*4882a593Smuzhiyun 		.playback = {
1373*4882a593Smuzhiyun 			.stream_name = "Earpiece",
1374*4882a593Smuzhiyun 			.channels_min = 1,
1375*4882a593Smuzhiyun 			.channels_max = 1,
1376*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_192000,
1377*4882a593Smuzhiyun 			.formats = LM49453_FORMATS,
1378*4882a593Smuzhiyun 		},
1379*4882a593Smuzhiyun 		.ops = &lm49453_ep_dai_ops,
1380*4882a593Smuzhiyun 	},
1381*4882a593Smuzhiyun 	{
1382*4882a593Smuzhiyun 		.name = "LM49453 line out",
1383*4882a593Smuzhiyun 		.playback = {
1384*4882a593Smuzhiyun 			.stream_name = "Lineout",
1385*4882a593Smuzhiyun 			.channels_min = 2,
1386*4882a593Smuzhiyun 			.channels_max = 2,
1387*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_192000,
1388*4882a593Smuzhiyun 			.formats = LM49453_FORMATS,
1389*4882a593Smuzhiyun 		},
1390*4882a593Smuzhiyun 		.ops = &lm49453_lineout_dai_ops,
1391*4882a593Smuzhiyun 	},
1392*4882a593Smuzhiyun };
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_lm49453 = {
1395*4882a593Smuzhiyun 	.set_bias_level		= lm49453_set_bias_level,
1396*4882a593Smuzhiyun 	.controls		= lm49453_snd_controls,
1397*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(lm49453_snd_controls),
1398*4882a593Smuzhiyun 	.dapm_widgets		= lm49453_dapm_widgets,
1399*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(lm49453_dapm_widgets),
1400*4882a593Smuzhiyun 	.dapm_routes		= lm49453_audio_map,
1401*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(lm49453_audio_map),
1402*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
1403*4882a593Smuzhiyun 	.endianness		= 1,
1404*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
1405*4882a593Smuzhiyun };
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun static const struct regmap_config lm49453_regmap_config = {
1408*4882a593Smuzhiyun 	.reg_bits = 8,
1409*4882a593Smuzhiyun 	.val_bits = 8,
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	.max_register = LM49453_MAX_REGISTER,
1412*4882a593Smuzhiyun 	.reg_defaults = lm49453_reg_defs,
1413*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(lm49453_reg_defs),
1414*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
1415*4882a593Smuzhiyun };
1416*4882a593Smuzhiyun 
lm49453_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1417*4882a593Smuzhiyun static int lm49453_i2c_probe(struct i2c_client *i2c,
1418*4882a593Smuzhiyun 			     const struct i2c_device_id *id)
1419*4882a593Smuzhiyun {
1420*4882a593Smuzhiyun 	struct lm49453_priv *lm49453;
1421*4882a593Smuzhiyun 	int ret = 0;
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	lm49453 = devm_kzalloc(&i2c->dev, sizeof(struct lm49453_priv),
1424*4882a593Smuzhiyun 				GFP_KERNEL);
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	if (lm49453 == NULL)
1427*4882a593Smuzhiyun 		return -ENOMEM;
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, lm49453);
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	lm49453->regmap = devm_regmap_init_i2c(i2c, &lm49453_regmap_config);
1432*4882a593Smuzhiyun 	if (IS_ERR(lm49453->regmap)) {
1433*4882a593Smuzhiyun 		ret = PTR_ERR(lm49453->regmap);
1434*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
1435*4882a593Smuzhiyun 			ret);
1436*4882a593Smuzhiyun 		return ret;
1437*4882a593Smuzhiyun 	}
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	ret =  devm_snd_soc_register_component(&i2c->dev,
1440*4882a593Smuzhiyun 				      &soc_component_dev_lm49453,
1441*4882a593Smuzhiyun 				      lm49453_dai, ARRAY_SIZE(lm49453_dai));
1442*4882a593Smuzhiyun 	if (ret < 0)
1443*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to register component: %d\n", ret);
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	return ret;
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun 
lm49453_i2c_remove(struct i2c_client * client)1448*4882a593Smuzhiyun static int lm49453_i2c_remove(struct i2c_client *client)
1449*4882a593Smuzhiyun {
1450*4882a593Smuzhiyun 	return 0;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun static const struct i2c_device_id lm49453_i2c_id[] = {
1454*4882a593Smuzhiyun 	{ "lm49453", 0 },
1455*4882a593Smuzhiyun 	{ }
1456*4882a593Smuzhiyun };
1457*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, lm49453_i2c_id);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun static struct i2c_driver lm49453_i2c_driver = {
1460*4882a593Smuzhiyun 	.driver = {
1461*4882a593Smuzhiyun 		.name = "lm49453",
1462*4882a593Smuzhiyun 	},
1463*4882a593Smuzhiyun 	.probe = lm49453_i2c_probe,
1464*4882a593Smuzhiyun 	.remove = lm49453_i2c_remove,
1465*4882a593Smuzhiyun 	.id_table = lm49453_i2c_id,
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun module_i2c_driver(lm49453_i2c_driver);
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC LM49453 driver");
1471*4882a593Smuzhiyun MODULE_AUTHOR("M R Swami Reddy <MR.Swami.Reddy@ti.com>");
1472*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1473