xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/jz4770.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Ingenic JZ4770 CODEC driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2012, Maarten ter Huurne <maarten@treewalker.org>
6*4882a593Smuzhiyun // Copyright (C) 2019, Paul Cercueil <paul@crapouillou.net>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/iopoll.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/time64.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <sound/pcm_params.h>
16*4882a593Smuzhiyun #include <sound/soc.h>
17*4882a593Smuzhiyun #include <sound/soc-dai.h>
18*4882a593Smuzhiyun #include <sound/soc-dapm.h>
19*4882a593Smuzhiyun #include <sound/tlv.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define ICDC_RGADW_OFFSET		0x00
22*4882a593Smuzhiyun #define ICDC_RGDATA_OFFSET		0x04
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* ICDC internal register access control register(RGADW) */
25*4882a593Smuzhiyun #define ICDC_RGADW_RGWR			BIT(16)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define ICDC_RGADW_RGADDR_OFFSET	8
28*4882a593Smuzhiyun #define	ICDC_RGADW_RGADDR_MASK		GENMASK(14, ICDC_RGADW_RGADDR_OFFSET)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define ICDC_RGADW_RGDIN_OFFSET		0
31*4882a593Smuzhiyun #define	ICDC_RGADW_RGDIN_MASK		GENMASK(7, ICDC_RGADW_RGDIN_OFFSET)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* ICDC internal register data output register (RGDATA)*/
34*4882a593Smuzhiyun #define ICDC_RGDATA_IRQ			BIT(8)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define ICDC_RGDATA_RGDOUT_OFFSET	0
37*4882a593Smuzhiyun #define ICDC_RGDATA_RGDOUT_MASK		GENMASK(7, ICDC_RGDATA_RGDOUT_OFFSET)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* Internal register space, accessed through regmap */
40*4882a593Smuzhiyun enum {
41*4882a593Smuzhiyun 	JZ4770_CODEC_REG_SR,
42*4882a593Smuzhiyun 	JZ4770_CODEC_REG_AICR_DAC,
43*4882a593Smuzhiyun 	JZ4770_CODEC_REG_AICR_ADC,
44*4882a593Smuzhiyun 	JZ4770_CODEC_REG_CR_LO,
45*4882a593Smuzhiyun 	JZ4770_CODEC_REG_CR_HP,
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	JZ4770_CODEC_REG_MISSING_REG1,
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	JZ4770_CODEC_REG_CR_DAC,
50*4882a593Smuzhiyun 	JZ4770_CODEC_REG_CR_MIC,
51*4882a593Smuzhiyun 	JZ4770_CODEC_REG_CR_LI,
52*4882a593Smuzhiyun 	JZ4770_CODEC_REG_CR_ADC,
53*4882a593Smuzhiyun 	JZ4770_CODEC_REG_CR_MIX,
54*4882a593Smuzhiyun 	JZ4770_CODEC_REG_CR_VIC,
55*4882a593Smuzhiyun 	JZ4770_CODEC_REG_CCR,
56*4882a593Smuzhiyun 	JZ4770_CODEC_REG_FCR_DAC,
57*4882a593Smuzhiyun 	JZ4770_CODEC_REG_FCR_ADC,
58*4882a593Smuzhiyun 	JZ4770_CODEC_REG_ICR,
59*4882a593Smuzhiyun 	JZ4770_CODEC_REG_IMR,
60*4882a593Smuzhiyun 	JZ4770_CODEC_REG_IFR,
61*4882a593Smuzhiyun 	JZ4770_CODEC_REG_GCR_HPL,
62*4882a593Smuzhiyun 	JZ4770_CODEC_REG_GCR_HPR,
63*4882a593Smuzhiyun 	JZ4770_CODEC_REG_GCR_LIBYL,
64*4882a593Smuzhiyun 	JZ4770_CODEC_REG_GCR_LIBYR,
65*4882a593Smuzhiyun 	JZ4770_CODEC_REG_GCR_DACL,
66*4882a593Smuzhiyun 	JZ4770_CODEC_REG_GCR_DACR,
67*4882a593Smuzhiyun 	JZ4770_CODEC_REG_GCR_MIC1,
68*4882a593Smuzhiyun 	JZ4770_CODEC_REG_GCR_MIC2,
69*4882a593Smuzhiyun 	JZ4770_CODEC_REG_GCR_ADCL,
70*4882a593Smuzhiyun 	JZ4770_CODEC_REG_GCR_ADCR,
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	JZ4770_CODEC_REG_MISSING_REG2,
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	JZ4770_CODEC_REG_GCR_MIXADC,
75*4882a593Smuzhiyun 	JZ4770_CODEC_REG_GCR_MIXDAC,
76*4882a593Smuzhiyun 	JZ4770_CODEC_REG_AGC1,
77*4882a593Smuzhiyun 	JZ4770_CODEC_REG_AGC2,
78*4882a593Smuzhiyun 	JZ4770_CODEC_REG_AGC3,
79*4882a593Smuzhiyun 	JZ4770_CODEC_REG_AGC4,
80*4882a593Smuzhiyun 	JZ4770_CODEC_REG_AGC5,
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define REG_AICR_DAC_ADWL_OFFSET	6
84*4882a593Smuzhiyun #define REG_AICR_DAC_ADWL_MASK		(0x3 << REG_AICR_DAC_ADWL_OFFSET)
85*4882a593Smuzhiyun #define REG_AICR_DAC_SERIAL		BIT(1)
86*4882a593Smuzhiyun #define REG_AICR_DAC_I2S		BIT(0)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define REG_AICR_ADC_ADWL_OFFSET	6
89*4882a593Smuzhiyun #define REG_AICR_ADC_ADWL_MASK		(0x3 << REG_AICR_ADC_ADWL_OFFSET)
90*4882a593Smuzhiyun #define REG_AICR_ADC_SERIAL		BIT(1)
91*4882a593Smuzhiyun #define REG_AICR_ADC_I2S		BIT(0)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define REG_CR_LO_MUTE_OFFSET		7
94*4882a593Smuzhiyun #define REG_CR_LO_SB_OFFSET		4
95*4882a593Smuzhiyun #define REG_CR_LO_SEL_OFFSET		0
96*4882a593Smuzhiyun #define REG_CR_LO_SEL_MASK		(0x3 << REG_CR_LO_SEL_OFFSET)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define REG_CR_HP_MUTE			BIT(7)
99*4882a593Smuzhiyun #define REG_CR_HP_LOAD			BIT(6)
100*4882a593Smuzhiyun #define REG_CR_HP_SB_OFFSET		4
101*4882a593Smuzhiyun #define REG_CR_HP_SB_HPCM		BIT(3)
102*4882a593Smuzhiyun #define REG_CR_HP_SEL_OFFSET		0
103*4882a593Smuzhiyun #define REG_CR_HP_SEL_MASK		(0x3 << REG_CR_HP_SEL_OFFSET)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define REG_CR_DAC_MUTE			BIT(7)
106*4882a593Smuzhiyun #define REG_CR_DAC_MONO			BIT(6)
107*4882a593Smuzhiyun #define REG_CR_DAC_LEFT_ONLY		BIT(5)
108*4882a593Smuzhiyun #define REG_CR_DAC_SB_OFFSET		4
109*4882a593Smuzhiyun #define REG_CR_DAC_LRSWAP		BIT(3)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define REG_CR_MIC_STEREO_OFFSET	7
112*4882a593Smuzhiyun #define REG_CR_MIC_IDIFF_OFFSET		6
113*4882a593Smuzhiyun #define REG_CR_MIC_SB_MIC2_OFFSET	5
114*4882a593Smuzhiyun #define REG_CR_MIC_SB_MIC1_OFFSET	4
115*4882a593Smuzhiyun #define REG_CR_MIC_BIAS_V0_OFFSET	1
116*4882a593Smuzhiyun #define REG_CR_MIC_BIAS_SB_OFFSET	0
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define REG_CR_LI_LIBY_OFFSET		4
119*4882a593Smuzhiyun #define REG_CR_LI_SB_OFFSET		0
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define REG_CR_ADC_DMIC_SEL		BIT(7)
122*4882a593Smuzhiyun #define REG_CR_ADC_MONO			BIT(6)
123*4882a593Smuzhiyun #define REG_CR_ADC_LEFT_ONLY		BIT(5)
124*4882a593Smuzhiyun #define REG_CR_ADC_SB_OFFSET		4
125*4882a593Smuzhiyun #define REG_CR_ADC_LRSWAP		BIT(3)
126*4882a593Smuzhiyun #define REG_CR_ADC_IN_SEL_OFFSET	0
127*4882a593Smuzhiyun #define REG_CR_ADC_IN_SEL_MASK		(0x3 << REG_CR_ADC_IN_SEL_OFFSET)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define REG_CR_VIC_SB_SLEEP		BIT(1)
130*4882a593Smuzhiyun #define REG_CR_VIC_SB			BIT(0)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define REG_CCR_CRYSTAL_OFFSET		0
133*4882a593Smuzhiyun #define REG_CCR_CRYSTAL_MASK		(0xf << REG_CCR_CRYSTAL_OFFSET)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define REG_FCR_DAC_FREQ_OFFSET		0
136*4882a593Smuzhiyun #define REG_FCR_DAC_FREQ_MASK		(0xf << REG_FCR_DAC_FREQ_OFFSET)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define REG_FCR_ADC_FREQ_OFFSET		0
139*4882a593Smuzhiyun #define REG_FCR_ADC_FREQ_MASK		(0xf << REG_FCR_ADC_FREQ_OFFSET)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define REG_ICR_INT_FORM_OFFSET		6
142*4882a593Smuzhiyun #define REG_ICR_INT_FORM_MASK		(0x3 << REG_ICR_INT_FORM_OFFSET)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define REG_IMR_ALL_MASK		(0x7f)
145*4882a593Smuzhiyun #define REG_IMR_SCLR_MASK		BIT(6)
146*4882a593Smuzhiyun #define REG_IMR_JACK_MASK		BIT(5)
147*4882a593Smuzhiyun #define REG_IMR_SCMC_MASK		BIT(4)
148*4882a593Smuzhiyun #define REG_IMR_RUP_MASK		BIT(3)
149*4882a593Smuzhiyun #define REG_IMR_RDO_MASK		BIT(2)
150*4882a593Smuzhiyun #define REG_IMR_GUP_MASK		BIT(1)
151*4882a593Smuzhiyun #define REG_IMR_GDO_MASK		BIT(0)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define REG_IFR_ALL_MASK		(0x7f)
154*4882a593Smuzhiyun #define REG_IFR_SCLR			BIT(6)
155*4882a593Smuzhiyun #define REG_IFR_JACK			BIT(5)
156*4882a593Smuzhiyun #define REG_IFR_SCMC			BIT(4)
157*4882a593Smuzhiyun #define REG_IFR_RUP			BIT(3)
158*4882a593Smuzhiyun #define REG_IFR_RDO			BIT(2)
159*4882a593Smuzhiyun #define REG_IFR_GUP			BIT(1)
160*4882a593Smuzhiyun #define REG_IFR_GDO			BIT(0)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define REG_GCR_HPL_LRGO		BIT(7)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define REG_GCR_DACL_RLGOD		BIT(7)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define REG_GCR_GAIN_OFFSET		0
167*4882a593Smuzhiyun #define REG_GCR_GAIN_MAX		0x1f
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define REG_GCR_MIC_GAIN_OFFSET		0
170*4882a593Smuzhiyun #define REG_GCR_MIC_GAIN_MAX		5
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define REG_GCR_ADC_GAIN_OFFSET		0
173*4882a593Smuzhiyun #define REG_GCR_ADC_GAIN_MAX		23
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define REG_AGC1_EN			BIT(7)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /* codec private data */
178*4882a593Smuzhiyun struct jz_codec {
179*4882a593Smuzhiyun 	struct device *dev;
180*4882a593Smuzhiyun 	struct regmap *regmap;
181*4882a593Smuzhiyun 	void __iomem *base;
182*4882a593Smuzhiyun 	struct clk *clk;
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
jz4770_codec_set_bias_level(struct snd_soc_component * codec,enum snd_soc_bias_level level)185*4882a593Smuzhiyun static int jz4770_codec_set_bias_level(struct snd_soc_component *codec,
186*4882a593Smuzhiyun 				       enum snd_soc_bias_level level)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	struct jz_codec *jz_codec = snd_soc_component_get_drvdata(codec);
189*4882a593Smuzhiyun 	struct regmap *regmap = jz_codec->regmap;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	switch (level) {
192*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
193*4882a593Smuzhiyun 		regmap_update_bits(regmap, JZ4770_CODEC_REG_CR_VIC,
194*4882a593Smuzhiyun 				   REG_CR_VIC_SB, 0);
195*4882a593Smuzhiyun 		msleep(250);
196*4882a593Smuzhiyun 		regmap_update_bits(regmap, JZ4770_CODEC_REG_CR_VIC,
197*4882a593Smuzhiyun 				   REG_CR_VIC_SB_SLEEP, 0);
198*4882a593Smuzhiyun 		msleep(400);
199*4882a593Smuzhiyun 		break;
200*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
201*4882a593Smuzhiyun 		regmap_update_bits(regmap, JZ4770_CODEC_REG_CR_VIC,
202*4882a593Smuzhiyun 				   REG_CR_VIC_SB_SLEEP, REG_CR_VIC_SB_SLEEP);
203*4882a593Smuzhiyun 		regmap_update_bits(regmap, JZ4770_CODEC_REG_CR_VIC,
204*4882a593Smuzhiyun 				   REG_CR_VIC_SB, REG_CR_VIC_SB);
205*4882a593Smuzhiyun 		fallthrough;
206*4882a593Smuzhiyun 	default:
207*4882a593Smuzhiyun 		break;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
jz4770_codec_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)213*4882a593Smuzhiyun static int jz4770_codec_startup(struct snd_pcm_substream *substream,
214*4882a593Smuzhiyun 				struct snd_soc_dai *dai)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	struct snd_soc_component *codec = dai->component;
217*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(codec);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/*
220*4882a593Smuzhiyun 	 * SYSCLK output from the codec to the AIC is required to keep the
221*4882a593Smuzhiyun 	 * DMA transfer going during playback when all audible outputs have
222*4882a593Smuzhiyun 	 * been disabled.
223*4882a593Smuzhiyun 	 */
224*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
225*4882a593Smuzhiyun 		snd_soc_dapm_force_enable_pin(dapm, "SYSCLK");
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
jz4770_codec_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)230*4882a593Smuzhiyun static void jz4770_codec_shutdown(struct snd_pcm_substream *substream,
231*4882a593Smuzhiyun 				  struct snd_soc_dai *dai)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct snd_soc_component *codec = dai->component;
234*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(codec);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
237*4882a593Smuzhiyun 		snd_soc_dapm_disable_pin(dapm, "SYSCLK");
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 
jz4770_codec_pcm_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)241*4882a593Smuzhiyun static int jz4770_codec_pcm_trigger(struct snd_pcm_substream *substream,
242*4882a593Smuzhiyun 				    int cmd, struct snd_soc_dai *dai)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	struct snd_soc_component *codec = dai->component;
245*4882a593Smuzhiyun 	int ret = 0;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	switch (cmd) {
248*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
249*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
250*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
251*4882a593Smuzhiyun 		if (substream->stream != SNDRV_PCM_STREAM_PLAYBACK)
252*4882a593Smuzhiyun 			snd_soc_component_force_bias_level(codec,
253*4882a593Smuzhiyun 							   SND_SOC_BIAS_ON);
254*4882a593Smuzhiyun 		break;
255*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
256*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
257*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
258*4882a593Smuzhiyun 		/* do nothing */
259*4882a593Smuzhiyun 		break;
260*4882a593Smuzhiyun 	default:
261*4882a593Smuzhiyun 		ret = -EINVAL;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return ret;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
jz4770_codec_mute_stream(struct snd_soc_dai * dai,int mute,int direction)267*4882a593Smuzhiyun static int jz4770_codec_mute_stream(struct snd_soc_dai *dai, int mute, int direction)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	struct snd_soc_component *codec = dai->component;
270*4882a593Smuzhiyun 	struct jz_codec *jz_codec = snd_soc_component_get_drvdata(codec);
271*4882a593Smuzhiyun 	unsigned int gain_bit = mute ? REG_IFR_GDO : REG_IFR_GUP;
272*4882a593Smuzhiyun 	unsigned int val;
273*4882a593Smuzhiyun 	int change, err;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	change = snd_soc_component_update_bits(codec, JZ4770_CODEC_REG_CR_DAC,
276*4882a593Smuzhiyun 					       REG_CR_DAC_MUTE,
277*4882a593Smuzhiyun 					       mute ? REG_CR_DAC_MUTE : 0);
278*4882a593Smuzhiyun 	if (change == 1) {
279*4882a593Smuzhiyun 		regmap_read(jz_codec->regmap, JZ4770_CODEC_REG_CR_DAC, &val);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		if (val & BIT(REG_CR_DAC_SB_OFFSET))
282*4882a593Smuzhiyun 			return 1;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 		err = regmap_read_poll_timeout(jz_codec->regmap,
285*4882a593Smuzhiyun 					       JZ4770_CODEC_REG_IFR,
286*4882a593Smuzhiyun 					       val, val & gain_bit,
287*4882a593Smuzhiyun 					       1000, 100 * USEC_PER_MSEC);
288*4882a593Smuzhiyun 		if (err) {
289*4882a593Smuzhiyun 			dev_err(jz_codec->dev,
290*4882a593Smuzhiyun 				"Timeout while setting digital mute: %d", err);
291*4882a593Smuzhiyun 			return err;
292*4882a593Smuzhiyun 		}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		/* clear GUP/GDO flag */
295*4882a593Smuzhiyun 		regmap_update_bits(jz_codec->regmap, JZ4770_CODEC_REG_IFR,
296*4882a593Smuzhiyun 				   gain_bit, gain_bit);
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* unit: 0.01dB */
303*4882a593Smuzhiyun static const DECLARE_TLV_DB_MINMAX_MUTE(dac_tlv, -3100, 0);
304*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_tlv, 0, 100, 0);
305*4882a593Smuzhiyun static const DECLARE_TLV_DB_MINMAX(out_tlv, -2500, 600);
306*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(linein_tlv, -2500, 100, 0);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun /* Unconditional controls. */
309*4882a593Smuzhiyun static const struct snd_kcontrol_new jz4770_codec_snd_controls[] = {
310*4882a593Smuzhiyun 	/* record gain control */
311*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("PCM Capture Volume",
312*4882a593Smuzhiyun 			 JZ4770_CODEC_REG_GCR_ADCL, JZ4770_CODEC_REG_GCR_ADCR,
313*4882a593Smuzhiyun 			 REG_GCR_ADC_GAIN_OFFSET, REG_GCR_ADC_GAIN_MAX,
314*4882a593Smuzhiyun 			 0, adc_tlv),
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Line In Bypass Playback Volume",
317*4882a593Smuzhiyun 			 JZ4770_CODEC_REG_GCR_LIBYL, JZ4770_CODEC_REG_GCR_LIBYR,
318*4882a593Smuzhiyun 			 REG_GCR_GAIN_OFFSET, REG_GCR_GAIN_MAX, 1, linein_tlv),
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static const struct snd_kcontrol_new jz4770_codec_pcm_playback_controls[] = {
322*4882a593Smuzhiyun 	{
323*4882a593Smuzhiyun 		.iface = SNDRV_CTL_ELEM_IFACE_MIXER,
324*4882a593Smuzhiyun 		.name = "Volume",
325*4882a593Smuzhiyun 		.info = snd_soc_info_volsw,
326*4882a593Smuzhiyun 		.access = SNDRV_CTL_ELEM_ACCESS_TLV_READ
327*4882a593Smuzhiyun 			| SNDRV_CTL_ELEM_ACCESS_READWRITE,
328*4882a593Smuzhiyun 		.tlv.p = dac_tlv,
329*4882a593Smuzhiyun 		.get = snd_soc_dapm_get_volsw,
330*4882a593Smuzhiyun 		.put = snd_soc_dapm_put_volsw,
331*4882a593Smuzhiyun 		/*
332*4882a593Smuzhiyun 		 * NOTE: DACR/DACL are inversed; the gain value written to DACR
333*4882a593Smuzhiyun 		 * seems to affect the left channel, and the gain value written
334*4882a593Smuzhiyun 		 * to DACL seems to affect the right channel.
335*4882a593Smuzhiyun 		 */
336*4882a593Smuzhiyun 		.private_value = SOC_DOUBLE_R_VALUE(JZ4770_CODEC_REG_GCR_DACR,
337*4882a593Smuzhiyun 						    JZ4770_CODEC_REG_GCR_DACL,
338*4882a593Smuzhiyun 						    REG_GCR_GAIN_OFFSET,
339*4882a593Smuzhiyun 						    REG_GCR_GAIN_MAX, 1),
340*4882a593Smuzhiyun 	},
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun static const struct snd_kcontrol_new jz4770_codec_hp_playback_controls[] = {
344*4882a593Smuzhiyun 	{
345*4882a593Smuzhiyun 		.iface = SNDRV_CTL_ELEM_IFACE_MIXER,
346*4882a593Smuzhiyun 		.name = "Volume",
347*4882a593Smuzhiyun 		.info = snd_soc_info_volsw,
348*4882a593Smuzhiyun 		.access = SNDRV_CTL_ELEM_ACCESS_TLV_READ
349*4882a593Smuzhiyun 			| SNDRV_CTL_ELEM_ACCESS_READWRITE,
350*4882a593Smuzhiyun 		.tlv.p = out_tlv,
351*4882a593Smuzhiyun 		.get = snd_soc_dapm_get_volsw,
352*4882a593Smuzhiyun 		.put = snd_soc_dapm_put_volsw,
353*4882a593Smuzhiyun 		/* HPR/HPL inversed for the same reason as above */
354*4882a593Smuzhiyun 		.private_value = SOC_DOUBLE_R_VALUE(JZ4770_CODEC_REG_GCR_HPR,
355*4882a593Smuzhiyun 						    JZ4770_CODEC_REG_GCR_HPL,
356*4882a593Smuzhiyun 						    REG_GCR_GAIN_OFFSET,
357*4882a593Smuzhiyun 						    REG_GCR_GAIN_MAX, 1),
358*4882a593Smuzhiyun 	},
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
hpout_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)361*4882a593Smuzhiyun static int hpout_event(struct snd_soc_dapm_widget *w,
362*4882a593Smuzhiyun 		       struct snd_kcontrol *kcontrol, int event)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_dapm_to_component(w->dapm);
365*4882a593Smuzhiyun 	struct jz_codec *jz_codec = snd_soc_component_get_drvdata(codec);
366*4882a593Smuzhiyun 	unsigned int val;
367*4882a593Smuzhiyun 	int err;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	switch (event) {
370*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
371*4882a593Smuzhiyun 		/* set cap-less, unmute HP */
372*4882a593Smuzhiyun 		regmap_update_bits(jz_codec->regmap, JZ4770_CODEC_REG_CR_HP,
373*4882a593Smuzhiyun 				   REG_CR_HP_SB_HPCM | REG_CR_HP_MUTE, 0);
374*4882a593Smuzhiyun 		break;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
377*4882a593Smuzhiyun 		/* wait for ramp-up complete (RUP) */
378*4882a593Smuzhiyun 		err = regmap_read_poll_timeout(jz_codec->regmap,
379*4882a593Smuzhiyun 					       JZ4770_CODEC_REG_IFR,
380*4882a593Smuzhiyun 					       val, val & REG_IFR_RUP,
381*4882a593Smuzhiyun 					       1000, 100 * USEC_PER_MSEC);
382*4882a593Smuzhiyun 		if (err) {
383*4882a593Smuzhiyun 			dev_err(jz_codec->dev, "RUP timeout: %d", err);
384*4882a593Smuzhiyun 			return err;
385*4882a593Smuzhiyun 		}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		/* clear RUP flag */
388*4882a593Smuzhiyun 		regmap_update_bits(jz_codec->regmap, JZ4770_CODEC_REG_IFR,
389*4882a593Smuzhiyun 				   REG_IFR_RUP, REG_IFR_RUP);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 		break;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
394*4882a593Smuzhiyun 		/* set cap-couple, mute HP */
395*4882a593Smuzhiyun 		regmap_update_bits(jz_codec->regmap, JZ4770_CODEC_REG_CR_HP,
396*4882a593Smuzhiyun 				   REG_CR_HP_SB_HPCM | REG_CR_HP_MUTE,
397*4882a593Smuzhiyun 				   REG_CR_HP_SB_HPCM | REG_CR_HP_MUTE);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 		err = regmap_read_poll_timeout(jz_codec->regmap,
400*4882a593Smuzhiyun 					       JZ4770_CODEC_REG_IFR,
401*4882a593Smuzhiyun 					       val, val & REG_IFR_RDO,
402*4882a593Smuzhiyun 					       1000, 100 * USEC_PER_MSEC);
403*4882a593Smuzhiyun 		if (err) {
404*4882a593Smuzhiyun 			dev_err(jz_codec->dev, "RDO timeout: %d", err);
405*4882a593Smuzhiyun 			return err;
406*4882a593Smuzhiyun 		}
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		/* clear RDO flag */
409*4882a593Smuzhiyun 		regmap_update_bits(jz_codec->regmap, JZ4770_CODEC_REG_IFR,
410*4882a593Smuzhiyun 				   REG_IFR_RDO, REG_IFR_RDO);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	return 0;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
adc_poweron_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)418*4882a593Smuzhiyun static int adc_poweron_event(struct snd_soc_dapm_widget *w,
419*4882a593Smuzhiyun 			     struct snd_kcontrol *kcontrol, int event)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	if (event == SND_SOC_DAPM_POST_PMU)
422*4882a593Smuzhiyun 		msleep(1000);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static const char * const jz4770_codec_hp_texts[] = {
428*4882a593Smuzhiyun 	"PCM", "Line In", "Mic 1", "Mic 2"
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun static const unsigned int jz4770_codec_hp_values[] = { 3, 2, 0, 1 };
431*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(jz4770_codec_hp_enum,
432*4882a593Smuzhiyun 				  JZ4770_CODEC_REG_CR_HP,
433*4882a593Smuzhiyun 				  REG_CR_HP_SEL_OFFSET,
434*4882a593Smuzhiyun 				  REG_CR_HP_SEL_MASK,
435*4882a593Smuzhiyun 				  jz4770_codec_hp_texts,
436*4882a593Smuzhiyun 				  jz4770_codec_hp_values);
437*4882a593Smuzhiyun static const struct snd_kcontrol_new jz4770_codec_hp_source =
438*4882a593Smuzhiyun 			SOC_DAPM_ENUM("Route", jz4770_codec_hp_enum);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(jz4770_codec_lo_enum,
441*4882a593Smuzhiyun 				  JZ4770_CODEC_REG_CR_LO,
442*4882a593Smuzhiyun 				  REG_CR_LO_SEL_OFFSET,
443*4882a593Smuzhiyun 				  REG_CR_LO_SEL_MASK,
444*4882a593Smuzhiyun 				  jz4770_codec_hp_texts,
445*4882a593Smuzhiyun 				  jz4770_codec_hp_values);
446*4882a593Smuzhiyun static const struct snd_kcontrol_new jz4770_codec_lo_source =
447*4882a593Smuzhiyun 			SOC_DAPM_ENUM("Route", jz4770_codec_lo_enum);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun static const char * const jz4770_codec_cap_texts[] = {
450*4882a593Smuzhiyun 	"Line In", "Mic 1", "Mic 2"
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun static const unsigned int jz4770_codec_cap_values[] = { 2, 0, 1 };
453*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(jz4770_codec_cap_enum,
454*4882a593Smuzhiyun 				  JZ4770_CODEC_REG_CR_ADC,
455*4882a593Smuzhiyun 				  REG_CR_ADC_IN_SEL_OFFSET,
456*4882a593Smuzhiyun 				  REG_CR_ADC_IN_SEL_MASK,
457*4882a593Smuzhiyun 				  jz4770_codec_cap_texts,
458*4882a593Smuzhiyun 				  jz4770_codec_cap_values);
459*4882a593Smuzhiyun static const struct snd_kcontrol_new jz4770_codec_cap_source =
460*4882a593Smuzhiyun 			SOC_DAPM_ENUM("Route", jz4770_codec_cap_enum);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static const struct snd_kcontrol_new jz4770_codec_mic_controls[] = {
463*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Stereo Capture Switch", JZ4770_CODEC_REG_CR_MIC,
464*4882a593Smuzhiyun 			REG_CR_MIC_STEREO_OFFSET, 1, 0),
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun static const struct snd_soc_dapm_widget jz4770_codec_dapm_widgets[] = {
468*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA_E("HP Out", JZ4770_CODEC_REG_CR_HP,
469*4882a593Smuzhiyun 			   REG_CR_HP_SB_OFFSET, 1, NULL, 0, hpout_event,
470*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
471*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Line Out", JZ4770_CODEC_REG_CR_LO,
474*4882a593Smuzhiyun 			 REG_CR_LO_SB_OFFSET, 1, NULL, 0),
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Line Out Switch 2", JZ4770_CODEC_REG_CR_LO,
477*4882a593Smuzhiyun 			 REG_CR_LO_MUTE_OFFSET, 1, NULL, 0),
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Line In", JZ4770_CODEC_REG_CR_LI,
480*4882a593Smuzhiyun 			 REG_CR_LI_SB_OFFSET, 1, NULL, 0),
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Headphones Source", SND_SOC_NOPM, 0, 0,
483*4882a593Smuzhiyun 			 &jz4770_codec_hp_source),
484*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Capture Source", SND_SOC_NOPM, 0, 0,
485*4882a593Smuzhiyun 			 &jz4770_codec_cap_source),
486*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Line Out Source", SND_SOC_NOPM, 0, 0,
487*4882a593Smuzhiyun 			 &jz4770_codec_lo_source),
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Mic 1", JZ4770_CODEC_REG_CR_MIC,
490*4882a593Smuzhiyun 			 REG_CR_MIC_SB_MIC1_OFFSET, 1, NULL, 0),
491*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Mic 2", JZ4770_CODEC_REG_CR_MIC,
492*4882a593Smuzhiyun 			 REG_CR_MIC_SB_MIC2_OFFSET, 1, NULL, 0),
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Mic Diff", JZ4770_CODEC_REG_CR_MIC,
495*4882a593Smuzhiyun 			 REG_CR_MIC_IDIFF_OFFSET, 0, NULL, 0),
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Mic", SND_SOC_NOPM, 0, 0,
498*4882a593Smuzhiyun 			   jz4770_codec_mic_controls,
499*4882a593Smuzhiyun 			   ARRAY_SIZE(jz4770_codec_mic_controls)),
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Line In Bypass", JZ4770_CODEC_REG_CR_LI,
502*4882a593Smuzhiyun 			 REG_CR_LI_LIBY_OFFSET, 1, NULL, 0),
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC_E("ADC", "HiFi Capture", JZ4770_CODEC_REG_CR_ADC,
505*4882a593Smuzhiyun 			   REG_CR_ADC_SB_OFFSET, 1, adc_poweron_event,
506*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMU),
507*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DAC", "HiFi Playback", JZ4770_CODEC_REG_CR_DAC,
508*4882a593Smuzhiyun 			 REG_CR_DAC_SB_OFFSET, 1),
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("PCM Playback", SND_SOC_NOPM, 0, 0,
511*4882a593Smuzhiyun 			   jz4770_codec_pcm_playback_controls,
512*4882a593Smuzhiyun 			   ARRAY_SIZE(jz4770_codec_pcm_playback_controls)),
513*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Headphones Playback", SND_SOC_NOPM, 0, 0,
514*4882a593Smuzhiyun 			   jz4770_codec_hp_playback_controls,
515*4882a593Smuzhiyun 			   ARRAY_SIZE(jz4770_codec_hp_playback_controls)),
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MICBIAS", JZ4770_CODEC_REG_CR_MIC,
518*4882a593Smuzhiyun 			    REG_CR_MIC_BIAS_SB_OFFSET, 1, NULL, 0),
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MIC1P"),
521*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MIC1N"),
522*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MIC2P"),
523*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MIC2N"),
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LOUT"),
526*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("ROUT"),
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LHPOUT"),
529*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("RHPOUT"),
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("LLINEIN"),
532*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("RLINEIN"),
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SYSCLK"),
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun /* Unconditional routes. */
538*4882a593Smuzhiyun static const struct snd_soc_dapm_route jz4770_codec_dapm_routes[] = {
539*4882a593Smuzhiyun 	{ "Mic 1", NULL, "MIC1P" },
540*4882a593Smuzhiyun 	{ "Mic Diff", NULL, "MIC1N" },
541*4882a593Smuzhiyun 	{ "Mic 1", NULL, "Mic Diff" },
542*4882a593Smuzhiyun 	{ "Mic 2", NULL, "MIC2P" },
543*4882a593Smuzhiyun 	{ "Mic Diff", NULL, "MIC2N" },
544*4882a593Smuzhiyun 	{ "Mic 2", NULL, "Mic Diff" },
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	{ "Line In", NULL, "LLINEIN" },
547*4882a593Smuzhiyun 	{ "Line In", NULL, "RLINEIN" },
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	{ "Mic", "Stereo Capture Switch", "Mic 1" },
550*4882a593Smuzhiyun 	{ "Mic", "Stereo Capture Switch", "Mic 2" },
551*4882a593Smuzhiyun 	{ "Headphones Source", "Mic 1", "Mic" },
552*4882a593Smuzhiyun 	{ "Headphones Source", "Mic 2", "Mic" },
553*4882a593Smuzhiyun 	{ "Capture Source", "Mic 1", "Mic" },
554*4882a593Smuzhiyun 	{ "Capture Source", "Mic 2", "Mic" },
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	{ "Headphones Source", "Mic 1", "Mic 1" },
557*4882a593Smuzhiyun 	{ "Headphones Source", "Mic 2", "Mic 2" },
558*4882a593Smuzhiyun 	{ "Headphones Source", "Line In", "Line In Bypass" },
559*4882a593Smuzhiyun 	{ "Headphones Source", "PCM", "Headphones Playback" },
560*4882a593Smuzhiyun 	{ "HP Out", NULL, "Headphones Source" },
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	{ "Capture Source", "Line In", "Line In" },
563*4882a593Smuzhiyun 	{ "Capture Source", "Mic 1", "Mic 1" },
564*4882a593Smuzhiyun 	{ "Capture Source", "Mic 2", "Mic 2" },
565*4882a593Smuzhiyun 	{ "ADC", NULL, "Capture Source" },
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	{ "Line In Bypass", NULL, "Line In" },
568*4882a593Smuzhiyun 	{ "Line Out Source", "Line In", "Line In Bypass" },
569*4882a593Smuzhiyun 	{ "Line Out Source", "PCM", "PCM Playback" },
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	{ "LHPOUT", NULL, "HP Out"},
572*4882a593Smuzhiyun 	{ "RHPOUT", NULL, "HP Out"},
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	{ "Line Out", NULL, "Line Out Source" },
575*4882a593Smuzhiyun 	{ "Line Out Switch 2", NULL, "Line Out" },
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	{ "LOUT", NULL, "Line Out Switch 2"},
578*4882a593Smuzhiyun 	{ "ROUT", NULL, "Line Out Switch 2"},
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	{ "PCM Playback", "Volume", "DAC" },
581*4882a593Smuzhiyun 	{ "Headphones Playback", "Volume", "PCM Playback" },
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	{ "SYSCLK", NULL, "DAC" },
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun 
jz4770_codec_codec_init_regs(struct snd_soc_component * codec)586*4882a593Smuzhiyun static void jz4770_codec_codec_init_regs(struct snd_soc_component *codec)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	struct jz_codec *jz_codec = snd_soc_component_get_drvdata(codec);
589*4882a593Smuzhiyun 	struct regmap *regmap = jz_codec->regmap;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* Collect updates for later sending. */
592*4882a593Smuzhiyun 	regcache_cache_only(regmap, true);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	/* default HP output to PCM */
595*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_CR_HP,
596*4882a593Smuzhiyun 			   REG_CR_HP_SEL_MASK, REG_CR_HP_SEL_MASK);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/* default line output to PCM */
599*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_CR_LO,
600*4882a593Smuzhiyun 			   REG_CR_LO_SEL_MASK, REG_CR_LO_SEL_MASK);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	/* Disable stereo mic */
603*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_CR_MIC,
604*4882a593Smuzhiyun 			   BIT(REG_CR_MIC_STEREO_OFFSET), 0);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	/* Set mic 1 as default source for ADC */
607*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_CR_ADC,
608*4882a593Smuzhiyun 			   REG_CR_ADC_IN_SEL_MASK, 0);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* ADC/DAC: serial + i2s */
611*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_AICR_ADC,
612*4882a593Smuzhiyun 			   REG_AICR_ADC_SERIAL | REG_AICR_ADC_I2S,
613*4882a593Smuzhiyun 			   REG_AICR_ADC_SERIAL | REG_AICR_ADC_I2S);
614*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_AICR_DAC,
615*4882a593Smuzhiyun 			   REG_AICR_DAC_SERIAL | REG_AICR_DAC_I2S,
616*4882a593Smuzhiyun 			   REG_AICR_DAC_SERIAL | REG_AICR_DAC_I2S);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	/* The generated IRQ is a high level */
619*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_ICR,
620*4882a593Smuzhiyun 			   REG_ICR_INT_FORM_MASK, 0);
621*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_IMR, REG_IMR_ALL_MASK,
622*4882a593Smuzhiyun 			   REG_IMR_JACK_MASK | REG_IMR_RUP_MASK |
623*4882a593Smuzhiyun 			   REG_IMR_RDO_MASK | REG_IMR_GUP_MASK |
624*4882a593Smuzhiyun 			   REG_IMR_GDO_MASK);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/* 12M oscillator */
627*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_CCR,
628*4882a593Smuzhiyun 			   REG_CCR_CRYSTAL_MASK, 0);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	/* 0: 16ohm/220uF, 1: 10kohm/1uF */
631*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_CR_HP,
632*4882a593Smuzhiyun 			   REG_CR_HP_LOAD, 0);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/* disable automatic gain */
635*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_AGC1, REG_AGC1_EN, 0);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* Disable DAC lrswap */
638*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_CR_DAC,
639*4882a593Smuzhiyun 			   REG_CR_DAC_LRSWAP, REG_CR_DAC_LRSWAP);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/* Independent L/R DAC gain control */
642*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_GCR_DACL,
643*4882a593Smuzhiyun 			   REG_GCR_DACL_RLGOD, 0);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	/* Disable ADC lrswap */
646*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_CR_ADC,
647*4882a593Smuzhiyun 			   REG_CR_ADC_LRSWAP, REG_CR_ADC_LRSWAP);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* default to cap-less mode(0) */
650*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4770_CODEC_REG_CR_HP,
651*4882a593Smuzhiyun 			   REG_CR_HP_SB_HPCM, 0);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	/* Send collected updates. */
654*4882a593Smuzhiyun 	regcache_cache_only(regmap, false);
655*4882a593Smuzhiyun 	regcache_sync(regmap);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	/* Reset all interrupt flags. */
658*4882a593Smuzhiyun 	regmap_write(regmap, JZ4770_CODEC_REG_IFR, REG_IFR_ALL_MASK);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
jz4770_codec_codec_probe(struct snd_soc_component * codec)661*4882a593Smuzhiyun static int jz4770_codec_codec_probe(struct snd_soc_component *codec)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	struct jz_codec *jz_codec = snd_soc_component_get_drvdata(codec);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	clk_prepare_enable(jz_codec->clk);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	jz4770_codec_codec_init_regs(codec);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	return 0;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
jz4770_codec_codec_remove(struct snd_soc_component * codec)672*4882a593Smuzhiyun static void jz4770_codec_codec_remove(struct snd_soc_component *codec)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	struct jz_codec *jz_codec = snd_soc_component_get_drvdata(codec);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	clk_disable_unprepare(jz_codec->clk);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun static const struct snd_soc_component_driver jz4770_codec_soc_codec_dev = {
680*4882a593Smuzhiyun 	.probe			= jz4770_codec_codec_probe,
681*4882a593Smuzhiyun 	.remove			= jz4770_codec_codec_remove,
682*4882a593Smuzhiyun 	.set_bias_level		= jz4770_codec_set_bias_level,
683*4882a593Smuzhiyun 	.controls		= jz4770_codec_snd_controls,
684*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(jz4770_codec_snd_controls),
685*4882a593Smuzhiyun 	.dapm_widgets		= jz4770_codec_dapm_widgets,
686*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(jz4770_codec_dapm_widgets),
687*4882a593Smuzhiyun 	.dapm_routes		= jz4770_codec_dapm_routes,
688*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(jz4770_codec_dapm_routes),
689*4882a593Smuzhiyun 	.suspend_bias_off	= 1,
690*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun static const unsigned int jz4770_codec_sample_rates[] = {
694*4882a593Smuzhiyun 	96000, 48000, 44100, 32000,
695*4882a593Smuzhiyun 	24000, 22050, 16000, 12000,
696*4882a593Smuzhiyun 	11025, 9600, 8000,
697*4882a593Smuzhiyun };
698*4882a593Smuzhiyun 
jz4770_codec_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)699*4882a593Smuzhiyun static int jz4770_codec_hw_params(struct snd_pcm_substream *substream,
700*4882a593Smuzhiyun 				  struct snd_pcm_hw_params *params,
701*4882a593Smuzhiyun 				  struct snd_soc_dai *dai)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun 	struct jz_codec *codec = snd_soc_component_get_drvdata(dai->component);
704*4882a593Smuzhiyun 	unsigned int rate, bit_width;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	switch (params_format(params)) {
707*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:
708*4882a593Smuzhiyun 		bit_width = 0;
709*4882a593Smuzhiyun 		break;
710*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S18_3LE:
711*4882a593Smuzhiyun 		bit_width = 1;
712*4882a593Smuzhiyun 		break;
713*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S20_3LE:
714*4882a593Smuzhiyun 		bit_width = 2;
715*4882a593Smuzhiyun 		break;
716*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S24_3LE:
717*4882a593Smuzhiyun 		bit_width = 3;
718*4882a593Smuzhiyun 		break;
719*4882a593Smuzhiyun 	default:
720*4882a593Smuzhiyun 		return -EINVAL;
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	for (rate = 0; rate < ARRAY_SIZE(jz4770_codec_sample_rates); rate++) {
724*4882a593Smuzhiyun 		if (jz4770_codec_sample_rates[rate] == params_rate(params))
725*4882a593Smuzhiyun 			break;
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	if (rate == ARRAY_SIZE(jz4770_codec_sample_rates))
729*4882a593Smuzhiyun 		return -EINVAL;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
732*4882a593Smuzhiyun 		regmap_update_bits(codec->regmap, JZ4770_CODEC_REG_AICR_DAC,
733*4882a593Smuzhiyun 				   REG_AICR_DAC_ADWL_MASK,
734*4882a593Smuzhiyun 				   bit_width << REG_AICR_DAC_ADWL_OFFSET);
735*4882a593Smuzhiyun 		regmap_update_bits(codec->regmap, JZ4770_CODEC_REG_FCR_DAC,
736*4882a593Smuzhiyun 				   REG_FCR_DAC_FREQ_MASK,
737*4882a593Smuzhiyun 				   rate << REG_FCR_DAC_FREQ_OFFSET);
738*4882a593Smuzhiyun 	} else {
739*4882a593Smuzhiyun 		regmap_update_bits(codec->regmap, JZ4770_CODEC_REG_AICR_ADC,
740*4882a593Smuzhiyun 				   REG_AICR_ADC_ADWL_MASK,
741*4882a593Smuzhiyun 				   bit_width << REG_AICR_ADC_ADWL_OFFSET);
742*4882a593Smuzhiyun 		regmap_update_bits(codec->regmap, JZ4770_CODEC_REG_FCR_ADC,
743*4882a593Smuzhiyun 				   REG_FCR_ADC_FREQ_MASK,
744*4882a593Smuzhiyun 				   rate << REG_FCR_ADC_FREQ_OFFSET);
745*4882a593Smuzhiyun 	}
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	return 0;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun static const struct snd_soc_dai_ops jz4770_codec_dai_ops = {
751*4882a593Smuzhiyun 	.startup	= jz4770_codec_startup,
752*4882a593Smuzhiyun 	.shutdown	= jz4770_codec_shutdown,
753*4882a593Smuzhiyun 	.hw_params	= jz4770_codec_hw_params,
754*4882a593Smuzhiyun 	.trigger	= jz4770_codec_pcm_trigger,
755*4882a593Smuzhiyun 	.mute_stream	= jz4770_codec_mute_stream,
756*4882a593Smuzhiyun 	.no_capture_mute = 1,
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun #define JZ_CODEC_FORMATS (SNDRV_PCM_FMTBIT_S16_LE  | \
760*4882a593Smuzhiyun 			  SNDRV_PCM_FMTBIT_S18_3LE | \
761*4882a593Smuzhiyun 			  SNDRV_PCM_FMTBIT_S20_3LE | \
762*4882a593Smuzhiyun 			  SNDRV_PCM_FMTBIT_S24_3LE)
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun static struct snd_soc_dai_driver jz4770_codec_dai = {
765*4882a593Smuzhiyun 	.name = "jz4770-hifi",
766*4882a593Smuzhiyun 	.playback = {
767*4882a593Smuzhiyun 		.stream_name = "Playback",
768*4882a593Smuzhiyun 		.channels_min = 2,
769*4882a593Smuzhiyun 		.channels_max = 2,
770*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_96000,
771*4882a593Smuzhiyun 		.formats = JZ_CODEC_FORMATS,
772*4882a593Smuzhiyun 	},
773*4882a593Smuzhiyun 	.capture = {
774*4882a593Smuzhiyun 		.stream_name = "Capture",
775*4882a593Smuzhiyun 		.channels_min = 2,
776*4882a593Smuzhiyun 		.channels_max = 2,
777*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_96000,
778*4882a593Smuzhiyun 		.formats = JZ_CODEC_FORMATS,
779*4882a593Smuzhiyun 	},
780*4882a593Smuzhiyun 	.ops = &jz4770_codec_dai_ops,
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun 
jz4770_codec_volatile(struct device * dev,unsigned int reg)783*4882a593Smuzhiyun static bool jz4770_codec_volatile(struct device *dev, unsigned int reg)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	return reg == JZ4770_CODEC_REG_SR || reg == JZ4770_CODEC_REG_IFR;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun 
jz4770_codec_readable(struct device * dev,unsigned int reg)788*4882a593Smuzhiyun static bool jz4770_codec_readable(struct device *dev, unsigned int reg)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	switch (reg) {
791*4882a593Smuzhiyun 	case JZ4770_CODEC_REG_MISSING_REG1:
792*4882a593Smuzhiyun 	case JZ4770_CODEC_REG_MISSING_REG2:
793*4882a593Smuzhiyun 		return false;
794*4882a593Smuzhiyun 	default:
795*4882a593Smuzhiyun 		return true;
796*4882a593Smuzhiyun 	}
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
jz4770_codec_writeable(struct device * dev,unsigned int reg)799*4882a593Smuzhiyun static bool jz4770_codec_writeable(struct device *dev, unsigned int reg)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	switch (reg) {
802*4882a593Smuzhiyun 	case JZ4770_CODEC_REG_SR:
803*4882a593Smuzhiyun 	case JZ4770_CODEC_REG_MISSING_REG1:
804*4882a593Smuzhiyun 	case JZ4770_CODEC_REG_MISSING_REG2:
805*4882a593Smuzhiyun 		return false;
806*4882a593Smuzhiyun 	default:
807*4882a593Smuzhiyun 		return true;
808*4882a593Smuzhiyun 	}
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
jz4770_codec_io_wait(struct jz_codec * codec)811*4882a593Smuzhiyun static int jz4770_codec_io_wait(struct jz_codec *codec)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun 	u32 reg;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	return readl_poll_timeout(codec->base + ICDC_RGADW_OFFSET, reg,
816*4882a593Smuzhiyun 				  !(reg & ICDC_RGADW_RGWR),
817*4882a593Smuzhiyun 				  1000, 10 * USEC_PER_MSEC);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
jz4770_codec_reg_read(void * context,unsigned int reg,unsigned int * val)820*4882a593Smuzhiyun static int jz4770_codec_reg_read(void *context, unsigned int reg,
821*4882a593Smuzhiyun 				 unsigned int *val)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	struct jz_codec *codec = context;
824*4882a593Smuzhiyun 	unsigned int i;
825*4882a593Smuzhiyun 	u32 tmp;
826*4882a593Smuzhiyun 	int ret;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	ret = jz4770_codec_io_wait(codec);
829*4882a593Smuzhiyun 	if (ret)
830*4882a593Smuzhiyun 		return ret;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	tmp = readl(codec->base + ICDC_RGADW_OFFSET);
833*4882a593Smuzhiyun 	tmp = (tmp & ~ICDC_RGADW_RGADDR_MASK)
834*4882a593Smuzhiyun 	    | (reg << ICDC_RGADW_RGADDR_OFFSET);
835*4882a593Smuzhiyun 	writel(tmp, codec->base + ICDC_RGADW_OFFSET);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	/* wait 6+ cycles */
838*4882a593Smuzhiyun 	for (i = 0; i < 6; i++)
839*4882a593Smuzhiyun 		*val = readl(codec->base + ICDC_RGDATA_OFFSET) &
840*4882a593Smuzhiyun 			ICDC_RGDATA_RGDOUT_MASK;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun 
jz4770_codec_reg_write(void * context,unsigned int reg,unsigned int val)845*4882a593Smuzhiyun static int jz4770_codec_reg_write(void *context, unsigned int reg,
846*4882a593Smuzhiyun 				  unsigned int val)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	struct jz_codec *codec = context;
849*4882a593Smuzhiyun 	int ret;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	ret = jz4770_codec_io_wait(codec);
852*4882a593Smuzhiyun 	if (ret)
853*4882a593Smuzhiyun 		return ret;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	writel(ICDC_RGADW_RGWR | (reg << ICDC_RGADW_RGADDR_OFFSET) | val,
856*4882a593Smuzhiyun 	       codec->base + ICDC_RGADW_OFFSET);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	ret = jz4770_codec_io_wait(codec);
859*4882a593Smuzhiyun 	if (ret)
860*4882a593Smuzhiyun 		return ret;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	return 0;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun static const u8 jz4770_codec_reg_defaults[] = {
866*4882a593Smuzhiyun 	0x00, 0xC3, 0xC3, 0x90, 0x98, 0xFF, 0x90, 0xB1,
867*4882a593Smuzhiyun 	0x11, 0x10, 0x00, 0x03, 0x00, 0x00, 0x40, 0x00,
868*4882a593Smuzhiyun 	0xFF, 0x00, 0x06, 0x06, 0x06, 0x06, 0x00, 0x00,
869*4882a593Smuzhiyun 	0x00, 0x00, 0x00, 0x00, 0xFF, 0x00, 0x00, 0x34,
870*4882a593Smuzhiyun 	0x07, 0x44, 0x1F, 0x00
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun static struct regmap_config jz4770_codec_regmap_config = {
874*4882a593Smuzhiyun 	.reg_bits = 7,
875*4882a593Smuzhiyun 	.val_bits = 8,
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	.max_register = JZ4770_CODEC_REG_AGC5,
878*4882a593Smuzhiyun 	.volatile_reg = jz4770_codec_volatile,
879*4882a593Smuzhiyun 	.readable_reg = jz4770_codec_readable,
880*4882a593Smuzhiyun 	.writeable_reg = jz4770_codec_writeable,
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	.reg_read = jz4770_codec_reg_read,
883*4882a593Smuzhiyun 	.reg_write = jz4770_codec_reg_write,
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	.reg_defaults_raw = jz4770_codec_reg_defaults,
886*4882a593Smuzhiyun 	.num_reg_defaults_raw = ARRAY_SIZE(jz4770_codec_reg_defaults),
887*4882a593Smuzhiyun 	.cache_type = REGCACHE_FLAT,
888*4882a593Smuzhiyun };
889*4882a593Smuzhiyun 
jz4770_codec_probe(struct platform_device * pdev)890*4882a593Smuzhiyun static int jz4770_codec_probe(struct platform_device *pdev)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
893*4882a593Smuzhiyun 	struct jz_codec *codec;
894*4882a593Smuzhiyun 	int ret;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	codec = devm_kzalloc(dev, sizeof(*codec), GFP_KERNEL);
897*4882a593Smuzhiyun 	if (!codec)
898*4882a593Smuzhiyun 		return -ENOMEM;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	codec->dev = dev;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	codec->base = devm_platform_ioremap_resource(pdev, 0);
903*4882a593Smuzhiyun 	if (IS_ERR(codec->base)) {
904*4882a593Smuzhiyun 		ret = PTR_ERR(codec->base);
905*4882a593Smuzhiyun 		dev_err(dev, "Failed to ioremap mmio memory: %d\n", ret);
906*4882a593Smuzhiyun 		return ret;
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	codec->regmap = devm_regmap_init(dev, NULL, codec,
910*4882a593Smuzhiyun 					&jz4770_codec_regmap_config);
911*4882a593Smuzhiyun 	if (IS_ERR(codec->regmap))
912*4882a593Smuzhiyun 		return PTR_ERR(codec->regmap);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	codec->clk = devm_clk_get(dev, "aic");
915*4882a593Smuzhiyun 	if (IS_ERR(codec->clk))
916*4882a593Smuzhiyun 		return PTR_ERR(codec->clk);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	platform_set_drvdata(pdev, codec);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(dev, &jz4770_codec_soc_codec_dev,
921*4882a593Smuzhiyun 					      &jz4770_codec_dai, 1);
922*4882a593Smuzhiyun 	if (ret) {
923*4882a593Smuzhiyun 		dev_err(dev, "Failed to register codec: %d\n", ret);
924*4882a593Smuzhiyun 		return ret;
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	return 0;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun static const struct of_device_id jz4770_codec_of_matches[] = {
931*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4770-codec", },
932*4882a593Smuzhiyun 	{ /* sentinel */ }
933*4882a593Smuzhiyun };
934*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jz4770_codec_of_matches);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun static struct platform_driver jz4770_codec_driver = {
937*4882a593Smuzhiyun 	.probe			= jz4770_codec_probe,
938*4882a593Smuzhiyun 	.driver			= {
939*4882a593Smuzhiyun 		.name		= "jz4770-codec",
940*4882a593Smuzhiyun 		.of_match_table = jz4770_codec_of_matches,
941*4882a593Smuzhiyun 	},
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun module_platform_driver(jz4770_codec_driver);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun MODULE_DESCRIPTION("JZ4770 SoC internal codec driver");
946*4882a593Smuzhiyun MODULE_AUTHOR("Maarten ter Huurne <maarten@treewalker.org>");
947*4882a593Smuzhiyun MODULE_AUTHOR("Paul Cercueil <paul@crapouillou.net>");
948*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
949