xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/jz4740.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // JZ4740 CODEC driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <sound/core.h>
17*4882a593Smuzhiyun #include <sound/pcm.h>
18*4882a593Smuzhiyun #include <sound/pcm_params.h>
19*4882a593Smuzhiyun #include <sound/initval.h>
20*4882a593Smuzhiyun #include <sound/soc.h>
21*4882a593Smuzhiyun #include <sound/tlv.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define JZ4740_REG_CODEC_1 0x0
24*4882a593Smuzhiyun #define JZ4740_REG_CODEC_2 0x4
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define JZ4740_CODEC_1_LINE_ENABLE BIT(29)
27*4882a593Smuzhiyun #define JZ4740_CODEC_1_MIC_ENABLE BIT(28)
28*4882a593Smuzhiyun #define JZ4740_CODEC_1_SW1_ENABLE BIT(27)
29*4882a593Smuzhiyun #define JZ4740_CODEC_1_ADC_ENABLE BIT(26)
30*4882a593Smuzhiyun #define JZ4740_CODEC_1_SW2_ENABLE BIT(25)
31*4882a593Smuzhiyun #define JZ4740_CODEC_1_DAC_ENABLE BIT(24)
32*4882a593Smuzhiyun #define JZ4740_CODEC_1_VREF_DISABLE BIT(20)
33*4882a593Smuzhiyun #define JZ4740_CODEC_1_VREF_AMP_DISABLE BIT(19)
34*4882a593Smuzhiyun #define JZ4740_CODEC_1_VREF_PULLDOWN BIT(18)
35*4882a593Smuzhiyun #define JZ4740_CODEC_1_VREF_LOW_CURRENT BIT(17)
36*4882a593Smuzhiyun #define JZ4740_CODEC_1_VREF_HIGH_CURRENT BIT(16)
37*4882a593Smuzhiyun #define JZ4740_CODEC_1_HEADPHONE_DISABLE BIT(14)
38*4882a593Smuzhiyun #define JZ4740_CODEC_1_HEADPHONE_AMP_CHANGE_ANY BIT(13)
39*4882a593Smuzhiyun #define JZ4740_CODEC_1_HEADPHONE_CHARGE BIT(12)
40*4882a593Smuzhiyun #define JZ4740_CODEC_1_HEADPHONE_PULLDOWN (BIT(11) | BIT(10))
41*4882a593Smuzhiyun #define JZ4740_CODEC_1_HEADPHONE_POWERDOWN_M BIT(9)
42*4882a593Smuzhiyun #define JZ4740_CODEC_1_HEADPHONE_POWERDOWN BIT(8)
43*4882a593Smuzhiyun #define JZ4740_CODEC_1_SUSPEND BIT(1)
44*4882a593Smuzhiyun #define JZ4740_CODEC_1_RESET BIT(0)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define JZ4740_CODEC_1_LINE_ENABLE_OFFSET 29
47*4882a593Smuzhiyun #define JZ4740_CODEC_1_MIC_ENABLE_OFFSET 28
48*4882a593Smuzhiyun #define JZ4740_CODEC_1_SW1_ENABLE_OFFSET 27
49*4882a593Smuzhiyun #define JZ4740_CODEC_1_ADC_ENABLE_OFFSET 26
50*4882a593Smuzhiyun #define JZ4740_CODEC_1_SW2_ENABLE_OFFSET 25
51*4882a593Smuzhiyun #define JZ4740_CODEC_1_DAC_ENABLE_OFFSET 24
52*4882a593Smuzhiyun #define JZ4740_CODEC_1_HEADPHONE_DISABLE_OFFSET 14
53*4882a593Smuzhiyun #define JZ4740_CODEC_1_HEADPHONE_POWERDOWN_OFFSET 8
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define JZ4740_CODEC_2_INPUT_VOLUME_MASK		0x1f0000
56*4882a593Smuzhiyun #define JZ4740_CODEC_2_SAMPLE_RATE_MASK			0x000f00
57*4882a593Smuzhiyun #define JZ4740_CODEC_2_MIC_BOOST_GAIN_MASK		0x000030
58*4882a593Smuzhiyun #define JZ4740_CODEC_2_HEADPHONE_VOLUME_MASK	0x000003
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define JZ4740_CODEC_2_INPUT_VOLUME_OFFSET		16
61*4882a593Smuzhiyun #define JZ4740_CODEC_2_SAMPLE_RATE_OFFSET		 8
62*4882a593Smuzhiyun #define JZ4740_CODEC_2_MIC_BOOST_GAIN_OFFSET	 4
63*4882a593Smuzhiyun #define JZ4740_CODEC_2_HEADPHONE_VOLUME_OFFSET	 0
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const struct reg_default jz4740_codec_reg_defaults[] = {
66*4882a593Smuzhiyun 	{ JZ4740_REG_CODEC_1, 0x021b2302 },
67*4882a593Smuzhiyun 	{ JZ4740_REG_CODEC_2, 0x00170803 },
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun struct jz4740_codec {
71*4882a593Smuzhiyun 	struct regmap *regmap;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(jz4740_mic_tlv,
75*4882a593Smuzhiyun 	0, 2, TLV_DB_SCALE_ITEM(0, 600, 0),
76*4882a593Smuzhiyun 	3, 3, TLV_DB_SCALE_ITEM(2000, 0, 0)
77*4882a593Smuzhiyun );
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(jz4740_out_tlv, 0, 200, 0);
80*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(jz4740_in_tlv, -3450, 150, 0);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static const struct snd_kcontrol_new jz4740_codec_controls[] = {
83*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Master Playback Volume", JZ4740_REG_CODEC_2,
84*4882a593Smuzhiyun 			JZ4740_CODEC_2_HEADPHONE_VOLUME_OFFSET, 3, 0,
85*4882a593Smuzhiyun 			jz4740_out_tlv),
86*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Master Capture Volume", JZ4740_REG_CODEC_2,
87*4882a593Smuzhiyun 			JZ4740_CODEC_2_INPUT_VOLUME_OFFSET, 31, 0,
88*4882a593Smuzhiyun 			jz4740_in_tlv),
89*4882a593Smuzhiyun 	SOC_SINGLE("Master Playback Switch", JZ4740_REG_CODEC_1,
90*4882a593Smuzhiyun 			JZ4740_CODEC_1_HEADPHONE_DISABLE_OFFSET, 1, 1),
91*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Mic Capture Volume", JZ4740_REG_CODEC_2,
92*4882a593Smuzhiyun 			JZ4740_CODEC_2_MIC_BOOST_GAIN_OFFSET, 3, 0,
93*4882a593Smuzhiyun 			jz4740_mic_tlv),
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static const struct snd_kcontrol_new jz4740_codec_output_controls[] = {
97*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Bypass Switch", JZ4740_REG_CODEC_1,
98*4882a593Smuzhiyun 			JZ4740_CODEC_1_SW1_ENABLE_OFFSET, 1, 0),
99*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DAC Switch", JZ4740_REG_CODEC_1,
100*4882a593Smuzhiyun 			JZ4740_CODEC_1_SW2_ENABLE_OFFSET, 1, 0),
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const struct snd_kcontrol_new jz4740_codec_input_controls[] = {
104*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Line Capture Switch", JZ4740_REG_CODEC_1,
105*4882a593Smuzhiyun 			JZ4740_CODEC_1_LINE_ENABLE_OFFSET, 1, 0),
106*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Mic Capture Switch", JZ4740_REG_CODEC_1,
107*4882a593Smuzhiyun 			JZ4740_CODEC_1_MIC_ENABLE_OFFSET, 1, 0),
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static const struct snd_soc_dapm_widget jz4740_codec_dapm_widgets[] = {
111*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("ADC", "Capture", JZ4740_REG_CODEC_1,
112*4882a593Smuzhiyun 			JZ4740_CODEC_1_ADC_ENABLE_OFFSET, 0),
113*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DAC", "Playback", JZ4740_REG_CODEC_1,
114*4882a593Smuzhiyun 			JZ4740_CODEC_1_DAC_ENABLE_OFFSET, 0),
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Output Mixer", JZ4740_REG_CODEC_1,
117*4882a593Smuzhiyun 			JZ4740_CODEC_1_HEADPHONE_POWERDOWN_OFFSET, 1,
118*4882a593Smuzhiyun 			jz4740_codec_output_controls,
119*4882a593Smuzhiyun 			ARRAY_SIZE(jz4740_codec_output_controls)),
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER_NAMED_CTL("Input Mixer", SND_SOC_NOPM, 0, 0,
122*4882a593Smuzhiyun 			jz4740_codec_input_controls,
123*4882a593Smuzhiyun 			ARRAY_SIZE(jz4740_codec_input_controls)),
124*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Line Input", SND_SOC_NOPM, 0, 0, NULL, 0),
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LOUT"),
127*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("ROUT"),
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MIC"),
130*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("LIN"),
131*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("RIN"),
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static const struct snd_soc_dapm_route jz4740_codec_dapm_routes[] = {
135*4882a593Smuzhiyun 	{"Line Input", NULL, "LIN"},
136*4882a593Smuzhiyun 	{"Line Input", NULL, "RIN"},
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	{"Input Mixer", "Line Capture Switch", "Line Input"},
139*4882a593Smuzhiyun 	{"Input Mixer", "Mic Capture Switch", "MIC"},
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	{"ADC", NULL, "Input Mixer"},
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	{"Output Mixer", "Bypass Switch", "Input Mixer"},
144*4882a593Smuzhiyun 	{"Output Mixer", "DAC Switch", "DAC"},
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	{"LOUT", NULL, "Output Mixer"},
147*4882a593Smuzhiyun 	{"ROUT", NULL, "Output Mixer"},
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
jz4740_codec_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)150*4882a593Smuzhiyun static int jz4740_codec_hw_params(struct snd_pcm_substream *substream,
151*4882a593Smuzhiyun 	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	struct jz4740_codec *jz4740_codec = snd_soc_component_get_drvdata(dai->component);
154*4882a593Smuzhiyun 	uint32_t val;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	switch (params_rate(params)) {
157*4882a593Smuzhiyun 	case 8000:
158*4882a593Smuzhiyun 		val = 0;
159*4882a593Smuzhiyun 		break;
160*4882a593Smuzhiyun 	case 11025:
161*4882a593Smuzhiyun 		val = 1;
162*4882a593Smuzhiyun 		break;
163*4882a593Smuzhiyun 	case 12000:
164*4882a593Smuzhiyun 		val = 2;
165*4882a593Smuzhiyun 		break;
166*4882a593Smuzhiyun 	case 16000:
167*4882a593Smuzhiyun 		val = 3;
168*4882a593Smuzhiyun 		break;
169*4882a593Smuzhiyun 	case 22050:
170*4882a593Smuzhiyun 		val = 4;
171*4882a593Smuzhiyun 		break;
172*4882a593Smuzhiyun 	case 24000:
173*4882a593Smuzhiyun 		val = 5;
174*4882a593Smuzhiyun 		break;
175*4882a593Smuzhiyun 	case 32000:
176*4882a593Smuzhiyun 		val = 6;
177*4882a593Smuzhiyun 		break;
178*4882a593Smuzhiyun 	case 44100:
179*4882a593Smuzhiyun 		val = 7;
180*4882a593Smuzhiyun 		break;
181*4882a593Smuzhiyun 	case 48000:
182*4882a593Smuzhiyun 		val = 8;
183*4882a593Smuzhiyun 		break;
184*4882a593Smuzhiyun 	default:
185*4882a593Smuzhiyun 		return -EINVAL;
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	val <<= JZ4740_CODEC_2_SAMPLE_RATE_OFFSET;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	regmap_update_bits(jz4740_codec->regmap, JZ4740_REG_CODEC_2,
191*4882a593Smuzhiyun 				JZ4740_CODEC_2_SAMPLE_RATE_MASK, val);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun static const struct snd_soc_dai_ops jz4740_codec_dai_ops = {
197*4882a593Smuzhiyun 	.hw_params = jz4740_codec_hw_params,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static struct snd_soc_dai_driver jz4740_codec_dai = {
201*4882a593Smuzhiyun 	.name = "jz4740-hifi",
202*4882a593Smuzhiyun 	.playback = {
203*4882a593Smuzhiyun 		.stream_name = "Playback",
204*4882a593Smuzhiyun 		.channels_min = 2,
205*4882a593Smuzhiyun 		.channels_max = 2,
206*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_48000,
207*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S8,
208*4882a593Smuzhiyun 	},
209*4882a593Smuzhiyun 	.capture = {
210*4882a593Smuzhiyun 		.stream_name = "Capture",
211*4882a593Smuzhiyun 		.channels_min = 2,
212*4882a593Smuzhiyun 		.channels_max = 2,
213*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_48000,
214*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S8,
215*4882a593Smuzhiyun 	},
216*4882a593Smuzhiyun 	.ops = &jz4740_codec_dai_ops,
217*4882a593Smuzhiyun 	.symmetric_rates = 1,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
jz4740_codec_wakeup(struct regmap * regmap)220*4882a593Smuzhiyun static void jz4740_codec_wakeup(struct regmap *regmap)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4740_REG_CODEC_1,
223*4882a593Smuzhiyun 		JZ4740_CODEC_1_RESET, JZ4740_CODEC_1_RESET);
224*4882a593Smuzhiyun 	udelay(2);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	regmap_update_bits(regmap, JZ4740_REG_CODEC_1,
227*4882a593Smuzhiyun 		JZ4740_CODEC_1_SUSPEND | JZ4740_CODEC_1_RESET, 0);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	regcache_sync(regmap);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
jz4740_codec_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)232*4882a593Smuzhiyun static int jz4740_codec_set_bias_level(struct snd_soc_component *component,
233*4882a593Smuzhiyun 	enum snd_soc_bias_level level)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct jz4740_codec *jz4740_codec = snd_soc_component_get_drvdata(component);
236*4882a593Smuzhiyun 	struct regmap *regmap = jz4740_codec->regmap;
237*4882a593Smuzhiyun 	unsigned int mask;
238*4882a593Smuzhiyun 	unsigned int value;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	switch (level) {
241*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
242*4882a593Smuzhiyun 		break;
243*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
244*4882a593Smuzhiyun 		mask = JZ4740_CODEC_1_VREF_DISABLE |
245*4882a593Smuzhiyun 				JZ4740_CODEC_1_VREF_AMP_DISABLE |
246*4882a593Smuzhiyun 				JZ4740_CODEC_1_HEADPHONE_POWERDOWN_M;
247*4882a593Smuzhiyun 		value = 0;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		regmap_update_bits(regmap, JZ4740_REG_CODEC_1, mask, value);
250*4882a593Smuzhiyun 		break;
251*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
252*4882a593Smuzhiyun 		/* The only way to clear the suspend flag is to reset the codec */
253*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
254*4882a593Smuzhiyun 			jz4740_codec_wakeup(regmap);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		mask = JZ4740_CODEC_1_VREF_DISABLE |
257*4882a593Smuzhiyun 			JZ4740_CODEC_1_VREF_AMP_DISABLE |
258*4882a593Smuzhiyun 			JZ4740_CODEC_1_HEADPHONE_POWERDOWN_M;
259*4882a593Smuzhiyun 		value = JZ4740_CODEC_1_VREF_DISABLE |
260*4882a593Smuzhiyun 			JZ4740_CODEC_1_VREF_AMP_DISABLE |
261*4882a593Smuzhiyun 			JZ4740_CODEC_1_HEADPHONE_POWERDOWN_M;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		regmap_update_bits(regmap, JZ4740_REG_CODEC_1, mask, value);
264*4882a593Smuzhiyun 		break;
265*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
266*4882a593Smuzhiyun 		mask = JZ4740_CODEC_1_SUSPEND;
267*4882a593Smuzhiyun 		value = JZ4740_CODEC_1_SUSPEND;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 		regmap_update_bits(regmap, JZ4740_REG_CODEC_1, mask, value);
270*4882a593Smuzhiyun 		regcache_mark_dirty(regmap);
271*4882a593Smuzhiyun 		break;
272*4882a593Smuzhiyun 	default:
273*4882a593Smuzhiyun 		break;
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
jz4740_codec_dev_probe(struct snd_soc_component * component)279*4882a593Smuzhiyun static int jz4740_codec_dev_probe(struct snd_soc_component *component)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	struct jz4740_codec *jz4740_codec = snd_soc_component_get_drvdata(component);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	regmap_update_bits(jz4740_codec->regmap, JZ4740_REG_CODEC_1,
284*4882a593Smuzhiyun 			JZ4740_CODEC_1_SW2_ENABLE, JZ4740_CODEC_1_SW2_ENABLE);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	return 0;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_codec_dev_jz4740_codec = {
290*4882a593Smuzhiyun 	.probe			= jz4740_codec_dev_probe,
291*4882a593Smuzhiyun 	.set_bias_level		= jz4740_codec_set_bias_level,
292*4882a593Smuzhiyun 	.controls		= jz4740_codec_controls,
293*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(jz4740_codec_controls),
294*4882a593Smuzhiyun 	.dapm_widgets		= jz4740_codec_dapm_widgets,
295*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(jz4740_codec_dapm_widgets),
296*4882a593Smuzhiyun 	.dapm_routes		= jz4740_codec_dapm_routes,
297*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(jz4740_codec_dapm_routes),
298*4882a593Smuzhiyun 	.suspend_bias_off	= 1,
299*4882a593Smuzhiyun 	.idle_bias_on		= 1,
300*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
301*4882a593Smuzhiyun 	.endianness		= 1,
302*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static const struct regmap_config jz4740_codec_regmap_config = {
307*4882a593Smuzhiyun 	.reg_bits = 32,
308*4882a593Smuzhiyun 	.reg_stride = 4,
309*4882a593Smuzhiyun 	.val_bits = 32,
310*4882a593Smuzhiyun 	.max_register = JZ4740_REG_CODEC_2,
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	.reg_defaults = jz4740_codec_reg_defaults,
313*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(jz4740_codec_reg_defaults),
314*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
jz4740_codec_probe(struct platform_device * pdev)317*4882a593Smuzhiyun static int jz4740_codec_probe(struct platform_device *pdev)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	int ret;
320*4882a593Smuzhiyun 	struct jz4740_codec *jz4740_codec;
321*4882a593Smuzhiyun 	void __iomem *base;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	jz4740_codec = devm_kzalloc(&pdev->dev, sizeof(*jz4740_codec),
324*4882a593Smuzhiyun 				    GFP_KERNEL);
325*4882a593Smuzhiyun 	if (!jz4740_codec)
326*4882a593Smuzhiyun 		return -ENOMEM;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
329*4882a593Smuzhiyun 	if (IS_ERR(base))
330*4882a593Smuzhiyun 		return PTR_ERR(base);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	jz4740_codec->regmap = devm_regmap_init_mmio(&pdev->dev, base,
333*4882a593Smuzhiyun 					    &jz4740_codec_regmap_config);
334*4882a593Smuzhiyun 	if (IS_ERR(jz4740_codec->regmap))
335*4882a593Smuzhiyun 		return PTR_ERR(jz4740_codec->regmap);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	platform_set_drvdata(pdev, jz4740_codec);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&pdev->dev,
340*4882a593Smuzhiyun 			&soc_codec_dev_jz4740_codec, &jz4740_codec_dai, 1);
341*4882a593Smuzhiyun 	if (ret)
342*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register codec\n");
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	return ret;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun static const struct of_device_id jz4740_codec_of_matches[] = {
348*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4740-codec", },
349*4882a593Smuzhiyun 	{ }
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jz4740_codec_of_matches);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static struct platform_driver jz4740_codec_driver = {
354*4882a593Smuzhiyun 	.probe = jz4740_codec_probe,
355*4882a593Smuzhiyun 	.driver = {
356*4882a593Smuzhiyun 		.name = "jz4740-codec",
357*4882a593Smuzhiyun 		.of_match_table = jz4740_codec_of_matches,
358*4882a593Smuzhiyun 	},
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun module_platform_driver(jz4740_codec_driver);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun MODULE_DESCRIPTION("JZ4740 SoC internal codec driver");
364*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
365*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
366*4882a593Smuzhiyun MODULE_ALIAS("platform:jz4740-codec");
367