1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Driver of Inno Codec for rk3036 by Rockchip Inc. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Author: Zheng ShunQian<zhengsq@rock-chips.com> 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef _INNO_RK3036_CODEC_H 9*4882a593Smuzhiyun #define _INNO_RK3036_CODEC_H 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun /* codec registers */ 12*4882a593Smuzhiyun #define INNO_R00 0x00 13*4882a593Smuzhiyun #define INNO_R01 0x0c 14*4882a593Smuzhiyun #define INNO_R02 0x10 15*4882a593Smuzhiyun #define INNO_R03 0x14 16*4882a593Smuzhiyun #define INNO_R04 0x88 17*4882a593Smuzhiyun #define INNO_R05 0x8c 18*4882a593Smuzhiyun #define INNO_R06 0x90 19*4882a593Smuzhiyun #define INNO_R07 0x94 20*4882a593Smuzhiyun #define INNO_R08 0x98 21*4882a593Smuzhiyun #define INNO_R09 0x9c 22*4882a593Smuzhiyun #define INNO_R10 0xa0 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /* register bit filed */ 25*4882a593Smuzhiyun #define INNO_R00_CSR_RESET (0x0 << 0) /*codec system reset*/ 26*4882a593Smuzhiyun #define INNO_R00_CSR_WORK (0x1 << 0) 27*4882a593Smuzhiyun #define INNO_R00_CDCR_RESET (0x0 << 1) /*codec digital core reset*/ 28*4882a593Smuzhiyun #define INNO_R00_CDCR_WORK (0x1 << 1) 29*4882a593Smuzhiyun #define INNO_R00_PRB_DISABLE (0x0 << 6) /*power reset bypass*/ 30*4882a593Smuzhiyun #define INNO_R00_PRB_ENABLE (0x1 << 6) 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define INNO_R01_I2SMODE_MSK (0x1 << 4) 33*4882a593Smuzhiyun #define INNO_R01_I2SMODE_SLAVE (0x0 << 4) 34*4882a593Smuzhiyun #define INNO_R01_I2SMODE_MASTER (0x1 << 4) 35*4882a593Smuzhiyun #define INNO_R01_PINDIR_MSK (0x1 << 5) 36*4882a593Smuzhiyun #define INNO_R01_PINDIR_IN_SLAVE (0x0 << 5) /*direction of pin*/ 37*4882a593Smuzhiyun #define INNO_R01_PINDIR_OUT_MASTER (0x1 << 5) 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define INNO_R02_LRS_MSK (0x1 << 2) 40*4882a593Smuzhiyun #define INNO_R02_LRS_NORMAL (0x0 << 2) /*DAC Left Right Swap*/ 41*4882a593Smuzhiyun #define INNO_R02_LRS_SWAP (0x1 << 2) 42*4882a593Smuzhiyun #define INNO_R02_DACM_MSK (0x3 << 3) 43*4882a593Smuzhiyun #define INNO_R02_DACM_PCM (0x3 << 3) /*DAC Mode*/ 44*4882a593Smuzhiyun #define INNO_R02_DACM_I2S (0x2 << 3) 45*4882a593Smuzhiyun #define INNO_R02_DACM_LJM (0x1 << 3) 46*4882a593Smuzhiyun #define INNO_R02_DACM_RJM (0x0 << 3) 47*4882a593Smuzhiyun #define INNO_R02_VWL_MSK (0x3 << 5) 48*4882a593Smuzhiyun #define INNO_R02_VWL_32BIT (0x3 << 5) /*1/2Frame Valid Word Len*/ 49*4882a593Smuzhiyun #define INNO_R02_VWL_24BIT (0x2 << 5) 50*4882a593Smuzhiyun #define INNO_R02_VWL_20BIT (0x1 << 5) 51*4882a593Smuzhiyun #define INNO_R02_VWL_16BIT (0x0 << 5) 52*4882a593Smuzhiyun #define INNO_R02_LRCP_MSK (0x1 << 7) 53*4882a593Smuzhiyun #define INNO_R02_LRCP_NORMAL (0x0 << 7) /*Left Right Polarity*/ 54*4882a593Smuzhiyun #define INNO_R02_LRCP_REVERSAL (0x1 << 7) 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define INNO_R03_BCP_MSK (0x1 << 0) 57*4882a593Smuzhiyun #define INNO_R03_BCP_NORMAL (0x0 << 0) /*DAC bit clock polarity*/ 58*4882a593Smuzhiyun #define INNO_R03_BCP_REVERSAL (0x1 << 0) 59*4882a593Smuzhiyun #define INNO_R03_DACR_MSK (0x1 << 1) 60*4882a593Smuzhiyun #define INNO_R03_DACR_RESET (0x0 << 1) /*DAC Reset*/ 61*4882a593Smuzhiyun #define INNO_R03_DACR_WORK (0x1 << 1) 62*4882a593Smuzhiyun #define INNO_R03_FWL_MSK (0x3 << 2) 63*4882a593Smuzhiyun #define INNO_R03_FWL_32BIT (0x3 << 2) /*1/2Frame Word Length*/ 64*4882a593Smuzhiyun #define INNO_R03_FWL_24BIT (0x2 << 2) 65*4882a593Smuzhiyun #define INNO_R03_FWL_20BIT (0x1 << 2) 66*4882a593Smuzhiyun #define INNO_R03_FWL_16BIT (0x0 << 2) 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define INNO_R04_DACR_SW_SHIFT 0 69*4882a593Smuzhiyun #define INNO_R04_DACL_SW_SHIFT 1 70*4882a593Smuzhiyun #define INNO_R04_DACR_CLK_SHIFT 2 71*4882a593Smuzhiyun #define INNO_R04_DACL_CLK_SHIFT 3 72*4882a593Smuzhiyun #define INNO_R04_DACR_VREF_SHIFT 4 73*4882a593Smuzhiyun #define INNO_R04_DACL_VREF_SHIFT 5 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define INNO_R05_HPR_EN_SHIFT 0 76*4882a593Smuzhiyun #define INNO_R05_HPL_EN_SHIFT 1 77*4882a593Smuzhiyun #define INNO_R05_HPR_WORK_SHIFT 2 78*4882a593Smuzhiyun #define INNO_R05_HPL_WORK_SHIFT 3 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define INNO_R06_VOUTR_CZ_SHIFT 0 81*4882a593Smuzhiyun #define INNO_R06_VOUTL_CZ_SHIFT 1 82*4882a593Smuzhiyun #define INNO_R06_DACR_HILO_VREF_SHIFT 2 83*4882a593Smuzhiyun #define INNO_R06_DACL_HILO_VREF_SHIFT 3 84*4882a593Smuzhiyun #define INNO_R06_DAC_EN_SHIFT 5 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define INNO_R06_DAC_PRECHARGE (0x0 << 4) /*PreCharge control for DAC*/ 87*4882a593Smuzhiyun #define INNO_R06_DAC_DISCHARGE (0x1 << 4) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define INNO_HP_GAIN_SHIFT 0 90*4882a593Smuzhiyun /* Gain of output, 1.5db step: -39db(0x0) ~ 0db(0x1a) ~ 6db(0x1f) */ 91*4882a593Smuzhiyun #define INNO_HP_GAIN_0DB 0x1a 92*4882a593Smuzhiyun #define INNO_HP_GAIN_N39DB 0x0 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define INNO_R09_HP_ANTIPOP_MSK 0x3 95*4882a593Smuzhiyun #define INNO_R09_HP_ANTIPOP_OFF 0x1 96*4882a593Smuzhiyun #define INNO_R09_HP_ANTIPOP_ON 0x2 97*4882a593Smuzhiyun #define INNO_R09_HPR_ANITPOP_SHIFT 0 98*4882a593Smuzhiyun #define INNO_R09_HPL_ANITPOP_SHIFT 2 99*4882a593Smuzhiyun #define INNO_R09_HPR_MUTE_SHIFT 4 100*4882a593Smuzhiyun #define INNO_R09_HPL_MUTE_SHIFT 5 101*4882a593Smuzhiyun #define INNO_R09_DACR_SWITCH_SHIFT 6 102*4882a593Smuzhiyun #define INNO_R09_DACL_SWITCH_SHIFT 7 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #define INNO_R10_CHARGE_SEL_CUR_400I_YES (0x0 << 0) 105*4882a593Smuzhiyun #define INNO_R10_CHARGE_SEL_CUR_400I_NO (0x1 << 0) 106*4882a593Smuzhiyun #define INNO_R10_CHARGE_SEL_CUR_260I_YES (0x0 << 1) 107*4882a593Smuzhiyun #define INNO_R10_CHARGE_SEL_CUR_260I_NO (0x1 << 1) 108*4882a593Smuzhiyun #define INNO_R10_CHARGE_SEL_CUR_130I_YES (0x0 << 2) 109*4882a593Smuzhiyun #define INNO_R10_CHARGE_SEL_CUR_130I_NO (0x1 << 2) 110*4882a593Smuzhiyun #define INNO_R10_CHARGE_SEL_CUR_100I_YES (0x0 << 3) 111*4882a593Smuzhiyun #define INNO_R10_CHARGE_SEL_CUR_100I_NO (0x1 << 3) 112*4882a593Smuzhiyun #define INNO_R10_CHARGE_SEL_CUR_050I_YES (0x0 << 4) 113*4882a593Smuzhiyun #define INNO_R10_CHARGE_SEL_CUR_050I_NO (0x1 << 4) 114*4882a593Smuzhiyun #define INNO_R10_CHARGE_SEL_CUR_027I_YES (0x0 << 5) 115*4882a593Smuzhiyun #define INNO_R10_CHARGE_SEL_CUR_027I_NO (0x1 << 5) 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define INNO_R10_MAX_CUR (INNO_R10_CHARGE_SEL_CUR_400I_YES | \ 118*4882a593Smuzhiyun INNO_R10_CHARGE_SEL_CUR_260I_YES | \ 119*4882a593Smuzhiyun INNO_R10_CHARGE_SEL_CUR_130I_YES | \ 120*4882a593Smuzhiyun INNO_R10_CHARGE_SEL_CUR_100I_YES | \ 121*4882a593Smuzhiyun INNO_R10_CHARGE_SEL_CUR_050I_YES | \ 122*4882a593Smuzhiyun INNO_R10_CHARGE_SEL_CUR_027I_YES) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #endif 125