xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/es8328.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * es8328.c  --  ES8328 ALSA SoC Audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2014 Sutajio Ko-Usagi PTE LTD
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Sean Cross <xobs@kosagi.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/pm.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
18*4882a593Smuzhiyun #include <sound/core.h>
19*4882a593Smuzhiyun #include <sound/initval.h>
20*4882a593Smuzhiyun #include <sound/pcm.h>
21*4882a593Smuzhiyun #include <sound/pcm_params.h>
22*4882a593Smuzhiyun #include <sound/soc.h>
23*4882a593Smuzhiyun #include <sound/tlv.h>
24*4882a593Smuzhiyun #include "es8328.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static const unsigned int rates_12288[] = {
27*4882a593Smuzhiyun 	8000, 12000, 16000, 24000, 32000, 48000, 96000,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static const int ratios_12288[] = {
31*4882a593Smuzhiyun 	10, 7, 6, 4, 3, 2, 0,
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_list constraints_12288 = {
35*4882a593Smuzhiyun 	.count	= ARRAY_SIZE(rates_12288),
36*4882a593Smuzhiyun 	.list	= rates_12288,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static unsigned int ratios_12000[] = {
40*4882a593Smuzhiyun 	8000, 11025, 12000, 16000, 22050, 24000, 32000, 44100, 48000,
41*4882a593Smuzhiyun 	48000, 88235, 96000,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static struct snd_pcm_hw_constraint_list constraints_12000 = {
45*4882a593Smuzhiyun 	.count = ARRAY_SIZE(ratios_12000),
46*4882a593Smuzhiyun 	.list = ratios_12000,
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static const unsigned int rates_11289[] = {
50*4882a593Smuzhiyun 	8018, 11025, 22050, 44100, 88200,
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static const int ratios_11289[] = {
54*4882a593Smuzhiyun 	9, 7, 4, 2, 0,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_list constraints_11289 = {
58*4882a593Smuzhiyun 	.count	= ARRAY_SIZE(rates_11289),
59*4882a593Smuzhiyun 	.list	= rates_11289,
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* regulator supplies for sgtl5000, VDDD is an optional external supply */
63*4882a593Smuzhiyun enum sgtl5000_regulator_supplies {
64*4882a593Smuzhiyun 	DVDD,
65*4882a593Smuzhiyun 	AVDD,
66*4882a593Smuzhiyun 	PVDD,
67*4882a593Smuzhiyun 	HPVDD,
68*4882a593Smuzhiyun 	ES8328_SUPPLY_NUM
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* vddd is optional supply */
72*4882a593Smuzhiyun static const char * const supply_names[ES8328_SUPPLY_NUM] = {
73*4882a593Smuzhiyun 	"DVDD",
74*4882a593Smuzhiyun 	"AVDD",
75*4882a593Smuzhiyun 	"PVDD",
76*4882a593Smuzhiyun 	"HPVDD",
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define ES8328_RATES (SNDRV_PCM_RATE_192000 | \
80*4882a593Smuzhiyun 		SNDRV_PCM_RATE_96000 | \
81*4882a593Smuzhiyun 		SNDRV_PCM_RATE_88200 | \
82*4882a593Smuzhiyun 		SNDRV_PCM_RATE_8000_48000)
83*4882a593Smuzhiyun #define ES8328_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
84*4882a593Smuzhiyun 		SNDRV_PCM_FMTBIT_S18_3LE | \
85*4882a593Smuzhiyun 		SNDRV_PCM_FMTBIT_S20_3LE | \
86*4882a593Smuzhiyun 		SNDRV_PCM_FMTBIT_S24_LE | \
87*4882a593Smuzhiyun 		SNDRV_PCM_FMTBIT_S32_LE)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun struct es8328_priv {
90*4882a593Smuzhiyun 	struct regmap *regmap;
91*4882a593Smuzhiyun 	struct clk *clk;
92*4882a593Smuzhiyun 	int playback_fs;
93*4882a593Smuzhiyun 	bool deemph;
94*4882a593Smuzhiyun 	int mclkdiv2;
95*4882a593Smuzhiyun 	const struct snd_pcm_hw_constraint_list *sysclk_constraints;
96*4882a593Smuzhiyun 	const int *mclk_ratios;
97*4882a593Smuzhiyun 	bool master;
98*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[ES8328_SUPPLY_NUM];
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun  * ES8328 Controls
103*4882a593Smuzhiyun  */
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static const char * const adcpol_txt[] = {"Normal", "L Invert", "R Invert",
106*4882a593Smuzhiyun 					  "L + R Invert"};
107*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcpol,
108*4882a593Smuzhiyun 			    ES8328_ADCCONTROL6, 6, adcpol_txt);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(play_tlv, -3000, 100, 0);
111*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(dac_adc_tlv, -9600, 50, 0);
112*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
113*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(mic_tlv, 0, 300, 0);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static const struct {
116*4882a593Smuzhiyun 	int rate;
117*4882a593Smuzhiyun 	unsigned int val;
118*4882a593Smuzhiyun } deemph_settings[] = {
119*4882a593Smuzhiyun 	{ 0,     ES8328_DACCONTROL6_DEEMPH_OFF },
120*4882a593Smuzhiyun 	{ 32000, ES8328_DACCONTROL6_DEEMPH_32k },
121*4882a593Smuzhiyun 	{ 44100, ES8328_DACCONTROL6_DEEMPH_44_1k },
122*4882a593Smuzhiyun 	{ 48000, ES8328_DACCONTROL6_DEEMPH_48k },
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
es8328_set_deemph(struct snd_soc_component * component)125*4882a593Smuzhiyun static int es8328_set_deemph(struct snd_soc_component *component)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct es8328_priv *es8328 = snd_soc_component_get_drvdata(component);
128*4882a593Smuzhiyun 	int val, i, best;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/*
131*4882a593Smuzhiyun 	 * If we're using deemphasis select the nearest available sample
132*4882a593Smuzhiyun 	 * rate.
133*4882a593Smuzhiyun 	 */
134*4882a593Smuzhiyun 	if (es8328->deemph) {
135*4882a593Smuzhiyun 		best = 0;
136*4882a593Smuzhiyun 		for (i = 1; i < ARRAY_SIZE(deemph_settings); i++) {
137*4882a593Smuzhiyun 			if (abs(deemph_settings[i].rate - es8328->playback_fs) <
138*4882a593Smuzhiyun 			    abs(deemph_settings[best].rate - es8328->playback_fs))
139*4882a593Smuzhiyun 				best = i;
140*4882a593Smuzhiyun 		}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 		val = deemph_settings[best].val;
143*4882a593Smuzhiyun 	} else {
144*4882a593Smuzhiyun 		val = ES8328_DACCONTROL6_DEEMPH_OFF;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	dev_dbg(component->dev, "Set deemphasis %d\n", val);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return snd_soc_component_update_bits(component, ES8328_DACCONTROL6,
150*4882a593Smuzhiyun 			ES8328_DACCONTROL6_DEEMPH_MASK, val);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
es8328_get_deemph(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)153*4882a593Smuzhiyun static int es8328_get_deemph(struct snd_kcontrol *kcontrol,
154*4882a593Smuzhiyun 			     struct snd_ctl_elem_value *ucontrol)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
157*4882a593Smuzhiyun 	struct es8328_priv *es8328 = snd_soc_component_get_drvdata(component);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = es8328->deemph;
160*4882a593Smuzhiyun 	return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
es8328_put_deemph(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)163*4882a593Smuzhiyun static int es8328_put_deemph(struct snd_kcontrol *kcontrol,
164*4882a593Smuzhiyun 			     struct snd_ctl_elem_value *ucontrol)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
167*4882a593Smuzhiyun 	struct es8328_priv *es8328 = snd_soc_component_get_drvdata(component);
168*4882a593Smuzhiyun 	unsigned int deemph = ucontrol->value.integer.value[0];
169*4882a593Smuzhiyun 	int ret;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	if (deemph > 1)
172*4882a593Smuzhiyun 		return -EINVAL;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (es8328->deemph == deemph)
175*4882a593Smuzhiyun 		return 0;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	ret = es8328_set_deemph(component);
178*4882a593Smuzhiyun 	if (ret < 0)
179*4882a593Smuzhiyun 		return ret;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	es8328->deemph = deemph;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return 1;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static const struct snd_kcontrol_new es8328_snd_controls[] = {
189*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Capture Digital Volume",
190*4882a593Smuzhiyun 		ES8328_ADCCONTROL8, ES8328_ADCCONTROL9,
191*4882a593Smuzhiyun 		 0, 0xc0, 1, dac_adc_tlv),
192*4882a593Smuzhiyun 	SOC_SINGLE("Capture ZC Switch", ES8328_ADCCONTROL7, 6, 1, 0),
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	SOC_SINGLE_BOOL_EXT("DAC Deemphasis Switch", 0,
195*4882a593Smuzhiyun 		    es8328_get_deemph, es8328_put_deemph),
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	SOC_ENUM("Capture Polarity", adcpol),
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Left Mixer Left Bypass Volume",
200*4882a593Smuzhiyun 			ES8328_DACCONTROL17, 3, 7, 1, bypass_tlv),
201*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Left Mixer Right Bypass Volume",
202*4882a593Smuzhiyun 			ES8328_DACCONTROL19, 3, 7, 1, bypass_tlv),
203*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Right Mixer Left Bypass Volume",
204*4882a593Smuzhiyun 			ES8328_DACCONTROL18, 3, 7, 1, bypass_tlv),
205*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Right Mixer Right Bypass Volume",
206*4882a593Smuzhiyun 			ES8328_DACCONTROL20, 3, 7, 1, bypass_tlv),
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("PCM Volume",
209*4882a593Smuzhiyun 			ES8328_LDACVOL, ES8328_RDACVOL,
210*4882a593Smuzhiyun 			0, ES8328_DACVOL_MAX, 1, dac_adc_tlv),
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Output 1 Playback Volume",
213*4882a593Smuzhiyun 			ES8328_LOUT1VOL, ES8328_ROUT1VOL,
214*4882a593Smuzhiyun 			0, ES8328_OUT1VOL_MAX, 0, play_tlv),
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Output 2 Playback Volume",
217*4882a593Smuzhiyun 			ES8328_LOUT2VOL, ES8328_ROUT2VOL,
218*4882a593Smuzhiyun 			0, ES8328_OUT2VOL_MAX, 0, play_tlv),
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("Mic PGA Volume", ES8328_ADCCONTROL1,
221*4882a593Smuzhiyun 			4, 0, 8, 0, mic_tlv),
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun  * DAPM Controls
226*4882a593Smuzhiyun  */
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static const char * const es8328_line_texts[] = {
229*4882a593Smuzhiyun 	"Line 1", "Line 2", "PGA", "Differential"};
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun static const struct soc_enum es8328_lline_enum =
232*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(ES8328_DACCONTROL16, 3,
233*4882a593Smuzhiyun 			      ARRAY_SIZE(es8328_line_texts),
234*4882a593Smuzhiyun 			      es8328_line_texts);
235*4882a593Smuzhiyun static const struct snd_kcontrol_new es8328_left_line_controls =
236*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", es8328_lline_enum);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static const struct soc_enum es8328_rline_enum =
239*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(ES8328_DACCONTROL16, 0,
240*4882a593Smuzhiyun 			      ARRAY_SIZE(es8328_line_texts),
241*4882a593Smuzhiyun 			      es8328_line_texts);
242*4882a593Smuzhiyun static const struct snd_kcontrol_new es8328_right_line_controls =
243*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", es8328_rline_enum);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /* Left Mixer */
246*4882a593Smuzhiyun static const struct snd_kcontrol_new es8328_left_mixer_controls[] = {
247*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Playback Switch", ES8328_DACCONTROL17, 7, 1, 0),
248*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Left Bypass Switch", ES8328_DACCONTROL17, 6, 1, 0),
249*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Right Playback Switch", ES8328_DACCONTROL18, 7, 1, 0),
250*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Right Bypass Switch", ES8328_DACCONTROL18, 6, 1, 0),
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* Right Mixer */
254*4882a593Smuzhiyun static const struct snd_kcontrol_new es8328_right_mixer_controls[] = {
255*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Left Playback Switch", ES8328_DACCONTROL19, 7, 1, 0),
256*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Left Bypass Switch", ES8328_DACCONTROL19, 6, 1, 0),
257*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Playback Switch", ES8328_DACCONTROL20, 7, 1, 0),
258*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Right Bypass Switch", ES8328_DACCONTROL20, 6, 1, 0),
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static const char * const es8328_pga_sel[] = {
262*4882a593Smuzhiyun 	"Line 1", "Line 2", "Line 3", "Differential"};
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* Left PGA Mux */
265*4882a593Smuzhiyun static const struct soc_enum es8328_lpga_enum =
266*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(ES8328_ADCCONTROL2, 6,
267*4882a593Smuzhiyun 			      ARRAY_SIZE(es8328_pga_sel),
268*4882a593Smuzhiyun 			      es8328_pga_sel);
269*4882a593Smuzhiyun static const struct snd_kcontrol_new es8328_left_pga_controls =
270*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", es8328_lpga_enum);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /* Right PGA Mux */
273*4882a593Smuzhiyun static const struct soc_enum es8328_rpga_enum =
274*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(ES8328_ADCCONTROL2, 4,
275*4882a593Smuzhiyun 			      ARRAY_SIZE(es8328_pga_sel),
276*4882a593Smuzhiyun 			      es8328_pga_sel);
277*4882a593Smuzhiyun static const struct snd_kcontrol_new es8328_right_pga_controls =
278*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", es8328_rpga_enum);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* Differential Mux */
281*4882a593Smuzhiyun static const char * const es8328_diff_sel[] = {"Line 1", "Line 2"};
282*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(diffmux,
283*4882a593Smuzhiyun 			    ES8328_ADCCONTROL3, 7, es8328_diff_sel);
284*4882a593Smuzhiyun static const struct snd_kcontrol_new es8328_diffmux_controls =
285*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", diffmux);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /* Mono ADC Mux */
288*4882a593Smuzhiyun static const char * const es8328_mono_mux[] = {"Stereo", "Mono (Left)",
289*4882a593Smuzhiyun 	"Mono (Right)", "Digital Mono"};
290*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(monomux,
291*4882a593Smuzhiyun 			    ES8328_ADCCONTROL3, 3, es8328_mono_mux);
292*4882a593Smuzhiyun static const struct snd_kcontrol_new es8328_monomux_controls =
293*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", monomux);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static const struct snd_soc_dapm_widget es8328_dapm_widgets[] = {
296*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Differential Mux", SND_SOC_NOPM, 0, 0,
297*4882a593Smuzhiyun 		&es8328_diffmux_controls),
298*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Left ADC Mux", SND_SOC_NOPM, 0, 0,
299*4882a593Smuzhiyun 		&es8328_monomux_controls),
300*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Right ADC Mux", SND_SOC_NOPM, 0, 0,
301*4882a593Smuzhiyun 		&es8328_monomux_controls),
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Left PGA Mux", ES8328_ADCPOWER,
304*4882a593Smuzhiyun 			ES8328_ADCPOWER_AINL_OFF, 1,
305*4882a593Smuzhiyun 			&es8328_left_pga_controls),
306*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Right PGA Mux", ES8328_ADCPOWER,
307*4882a593Smuzhiyun 			ES8328_ADCPOWER_AINR_OFF, 1,
308*4882a593Smuzhiyun 			&es8328_right_pga_controls),
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Left Line Mux", SND_SOC_NOPM, 0, 0,
311*4882a593Smuzhiyun 		&es8328_left_line_controls),
312*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Right Line Mux", SND_SOC_NOPM, 0, 0,
313*4882a593Smuzhiyun 		&es8328_right_line_controls),
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("Right ADC", "Right Capture", ES8328_ADCPOWER,
316*4882a593Smuzhiyun 			ES8328_ADCPOWER_ADCR_OFF, 1),
317*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("Left ADC", "Left Capture", ES8328_ADCPOWER,
318*4882a593Smuzhiyun 			ES8328_ADCPOWER_ADCL_OFF, 1),
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Mic Bias", ES8328_ADCPOWER,
321*4882a593Smuzhiyun 			ES8328_ADCPOWER_MIC_BIAS_OFF, 1, NULL, 0),
322*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Mic Bias Gen", ES8328_ADCPOWER,
323*4882a593Smuzhiyun 			ES8328_ADCPOWER_ADC_BIAS_GEN_OFF, 1, NULL, 0),
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DAC STM", ES8328_CHIPPOWER,
326*4882a593Smuzhiyun 			ES8328_CHIPPOWER_DACSTM_RESET, 1, NULL, 0),
327*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ADC STM", ES8328_CHIPPOWER,
328*4882a593Smuzhiyun 			ES8328_CHIPPOWER_ADCSTM_RESET, 1, NULL, 0),
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DAC DIG", ES8328_CHIPPOWER,
331*4882a593Smuzhiyun 			ES8328_CHIPPOWER_DACDIG_OFF, 1, NULL, 0),
332*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ADC DIG", ES8328_CHIPPOWER,
333*4882a593Smuzhiyun 			ES8328_CHIPPOWER_ADCDIG_OFF, 1, NULL, 0),
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DAC DLL", ES8328_CHIPPOWER,
336*4882a593Smuzhiyun 			ES8328_CHIPPOWER_DACDLL_OFF, 1, NULL, 0),
337*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ADC DLL", ES8328_CHIPPOWER,
338*4882a593Smuzhiyun 			ES8328_CHIPPOWER_ADCDLL_OFF, 1, NULL, 0),
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ADC Vref", ES8328_CHIPPOWER,
341*4882a593Smuzhiyun 			ES8328_CHIPPOWER_ADCVREF_OFF, 1, NULL, 0),
342*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DAC Vref", ES8328_CHIPPOWER,
343*4882a593Smuzhiyun 			ES8328_CHIPPOWER_DACVREF_OFF, 1, NULL, 0),
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("Right DAC", "Right Playback", ES8328_DACPOWER,
346*4882a593Smuzhiyun 			ES8328_DACPOWER_RDAC_OFF, 1),
347*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("Left DAC", "Left Playback", ES8328_DACPOWER,
348*4882a593Smuzhiyun 			ES8328_DACPOWER_LDAC_OFF, 1),
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Left Mixer", SND_SOC_NOPM, 0, 0,
351*4882a593Smuzhiyun 		&es8328_left_mixer_controls[0],
352*4882a593Smuzhiyun 		ARRAY_SIZE(es8328_left_mixer_controls)),
353*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Right Mixer", SND_SOC_NOPM, 0, 0,
354*4882a593Smuzhiyun 		&es8328_right_mixer_controls[0],
355*4882a593Smuzhiyun 		ARRAY_SIZE(es8328_right_mixer_controls)),
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Right Out 2", ES8328_DACPOWER,
358*4882a593Smuzhiyun 			ES8328_DACPOWER_ROUT2_ON, 0, NULL, 0),
359*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Left Out 2", ES8328_DACPOWER,
360*4882a593Smuzhiyun 			ES8328_DACPOWER_LOUT2_ON, 0, NULL, 0),
361*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Right Out 1", ES8328_DACPOWER,
362*4882a593Smuzhiyun 			ES8328_DACPOWER_ROUT1_ON, 0, NULL, 0),
363*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Left Out 1", ES8328_DACPOWER,
364*4882a593Smuzhiyun 			ES8328_DACPOWER_LOUT1_ON, 0, NULL, 0),
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LOUT1"),
367*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("ROUT1"),
368*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LOUT2"),
369*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("ROUT2"),
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("LINPUT1"),
372*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("LINPUT2"),
373*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("RINPUT1"),
374*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("RINPUT2"),
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun static const struct snd_soc_dapm_route es8328_dapm_routes[] = {
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	{ "Left Line Mux", "Line 1", "LINPUT1" },
380*4882a593Smuzhiyun 	{ "Left Line Mux", "Line 2", "LINPUT2" },
381*4882a593Smuzhiyun 	{ "Left Line Mux", "PGA", "Left PGA Mux" },
382*4882a593Smuzhiyun 	{ "Left Line Mux", "Differential", "Differential Mux" },
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	{ "Right Line Mux", "Line 1", "RINPUT1" },
385*4882a593Smuzhiyun 	{ "Right Line Mux", "Line 2", "RINPUT2" },
386*4882a593Smuzhiyun 	{ "Right Line Mux", "PGA", "Right PGA Mux" },
387*4882a593Smuzhiyun 	{ "Right Line Mux", "Differential", "Differential Mux" },
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	{ "Left PGA Mux", "Line 1", "LINPUT1" },
390*4882a593Smuzhiyun 	{ "Left PGA Mux", "Line 2", "LINPUT2" },
391*4882a593Smuzhiyun 	{ "Left PGA Mux", "Differential", "Differential Mux" },
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	{ "Right PGA Mux", "Line 1", "RINPUT1" },
394*4882a593Smuzhiyun 	{ "Right PGA Mux", "Line 2", "RINPUT2" },
395*4882a593Smuzhiyun 	{ "Right PGA Mux", "Differential", "Differential Mux" },
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	{ "Differential Mux", "Line 1", "LINPUT1" },
398*4882a593Smuzhiyun 	{ "Differential Mux", "Line 1", "RINPUT1" },
399*4882a593Smuzhiyun 	{ "Differential Mux", "Line 2", "LINPUT2" },
400*4882a593Smuzhiyun 	{ "Differential Mux", "Line 2", "RINPUT2" },
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	{ "Left ADC Mux", "Stereo", "Left PGA Mux" },
403*4882a593Smuzhiyun 	{ "Left ADC Mux", "Mono (Left)", "Left PGA Mux" },
404*4882a593Smuzhiyun 	{ "Left ADC Mux", "Digital Mono", "Left PGA Mux" },
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	{ "Right ADC Mux", "Stereo", "Right PGA Mux" },
407*4882a593Smuzhiyun 	{ "Right ADC Mux", "Mono (Right)", "Right PGA Mux" },
408*4882a593Smuzhiyun 	{ "Right ADC Mux", "Digital Mono", "Right PGA Mux" },
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	{ "Left ADC", NULL, "Left ADC Mux" },
411*4882a593Smuzhiyun 	{ "Right ADC", NULL, "Right ADC Mux" },
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	{ "ADC DIG", NULL, "ADC STM" },
414*4882a593Smuzhiyun 	{ "ADC DIG", NULL, "ADC Vref" },
415*4882a593Smuzhiyun 	{ "ADC DIG", NULL, "ADC DLL" },
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	{ "Left ADC", NULL, "ADC DIG" },
418*4882a593Smuzhiyun 	{ "Right ADC", NULL, "ADC DIG" },
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	{ "Mic Bias", NULL, "Mic Bias Gen" },
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	{ "Left Line Mux", "Line 1", "LINPUT1" },
423*4882a593Smuzhiyun 	{ "Left Line Mux", "Line 2", "LINPUT2" },
424*4882a593Smuzhiyun 	{ "Left Line Mux", "PGA", "Left PGA Mux" },
425*4882a593Smuzhiyun 	{ "Left Line Mux", "Differential", "Differential Mux" },
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	{ "Right Line Mux", "Line 1", "RINPUT1" },
428*4882a593Smuzhiyun 	{ "Right Line Mux", "Line 2", "RINPUT2" },
429*4882a593Smuzhiyun 	{ "Right Line Mux", "PGA", "Right PGA Mux" },
430*4882a593Smuzhiyun 	{ "Right Line Mux", "Differential", "Differential Mux" },
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	{ "Left Out 1", NULL, "Left DAC" },
433*4882a593Smuzhiyun 	{ "Right Out 1", NULL, "Right DAC" },
434*4882a593Smuzhiyun 	{ "Left Out 2", NULL, "Left DAC" },
435*4882a593Smuzhiyun 	{ "Right Out 2", NULL, "Right DAC" },
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	{ "Left Mixer", "Playback Switch", "Left DAC" },
438*4882a593Smuzhiyun 	{ "Left Mixer", "Left Bypass Switch", "Left Line Mux" },
439*4882a593Smuzhiyun 	{ "Left Mixer", "Right Playback Switch", "Right DAC" },
440*4882a593Smuzhiyun 	{ "Left Mixer", "Right Bypass Switch", "Right Line Mux" },
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	{ "Right Mixer", "Left Playback Switch", "Left DAC" },
443*4882a593Smuzhiyun 	{ "Right Mixer", "Left Bypass Switch", "Left Line Mux" },
444*4882a593Smuzhiyun 	{ "Right Mixer", "Playback Switch", "Right DAC" },
445*4882a593Smuzhiyun 	{ "Right Mixer", "Right Bypass Switch", "Right Line Mux" },
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	{ "DAC DIG", NULL, "DAC STM" },
448*4882a593Smuzhiyun 	{ "DAC DIG", NULL, "DAC Vref" },
449*4882a593Smuzhiyun 	{ "DAC DIG", NULL, "DAC DLL" },
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	{ "Left DAC", NULL, "DAC DIG" },
452*4882a593Smuzhiyun 	{ "Right DAC", NULL, "DAC DIG" },
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	{ "Left Out 1", NULL, "Left Mixer" },
455*4882a593Smuzhiyun 	{ "LOUT1", NULL, "Left Out 1" },
456*4882a593Smuzhiyun 	{ "Right Out 1", NULL, "Right Mixer" },
457*4882a593Smuzhiyun 	{ "ROUT1", NULL, "Right Out 1" },
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	{ "Left Out 2", NULL, "Left Mixer" },
460*4882a593Smuzhiyun 	{ "LOUT2", NULL, "Left Out 2" },
461*4882a593Smuzhiyun 	{ "Right Out 2", NULL, "Right Mixer" },
462*4882a593Smuzhiyun 	{ "ROUT2", NULL, "Right Out 2" },
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun 
es8328_mute(struct snd_soc_dai * dai,int mute,int direction)465*4882a593Smuzhiyun static int es8328_mute(struct snd_soc_dai *dai, int mute, int direction)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun 	return snd_soc_component_update_bits(dai->component, ES8328_DACCONTROL3,
468*4882a593Smuzhiyun 			ES8328_DACCONTROL3_DACMUTE,
469*4882a593Smuzhiyun 			mute ? ES8328_DACCONTROL3_DACMUTE : 0);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
es8328_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)472*4882a593Smuzhiyun static int es8328_startup(struct snd_pcm_substream *substream,
473*4882a593Smuzhiyun 			  struct snd_soc_dai *dai)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
476*4882a593Smuzhiyun 	struct es8328_priv *es8328 = snd_soc_component_get_drvdata(component);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	if (es8328->master && es8328->sysclk_constraints)
479*4882a593Smuzhiyun 		snd_pcm_hw_constraint_list(substream->runtime, 0,
480*4882a593Smuzhiyun 				SNDRV_PCM_HW_PARAM_RATE,
481*4882a593Smuzhiyun 				es8328->sysclk_constraints);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	return 0;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
es8328_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)486*4882a593Smuzhiyun static int es8328_hw_params(struct snd_pcm_substream *substream,
487*4882a593Smuzhiyun 	struct snd_pcm_hw_params *params,
488*4882a593Smuzhiyun 	struct snd_soc_dai *dai)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
491*4882a593Smuzhiyun 	struct es8328_priv *es8328 = snd_soc_component_get_drvdata(component);
492*4882a593Smuzhiyun 	int i;
493*4882a593Smuzhiyun 	int reg;
494*4882a593Smuzhiyun 	int wl;
495*4882a593Smuzhiyun 	int ratio;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
498*4882a593Smuzhiyun 		reg = ES8328_DACCONTROL2;
499*4882a593Smuzhiyun 	else
500*4882a593Smuzhiyun 		reg = ES8328_ADCCONTROL5;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (es8328->master) {
503*4882a593Smuzhiyun 		if (!es8328->sysclk_constraints) {
504*4882a593Smuzhiyun 			dev_err(component->dev, "No MCLK configured\n");
505*4882a593Smuzhiyun 			return -EINVAL;
506*4882a593Smuzhiyun 		}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 		for (i = 0; i < es8328->sysclk_constraints->count; i++)
509*4882a593Smuzhiyun 			if (es8328->sysclk_constraints->list[i] ==
510*4882a593Smuzhiyun 			    params_rate(params))
511*4882a593Smuzhiyun 				break;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 		if (i == es8328->sysclk_constraints->count) {
514*4882a593Smuzhiyun 			dev_err(component->dev,
515*4882a593Smuzhiyun 				"LRCLK %d unsupported with current clock\n",
516*4882a593Smuzhiyun 				params_rate(params));
517*4882a593Smuzhiyun 			return -EINVAL;
518*4882a593Smuzhiyun 		}
519*4882a593Smuzhiyun 		ratio = es8328->mclk_ratios[i];
520*4882a593Smuzhiyun 	} else {
521*4882a593Smuzhiyun 		ratio = 0;
522*4882a593Smuzhiyun 		es8328->mclkdiv2 = 0;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, ES8328_MASTERMODE,
526*4882a593Smuzhiyun 			ES8328_MASTERMODE_MCLKDIV2,
527*4882a593Smuzhiyun 			es8328->mclkdiv2 ? ES8328_MASTERMODE_MCLKDIV2 : 0);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	switch (params_width(params)) {
530*4882a593Smuzhiyun 	case 16:
531*4882a593Smuzhiyun 		wl = 3;
532*4882a593Smuzhiyun 		break;
533*4882a593Smuzhiyun 	case 18:
534*4882a593Smuzhiyun 		wl = 2;
535*4882a593Smuzhiyun 		break;
536*4882a593Smuzhiyun 	case 20:
537*4882a593Smuzhiyun 		wl = 1;
538*4882a593Smuzhiyun 		break;
539*4882a593Smuzhiyun 	case 24:
540*4882a593Smuzhiyun 		wl = 0;
541*4882a593Smuzhiyun 		break;
542*4882a593Smuzhiyun 	case 32:
543*4882a593Smuzhiyun 		wl = 4;
544*4882a593Smuzhiyun 		break;
545*4882a593Smuzhiyun 	default:
546*4882a593Smuzhiyun 		return -EINVAL;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
550*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ES8328_DACCONTROL1,
551*4882a593Smuzhiyun 				ES8328_DACCONTROL1_DACWL_MASK,
552*4882a593Smuzhiyun 				wl << ES8328_DACCONTROL1_DACWL_SHIFT);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 		es8328->playback_fs = params_rate(params);
555*4882a593Smuzhiyun 		es8328_set_deemph(component);
556*4882a593Smuzhiyun 	} else
557*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ES8328_ADCCONTROL4,
558*4882a593Smuzhiyun 				ES8328_ADCCONTROL4_ADCWL_MASK,
559*4882a593Smuzhiyun 				wl << ES8328_ADCCONTROL4_ADCWL_SHIFT);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	return snd_soc_component_update_bits(component, reg, ES8328_RATEMASK, ratio);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
es8328_set_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)564*4882a593Smuzhiyun static int es8328_set_sysclk(struct snd_soc_dai *codec_dai,
565*4882a593Smuzhiyun 		int clk_id, unsigned int freq, int dir)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
568*4882a593Smuzhiyun 	struct es8328_priv *es8328 = snd_soc_component_get_drvdata(component);
569*4882a593Smuzhiyun 	int mclkdiv2 = 0;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	switch (freq) {
572*4882a593Smuzhiyun 	case 0:
573*4882a593Smuzhiyun 		es8328->sysclk_constraints = NULL;
574*4882a593Smuzhiyun 		es8328->mclk_ratios = NULL;
575*4882a593Smuzhiyun 		break;
576*4882a593Smuzhiyun 	case 22579200:
577*4882a593Smuzhiyun 		mclkdiv2 = 1;
578*4882a593Smuzhiyun 		fallthrough;
579*4882a593Smuzhiyun 	case 11289600:
580*4882a593Smuzhiyun 		es8328->sysclk_constraints = &constraints_11289;
581*4882a593Smuzhiyun 		es8328->mclk_ratios = ratios_11289;
582*4882a593Smuzhiyun 		break;
583*4882a593Smuzhiyun 	case 24576000:
584*4882a593Smuzhiyun 		mclkdiv2 = 1;
585*4882a593Smuzhiyun 		fallthrough;
586*4882a593Smuzhiyun 	case 12288000:
587*4882a593Smuzhiyun 		es8328->sysclk_constraints = &constraints_12288;
588*4882a593Smuzhiyun 		es8328->mclk_ratios = ratios_12288;
589*4882a593Smuzhiyun 		break;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	case 24000000:
592*4882a593Smuzhiyun 		mclkdiv2 = 1;
593*4882a593Smuzhiyun 		fallthrough;
594*4882a593Smuzhiyun 	case 12000000:
595*4882a593Smuzhiyun 		es8328->sysclk_constraints = &constraints_12000;
596*4882a593Smuzhiyun 		es8328->mclk_ratios = ratios_12000;
597*4882a593Smuzhiyun 		break;
598*4882a593Smuzhiyun 	default:
599*4882a593Smuzhiyun 		return -EINVAL;
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	es8328->mclkdiv2 = mclkdiv2;
603*4882a593Smuzhiyun 	return 0;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
es8328_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)606*4882a593Smuzhiyun static int es8328_set_dai_fmt(struct snd_soc_dai *codec_dai,
607*4882a593Smuzhiyun 		unsigned int fmt)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
610*4882a593Smuzhiyun 	struct es8328_priv *es8328 = snd_soc_component_get_drvdata(component);
611*4882a593Smuzhiyun 	u8 dac_mode = 0;
612*4882a593Smuzhiyun 	u8 adc_mode = 0;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
615*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
616*4882a593Smuzhiyun 		/* Master serial port mode, with BCLK generated automatically */
617*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ES8328_MASTERMODE,
618*4882a593Smuzhiyun 				    ES8328_MASTERMODE_MSC,
619*4882a593Smuzhiyun 				    ES8328_MASTERMODE_MSC);
620*4882a593Smuzhiyun 		es8328->master = true;
621*4882a593Smuzhiyun 		break;
622*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
623*4882a593Smuzhiyun 		/* Slave serial port mode */
624*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ES8328_MASTERMODE,
625*4882a593Smuzhiyun 				    ES8328_MASTERMODE_MSC, 0);
626*4882a593Smuzhiyun 		es8328->master = false;
627*4882a593Smuzhiyun 		break;
628*4882a593Smuzhiyun 	default:
629*4882a593Smuzhiyun 		return -EINVAL;
630*4882a593Smuzhiyun 	}
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	/* interface format */
633*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
634*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
635*4882a593Smuzhiyun 		dac_mode |= ES8328_DACCONTROL1_DACFORMAT_I2S;
636*4882a593Smuzhiyun 		adc_mode |= ES8328_ADCCONTROL4_ADCFORMAT_I2S;
637*4882a593Smuzhiyun 		break;
638*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
639*4882a593Smuzhiyun 		dac_mode |= ES8328_DACCONTROL1_DACFORMAT_RJUST;
640*4882a593Smuzhiyun 		adc_mode |= ES8328_ADCCONTROL4_ADCFORMAT_RJUST;
641*4882a593Smuzhiyun 		break;
642*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
643*4882a593Smuzhiyun 		dac_mode |= ES8328_DACCONTROL1_DACFORMAT_LJUST;
644*4882a593Smuzhiyun 		adc_mode |= ES8328_ADCCONTROL4_ADCFORMAT_LJUST;
645*4882a593Smuzhiyun 		break;
646*4882a593Smuzhiyun 	default:
647*4882a593Smuzhiyun 		return -EINVAL;
648*4882a593Smuzhiyun 	}
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	/* clock inversion */
651*4882a593Smuzhiyun 	if ((fmt & SND_SOC_DAIFMT_INV_MASK) != SND_SOC_DAIFMT_NB_NF)
652*4882a593Smuzhiyun 		return -EINVAL;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, ES8328_DACCONTROL1,
655*4882a593Smuzhiyun 			ES8328_DACCONTROL1_DACFORMAT_MASK, dac_mode);
656*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, ES8328_ADCCONTROL4,
657*4882a593Smuzhiyun 			ES8328_ADCCONTROL4_ADCFORMAT_MASK, adc_mode);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	return 0;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
es8328_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)662*4882a593Smuzhiyun static int es8328_set_bias_level(struct snd_soc_component *component,
663*4882a593Smuzhiyun 				 enum snd_soc_bias_level level)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	switch (level) {
666*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
667*4882a593Smuzhiyun 		break;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
670*4882a593Smuzhiyun 		/* VREF, VMID=2x50k, digital enabled */
671*4882a593Smuzhiyun 		snd_soc_component_write(component, ES8328_CHIPPOWER, 0);
672*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ES8328_CONTROL1,
673*4882a593Smuzhiyun 				ES8328_CONTROL1_VMIDSEL_MASK |
674*4882a593Smuzhiyun 				ES8328_CONTROL1_ENREF,
675*4882a593Smuzhiyun 				ES8328_CONTROL1_VMIDSEL_50k |
676*4882a593Smuzhiyun 				ES8328_CONTROL1_ENREF);
677*4882a593Smuzhiyun 		break;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
680*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
681*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, ES8328_CONTROL1,
682*4882a593Smuzhiyun 					ES8328_CONTROL1_VMIDSEL_MASK |
683*4882a593Smuzhiyun 					ES8328_CONTROL1_ENREF,
684*4882a593Smuzhiyun 					ES8328_CONTROL1_VMIDSEL_5k |
685*4882a593Smuzhiyun 					ES8328_CONTROL1_ENREF);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 			/* Charge caps */
688*4882a593Smuzhiyun 			msleep(100);
689*4882a593Smuzhiyun 		}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 		snd_soc_component_write(component, ES8328_CONTROL2,
692*4882a593Smuzhiyun 				ES8328_CONTROL2_OVERCURRENT_ON |
693*4882a593Smuzhiyun 				ES8328_CONTROL2_THERMAL_SHUTDOWN_ON);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 		/* VREF, VMID=2*500k, digital stopped */
696*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ES8328_CONTROL1,
697*4882a593Smuzhiyun 				ES8328_CONTROL1_VMIDSEL_MASK |
698*4882a593Smuzhiyun 				ES8328_CONTROL1_ENREF,
699*4882a593Smuzhiyun 				ES8328_CONTROL1_VMIDSEL_500k |
700*4882a593Smuzhiyun 				ES8328_CONTROL1_ENREF);
701*4882a593Smuzhiyun 		break;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
704*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, ES8328_CONTROL1,
705*4882a593Smuzhiyun 				ES8328_CONTROL1_VMIDSEL_MASK |
706*4882a593Smuzhiyun 				ES8328_CONTROL1_ENREF,
707*4882a593Smuzhiyun 				0);
708*4882a593Smuzhiyun 		break;
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 	return 0;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun static const struct snd_soc_dai_ops es8328_dai_ops = {
714*4882a593Smuzhiyun 	.startup	= es8328_startup,
715*4882a593Smuzhiyun 	.hw_params	= es8328_hw_params,
716*4882a593Smuzhiyun 	.mute_stream	= es8328_mute,
717*4882a593Smuzhiyun 	.set_sysclk	= es8328_set_sysclk,
718*4882a593Smuzhiyun 	.set_fmt	= es8328_set_dai_fmt,
719*4882a593Smuzhiyun 	.no_capture_mute = 1,
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun static struct snd_soc_dai_driver es8328_dai = {
723*4882a593Smuzhiyun 	.name = "es8328-hifi-analog",
724*4882a593Smuzhiyun 	.playback = {
725*4882a593Smuzhiyun 		.stream_name = "Playback",
726*4882a593Smuzhiyun 		.channels_min = 2,
727*4882a593Smuzhiyun 		.channels_max = 2,
728*4882a593Smuzhiyun 		.rates = ES8328_RATES,
729*4882a593Smuzhiyun 		.formats = ES8328_FORMATS,
730*4882a593Smuzhiyun 	},
731*4882a593Smuzhiyun 	.capture = {
732*4882a593Smuzhiyun 		.stream_name = "Capture",
733*4882a593Smuzhiyun 		.channels_min = 2,
734*4882a593Smuzhiyun 		.channels_max = 2,
735*4882a593Smuzhiyun 		.rates = ES8328_RATES,
736*4882a593Smuzhiyun 		.formats = ES8328_FORMATS,
737*4882a593Smuzhiyun 	},
738*4882a593Smuzhiyun 	.ops = &es8328_dai_ops,
739*4882a593Smuzhiyun 	.symmetric_rates = 1,
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun 
es8328_suspend(struct snd_soc_component * component)742*4882a593Smuzhiyun static int es8328_suspend(struct snd_soc_component *component)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	struct es8328_priv *es8328;
745*4882a593Smuzhiyun 	int ret;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	es8328 = snd_soc_component_get_drvdata(component);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	clk_disable_unprepare(es8328->clk);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	ret = regulator_bulk_disable(ARRAY_SIZE(es8328->supplies),
752*4882a593Smuzhiyun 			es8328->supplies);
753*4882a593Smuzhiyun 	if (ret) {
754*4882a593Smuzhiyun 		dev_err(component->dev, "unable to disable regulators\n");
755*4882a593Smuzhiyun 		return ret;
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 	return 0;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
es8328_resume(struct snd_soc_component * component)760*4882a593Smuzhiyun static int es8328_resume(struct snd_soc_component *component)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun 	struct regmap *regmap = dev_get_regmap(component->dev, NULL);
763*4882a593Smuzhiyun 	struct es8328_priv *es8328;
764*4882a593Smuzhiyun 	int ret;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	es8328 = snd_soc_component_get_drvdata(component);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	ret = clk_prepare_enable(es8328->clk);
769*4882a593Smuzhiyun 	if (ret) {
770*4882a593Smuzhiyun 		dev_err(component->dev, "unable to enable clock\n");
771*4882a593Smuzhiyun 		return ret;
772*4882a593Smuzhiyun 	}
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(es8328->supplies),
775*4882a593Smuzhiyun 					es8328->supplies);
776*4882a593Smuzhiyun 	if (ret) {
777*4882a593Smuzhiyun 		dev_err(component->dev, "unable to enable regulators\n");
778*4882a593Smuzhiyun 		return ret;
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	regcache_mark_dirty(regmap);
782*4882a593Smuzhiyun 	ret = regcache_sync(regmap);
783*4882a593Smuzhiyun 	if (ret) {
784*4882a593Smuzhiyun 		dev_err(component->dev, "unable to sync regcache\n");
785*4882a593Smuzhiyun 		return ret;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	return 0;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
es8328_component_probe(struct snd_soc_component * component)791*4882a593Smuzhiyun static int es8328_component_probe(struct snd_soc_component *component)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	struct es8328_priv *es8328;
794*4882a593Smuzhiyun 	int ret;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	es8328 = snd_soc_component_get_drvdata(component);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(es8328->supplies),
799*4882a593Smuzhiyun 					es8328->supplies);
800*4882a593Smuzhiyun 	if (ret) {
801*4882a593Smuzhiyun 		dev_err(component->dev, "unable to enable regulators\n");
802*4882a593Smuzhiyun 		return ret;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	/* Setup clocks */
806*4882a593Smuzhiyun 	es8328->clk = devm_clk_get(component->dev, NULL);
807*4882a593Smuzhiyun 	if (IS_ERR(es8328->clk)) {
808*4882a593Smuzhiyun 		dev_err(component->dev, "codec clock missing or invalid\n");
809*4882a593Smuzhiyun 		ret = PTR_ERR(es8328->clk);
810*4882a593Smuzhiyun 		goto clk_fail;
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	ret = clk_prepare_enable(es8328->clk);
814*4882a593Smuzhiyun 	if (ret) {
815*4882a593Smuzhiyun 		dev_err(component->dev, "unable to prepare codec clk\n");
816*4882a593Smuzhiyun 		goto clk_fail;
817*4882a593Smuzhiyun 	}
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	return 0;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun clk_fail:
822*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(es8328->supplies),
823*4882a593Smuzhiyun 			       es8328->supplies);
824*4882a593Smuzhiyun 	return ret;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun 
es8328_remove(struct snd_soc_component * component)827*4882a593Smuzhiyun static void es8328_remove(struct snd_soc_component *component)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	struct es8328_priv *es8328;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	es8328 = snd_soc_component_get_drvdata(component);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	if (es8328->clk)
834*4882a593Smuzhiyun 		clk_disable_unprepare(es8328->clk);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(es8328->supplies),
837*4882a593Smuzhiyun 			       es8328->supplies);
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun const struct regmap_config es8328_regmap_config = {
841*4882a593Smuzhiyun 	.reg_bits	= 8,
842*4882a593Smuzhiyun 	.val_bits	= 8,
843*4882a593Smuzhiyun 	.max_register	= ES8328_REG_MAX,
844*4882a593Smuzhiyun 	.cache_type	= REGCACHE_RBTREE,
845*4882a593Smuzhiyun 	.use_single_read = true,
846*4882a593Smuzhiyun 	.use_single_write = true,
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(es8328_regmap_config);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun static const struct snd_soc_component_driver es8328_component_driver = {
851*4882a593Smuzhiyun 	.probe			= es8328_component_probe,
852*4882a593Smuzhiyun 	.remove			= es8328_remove,
853*4882a593Smuzhiyun 	.suspend		= es8328_suspend,
854*4882a593Smuzhiyun 	.resume			= es8328_resume,
855*4882a593Smuzhiyun 	.set_bias_level		= es8328_set_bias_level,
856*4882a593Smuzhiyun 	.controls		= es8328_snd_controls,
857*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(es8328_snd_controls),
858*4882a593Smuzhiyun 	.dapm_widgets		= es8328_dapm_widgets,
859*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(es8328_dapm_widgets),
860*4882a593Smuzhiyun 	.dapm_routes		= es8328_dapm_routes,
861*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(es8328_dapm_routes),
862*4882a593Smuzhiyun 	.suspend_bias_off	= 1,
863*4882a593Smuzhiyun 	.idle_bias_on		= 1,
864*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
865*4882a593Smuzhiyun 	.endianness		= 1,
866*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun 
es8328_probe(struct device * dev,struct regmap * regmap)869*4882a593Smuzhiyun int es8328_probe(struct device *dev, struct regmap *regmap)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	struct es8328_priv *es8328;
872*4882a593Smuzhiyun 	int ret;
873*4882a593Smuzhiyun 	int i;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	if (IS_ERR(regmap))
876*4882a593Smuzhiyun 		return PTR_ERR(regmap);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	es8328 = devm_kzalloc(dev, sizeof(*es8328), GFP_KERNEL);
879*4882a593Smuzhiyun 	if (es8328 == NULL)
880*4882a593Smuzhiyun 		return -ENOMEM;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	es8328->regmap = regmap;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(es8328->supplies); i++)
885*4882a593Smuzhiyun 		es8328->supplies[i].supply = supply_names[i];
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(es8328->supplies),
888*4882a593Smuzhiyun 				es8328->supplies);
889*4882a593Smuzhiyun 	if (ret) {
890*4882a593Smuzhiyun 		dev_err(dev, "unable to get regulators\n");
891*4882a593Smuzhiyun 		return ret;
892*4882a593Smuzhiyun 	}
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	dev_set_drvdata(dev, es8328);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	return devm_snd_soc_register_component(dev,
897*4882a593Smuzhiyun 			&es8328_component_driver, &es8328_dai, 1);
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(es8328_probe);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC ES8328 driver");
902*4882a593Smuzhiyun MODULE_AUTHOR("Sean Cross <xobs@kosagi.com>");
903*4882a593Smuzhiyun MODULE_LICENSE("GPL");
904