1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * DA9055 ALSA Soc codec driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2012 Dialog Semiconductor
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Tested on (Samsung SMDK6410 board + DA9055 EVB) using I2S and I2C
8*4882a593Smuzhiyun * Written by David Chen <david.chen@diasemi.com> and
9*4882a593Smuzhiyun * Ashish Chavan <ashish.chavan@kpitcummins.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <sound/pcm.h>
20*4882a593Smuzhiyun #include <sound/pcm_params.h>
21*4882a593Smuzhiyun #include <sound/soc.h>
22*4882a593Smuzhiyun #include <sound/initval.h>
23*4882a593Smuzhiyun #include <sound/tlv.h>
24*4882a593Smuzhiyun #include <sound/da9055.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* DA9055 register space */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Status Registers */
29*4882a593Smuzhiyun #define DA9055_STATUS1 0x02
30*4882a593Smuzhiyun #define DA9055_PLL_STATUS 0x03
31*4882a593Smuzhiyun #define DA9055_AUX_L_GAIN_STATUS 0x04
32*4882a593Smuzhiyun #define DA9055_AUX_R_GAIN_STATUS 0x05
33*4882a593Smuzhiyun #define DA9055_MIC_L_GAIN_STATUS 0x06
34*4882a593Smuzhiyun #define DA9055_MIC_R_GAIN_STATUS 0x07
35*4882a593Smuzhiyun #define DA9055_MIXIN_L_GAIN_STATUS 0x08
36*4882a593Smuzhiyun #define DA9055_MIXIN_R_GAIN_STATUS 0x09
37*4882a593Smuzhiyun #define DA9055_ADC_L_GAIN_STATUS 0x0A
38*4882a593Smuzhiyun #define DA9055_ADC_R_GAIN_STATUS 0x0B
39*4882a593Smuzhiyun #define DA9055_DAC_L_GAIN_STATUS 0x0C
40*4882a593Smuzhiyun #define DA9055_DAC_R_GAIN_STATUS 0x0D
41*4882a593Smuzhiyun #define DA9055_HP_L_GAIN_STATUS 0x0E
42*4882a593Smuzhiyun #define DA9055_HP_R_GAIN_STATUS 0x0F
43*4882a593Smuzhiyun #define DA9055_LINE_GAIN_STATUS 0x10
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* System Initialisation Registers */
46*4882a593Smuzhiyun #define DA9055_CIF_CTRL 0x20
47*4882a593Smuzhiyun #define DA9055_DIG_ROUTING_AIF 0X21
48*4882a593Smuzhiyun #define DA9055_SR 0x22
49*4882a593Smuzhiyun #define DA9055_REFERENCES 0x23
50*4882a593Smuzhiyun #define DA9055_PLL_FRAC_TOP 0x24
51*4882a593Smuzhiyun #define DA9055_PLL_FRAC_BOT 0x25
52*4882a593Smuzhiyun #define DA9055_PLL_INTEGER 0x26
53*4882a593Smuzhiyun #define DA9055_PLL_CTRL 0x27
54*4882a593Smuzhiyun #define DA9055_AIF_CLK_MODE 0x28
55*4882a593Smuzhiyun #define DA9055_AIF_CTRL 0x29
56*4882a593Smuzhiyun #define DA9055_DIG_ROUTING_DAC 0x2A
57*4882a593Smuzhiyun #define DA9055_ALC_CTRL1 0x2B
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Input - Gain, Select and Filter Registers */
60*4882a593Smuzhiyun #define DA9055_AUX_L_GAIN 0x30
61*4882a593Smuzhiyun #define DA9055_AUX_R_GAIN 0x31
62*4882a593Smuzhiyun #define DA9055_MIXIN_L_SELECT 0x32
63*4882a593Smuzhiyun #define DA9055_MIXIN_R_SELECT 0x33
64*4882a593Smuzhiyun #define DA9055_MIXIN_L_GAIN 0x34
65*4882a593Smuzhiyun #define DA9055_MIXIN_R_GAIN 0x35
66*4882a593Smuzhiyun #define DA9055_ADC_L_GAIN 0x36
67*4882a593Smuzhiyun #define DA9055_ADC_R_GAIN 0x37
68*4882a593Smuzhiyun #define DA9055_ADC_FILTERS1 0x38
69*4882a593Smuzhiyun #define DA9055_MIC_L_GAIN 0x39
70*4882a593Smuzhiyun #define DA9055_MIC_R_GAIN 0x3A
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Output - Gain, Select and Filter Registers */
73*4882a593Smuzhiyun #define DA9055_DAC_FILTERS5 0x40
74*4882a593Smuzhiyun #define DA9055_DAC_FILTERS2 0x41
75*4882a593Smuzhiyun #define DA9055_DAC_FILTERS3 0x42
76*4882a593Smuzhiyun #define DA9055_DAC_FILTERS4 0x43
77*4882a593Smuzhiyun #define DA9055_DAC_FILTERS1 0x44
78*4882a593Smuzhiyun #define DA9055_DAC_L_GAIN 0x45
79*4882a593Smuzhiyun #define DA9055_DAC_R_GAIN 0x46
80*4882a593Smuzhiyun #define DA9055_CP_CTRL 0x47
81*4882a593Smuzhiyun #define DA9055_HP_L_GAIN 0x48
82*4882a593Smuzhiyun #define DA9055_HP_R_GAIN 0x49
83*4882a593Smuzhiyun #define DA9055_LINE_GAIN 0x4A
84*4882a593Smuzhiyun #define DA9055_MIXOUT_L_SELECT 0x4B
85*4882a593Smuzhiyun #define DA9055_MIXOUT_R_SELECT 0x4C
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* System Controller Registers */
88*4882a593Smuzhiyun #define DA9055_SYSTEM_MODES_INPUT 0x50
89*4882a593Smuzhiyun #define DA9055_SYSTEM_MODES_OUTPUT 0x51
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Control Registers */
92*4882a593Smuzhiyun #define DA9055_AUX_L_CTRL 0x60
93*4882a593Smuzhiyun #define DA9055_AUX_R_CTRL 0x61
94*4882a593Smuzhiyun #define DA9055_MIC_BIAS_CTRL 0x62
95*4882a593Smuzhiyun #define DA9055_MIC_L_CTRL 0x63
96*4882a593Smuzhiyun #define DA9055_MIC_R_CTRL 0x64
97*4882a593Smuzhiyun #define DA9055_MIXIN_L_CTRL 0x65
98*4882a593Smuzhiyun #define DA9055_MIXIN_R_CTRL 0x66
99*4882a593Smuzhiyun #define DA9055_ADC_L_CTRL 0x67
100*4882a593Smuzhiyun #define DA9055_ADC_R_CTRL 0x68
101*4882a593Smuzhiyun #define DA9055_DAC_L_CTRL 0x69
102*4882a593Smuzhiyun #define DA9055_DAC_R_CTRL 0x6A
103*4882a593Smuzhiyun #define DA9055_HP_L_CTRL 0x6B
104*4882a593Smuzhiyun #define DA9055_HP_R_CTRL 0x6C
105*4882a593Smuzhiyun #define DA9055_LINE_CTRL 0x6D
106*4882a593Smuzhiyun #define DA9055_MIXOUT_L_CTRL 0x6E
107*4882a593Smuzhiyun #define DA9055_MIXOUT_R_CTRL 0x6F
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Configuration Registers */
110*4882a593Smuzhiyun #define DA9055_LDO_CTRL 0x90
111*4882a593Smuzhiyun #define DA9055_IO_CTRL 0x91
112*4882a593Smuzhiyun #define DA9055_GAIN_RAMP_CTRL 0x92
113*4882a593Smuzhiyun #define DA9055_MIC_CONFIG 0x93
114*4882a593Smuzhiyun #define DA9055_PC_COUNT 0x94
115*4882a593Smuzhiyun #define DA9055_CP_VOL_THRESHOLD1 0x95
116*4882a593Smuzhiyun #define DA9055_CP_DELAY 0x96
117*4882a593Smuzhiyun #define DA9055_CP_DETECTOR 0x97
118*4882a593Smuzhiyun #define DA9055_AIF_OFFSET 0x98
119*4882a593Smuzhiyun #define DA9055_DIG_CTRL 0x99
120*4882a593Smuzhiyun #define DA9055_ALC_CTRL2 0x9A
121*4882a593Smuzhiyun #define DA9055_ALC_CTRL3 0x9B
122*4882a593Smuzhiyun #define DA9055_ALC_NOISE 0x9C
123*4882a593Smuzhiyun #define DA9055_ALC_TARGET_MIN 0x9D
124*4882a593Smuzhiyun #define DA9055_ALC_TARGET_MAX 0x9E
125*4882a593Smuzhiyun #define DA9055_ALC_GAIN_LIMITS 0x9F
126*4882a593Smuzhiyun #define DA9055_ALC_ANA_GAIN_LIMITS 0xA0
127*4882a593Smuzhiyun #define DA9055_ALC_ANTICLIP_CTRL 0xA1
128*4882a593Smuzhiyun #define DA9055_ALC_ANTICLIP_LEVEL 0xA2
129*4882a593Smuzhiyun #define DA9055_ALC_OFFSET_OP2M_L 0xA6
130*4882a593Smuzhiyun #define DA9055_ALC_OFFSET_OP2U_L 0xA7
131*4882a593Smuzhiyun #define DA9055_ALC_OFFSET_OP2M_R 0xAB
132*4882a593Smuzhiyun #define DA9055_ALC_OFFSET_OP2U_R 0xAC
133*4882a593Smuzhiyun #define DA9055_ALC_CIC_OP_LVL_CTRL 0xAD
134*4882a593Smuzhiyun #define DA9055_ALC_CIC_OP_LVL_DATA 0xAE
135*4882a593Smuzhiyun #define DA9055_DAC_NG_SETUP_TIME 0xAF
136*4882a593Smuzhiyun #define DA9055_DAC_NG_OFF_THRESHOLD 0xB0
137*4882a593Smuzhiyun #define DA9055_DAC_NG_ON_THRESHOLD 0xB1
138*4882a593Smuzhiyun #define DA9055_DAC_NG_CTRL 0xB2
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* SR bit fields */
141*4882a593Smuzhiyun #define DA9055_SR_8000 (0x1 << 0)
142*4882a593Smuzhiyun #define DA9055_SR_11025 (0x2 << 0)
143*4882a593Smuzhiyun #define DA9055_SR_12000 (0x3 << 0)
144*4882a593Smuzhiyun #define DA9055_SR_16000 (0x5 << 0)
145*4882a593Smuzhiyun #define DA9055_SR_22050 (0x6 << 0)
146*4882a593Smuzhiyun #define DA9055_SR_24000 (0x7 << 0)
147*4882a593Smuzhiyun #define DA9055_SR_32000 (0x9 << 0)
148*4882a593Smuzhiyun #define DA9055_SR_44100 (0xA << 0)
149*4882a593Smuzhiyun #define DA9055_SR_48000 (0xB << 0)
150*4882a593Smuzhiyun #define DA9055_SR_88200 (0xE << 0)
151*4882a593Smuzhiyun #define DA9055_SR_96000 (0xF << 0)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* REFERENCES bit fields */
154*4882a593Smuzhiyun #define DA9055_BIAS_EN (1 << 3)
155*4882a593Smuzhiyun #define DA9055_VMID_EN (1 << 7)
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* PLL_CTRL bit fields */
158*4882a593Smuzhiyun #define DA9055_PLL_INDIV_10_20_MHZ (1 << 2)
159*4882a593Smuzhiyun #define DA9055_PLL_SRM_EN (1 << 6)
160*4882a593Smuzhiyun #define DA9055_PLL_EN (1 << 7)
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* AIF_CLK_MODE bit fields */
163*4882a593Smuzhiyun #define DA9055_AIF_BCLKS_PER_WCLK_32 (0 << 0)
164*4882a593Smuzhiyun #define DA9055_AIF_BCLKS_PER_WCLK_64 (1 << 0)
165*4882a593Smuzhiyun #define DA9055_AIF_BCLKS_PER_WCLK_128 (2 << 0)
166*4882a593Smuzhiyun #define DA9055_AIF_BCLKS_PER_WCLK_256 (3 << 0)
167*4882a593Smuzhiyun #define DA9055_AIF_CLK_EN_SLAVE_MODE (0 << 7)
168*4882a593Smuzhiyun #define DA9055_AIF_CLK_EN_MASTER_MODE (1 << 7)
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* AIF_CTRL bit fields */
171*4882a593Smuzhiyun #define DA9055_AIF_FORMAT_I2S_MODE (0 << 0)
172*4882a593Smuzhiyun #define DA9055_AIF_FORMAT_LEFT_J (1 << 0)
173*4882a593Smuzhiyun #define DA9055_AIF_FORMAT_RIGHT_J (2 << 0)
174*4882a593Smuzhiyun #define DA9055_AIF_FORMAT_DSP (3 << 0)
175*4882a593Smuzhiyun #define DA9055_AIF_WORD_S16_LE (0 << 2)
176*4882a593Smuzhiyun #define DA9055_AIF_WORD_S20_3LE (1 << 2)
177*4882a593Smuzhiyun #define DA9055_AIF_WORD_S24_LE (2 << 2)
178*4882a593Smuzhiyun #define DA9055_AIF_WORD_S32_LE (3 << 2)
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* MIC_L_CTRL bit fields */
181*4882a593Smuzhiyun #define DA9055_MIC_L_MUTE_EN (1 << 6)
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* MIC_R_CTRL bit fields */
184*4882a593Smuzhiyun #define DA9055_MIC_R_MUTE_EN (1 << 6)
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* MIXIN_L_CTRL bit fields */
187*4882a593Smuzhiyun #define DA9055_MIXIN_L_MIX_EN (1 << 3)
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* MIXIN_R_CTRL bit fields */
190*4882a593Smuzhiyun #define DA9055_MIXIN_R_MIX_EN (1 << 3)
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* ADC_L_CTRL bit fields */
193*4882a593Smuzhiyun #define DA9055_ADC_L_EN (1 << 7)
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* ADC_R_CTRL bit fields */
196*4882a593Smuzhiyun #define DA9055_ADC_R_EN (1 << 7)
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* DAC_L_CTRL bit fields */
199*4882a593Smuzhiyun #define DA9055_DAC_L_MUTE_EN (1 << 6)
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* DAC_R_CTRL bit fields */
202*4882a593Smuzhiyun #define DA9055_DAC_R_MUTE_EN (1 << 6)
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* HP_L_CTRL bit fields */
205*4882a593Smuzhiyun #define DA9055_HP_L_AMP_OE (1 << 3)
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* HP_R_CTRL bit fields */
208*4882a593Smuzhiyun #define DA9055_HP_R_AMP_OE (1 << 3)
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* LINE_CTRL bit fields */
211*4882a593Smuzhiyun #define DA9055_LINE_AMP_OE (1 << 3)
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* MIXOUT_L_CTRL bit fields */
214*4882a593Smuzhiyun #define DA9055_MIXOUT_L_MIX_EN (1 << 3)
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* MIXOUT_R_CTRL bit fields */
217*4882a593Smuzhiyun #define DA9055_MIXOUT_R_MIX_EN (1 << 3)
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* MIC bias select bit fields */
220*4882a593Smuzhiyun #define DA9055_MICBIAS2_EN (1 << 6)
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* ALC_CIC_OP_LEVEL_CTRL bit fields */
223*4882a593Smuzhiyun #define DA9055_ALC_DATA_MIDDLE (2 << 0)
224*4882a593Smuzhiyun #define DA9055_ALC_DATA_TOP (3 << 0)
225*4882a593Smuzhiyun #define DA9055_ALC_CIC_OP_CHANNEL_LEFT (0 << 7)
226*4882a593Smuzhiyun #define DA9055_ALC_CIC_OP_CHANNEL_RIGHT (1 << 7)
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #define DA9055_AIF_BCLK_MASK (3 << 0)
229*4882a593Smuzhiyun #define DA9055_AIF_CLK_MODE_MASK (1 << 7)
230*4882a593Smuzhiyun #define DA9055_AIF_FORMAT_MASK (3 << 0)
231*4882a593Smuzhiyun #define DA9055_AIF_WORD_LENGTH_MASK (3 << 2)
232*4882a593Smuzhiyun #define DA9055_GAIN_RAMPING_EN (1 << 5)
233*4882a593Smuzhiyun #define DA9055_MICBIAS_LEVEL_MASK (3 << 4)
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define DA9055_ALC_OFFSET_15_8 0x00FF00
236*4882a593Smuzhiyun #define DA9055_ALC_OFFSET_17_16 0x030000
237*4882a593Smuzhiyun #define DA9055_ALC_AVG_ITERATIONS 5
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun struct pll_div {
240*4882a593Smuzhiyun int fref;
241*4882a593Smuzhiyun int fout;
242*4882a593Smuzhiyun u8 frac_top;
243*4882a593Smuzhiyun u8 frac_bot;
244*4882a593Smuzhiyun u8 integer;
245*4882a593Smuzhiyun u8 mode; /* 0 = slave, 1 = master */
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* PLL divisor table */
249*4882a593Smuzhiyun static const struct pll_div da9055_pll_div[] = {
250*4882a593Smuzhiyun /* for MASTER mode, fs = 44.1Khz and its harmonics */
251*4882a593Smuzhiyun {11289600, 2822400, 0x00, 0x00, 0x20, 1}, /* MCLK=11.2896Mhz */
252*4882a593Smuzhiyun {12000000, 2822400, 0x03, 0x61, 0x1E, 1}, /* MCLK=12Mhz */
253*4882a593Smuzhiyun {12288000, 2822400, 0x0C, 0xCC, 0x1D, 1}, /* MCLK=12.288Mhz */
254*4882a593Smuzhiyun {13000000, 2822400, 0x19, 0x45, 0x1B, 1}, /* MCLK=13Mhz */
255*4882a593Smuzhiyun {13500000, 2822400, 0x18, 0x56, 0x1A, 1}, /* MCLK=13.5Mhz */
256*4882a593Smuzhiyun {14400000, 2822400, 0x02, 0xD0, 0x19, 1}, /* MCLK=14.4Mhz */
257*4882a593Smuzhiyun {19200000, 2822400, 0x1A, 0x1C, 0x12, 1}, /* MCLK=19.2Mhz */
258*4882a593Smuzhiyun {19680000, 2822400, 0x0B, 0x6D, 0x12, 1}, /* MCLK=19.68Mhz */
259*4882a593Smuzhiyun {19800000, 2822400, 0x07, 0xDD, 0x12, 1}, /* MCLK=19.8Mhz */
260*4882a593Smuzhiyun /* for MASTER mode, fs = 48Khz and its harmonics */
261*4882a593Smuzhiyun {11289600, 3072000, 0x1A, 0x8E, 0x22, 1}, /* MCLK=11.2896Mhz */
262*4882a593Smuzhiyun {12000000, 3072000, 0x18, 0x93, 0x20, 1}, /* MCLK=12Mhz */
263*4882a593Smuzhiyun {12288000, 3072000, 0x00, 0x00, 0x20, 1}, /* MCLK=12.288Mhz */
264*4882a593Smuzhiyun {13000000, 3072000, 0x07, 0xEA, 0x1E, 1}, /* MCLK=13Mhz */
265*4882a593Smuzhiyun {13500000, 3072000, 0x04, 0x11, 0x1D, 1}, /* MCLK=13.5Mhz */
266*4882a593Smuzhiyun {14400000, 3072000, 0x09, 0xD0, 0x1B, 1}, /* MCLK=14.4Mhz */
267*4882a593Smuzhiyun {19200000, 3072000, 0x0F, 0x5C, 0x14, 1}, /* MCLK=19.2Mhz */
268*4882a593Smuzhiyun {19680000, 3072000, 0x1F, 0x60, 0x13, 1}, /* MCLK=19.68Mhz */
269*4882a593Smuzhiyun {19800000, 3072000, 0x1B, 0x80, 0x13, 1}, /* MCLK=19.8Mhz */
270*4882a593Smuzhiyun /* for SLAVE mode with SRM */
271*4882a593Smuzhiyun {11289600, 2822400, 0x0D, 0x47, 0x21, 0}, /* MCLK=11.2896Mhz */
272*4882a593Smuzhiyun {12000000, 2822400, 0x0D, 0xFA, 0x1F, 0}, /* MCLK=12Mhz */
273*4882a593Smuzhiyun {12288000, 2822400, 0x16, 0x66, 0x1E, 0}, /* MCLK=12.288Mhz */
274*4882a593Smuzhiyun {13000000, 2822400, 0x00, 0x98, 0x1D, 0}, /* MCLK=13Mhz */
275*4882a593Smuzhiyun {13500000, 2822400, 0x1E, 0x33, 0x1B, 0}, /* MCLK=13.5Mhz */
276*4882a593Smuzhiyun {14400000, 2822400, 0x06, 0x50, 0x1A, 0}, /* MCLK=14.4Mhz */
277*4882a593Smuzhiyun {19200000, 2822400, 0x14, 0xBC, 0x13, 0}, /* MCLK=19.2Mhz */
278*4882a593Smuzhiyun {19680000, 2822400, 0x05, 0x66, 0x13, 0}, /* MCLK=19.68Mhz */
279*4882a593Smuzhiyun {19800000, 2822400, 0x01, 0xAE, 0x13, 0}, /* MCLK=19.8Mhz */
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun enum clk_src {
283*4882a593Smuzhiyun DA9055_CLKSRC_MCLK
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Gain and Volume */
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(aux_vol_tlv,
289*4882a593Smuzhiyun 0x0, 0x10, TLV_DB_SCALE_ITEM(-5400, 0, 0),
290*4882a593Smuzhiyun /* -54dB to 15dB */
291*4882a593Smuzhiyun 0x11, 0x3f, TLV_DB_SCALE_ITEM(-5400, 150, 0)
292*4882a593Smuzhiyun );
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(digital_gain_tlv,
295*4882a593Smuzhiyun 0x0, 0x07, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
296*4882a593Smuzhiyun /* -78dB to 12dB */
297*4882a593Smuzhiyun 0x08, 0x7f, TLV_DB_SCALE_ITEM(-7800, 75, 0)
298*4882a593Smuzhiyun );
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(alc_analog_gain_tlv,
301*4882a593Smuzhiyun 0x0, 0x0, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
302*4882a593Smuzhiyun /* 0dB to 36dB */
303*4882a593Smuzhiyun 0x01, 0x07, TLV_DB_SCALE_ITEM(0, 600, 0)
304*4882a593Smuzhiyun );
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(mic_vol_tlv, -600, 600, 0);
307*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(mixin_gain_tlv, -450, 150, 0);
308*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(eq_gain_tlv, -1050, 150, 0);
309*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(hp_vol_tlv, -5700, 100, 0);
310*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(lineout_vol_tlv, -4800, 100, 0);
311*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(alc_threshold_tlv, -9450, 150, 0);
312*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(alc_gain_tlv, 0, 600, 0);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* ADC and DAC high pass filter cutoff value */
315*4882a593Smuzhiyun static const char * const da9055_hpf_cutoff_txt[] = {
316*4882a593Smuzhiyun "Fs/24000", "Fs/12000", "Fs/6000", "Fs/3000"
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_dac_hpf_cutoff,
320*4882a593Smuzhiyun DA9055_DAC_FILTERS1, 4, da9055_hpf_cutoff_txt);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_adc_hpf_cutoff,
323*4882a593Smuzhiyun DA9055_ADC_FILTERS1, 4, da9055_hpf_cutoff_txt);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* ADC and DAC voice mode (8kHz) high pass cutoff value */
326*4882a593Smuzhiyun static const char * const da9055_vf_cutoff_txt[] = {
327*4882a593Smuzhiyun "2.5Hz", "25Hz", "50Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_dac_vf_cutoff,
331*4882a593Smuzhiyun DA9055_DAC_FILTERS1, 0, da9055_vf_cutoff_txt);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_adc_vf_cutoff,
334*4882a593Smuzhiyun DA9055_ADC_FILTERS1, 0, da9055_vf_cutoff_txt);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Gain ramping rate value */
337*4882a593Smuzhiyun static const char * const da9055_gain_ramping_txt[] = {
338*4882a593Smuzhiyun "nominal rate", "nominal rate * 4", "nominal rate * 8",
339*4882a593Smuzhiyun "nominal rate / 8"
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_gain_ramping_rate,
343*4882a593Smuzhiyun DA9055_GAIN_RAMP_CTRL, 0, da9055_gain_ramping_txt);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* DAC noise gate setup time value */
346*4882a593Smuzhiyun static const char * const da9055_dac_ng_setup_time_txt[] = {
347*4882a593Smuzhiyun "256 samples", "512 samples", "1024 samples", "2048 samples"
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_dac_ng_setup_time,
351*4882a593Smuzhiyun DA9055_DAC_NG_SETUP_TIME, 0,
352*4882a593Smuzhiyun da9055_dac_ng_setup_time_txt);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* DAC noise gate rampup rate value */
355*4882a593Smuzhiyun static const char * const da9055_dac_ng_rampup_txt[] = {
356*4882a593Smuzhiyun "0.02 ms/dB", "0.16 ms/dB"
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_dac_ng_rampup_rate,
360*4882a593Smuzhiyun DA9055_DAC_NG_SETUP_TIME, 2,
361*4882a593Smuzhiyun da9055_dac_ng_rampup_txt);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* DAC noise gate rampdown rate value */
364*4882a593Smuzhiyun static const char * const da9055_dac_ng_rampdown_txt[] = {
365*4882a593Smuzhiyun "0.64 ms/dB", "20.48 ms/dB"
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_dac_ng_rampdown_rate,
369*4882a593Smuzhiyun DA9055_DAC_NG_SETUP_TIME, 3,
370*4882a593Smuzhiyun da9055_dac_ng_rampdown_txt);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* DAC soft mute rate value */
373*4882a593Smuzhiyun static const char * const da9055_dac_soft_mute_rate_txt[] = {
374*4882a593Smuzhiyun "1", "2", "4", "8", "16", "32", "64"
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_dac_soft_mute_rate,
378*4882a593Smuzhiyun DA9055_DAC_FILTERS5, 4,
379*4882a593Smuzhiyun da9055_dac_soft_mute_rate_txt);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* DAC routing select */
382*4882a593Smuzhiyun static const char * const da9055_dac_src_txt[] = {
383*4882a593Smuzhiyun "ADC output left", "ADC output right", "AIF input left",
384*4882a593Smuzhiyun "AIF input right"
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_dac_l_src,
388*4882a593Smuzhiyun DA9055_DIG_ROUTING_DAC, 0, da9055_dac_src_txt);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_dac_r_src,
391*4882a593Smuzhiyun DA9055_DIG_ROUTING_DAC, 4, da9055_dac_src_txt);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* MIC PGA Left source select */
394*4882a593Smuzhiyun static const char * const da9055_mic_l_src_txt[] = {
395*4882a593Smuzhiyun "MIC1_P_N", "MIC1_P", "MIC1_N", "MIC2_L"
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_mic_l_src,
399*4882a593Smuzhiyun DA9055_MIXIN_L_SELECT, 4, da9055_mic_l_src_txt);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* MIC PGA Right source select */
402*4882a593Smuzhiyun static const char * const da9055_mic_r_src_txt[] = {
403*4882a593Smuzhiyun "MIC2_R_L", "MIC2_R", "MIC2_L"
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_mic_r_src,
407*4882a593Smuzhiyun DA9055_MIXIN_R_SELECT, 4, da9055_mic_r_src_txt);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* ALC Input Signal Tracking rate select */
410*4882a593Smuzhiyun static const char * const da9055_signal_tracking_rate_txt[] = {
411*4882a593Smuzhiyun "1/4", "1/16", "1/256", "1/65536"
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_integ_attack_rate,
415*4882a593Smuzhiyun DA9055_ALC_CTRL3, 4,
416*4882a593Smuzhiyun da9055_signal_tracking_rate_txt);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_integ_release_rate,
419*4882a593Smuzhiyun DA9055_ALC_CTRL3, 6,
420*4882a593Smuzhiyun da9055_signal_tracking_rate_txt);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* ALC Attack Rate select */
423*4882a593Smuzhiyun static const char * const da9055_attack_rate_txt[] = {
424*4882a593Smuzhiyun "44/fs", "88/fs", "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs",
425*4882a593Smuzhiyun "5632/fs", "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_attack_rate,
429*4882a593Smuzhiyun DA9055_ALC_CTRL2, 0, da9055_attack_rate_txt);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* ALC Release Rate select */
432*4882a593Smuzhiyun static const char * const da9055_release_rate_txt[] = {
433*4882a593Smuzhiyun "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs", "5632/fs",
434*4882a593Smuzhiyun "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_release_rate,
438*4882a593Smuzhiyun DA9055_ALC_CTRL2, 4, da9055_release_rate_txt);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* ALC Hold Time select */
441*4882a593Smuzhiyun static const char * const da9055_hold_time_txt[] = {
442*4882a593Smuzhiyun "62/fs", "124/fs", "248/fs", "496/fs", "992/fs", "1984/fs", "3968/fs",
443*4882a593Smuzhiyun "7936/fs", "15872/fs", "31744/fs", "63488/fs", "126976/fs",
444*4882a593Smuzhiyun "253952/fs", "507904/fs", "1015808/fs", "2031616/fs"
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da9055_hold_time,
448*4882a593Smuzhiyun DA9055_ALC_CTRL3, 0, da9055_hold_time_txt);
449*4882a593Smuzhiyun
da9055_get_alc_data(struct snd_soc_component * component,u8 reg_val)450*4882a593Smuzhiyun static int da9055_get_alc_data(struct snd_soc_component *component, u8 reg_val)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun int mid_data, top_data;
453*4882a593Smuzhiyun int sum = 0;
454*4882a593Smuzhiyun u8 iteration;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun for (iteration = 0; iteration < DA9055_ALC_AVG_ITERATIONS;
457*4882a593Smuzhiyun iteration++) {
458*4882a593Smuzhiyun /* Select the left or right channel and capture data */
459*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_ALC_CIC_OP_LVL_CTRL, reg_val);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* Select middle 8 bits for read back from data register */
462*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_ALC_CIC_OP_LVL_CTRL,
463*4882a593Smuzhiyun reg_val | DA9055_ALC_DATA_MIDDLE);
464*4882a593Smuzhiyun mid_data = snd_soc_component_read(component, DA9055_ALC_CIC_OP_LVL_DATA);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* Select top 8 bits for read back from data register */
467*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_ALC_CIC_OP_LVL_CTRL,
468*4882a593Smuzhiyun reg_val | DA9055_ALC_DATA_TOP);
469*4882a593Smuzhiyun top_data = snd_soc_component_read(component, DA9055_ALC_CIC_OP_LVL_DATA);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun sum += ((mid_data << 8) | (top_data << 16));
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun return sum / DA9055_ALC_AVG_ITERATIONS;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
da9055_put_alc_sw(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)477*4882a593Smuzhiyun static int da9055_put_alc_sw(struct snd_kcontrol *kcontrol,
478*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
481*4882a593Smuzhiyun u8 reg_val, adc_left, adc_right, mic_left, mic_right;
482*4882a593Smuzhiyun int avg_left_data, avg_right_data, offset_l, offset_r;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (ucontrol->value.integer.value[0]) {
485*4882a593Smuzhiyun /*
486*4882a593Smuzhiyun * While enabling ALC (or ALC sync mode), calibration of the DC
487*4882a593Smuzhiyun * offsets must be done first
488*4882a593Smuzhiyun */
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* Save current values from Mic control registers */
491*4882a593Smuzhiyun mic_left = snd_soc_component_read(component, DA9055_MIC_L_CTRL);
492*4882a593Smuzhiyun mic_right = snd_soc_component_read(component, DA9055_MIC_R_CTRL);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* Mute Mic PGA Left and Right */
495*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_MIC_L_CTRL,
496*4882a593Smuzhiyun DA9055_MIC_L_MUTE_EN, DA9055_MIC_L_MUTE_EN);
497*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_MIC_R_CTRL,
498*4882a593Smuzhiyun DA9055_MIC_R_MUTE_EN, DA9055_MIC_R_MUTE_EN);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* Save current values from ADC control registers */
501*4882a593Smuzhiyun adc_left = snd_soc_component_read(component, DA9055_ADC_L_CTRL);
502*4882a593Smuzhiyun adc_right = snd_soc_component_read(component, DA9055_ADC_R_CTRL);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* Enable ADC Left and Right */
505*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_ADC_L_CTRL,
506*4882a593Smuzhiyun DA9055_ADC_L_EN, DA9055_ADC_L_EN);
507*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_ADC_R_CTRL,
508*4882a593Smuzhiyun DA9055_ADC_R_EN, DA9055_ADC_R_EN);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* Calculate average for Left and Right data */
511*4882a593Smuzhiyun /* Left Data */
512*4882a593Smuzhiyun avg_left_data = da9055_get_alc_data(component,
513*4882a593Smuzhiyun DA9055_ALC_CIC_OP_CHANNEL_LEFT);
514*4882a593Smuzhiyun /* Right Data */
515*4882a593Smuzhiyun avg_right_data = da9055_get_alc_data(component,
516*4882a593Smuzhiyun DA9055_ALC_CIC_OP_CHANNEL_RIGHT);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* Calculate DC offset */
519*4882a593Smuzhiyun offset_l = -avg_left_data;
520*4882a593Smuzhiyun offset_r = -avg_right_data;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun reg_val = (offset_l & DA9055_ALC_OFFSET_15_8) >> 8;
523*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_ALC_OFFSET_OP2M_L, reg_val);
524*4882a593Smuzhiyun reg_val = (offset_l & DA9055_ALC_OFFSET_17_16) >> 16;
525*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_ALC_OFFSET_OP2U_L, reg_val);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun reg_val = (offset_r & DA9055_ALC_OFFSET_15_8) >> 8;
528*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_ALC_OFFSET_OP2M_R, reg_val);
529*4882a593Smuzhiyun reg_val = (offset_r & DA9055_ALC_OFFSET_17_16) >> 16;
530*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_ALC_OFFSET_OP2U_R, reg_val);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* Restore original values of ADC control registers */
533*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_ADC_L_CTRL, adc_left);
534*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_ADC_R_CTRL, adc_right);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* Restore original values of Mic control registers */
537*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_MIC_L_CTRL, mic_left);
538*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_MIC_R_CTRL, mic_right);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun return snd_soc_put_volsw(kcontrol, ucontrol);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun static const struct snd_kcontrol_new da9055_snd_controls[] = {
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* Volume controls */
547*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Mic Volume",
548*4882a593Smuzhiyun DA9055_MIC_L_GAIN, DA9055_MIC_R_GAIN,
549*4882a593Smuzhiyun 0, 0x7, 0, mic_vol_tlv),
550*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Aux Volume",
551*4882a593Smuzhiyun DA9055_AUX_L_GAIN, DA9055_AUX_R_GAIN,
552*4882a593Smuzhiyun 0, 0x3f, 0, aux_vol_tlv),
553*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Mixin PGA Volume",
554*4882a593Smuzhiyun DA9055_MIXIN_L_GAIN, DA9055_MIXIN_R_GAIN,
555*4882a593Smuzhiyun 0, 0xf, 0, mixin_gain_tlv),
556*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("ADC Volume",
557*4882a593Smuzhiyun DA9055_ADC_L_GAIN, DA9055_ADC_R_GAIN,
558*4882a593Smuzhiyun 0, 0x7f, 0, digital_gain_tlv),
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("DAC Volume",
561*4882a593Smuzhiyun DA9055_DAC_L_GAIN, DA9055_DAC_R_GAIN,
562*4882a593Smuzhiyun 0, 0x7f, 0, digital_gain_tlv),
563*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Headphone Volume",
564*4882a593Smuzhiyun DA9055_HP_L_GAIN, DA9055_HP_R_GAIN,
565*4882a593Smuzhiyun 0, 0x3f, 0, hp_vol_tlv),
566*4882a593Smuzhiyun SOC_SINGLE_TLV("Lineout Volume", DA9055_LINE_GAIN, 0, 0x3f, 0,
567*4882a593Smuzhiyun lineout_vol_tlv),
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* DAC Equalizer controls */
570*4882a593Smuzhiyun SOC_SINGLE("DAC EQ Switch", DA9055_DAC_FILTERS4, 7, 1, 0),
571*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC EQ1 Volume", DA9055_DAC_FILTERS2, 0, 0xf, 0,
572*4882a593Smuzhiyun eq_gain_tlv),
573*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC EQ2 Volume", DA9055_DAC_FILTERS2, 4, 0xf, 0,
574*4882a593Smuzhiyun eq_gain_tlv),
575*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC EQ3 Volume", DA9055_DAC_FILTERS3, 0, 0xf, 0,
576*4882a593Smuzhiyun eq_gain_tlv),
577*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC EQ4 Volume", DA9055_DAC_FILTERS3, 4, 0xf, 0,
578*4882a593Smuzhiyun eq_gain_tlv),
579*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC EQ5 Volume", DA9055_DAC_FILTERS4, 0, 0xf, 0,
580*4882a593Smuzhiyun eq_gain_tlv),
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* High Pass Filter and Voice Mode controls */
583*4882a593Smuzhiyun SOC_SINGLE("ADC HPF Switch", DA9055_ADC_FILTERS1, 7, 1, 0),
584*4882a593Smuzhiyun SOC_ENUM("ADC HPF Cutoff", da9055_adc_hpf_cutoff),
585*4882a593Smuzhiyun SOC_SINGLE("ADC Voice Mode Switch", DA9055_ADC_FILTERS1, 3, 1, 0),
586*4882a593Smuzhiyun SOC_ENUM("ADC Voice Cutoff", da9055_adc_vf_cutoff),
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun SOC_SINGLE("DAC HPF Switch", DA9055_DAC_FILTERS1, 7, 1, 0),
589*4882a593Smuzhiyun SOC_ENUM("DAC HPF Cutoff", da9055_dac_hpf_cutoff),
590*4882a593Smuzhiyun SOC_SINGLE("DAC Voice Mode Switch", DA9055_DAC_FILTERS1, 3, 1, 0),
591*4882a593Smuzhiyun SOC_ENUM("DAC Voice Cutoff", da9055_dac_vf_cutoff),
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* Mute controls */
594*4882a593Smuzhiyun SOC_DOUBLE_R("Mic Switch", DA9055_MIC_L_CTRL,
595*4882a593Smuzhiyun DA9055_MIC_R_CTRL, 6, 1, 0),
596*4882a593Smuzhiyun SOC_DOUBLE_R("Aux Switch", DA9055_AUX_L_CTRL,
597*4882a593Smuzhiyun DA9055_AUX_R_CTRL, 6, 1, 0),
598*4882a593Smuzhiyun SOC_DOUBLE_R("Mixin PGA Switch", DA9055_MIXIN_L_CTRL,
599*4882a593Smuzhiyun DA9055_MIXIN_R_CTRL, 6, 1, 0),
600*4882a593Smuzhiyun SOC_DOUBLE_R("ADC Switch", DA9055_ADC_L_CTRL,
601*4882a593Smuzhiyun DA9055_ADC_R_CTRL, 6, 1, 0),
602*4882a593Smuzhiyun SOC_DOUBLE_R("Headphone Switch", DA9055_HP_L_CTRL,
603*4882a593Smuzhiyun DA9055_HP_R_CTRL, 6, 1, 0),
604*4882a593Smuzhiyun SOC_SINGLE("Lineout Switch", DA9055_LINE_CTRL, 6, 1, 0),
605*4882a593Smuzhiyun SOC_SINGLE("DAC Soft Mute Switch", DA9055_DAC_FILTERS5, 7, 1, 0),
606*4882a593Smuzhiyun SOC_ENUM("DAC Soft Mute Rate", da9055_dac_soft_mute_rate),
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /* Zero Cross controls */
609*4882a593Smuzhiyun SOC_DOUBLE_R("Aux ZC Switch", DA9055_AUX_L_CTRL,
610*4882a593Smuzhiyun DA9055_AUX_R_CTRL, 4, 1, 0),
611*4882a593Smuzhiyun SOC_DOUBLE_R("Mixin PGA ZC Switch", DA9055_MIXIN_L_CTRL,
612*4882a593Smuzhiyun DA9055_MIXIN_R_CTRL, 4, 1, 0),
613*4882a593Smuzhiyun SOC_DOUBLE_R("Headphone ZC Switch", DA9055_HP_L_CTRL,
614*4882a593Smuzhiyun DA9055_HP_R_CTRL, 4, 1, 0),
615*4882a593Smuzhiyun SOC_SINGLE("Lineout ZC Switch", DA9055_LINE_CTRL, 4, 1, 0),
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* Gain Ramping controls */
618*4882a593Smuzhiyun SOC_DOUBLE_R("Aux Gain Ramping Switch", DA9055_AUX_L_CTRL,
619*4882a593Smuzhiyun DA9055_AUX_R_CTRL, 5, 1, 0),
620*4882a593Smuzhiyun SOC_DOUBLE_R("Mixin Gain Ramping Switch", DA9055_MIXIN_L_CTRL,
621*4882a593Smuzhiyun DA9055_MIXIN_R_CTRL, 5, 1, 0),
622*4882a593Smuzhiyun SOC_DOUBLE_R("ADC Gain Ramping Switch", DA9055_ADC_L_CTRL,
623*4882a593Smuzhiyun DA9055_ADC_R_CTRL, 5, 1, 0),
624*4882a593Smuzhiyun SOC_DOUBLE_R("DAC Gain Ramping Switch", DA9055_DAC_L_CTRL,
625*4882a593Smuzhiyun DA9055_DAC_R_CTRL, 5, 1, 0),
626*4882a593Smuzhiyun SOC_DOUBLE_R("Headphone Gain Ramping Switch", DA9055_HP_L_CTRL,
627*4882a593Smuzhiyun DA9055_HP_R_CTRL, 5, 1, 0),
628*4882a593Smuzhiyun SOC_SINGLE("Lineout Gain Ramping Switch", DA9055_LINE_CTRL, 5, 1, 0),
629*4882a593Smuzhiyun SOC_ENUM("Gain Ramping Rate", da9055_gain_ramping_rate),
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /* DAC Noise Gate controls */
632*4882a593Smuzhiyun SOC_SINGLE("DAC NG Switch", DA9055_DAC_NG_CTRL, 7, 1, 0),
633*4882a593Smuzhiyun SOC_SINGLE("DAC NG ON Threshold", DA9055_DAC_NG_ON_THRESHOLD,
634*4882a593Smuzhiyun 0, 0x7, 0),
635*4882a593Smuzhiyun SOC_SINGLE("DAC NG OFF Threshold", DA9055_DAC_NG_OFF_THRESHOLD,
636*4882a593Smuzhiyun 0, 0x7, 0),
637*4882a593Smuzhiyun SOC_ENUM("DAC NG Setup Time", da9055_dac_ng_setup_time),
638*4882a593Smuzhiyun SOC_ENUM("DAC NG Rampup Rate", da9055_dac_ng_rampup_rate),
639*4882a593Smuzhiyun SOC_ENUM("DAC NG Rampdown Rate", da9055_dac_ng_rampdown_rate),
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* DAC Invertion control */
642*4882a593Smuzhiyun SOC_SINGLE("DAC Left Invert", DA9055_DIG_CTRL, 3, 1, 0),
643*4882a593Smuzhiyun SOC_SINGLE("DAC Right Invert", DA9055_DIG_CTRL, 7, 1, 0),
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* DMIC controls */
646*4882a593Smuzhiyun SOC_DOUBLE_R("DMIC Switch", DA9055_MIXIN_L_SELECT,
647*4882a593Smuzhiyun DA9055_MIXIN_R_SELECT, 7, 1, 0),
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* ALC Controls */
650*4882a593Smuzhiyun SOC_DOUBLE_EXT("ALC Switch", DA9055_ALC_CTRL1, 3, 7, 1, 0,
651*4882a593Smuzhiyun snd_soc_get_volsw, da9055_put_alc_sw),
652*4882a593Smuzhiyun SOC_SINGLE_EXT("ALC Sync Mode Switch", DA9055_ALC_CTRL1, 1, 1, 0,
653*4882a593Smuzhiyun snd_soc_get_volsw, da9055_put_alc_sw),
654*4882a593Smuzhiyun SOC_SINGLE("ALC Offset Switch", DA9055_ALC_CTRL1, 0, 1, 0),
655*4882a593Smuzhiyun SOC_SINGLE("ALC Anticlip Mode Switch", DA9055_ALC_ANTICLIP_CTRL,
656*4882a593Smuzhiyun 7, 1, 0),
657*4882a593Smuzhiyun SOC_SINGLE("ALC Anticlip Level", DA9055_ALC_ANTICLIP_LEVEL,
658*4882a593Smuzhiyun 0, 0x7f, 0),
659*4882a593Smuzhiyun SOC_SINGLE_TLV("ALC Min Threshold Volume", DA9055_ALC_TARGET_MIN,
660*4882a593Smuzhiyun 0, 0x3f, 1, alc_threshold_tlv),
661*4882a593Smuzhiyun SOC_SINGLE_TLV("ALC Max Threshold Volume", DA9055_ALC_TARGET_MAX,
662*4882a593Smuzhiyun 0, 0x3f, 1, alc_threshold_tlv),
663*4882a593Smuzhiyun SOC_SINGLE_TLV("ALC Noise Threshold Volume", DA9055_ALC_NOISE,
664*4882a593Smuzhiyun 0, 0x3f, 1, alc_threshold_tlv),
665*4882a593Smuzhiyun SOC_SINGLE_TLV("ALC Max Gain Volume", DA9055_ALC_GAIN_LIMITS,
666*4882a593Smuzhiyun 4, 0xf, 0, alc_gain_tlv),
667*4882a593Smuzhiyun SOC_SINGLE_TLV("ALC Max Attenuation Volume", DA9055_ALC_GAIN_LIMITS,
668*4882a593Smuzhiyun 0, 0xf, 0, alc_gain_tlv),
669*4882a593Smuzhiyun SOC_SINGLE_TLV("ALC Min Analog Gain Volume",
670*4882a593Smuzhiyun DA9055_ALC_ANA_GAIN_LIMITS,
671*4882a593Smuzhiyun 0, 0x7, 0, alc_analog_gain_tlv),
672*4882a593Smuzhiyun SOC_SINGLE_TLV("ALC Max Analog Gain Volume",
673*4882a593Smuzhiyun DA9055_ALC_ANA_GAIN_LIMITS,
674*4882a593Smuzhiyun 4, 0x7, 0, alc_analog_gain_tlv),
675*4882a593Smuzhiyun SOC_ENUM("ALC Attack Rate", da9055_attack_rate),
676*4882a593Smuzhiyun SOC_ENUM("ALC Release Rate", da9055_release_rate),
677*4882a593Smuzhiyun SOC_ENUM("ALC Hold Time", da9055_hold_time),
678*4882a593Smuzhiyun /*
679*4882a593Smuzhiyun * Rate at which input signal envelope is tracked as the signal gets
680*4882a593Smuzhiyun * larger
681*4882a593Smuzhiyun */
682*4882a593Smuzhiyun SOC_ENUM("ALC Integ Attack Rate", da9055_integ_attack_rate),
683*4882a593Smuzhiyun /*
684*4882a593Smuzhiyun * Rate at which input signal envelope is tracked as the signal gets
685*4882a593Smuzhiyun * smaller
686*4882a593Smuzhiyun */
687*4882a593Smuzhiyun SOC_ENUM("ALC Integ Release Rate", da9055_integ_release_rate),
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* DAPM Controls */
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* Mic PGA Left Source */
693*4882a593Smuzhiyun static const struct snd_kcontrol_new da9055_mic_l_mux_controls =
694*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", da9055_mic_l_src);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* Mic PGA Right Source */
697*4882a593Smuzhiyun static const struct snd_kcontrol_new da9055_mic_r_mux_controls =
698*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", da9055_mic_r_src);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun /* In Mixer Left */
701*4882a593Smuzhiyun static const struct snd_kcontrol_new da9055_dapm_mixinl_controls[] = {
702*4882a593Smuzhiyun SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXIN_L_SELECT, 0, 1, 0),
703*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_L_SELECT, 1, 1, 0),
704*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_L_SELECT, 2, 1, 0),
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun /* In Mixer Right */
708*4882a593Smuzhiyun static const struct snd_kcontrol_new da9055_dapm_mixinr_controls[] = {
709*4882a593Smuzhiyun SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXIN_R_SELECT, 0, 1, 0),
710*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_R_SELECT, 1, 1, 0),
711*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_R_SELECT, 2, 1, 0),
712*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXIN_R_SELECT, 3, 1, 0),
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* DAC Left Source */
716*4882a593Smuzhiyun static const struct snd_kcontrol_new da9055_dac_l_mux_controls =
717*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", da9055_dac_l_src);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /* DAC Right Source */
720*4882a593Smuzhiyun static const struct snd_kcontrol_new da9055_dac_r_mux_controls =
721*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", da9055_dac_r_src);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /* Out Mixer Left */
724*4882a593Smuzhiyun static const struct snd_kcontrol_new da9055_dapm_mixoutl_controls[] = {
725*4882a593Smuzhiyun SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXOUT_L_SELECT, 0, 1, 0),
726*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_L_SELECT, 1, 1, 0),
727*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_L_SELECT, 2, 1, 0),
728*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC Left Switch", DA9055_MIXOUT_L_SELECT, 3, 1, 0),
729*4882a593Smuzhiyun SOC_DAPM_SINGLE("Aux Left Invert Switch", DA9055_MIXOUT_L_SELECT,
730*4882a593Smuzhiyun 4, 1, 0),
731*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_L_SELECT,
732*4882a593Smuzhiyun 5, 1, 0),
733*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_L_SELECT,
734*4882a593Smuzhiyun 6, 1, 0),
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* Out Mixer Right */
738*4882a593Smuzhiyun static const struct snd_kcontrol_new da9055_dapm_mixoutr_controls[] = {
739*4882a593Smuzhiyun SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXOUT_R_SELECT, 0, 1, 0),
740*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_R_SELECT, 1, 1, 0),
741*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_R_SELECT, 2, 1, 0),
742*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC Right Switch", DA9055_MIXOUT_R_SELECT, 3, 1, 0),
743*4882a593Smuzhiyun SOC_DAPM_SINGLE("Aux Right Invert Switch", DA9055_MIXOUT_R_SELECT,
744*4882a593Smuzhiyun 4, 1, 0),
745*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_R_SELECT,
746*4882a593Smuzhiyun 5, 1, 0),
747*4882a593Smuzhiyun SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_R_SELECT,
748*4882a593Smuzhiyun 6, 1, 0),
749*4882a593Smuzhiyun };
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* Headphone Output Enable */
752*4882a593Smuzhiyun static const struct snd_kcontrol_new da9055_dapm_hp_l_control =
753*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", DA9055_HP_L_CTRL, 3, 1, 0);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun static const struct snd_kcontrol_new da9055_dapm_hp_r_control =
756*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", DA9055_HP_R_CTRL, 3, 1, 0);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* Lineout Output Enable */
759*4882a593Smuzhiyun static const struct snd_kcontrol_new da9055_dapm_lineout_control =
760*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", DA9055_LINE_CTRL, 3, 1, 0);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun /* DAPM widgets */
763*4882a593Smuzhiyun static const struct snd_soc_dapm_widget da9055_dapm_widgets[] = {
764*4882a593Smuzhiyun /* Input Side */
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* Input Lines */
767*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC1"),
768*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC2"),
769*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AUXL"),
770*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AUXR"),
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /* MUXs for Mic PGA source selection */
773*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Mic Left Source", SND_SOC_NOPM, 0, 0,
774*4882a593Smuzhiyun &da9055_mic_l_mux_controls),
775*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Mic Right Source", SND_SOC_NOPM, 0, 0,
776*4882a593Smuzhiyun &da9055_mic_r_mux_controls),
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* Input PGAs */
779*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Mic Left", DA9055_MIC_L_CTRL, 7, 0, NULL, 0),
780*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Mic Right", DA9055_MIC_R_CTRL, 7, 0, NULL, 0),
781*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Aux Left", DA9055_AUX_L_CTRL, 7, 0, NULL, 0),
782*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Aux Right", DA9055_AUX_R_CTRL, 7, 0, NULL, 0),
783*4882a593Smuzhiyun SND_SOC_DAPM_PGA("MIXIN Left", DA9055_MIXIN_L_CTRL, 7, 0, NULL, 0),
784*4882a593Smuzhiyun SND_SOC_DAPM_PGA("MIXIN Right", DA9055_MIXIN_R_CTRL, 7, 0, NULL, 0),
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Mic Bias", DA9055_MIC_BIAS_CTRL, 7, 0, NULL, 0),
787*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("AIF", DA9055_AIF_CTRL, 7, 0, NULL, 0),
788*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Charge Pump", DA9055_CP_CTRL, 7, 0, NULL, 0),
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* Input Mixers */
791*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("In Mixer Left", SND_SOC_NOPM, 0, 0,
792*4882a593Smuzhiyun &da9055_dapm_mixinl_controls[0],
793*4882a593Smuzhiyun ARRAY_SIZE(da9055_dapm_mixinl_controls)),
794*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("In Mixer Right", SND_SOC_NOPM, 0, 0,
795*4882a593Smuzhiyun &da9055_dapm_mixinr_controls[0],
796*4882a593Smuzhiyun ARRAY_SIZE(da9055_dapm_mixinr_controls)),
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* ADCs */
799*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC Left", "Capture", DA9055_ADC_L_CTRL, 7, 0),
800*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC Right", "Capture", DA9055_ADC_R_CTRL, 7, 0),
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* Output Side */
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* MUXs for DAC source selection */
805*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC Left Source", SND_SOC_NOPM, 0, 0,
806*4882a593Smuzhiyun &da9055_dac_l_mux_controls),
807*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC Right Source", SND_SOC_NOPM, 0, 0,
808*4882a593Smuzhiyun &da9055_dac_r_mux_controls),
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* AIF input */
811*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIFIN Left", "Playback", 0, SND_SOC_NOPM, 0, 0),
812*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIFIN Right", "Playback", 0, SND_SOC_NOPM, 0, 0),
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /* DACs */
815*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC Left", "Playback", DA9055_DAC_L_CTRL, 7, 0),
816*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC Right", "Playback", DA9055_DAC_R_CTRL, 7, 0),
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /* Output Mixers */
819*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Out Mixer Left", SND_SOC_NOPM, 0, 0,
820*4882a593Smuzhiyun &da9055_dapm_mixoutl_controls[0],
821*4882a593Smuzhiyun ARRAY_SIZE(da9055_dapm_mixoutl_controls)),
822*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Out Mixer Right", SND_SOC_NOPM, 0, 0,
823*4882a593Smuzhiyun &da9055_dapm_mixoutr_controls[0],
824*4882a593Smuzhiyun ARRAY_SIZE(da9055_dapm_mixoutr_controls)),
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* Output Enable Switches */
827*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("Headphone Left Enable", SND_SOC_NOPM, 0, 0,
828*4882a593Smuzhiyun &da9055_dapm_hp_l_control),
829*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("Headphone Right Enable", SND_SOC_NOPM, 0, 0,
830*4882a593Smuzhiyun &da9055_dapm_hp_r_control),
831*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("Lineout Enable", SND_SOC_NOPM, 0, 0,
832*4882a593Smuzhiyun &da9055_dapm_lineout_control),
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /* Output PGAs */
835*4882a593Smuzhiyun SND_SOC_DAPM_PGA("MIXOUT Left", DA9055_MIXOUT_L_CTRL, 7, 0, NULL, 0),
836*4882a593Smuzhiyun SND_SOC_DAPM_PGA("MIXOUT Right", DA9055_MIXOUT_R_CTRL, 7, 0, NULL, 0),
837*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Lineout", DA9055_LINE_CTRL, 7, 0, NULL, 0),
838*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Headphone Left", DA9055_HP_L_CTRL, 7, 0, NULL, 0),
839*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Headphone Right", DA9055_HP_R_CTRL, 7, 0, NULL, 0),
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* Output Lines */
842*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPL"),
843*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPR"),
844*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINE"),
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* DAPM audio route definition */
848*4882a593Smuzhiyun static const struct snd_soc_dapm_route da9055_audio_map[] = {
849*4882a593Smuzhiyun /* Dest Connecting Widget source */
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* Input path */
852*4882a593Smuzhiyun {"Mic Left Source", "MIC1_P_N", "MIC1"},
853*4882a593Smuzhiyun {"Mic Left Source", "MIC1_P", "MIC1"},
854*4882a593Smuzhiyun {"Mic Left Source", "MIC1_N", "MIC1"},
855*4882a593Smuzhiyun {"Mic Left Source", "MIC2_L", "MIC2"},
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun {"Mic Right Source", "MIC2_R_L", "MIC2"},
858*4882a593Smuzhiyun {"Mic Right Source", "MIC2_R", "MIC2"},
859*4882a593Smuzhiyun {"Mic Right Source", "MIC2_L", "MIC2"},
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun {"Mic Left", NULL, "Mic Left Source"},
862*4882a593Smuzhiyun {"Mic Right", NULL, "Mic Right Source"},
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun {"Aux Left", NULL, "AUXL"},
865*4882a593Smuzhiyun {"Aux Right", NULL, "AUXR"},
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun {"In Mixer Left", "Mic Left Switch", "Mic Left"},
868*4882a593Smuzhiyun {"In Mixer Left", "Mic Right Switch", "Mic Right"},
869*4882a593Smuzhiyun {"In Mixer Left", "Aux Left Switch", "Aux Left"},
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun {"In Mixer Right", "Mic Right Switch", "Mic Right"},
872*4882a593Smuzhiyun {"In Mixer Right", "Mic Left Switch", "Mic Left"},
873*4882a593Smuzhiyun {"In Mixer Right", "Aux Right Switch", "Aux Right"},
874*4882a593Smuzhiyun {"In Mixer Right", "Mixin Left Switch", "MIXIN Left"},
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun {"MIXIN Left", NULL, "In Mixer Left"},
877*4882a593Smuzhiyun {"ADC Left", NULL, "MIXIN Left"},
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun {"MIXIN Right", NULL, "In Mixer Right"},
880*4882a593Smuzhiyun {"ADC Right", NULL, "MIXIN Right"},
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun {"ADC Left", NULL, "AIF"},
883*4882a593Smuzhiyun {"ADC Right", NULL, "AIF"},
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /* Output path */
886*4882a593Smuzhiyun {"AIFIN Left", NULL, "AIF"},
887*4882a593Smuzhiyun {"AIFIN Right", NULL, "AIF"},
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun {"DAC Left Source", "ADC output left", "ADC Left"},
890*4882a593Smuzhiyun {"DAC Left Source", "ADC output right", "ADC Right"},
891*4882a593Smuzhiyun {"DAC Left Source", "AIF input left", "AIFIN Left"},
892*4882a593Smuzhiyun {"DAC Left Source", "AIF input right", "AIFIN Right"},
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun {"DAC Right Source", "ADC output left", "ADC Left"},
895*4882a593Smuzhiyun {"DAC Right Source", "ADC output right", "ADC Right"},
896*4882a593Smuzhiyun {"DAC Right Source", "AIF input left", "AIFIN Left"},
897*4882a593Smuzhiyun {"DAC Right Source", "AIF input right", "AIFIN Right"},
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun {"DAC Left", NULL, "DAC Left Source"},
900*4882a593Smuzhiyun {"DAC Right", NULL, "DAC Right Source"},
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun {"Out Mixer Left", "Aux Left Switch", "Aux Left"},
903*4882a593Smuzhiyun {"Out Mixer Left", "Mixin Left Switch", "MIXIN Left"},
904*4882a593Smuzhiyun {"Out Mixer Left", "Mixin Right Switch", "MIXIN Right"},
905*4882a593Smuzhiyun {"Out Mixer Left", "Aux Left Invert Switch", "Aux Left"},
906*4882a593Smuzhiyun {"Out Mixer Left", "Mixin Left Invert Switch", "MIXIN Left"},
907*4882a593Smuzhiyun {"Out Mixer Left", "Mixin Right Invert Switch", "MIXIN Right"},
908*4882a593Smuzhiyun {"Out Mixer Left", "DAC Left Switch", "DAC Left"},
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun {"Out Mixer Right", "Aux Right Switch", "Aux Right"},
911*4882a593Smuzhiyun {"Out Mixer Right", "Mixin Right Switch", "MIXIN Right"},
912*4882a593Smuzhiyun {"Out Mixer Right", "Mixin Left Switch", "MIXIN Left"},
913*4882a593Smuzhiyun {"Out Mixer Right", "Aux Right Invert Switch", "Aux Right"},
914*4882a593Smuzhiyun {"Out Mixer Right", "Mixin Right Invert Switch", "MIXIN Right"},
915*4882a593Smuzhiyun {"Out Mixer Right", "Mixin Left Invert Switch", "MIXIN Left"},
916*4882a593Smuzhiyun {"Out Mixer Right", "DAC Right Switch", "DAC Right"},
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun {"MIXOUT Left", NULL, "Out Mixer Left"},
919*4882a593Smuzhiyun {"Headphone Left Enable", "Switch", "MIXOUT Left"},
920*4882a593Smuzhiyun {"Headphone Left", NULL, "Headphone Left Enable"},
921*4882a593Smuzhiyun {"Headphone Left", NULL, "Charge Pump"},
922*4882a593Smuzhiyun {"HPL", NULL, "Headphone Left"},
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun {"MIXOUT Right", NULL, "Out Mixer Right"},
925*4882a593Smuzhiyun {"Headphone Right Enable", "Switch", "MIXOUT Right"},
926*4882a593Smuzhiyun {"Headphone Right", NULL, "Headphone Right Enable"},
927*4882a593Smuzhiyun {"Headphone Right", NULL, "Charge Pump"},
928*4882a593Smuzhiyun {"HPR", NULL, "Headphone Right"},
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun {"MIXOUT Right", NULL, "Out Mixer Right"},
931*4882a593Smuzhiyun {"Lineout Enable", "Switch", "MIXOUT Right"},
932*4882a593Smuzhiyun {"Lineout", NULL, "Lineout Enable"},
933*4882a593Smuzhiyun {"LINE", NULL, "Lineout"},
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* Codec private data */
937*4882a593Smuzhiyun struct da9055_priv {
938*4882a593Smuzhiyun struct regmap *regmap;
939*4882a593Smuzhiyun unsigned int mclk_rate;
940*4882a593Smuzhiyun int master;
941*4882a593Smuzhiyun struct da9055_platform_data *pdata;
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun static const struct reg_default da9055_reg_defaults[] = {
945*4882a593Smuzhiyun { 0x21, 0x10 },
946*4882a593Smuzhiyun { 0x22, 0x0A },
947*4882a593Smuzhiyun { 0x23, 0x00 },
948*4882a593Smuzhiyun { 0x24, 0x00 },
949*4882a593Smuzhiyun { 0x25, 0x00 },
950*4882a593Smuzhiyun { 0x26, 0x00 },
951*4882a593Smuzhiyun { 0x27, 0x0C },
952*4882a593Smuzhiyun { 0x28, 0x01 },
953*4882a593Smuzhiyun { 0x29, 0x08 },
954*4882a593Smuzhiyun { 0x2A, 0x32 },
955*4882a593Smuzhiyun { 0x2B, 0x00 },
956*4882a593Smuzhiyun { 0x30, 0x35 },
957*4882a593Smuzhiyun { 0x31, 0x35 },
958*4882a593Smuzhiyun { 0x32, 0x00 },
959*4882a593Smuzhiyun { 0x33, 0x00 },
960*4882a593Smuzhiyun { 0x34, 0x03 },
961*4882a593Smuzhiyun { 0x35, 0x03 },
962*4882a593Smuzhiyun { 0x36, 0x6F },
963*4882a593Smuzhiyun { 0x37, 0x6F },
964*4882a593Smuzhiyun { 0x38, 0x80 },
965*4882a593Smuzhiyun { 0x39, 0x01 },
966*4882a593Smuzhiyun { 0x3A, 0x01 },
967*4882a593Smuzhiyun { 0x40, 0x00 },
968*4882a593Smuzhiyun { 0x41, 0x88 },
969*4882a593Smuzhiyun { 0x42, 0x88 },
970*4882a593Smuzhiyun { 0x43, 0x08 },
971*4882a593Smuzhiyun { 0x44, 0x80 },
972*4882a593Smuzhiyun { 0x45, 0x6F },
973*4882a593Smuzhiyun { 0x46, 0x6F },
974*4882a593Smuzhiyun { 0x47, 0x61 },
975*4882a593Smuzhiyun { 0x48, 0x35 },
976*4882a593Smuzhiyun { 0x49, 0x35 },
977*4882a593Smuzhiyun { 0x4A, 0x35 },
978*4882a593Smuzhiyun { 0x4B, 0x00 },
979*4882a593Smuzhiyun { 0x4C, 0x00 },
980*4882a593Smuzhiyun { 0x60, 0x44 },
981*4882a593Smuzhiyun { 0x61, 0x44 },
982*4882a593Smuzhiyun { 0x62, 0x00 },
983*4882a593Smuzhiyun { 0x63, 0x40 },
984*4882a593Smuzhiyun { 0x64, 0x40 },
985*4882a593Smuzhiyun { 0x65, 0x40 },
986*4882a593Smuzhiyun { 0x66, 0x40 },
987*4882a593Smuzhiyun { 0x67, 0x40 },
988*4882a593Smuzhiyun { 0x68, 0x40 },
989*4882a593Smuzhiyun { 0x69, 0x48 },
990*4882a593Smuzhiyun { 0x6A, 0x40 },
991*4882a593Smuzhiyun { 0x6B, 0x41 },
992*4882a593Smuzhiyun { 0x6C, 0x40 },
993*4882a593Smuzhiyun { 0x6D, 0x40 },
994*4882a593Smuzhiyun { 0x6E, 0x10 },
995*4882a593Smuzhiyun { 0x6F, 0x10 },
996*4882a593Smuzhiyun { 0x90, 0x80 },
997*4882a593Smuzhiyun { 0x92, 0x02 },
998*4882a593Smuzhiyun { 0x93, 0x00 },
999*4882a593Smuzhiyun { 0x99, 0x00 },
1000*4882a593Smuzhiyun { 0x9A, 0x00 },
1001*4882a593Smuzhiyun { 0x9B, 0x00 },
1002*4882a593Smuzhiyun { 0x9C, 0x3F },
1003*4882a593Smuzhiyun { 0x9D, 0x00 },
1004*4882a593Smuzhiyun { 0x9E, 0x3F },
1005*4882a593Smuzhiyun { 0x9F, 0xFF },
1006*4882a593Smuzhiyun { 0xA0, 0x71 },
1007*4882a593Smuzhiyun { 0xA1, 0x00 },
1008*4882a593Smuzhiyun { 0xA2, 0x00 },
1009*4882a593Smuzhiyun { 0xA6, 0x00 },
1010*4882a593Smuzhiyun { 0xA7, 0x00 },
1011*4882a593Smuzhiyun { 0xAB, 0x00 },
1012*4882a593Smuzhiyun { 0xAC, 0x00 },
1013*4882a593Smuzhiyun { 0xAD, 0x00 },
1014*4882a593Smuzhiyun { 0xAF, 0x08 },
1015*4882a593Smuzhiyun { 0xB0, 0x00 },
1016*4882a593Smuzhiyun { 0xB1, 0x00 },
1017*4882a593Smuzhiyun { 0xB2, 0x00 },
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun
da9055_volatile_register(struct device * dev,unsigned int reg)1020*4882a593Smuzhiyun static bool da9055_volatile_register(struct device *dev,
1021*4882a593Smuzhiyun unsigned int reg)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun switch (reg) {
1024*4882a593Smuzhiyun case DA9055_STATUS1:
1025*4882a593Smuzhiyun case DA9055_PLL_STATUS:
1026*4882a593Smuzhiyun case DA9055_AUX_L_GAIN_STATUS:
1027*4882a593Smuzhiyun case DA9055_AUX_R_GAIN_STATUS:
1028*4882a593Smuzhiyun case DA9055_MIC_L_GAIN_STATUS:
1029*4882a593Smuzhiyun case DA9055_MIC_R_GAIN_STATUS:
1030*4882a593Smuzhiyun case DA9055_MIXIN_L_GAIN_STATUS:
1031*4882a593Smuzhiyun case DA9055_MIXIN_R_GAIN_STATUS:
1032*4882a593Smuzhiyun case DA9055_ADC_L_GAIN_STATUS:
1033*4882a593Smuzhiyun case DA9055_ADC_R_GAIN_STATUS:
1034*4882a593Smuzhiyun case DA9055_DAC_L_GAIN_STATUS:
1035*4882a593Smuzhiyun case DA9055_DAC_R_GAIN_STATUS:
1036*4882a593Smuzhiyun case DA9055_HP_L_GAIN_STATUS:
1037*4882a593Smuzhiyun case DA9055_HP_R_GAIN_STATUS:
1038*4882a593Smuzhiyun case DA9055_LINE_GAIN_STATUS:
1039*4882a593Smuzhiyun case DA9055_ALC_CIC_OP_LVL_DATA:
1040*4882a593Smuzhiyun return true;
1041*4882a593Smuzhiyun default:
1042*4882a593Smuzhiyun return false;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /* Set DAI word length */
da9055_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1047*4882a593Smuzhiyun static int da9055_hw_params(struct snd_pcm_substream *substream,
1048*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
1049*4882a593Smuzhiyun struct snd_soc_dai *dai)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1052*4882a593Smuzhiyun struct da9055_priv *da9055 = snd_soc_component_get_drvdata(component);
1053*4882a593Smuzhiyun u8 aif_ctrl, fs;
1054*4882a593Smuzhiyun u32 sysclk;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun switch (params_width(params)) {
1057*4882a593Smuzhiyun case 16:
1058*4882a593Smuzhiyun aif_ctrl = DA9055_AIF_WORD_S16_LE;
1059*4882a593Smuzhiyun break;
1060*4882a593Smuzhiyun case 20:
1061*4882a593Smuzhiyun aif_ctrl = DA9055_AIF_WORD_S20_3LE;
1062*4882a593Smuzhiyun break;
1063*4882a593Smuzhiyun case 24:
1064*4882a593Smuzhiyun aif_ctrl = DA9055_AIF_WORD_S24_LE;
1065*4882a593Smuzhiyun break;
1066*4882a593Smuzhiyun case 32:
1067*4882a593Smuzhiyun aif_ctrl = DA9055_AIF_WORD_S32_LE;
1068*4882a593Smuzhiyun break;
1069*4882a593Smuzhiyun default:
1070*4882a593Smuzhiyun return -EINVAL;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /* Set AIF format */
1074*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_AIF_CTRL, DA9055_AIF_WORD_LENGTH_MASK,
1075*4882a593Smuzhiyun aif_ctrl);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun switch (params_rate(params)) {
1078*4882a593Smuzhiyun case 8000:
1079*4882a593Smuzhiyun fs = DA9055_SR_8000;
1080*4882a593Smuzhiyun sysclk = 3072000;
1081*4882a593Smuzhiyun break;
1082*4882a593Smuzhiyun case 11025:
1083*4882a593Smuzhiyun fs = DA9055_SR_11025;
1084*4882a593Smuzhiyun sysclk = 2822400;
1085*4882a593Smuzhiyun break;
1086*4882a593Smuzhiyun case 12000:
1087*4882a593Smuzhiyun fs = DA9055_SR_12000;
1088*4882a593Smuzhiyun sysclk = 3072000;
1089*4882a593Smuzhiyun break;
1090*4882a593Smuzhiyun case 16000:
1091*4882a593Smuzhiyun fs = DA9055_SR_16000;
1092*4882a593Smuzhiyun sysclk = 3072000;
1093*4882a593Smuzhiyun break;
1094*4882a593Smuzhiyun case 22050:
1095*4882a593Smuzhiyun fs = DA9055_SR_22050;
1096*4882a593Smuzhiyun sysclk = 2822400;
1097*4882a593Smuzhiyun break;
1098*4882a593Smuzhiyun case 32000:
1099*4882a593Smuzhiyun fs = DA9055_SR_32000;
1100*4882a593Smuzhiyun sysclk = 3072000;
1101*4882a593Smuzhiyun break;
1102*4882a593Smuzhiyun case 44100:
1103*4882a593Smuzhiyun fs = DA9055_SR_44100;
1104*4882a593Smuzhiyun sysclk = 2822400;
1105*4882a593Smuzhiyun break;
1106*4882a593Smuzhiyun case 48000:
1107*4882a593Smuzhiyun fs = DA9055_SR_48000;
1108*4882a593Smuzhiyun sysclk = 3072000;
1109*4882a593Smuzhiyun break;
1110*4882a593Smuzhiyun case 88200:
1111*4882a593Smuzhiyun fs = DA9055_SR_88200;
1112*4882a593Smuzhiyun sysclk = 2822400;
1113*4882a593Smuzhiyun break;
1114*4882a593Smuzhiyun case 96000:
1115*4882a593Smuzhiyun fs = DA9055_SR_96000;
1116*4882a593Smuzhiyun sysclk = 3072000;
1117*4882a593Smuzhiyun break;
1118*4882a593Smuzhiyun default:
1119*4882a593Smuzhiyun return -EINVAL;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun if (da9055->mclk_rate) {
1123*4882a593Smuzhiyun /* PLL Mode, Write actual FS */
1124*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_SR, fs);
1125*4882a593Smuzhiyun } else {
1126*4882a593Smuzhiyun /*
1127*4882a593Smuzhiyun * Non-PLL Mode
1128*4882a593Smuzhiyun * When PLL is bypassed, chip assumes constant MCLK of
1129*4882a593Smuzhiyun * 12.288MHz and uses sample rate value to divide this MCLK
1130*4882a593Smuzhiyun * to derive its sys clk. As sys clk has to be 256 * Fs, we
1131*4882a593Smuzhiyun * need to write constant sample rate i.e. 48KHz.
1132*4882a593Smuzhiyun */
1133*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_SR, DA9055_SR_48000);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun if (da9055->mclk_rate && (da9055->mclk_rate != sysclk)) {
1137*4882a593Smuzhiyun /* PLL Mode */
1138*4882a593Smuzhiyun if (!da9055->master) {
1139*4882a593Smuzhiyun /* PLL slave mode, enable PLL and also SRM */
1140*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_PLL_CTRL,
1141*4882a593Smuzhiyun DA9055_PLL_EN | DA9055_PLL_SRM_EN,
1142*4882a593Smuzhiyun DA9055_PLL_EN | DA9055_PLL_SRM_EN);
1143*4882a593Smuzhiyun } else {
1144*4882a593Smuzhiyun /* PLL master mode, only enable PLL */
1145*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_PLL_CTRL,
1146*4882a593Smuzhiyun DA9055_PLL_EN, DA9055_PLL_EN);
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun } else {
1149*4882a593Smuzhiyun /* Non PLL Mode, disable PLL */
1150*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun return 0;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /* Set DAI mode and Format */
da9055_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)1157*4882a593Smuzhiyun static int da9055_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1160*4882a593Smuzhiyun struct da9055_priv *da9055 = snd_soc_component_get_drvdata(component);
1161*4882a593Smuzhiyun u8 aif_clk_mode, aif_ctrl, mode;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1164*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
1165*4882a593Smuzhiyun /* DA9055 in I2S Master Mode */
1166*4882a593Smuzhiyun mode = 1;
1167*4882a593Smuzhiyun aif_clk_mode = DA9055_AIF_CLK_EN_MASTER_MODE;
1168*4882a593Smuzhiyun break;
1169*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
1170*4882a593Smuzhiyun /* DA9055 in I2S Slave Mode */
1171*4882a593Smuzhiyun mode = 0;
1172*4882a593Smuzhiyun aif_clk_mode = DA9055_AIF_CLK_EN_SLAVE_MODE;
1173*4882a593Smuzhiyun break;
1174*4882a593Smuzhiyun default:
1175*4882a593Smuzhiyun return -EINVAL;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /* Don't allow change of mode if PLL is enabled */
1179*4882a593Smuzhiyun if ((snd_soc_component_read(component, DA9055_PLL_CTRL) & DA9055_PLL_EN) &&
1180*4882a593Smuzhiyun (da9055->master != mode))
1181*4882a593Smuzhiyun return -EINVAL;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun da9055->master = mode;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* Only I2S is supported */
1186*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1187*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1188*4882a593Smuzhiyun aif_ctrl = DA9055_AIF_FORMAT_I2S_MODE;
1189*4882a593Smuzhiyun break;
1190*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
1191*4882a593Smuzhiyun aif_ctrl = DA9055_AIF_FORMAT_LEFT_J;
1192*4882a593Smuzhiyun break;
1193*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
1194*4882a593Smuzhiyun aif_ctrl = DA9055_AIF_FORMAT_RIGHT_J;
1195*4882a593Smuzhiyun break;
1196*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
1197*4882a593Smuzhiyun aif_ctrl = DA9055_AIF_FORMAT_DSP;
1198*4882a593Smuzhiyun break;
1199*4882a593Smuzhiyun default:
1200*4882a593Smuzhiyun return -EINVAL;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun /* By default only 32 BCLK per WCLK is supported */
1204*4882a593Smuzhiyun aif_clk_mode |= DA9055_AIF_BCLKS_PER_WCLK_32;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_AIF_CLK_MODE,
1207*4882a593Smuzhiyun (DA9055_AIF_CLK_MODE_MASK | DA9055_AIF_BCLK_MASK),
1208*4882a593Smuzhiyun aif_clk_mode);
1209*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_AIF_CTRL, DA9055_AIF_FORMAT_MASK,
1210*4882a593Smuzhiyun aif_ctrl);
1211*4882a593Smuzhiyun return 0;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
da9055_mute(struct snd_soc_dai * dai,int mute,int direction)1214*4882a593Smuzhiyun static int da9055_mute(struct snd_soc_dai *dai, int mute, int direction)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun if (mute) {
1219*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_DAC_L_CTRL,
1220*4882a593Smuzhiyun DA9055_DAC_L_MUTE_EN, DA9055_DAC_L_MUTE_EN);
1221*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_DAC_R_CTRL,
1222*4882a593Smuzhiyun DA9055_DAC_R_MUTE_EN, DA9055_DAC_R_MUTE_EN);
1223*4882a593Smuzhiyun } else {
1224*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_DAC_L_CTRL,
1225*4882a593Smuzhiyun DA9055_DAC_L_MUTE_EN, 0);
1226*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_DAC_R_CTRL,
1227*4882a593Smuzhiyun DA9055_DAC_R_MUTE_EN, 0);
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun return 0;
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun #define DA9055_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
1234*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1235*4882a593Smuzhiyun
da9055_set_dai_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)1236*4882a593Smuzhiyun static int da9055_set_dai_sysclk(struct snd_soc_dai *codec_dai,
1237*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1240*4882a593Smuzhiyun struct da9055_priv *da9055 = snd_soc_component_get_drvdata(component);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun switch (clk_id) {
1243*4882a593Smuzhiyun case DA9055_CLKSRC_MCLK:
1244*4882a593Smuzhiyun switch (freq) {
1245*4882a593Smuzhiyun case 11289600:
1246*4882a593Smuzhiyun case 12000000:
1247*4882a593Smuzhiyun case 12288000:
1248*4882a593Smuzhiyun case 13000000:
1249*4882a593Smuzhiyun case 13500000:
1250*4882a593Smuzhiyun case 14400000:
1251*4882a593Smuzhiyun case 19200000:
1252*4882a593Smuzhiyun case 19680000:
1253*4882a593Smuzhiyun case 19800000:
1254*4882a593Smuzhiyun da9055->mclk_rate = freq;
1255*4882a593Smuzhiyun return 0;
1256*4882a593Smuzhiyun default:
1257*4882a593Smuzhiyun dev_err(codec_dai->dev, "Unsupported MCLK value %d\n",
1258*4882a593Smuzhiyun freq);
1259*4882a593Smuzhiyun return -EINVAL;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun break;
1262*4882a593Smuzhiyun default:
1263*4882a593Smuzhiyun dev_err(codec_dai->dev, "Unknown clock source %d\n", clk_id);
1264*4882a593Smuzhiyun return -EINVAL;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /*
1269*4882a593Smuzhiyun * da9055_set_dai_pll : Configure the codec PLL
1270*4882a593Smuzhiyun * @param codec_dai : Pointer to codec DAI
1271*4882a593Smuzhiyun * @param pll_id : da9055 has only one pll, so pll_id is always zero
1272*4882a593Smuzhiyun * @param fref : Input MCLK frequency
1273*4882a593Smuzhiyun * @param fout : FsDM value
1274*4882a593Smuzhiyun * @return int : Zero for success, negative error code for error
1275*4882a593Smuzhiyun *
1276*4882a593Smuzhiyun * Note: Supported PLL input frequencies are 11.2896MHz, 12MHz, 12.288MHz,
1277*4882a593Smuzhiyun * 13MHz, 13.5MHz, 14.4MHz, 19.2MHz, 19.6MHz and 19.8MHz
1278*4882a593Smuzhiyun */
da9055_set_dai_pll(struct snd_soc_dai * codec_dai,int pll_id,int source,unsigned int fref,unsigned int fout)1279*4882a593Smuzhiyun static int da9055_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
1280*4882a593Smuzhiyun int source, unsigned int fref, unsigned int fout)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1283*4882a593Smuzhiyun struct da9055_priv *da9055 = snd_soc_component_get_drvdata(component);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun u8 pll_frac_top, pll_frac_bot, pll_integer, cnt;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun /* Disable PLL before setting the divisors */
1288*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun /* In slave mode, there is only one set of divisors */
1291*4882a593Smuzhiyun if (!da9055->master && (fout != 2822400))
1292*4882a593Smuzhiyun goto pll_err;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun /* Search pll div array for correct divisors */
1295*4882a593Smuzhiyun for (cnt = 0; cnt < ARRAY_SIZE(da9055_pll_div); cnt++) {
1296*4882a593Smuzhiyun /* Check fref, mode and fout */
1297*4882a593Smuzhiyun if ((fref == da9055_pll_div[cnt].fref) &&
1298*4882a593Smuzhiyun (da9055->master == da9055_pll_div[cnt].mode) &&
1299*4882a593Smuzhiyun (fout == da9055_pll_div[cnt].fout)) {
1300*4882a593Smuzhiyun /* All match, pick up divisors */
1301*4882a593Smuzhiyun pll_frac_top = da9055_pll_div[cnt].frac_top;
1302*4882a593Smuzhiyun pll_frac_bot = da9055_pll_div[cnt].frac_bot;
1303*4882a593Smuzhiyun pll_integer = da9055_pll_div[cnt].integer;
1304*4882a593Smuzhiyun break;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun if (cnt >= ARRAY_SIZE(da9055_pll_div))
1308*4882a593Smuzhiyun goto pll_err;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun /* Write PLL dividers */
1311*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_PLL_FRAC_TOP, pll_frac_top);
1312*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_PLL_FRAC_BOT, pll_frac_bot);
1313*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_PLL_INTEGER, pll_integer);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun return 0;
1316*4882a593Smuzhiyun pll_err:
1317*4882a593Smuzhiyun dev_err(codec_dai->dev, "Error in setting up PLL\n");
1318*4882a593Smuzhiyun return -EINVAL;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun /* DAI operations */
1322*4882a593Smuzhiyun static const struct snd_soc_dai_ops da9055_dai_ops = {
1323*4882a593Smuzhiyun .hw_params = da9055_hw_params,
1324*4882a593Smuzhiyun .set_fmt = da9055_set_dai_fmt,
1325*4882a593Smuzhiyun .set_sysclk = da9055_set_dai_sysclk,
1326*4882a593Smuzhiyun .set_pll = da9055_set_dai_pll,
1327*4882a593Smuzhiyun .mute_stream = da9055_mute,
1328*4882a593Smuzhiyun .no_capture_mute = 1,
1329*4882a593Smuzhiyun };
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun static struct snd_soc_dai_driver da9055_dai = {
1332*4882a593Smuzhiyun .name = "da9055-hifi",
1333*4882a593Smuzhiyun /* Playback Capabilities */
1334*4882a593Smuzhiyun .playback = {
1335*4882a593Smuzhiyun .stream_name = "Playback",
1336*4882a593Smuzhiyun .channels_min = 1,
1337*4882a593Smuzhiyun .channels_max = 2,
1338*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
1339*4882a593Smuzhiyun .formats = DA9055_FORMATS,
1340*4882a593Smuzhiyun },
1341*4882a593Smuzhiyun /* Capture Capabilities */
1342*4882a593Smuzhiyun .capture = {
1343*4882a593Smuzhiyun .stream_name = "Capture",
1344*4882a593Smuzhiyun .channels_min = 1,
1345*4882a593Smuzhiyun .channels_max = 2,
1346*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
1347*4882a593Smuzhiyun .formats = DA9055_FORMATS,
1348*4882a593Smuzhiyun },
1349*4882a593Smuzhiyun .ops = &da9055_dai_ops,
1350*4882a593Smuzhiyun .symmetric_rates = 1,
1351*4882a593Smuzhiyun };
1352*4882a593Smuzhiyun
da9055_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1353*4882a593Smuzhiyun static int da9055_set_bias_level(struct snd_soc_component *component,
1354*4882a593Smuzhiyun enum snd_soc_bias_level level)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun switch (level) {
1357*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
1358*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1359*4882a593Smuzhiyun break;
1360*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1361*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1362*4882a593Smuzhiyun /* Enable VMID reference & master bias */
1363*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_REFERENCES,
1364*4882a593Smuzhiyun DA9055_VMID_EN | DA9055_BIAS_EN,
1365*4882a593Smuzhiyun DA9055_VMID_EN | DA9055_BIAS_EN);
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun break;
1368*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
1369*4882a593Smuzhiyun /* Disable VMID reference & master bias */
1370*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_REFERENCES,
1371*4882a593Smuzhiyun DA9055_VMID_EN | DA9055_BIAS_EN, 0);
1372*4882a593Smuzhiyun break;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun return 0;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun
da9055_probe(struct snd_soc_component * component)1377*4882a593Smuzhiyun static int da9055_probe(struct snd_soc_component *component)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun struct da9055_priv *da9055 = snd_soc_component_get_drvdata(component);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun /* Enable all Gain Ramps */
1382*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_AUX_L_CTRL,
1383*4882a593Smuzhiyun DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1384*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_AUX_R_CTRL,
1385*4882a593Smuzhiyun DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1386*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_MIXIN_L_CTRL,
1387*4882a593Smuzhiyun DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1388*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_MIXIN_R_CTRL,
1389*4882a593Smuzhiyun DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1390*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_ADC_L_CTRL,
1391*4882a593Smuzhiyun DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1392*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_ADC_R_CTRL,
1393*4882a593Smuzhiyun DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1394*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_DAC_L_CTRL,
1395*4882a593Smuzhiyun DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1396*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_DAC_R_CTRL,
1397*4882a593Smuzhiyun DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1398*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_HP_L_CTRL,
1399*4882a593Smuzhiyun DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1400*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_HP_R_CTRL,
1401*4882a593Smuzhiyun DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1402*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_LINE_CTRL,
1403*4882a593Smuzhiyun DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun /*
1406*4882a593Smuzhiyun * There are two separate control bits for input and output mixers.
1407*4882a593Smuzhiyun * One to enable corresponding amplifier and other to enable its
1408*4882a593Smuzhiyun * output. As amplifier bits are related to power control, they are
1409*4882a593Smuzhiyun * being managed by DAPM while other (non power related) bits are
1410*4882a593Smuzhiyun * enabled here
1411*4882a593Smuzhiyun */
1412*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_MIXIN_L_CTRL,
1413*4882a593Smuzhiyun DA9055_MIXIN_L_MIX_EN, DA9055_MIXIN_L_MIX_EN);
1414*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_MIXIN_R_CTRL,
1415*4882a593Smuzhiyun DA9055_MIXIN_R_MIX_EN, DA9055_MIXIN_R_MIX_EN);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_MIXOUT_L_CTRL,
1418*4882a593Smuzhiyun DA9055_MIXOUT_L_MIX_EN, DA9055_MIXOUT_L_MIX_EN);
1419*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_MIXOUT_R_CTRL,
1420*4882a593Smuzhiyun DA9055_MIXOUT_R_MIX_EN, DA9055_MIXOUT_R_MIX_EN);
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun /* Set this as per your system configuration */
1423*4882a593Smuzhiyun snd_soc_component_write(component, DA9055_PLL_CTRL, DA9055_PLL_INDIV_10_20_MHZ);
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun /* Set platform data values */
1426*4882a593Smuzhiyun if (da9055->pdata) {
1427*4882a593Smuzhiyun /* set mic bias source */
1428*4882a593Smuzhiyun if (da9055->pdata->micbias_source) {
1429*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_MIXIN_R_SELECT,
1430*4882a593Smuzhiyun DA9055_MICBIAS2_EN,
1431*4882a593Smuzhiyun DA9055_MICBIAS2_EN);
1432*4882a593Smuzhiyun } else {
1433*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_MIXIN_R_SELECT,
1434*4882a593Smuzhiyun DA9055_MICBIAS2_EN, 0);
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun /* set mic bias voltage */
1437*4882a593Smuzhiyun switch (da9055->pdata->micbias) {
1438*4882a593Smuzhiyun case DA9055_MICBIAS_2_2V:
1439*4882a593Smuzhiyun case DA9055_MICBIAS_2_1V:
1440*4882a593Smuzhiyun case DA9055_MICBIAS_1_8V:
1441*4882a593Smuzhiyun case DA9055_MICBIAS_1_6V:
1442*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA9055_MIC_CONFIG,
1443*4882a593Smuzhiyun DA9055_MICBIAS_LEVEL_MASK,
1444*4882a593Smuzhiyun (da9055->pdata->micbias) << 4);
1445*4882a593Smuzhiyun break;
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun return 0;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_da9055 = {
1452*4882a593Smuzhiyun .probe = da9055_probe,
1453*4882a593Smuzhiyun .set_bias_level = da9055_set_bias_level,
1454*4882a593Smuzhiyun .controls = da9055_snd_controls,
1455*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(da9055_snd_controls),
1456*4882a593Smuzhiyun .dapm_widgets = da9055_dapm_widgets,
1457*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(da9055_dapm_widgets),
1458*4882a593Smuzhiyun .dapm_routes = da9055_audio_map,
1459*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(da9055_audio_map),
1460*4882a593Smuzhiyun .idle_bias_on = 1,
1461*4882a593Smuzhiyun .use_pmdown_time = 1,
1462*4882a593Smuzhiyun .endianness = 1,
1463*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1464*4882a593Smuzhiyun };
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun static const struct regmap_config da9055_regmap_config = {
1467*4882a593Smuzhiyun .reg_bits = 8,
1468*4882a593Smuzhiyun .val_bits = 8,
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun .reg_defaults = da9055_reg_defaults,
1471*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(da9055_reg_defaults),
1472*4882a593Smuzhiyun .volatile_reg = da9055_volatile_register,
1473*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
1474*4882a593Smuzhiyun };
1475*4882a593Smuzhiyun
da9055_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1476*4882a593Smuzhiyun static int da9055_i2c_probe(struct i2c_client *i2c,
1477*4882a593Smuzhiyun const struct i2c_device_id *id)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun struct da9055_priv *da9055;
1480*4882a593Smuzhiyun struct da9055_platform_data *pdata = dev_get_platdata(&i2c->dev);
1481*4882a593Smuzhiyun int ret;
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun da9055 = devm_kzalloc(&i2c->dev, sizeof(struct da9055_priv),
1484*4882a593Smuzhiyun GFP_KERNEL);
1485*4882a593Smuzhiyun if (!da9055)
1486*4882a593Smuzhiyun return -ENOMEM;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (pdata)
1489*4882a593Smuzhiyun da9055->pdata = pdata;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun i2c_set_clientdata(i2c, da9055);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun da9055->regmap = devm_regmap_init_i2c(i2c, &da9055_regmap_config);
1494*4882a593Smuzhiyun if (IS_ERR(da9055->regmap)) {
1495*4882a593Smuzhiyun ret = PTR_ERR(da9055->regmap);
1496*4882a593Smuzhiyun dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
1497*4882a593Smuzhiyun return ret;
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c->dev,
1501*4882a593Smuzhiyun &soc_component_dev_da9055, &da9055_dai, 1);
1502*4882a593Smuzhiyun if (ret < 0) {
1503*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to register da9055 component: %d\n",
1504*4882a593Smuzhiyun ret);
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun return ret;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun /*
1510*4882a593Smuzhiyun * DO NOT change the device Ids. The naming is intentionally specific as both
1511*4882a593Smuzhiyun * the CODEC and PMIC parts of this chip are instantiated separately as I2C
1512*4882a593Smuzhiyun * devices (both have configurable I2C addresses, and are to all intents and
1513*4882a593Smuzhiyun * purposes separate). As a result there are specific DA9055 Ids for CODEC
1514*4882a593Smuzhiyun * and PMIC, which must be different to operate together.
1515*4882a593Smuzhiyun */
1516*4882a593Smuzhiyun static const struct i2c_device_id da9055_i2c_id[] = {
1517*4882a593Smuzhiyun { "da9055-codec", 0 },
1518*4882a593Smuzhiyun { }
1519*4882a593Smuzhiyun };
1520*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, da9055_i2c_id);
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun static const struct of_device_id da9055_of_match[] = {
1523*4882a593Smuzhiyun { .compatible = "dlg,da9055-codec", },
1524*4882a593Smuzhiyun { }
1525*4882a593Smuzhiyun };
1526*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, da9055_of_match);
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun /* I2C codec control layer */
1529*4882a593Smuzhiyun static struct i2c_driver da9055_i2c_driver = {
1530*4882a593Smuzhiyun .driver = {
1531*4882a593Smuzhiyun .name = "da9055-codec",
1532*4882a593Smuzhiyun .of_match_table = of_match_ptr(da9055_of_match),
1533*4882a593Smuzhiyun },
1534*4882a593Smuzhiyun .probe = da9055_i2c_probe,
1535*4882a593Smuzhiyun .id_table = da9055_i2c_id,
1536*4882a593Smuzhiyun };
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun module_i2c_driver(da9055_i2c_driver);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC DA9055 Codec driver");
1541*4882a593Smuzhiyun MODULE_AUTHOR("David Chen, Ashish Chavan");
1542*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1543