1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * da732x.c --- Dialog DA732X ALSA SoC Audio Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Dialog Semiconductor GmbH
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Michal Hajduk <Michal.Hajduk@diasemi.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/pm.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/sysfs.h>
20*4882a593Smuzhiyun #include <sound/core.h>
21*4882a593Smuzhiyun #include <sound/pcm.h>
22*4882a593Smuzhiyun #include <sound/pcm_params.h>
23*4882a593Smuzhiyun #include <sound/soc.h>
24*4882a593Smuzhiyun #include <sound/soc-dapm.h>
25*4882a593Smuzhiyun #include <sound/initval.h>
26*4882a593Smuzhiyun #include <sound/tlv.h>
27*4882a593Smuzhiyun #include <asm/div64.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "da732x.h"
30*4882a593Smuzhiyun #include "da732x_reg.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct da732x_priv {
34*4882a593Smuzhiyun struct regmap *regmap;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun unsigned int sysclk;
37*4882a593Smuzhiyun bool pll_en;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * da732x register cache - default settings
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun static const struct reg_default da732x_reg_cache[] = {
44*4882a593Smuzhiyun { DA732X_REG_REF1 , 0x02 },
45*4882a593Smuzhiyun { DA732X_REG_BIAS_EN , 0x80 },
46*4882a593Smuzhiyun { DA732X_REG_BIAS1 , 0x00 },
47*4882a593Smuzhiyun { DA732X_REG_BIAS2 , 0x00 },
48*4882a593Smuzhiyun { DA732X_REG_BIAS3 , 0x00 },
49*4882a593Smuzhiyun { DA732X_REG_BIAS4 , 0x00 },
50*4882a593Smuzhiyun { DA732X_REG_MICBIAS2 , 0x00 },
51*4882a593Smuzhiyun { DA732X_REG_MICBIAS1 , 0x00 },
52*4882a593Smuzhiyun { DA732X_REG_MICDET , 0x00 },
53*4882a593Smuzhiyun { DA732X_REG_MIC1_PRE , 0x01 },
54*4882a593Smuzhiyun { DA732X_REG_MIC1 , 0x40 },
55*4882a593Smuzhiyun { DA732X_REG_MIC2_PRE , 0x01 },
56*4882a593Smuzhiyun { DA732X_REG_MIC2 , 0x40 },
57*4882a593Smuzhiyun { DA732X_REG_AUX1L , 0x75 },
58*4882a593Smuzhiyun { DA732X_REG_AUX1R , 0x75 },
59*4882a593Smuzhiyun { DA732X_REG_MIC3_PRE , 0x01 },
60*4882a593Smuzhiyun { DA732X_REG_MIC3 , 0x40 },
61*4882a593Smuzhiyun { DA732X_REG_INP_PINBIAS , 0x00 },
62*4882a593Smuzhiyun { DA732X_REG_INP_ZC_EN , 0x00 },
63*4882a593Smuzhiyun { DA732X_REG_INP_MUX , 0x50 },
64*4882a593Smuzhiyun { DA732X_REG_HP_DET , 0x00 },
65*4882a593Smuzhiyun { DA732X_REG_HPL_DAC_OFFSET , 0x00 },
66*4882a593Smuzhiyun { DA732X_REG_HPL_DAC_OFF_CNTL , 0x00 },
67*4882a593Smuzhiyun { DA732X_REG_HPL_OUT_OFFSET , 0x00 },
68*4882a593Smuzhiyun { DA732X_REG_HPL , 0x40 },
69*4882a593Smuzhiyun { DA732X_REG_HPL_VOL , 0x0F },
70*4882a593Smuzhiyun { DA732X_REG_HPR_DAC_OFFSET , 0x00 },
71*4882a593Smuzhiyun { DA732X_REG_HPR_DAC_OFF_CNTL , 0x00 },
72*4882a593Smuzhiyun { DA732X_REG_HPR_OUT_OFFSET , 0x00 },
73*4882a593Smuzhiyun { DA732X_REG_HPR , 0x40 },
74*4882a593Smuzhiyun { DA732X_REG_HPR_VOL , 0x0F },
75*4882a593Smuzhiyun { DA732X_REG_LIN2 , 0x4F },
76*4882a593Smuzhiyun { DA732X_REG_LIN3 , 0x4F },
77*4882a593Smuzhiyun { DA732X_REG_LIN4 , 0x4F },
78*4882a593Smuzhiyun { DA732X_REG_OUT_ZC_EN , 0x00 },
79*4882a593Smuzhiyun { DA732X_REG_HP_LIN1_GNDSEL , 0x00 },
80*4882a593Smuzhiyun { DA732X_REG_CP_HP1 , 0x0C },
81*4882a593Smuzhiyun { DA732X_REG_CP_HP2 , 0x03 },
82*4882a593Smuzhiyun { DA732X_REG_CP_CTRL1 , 0x00 },
83*4882a593Smuzhiyun { DA732X_REG_CP_CTRL2 , 0x99 },
84*4882a593Smuzhiyun { DA732X_REG_CP_CTRL3 , 0x25 },
85*4882a593Smuzhiyun { DA732X_REG_CP_LEVEL_MASK , 0x3F },
86*4882a593Smuzhiyun { DA732X_REG_CP_DET , 0x00 },
87*4882a593Smuzhiyun { DA732X_REG_CP_STATUS , 0x00 },
88*4882a593Smuzhiyun { DA732X_REG_CP_THRESH1 , 0x00 },
89*4882a593Smuzhiyun { DA732X_REG_CP_THRESH2 , 0x00 },
90*4882a593Smuzhiyun { DA732X_REG_CP_THRESH3 , 0x00 },
91*4882a593Smuzhiyun { DA732X_REG_CP_THRESH4 , 0x00 },
92*4882a593Smuzhiyun { DA732X_REG_CP_THRESH5 , 0x00 },
93*4882a593Smuzhiyun { DA732X_REG_CP_THRESH6 , 0x00 },
94*4882a593Smuzhiyun { DA732X_REG_CP_THRESH7 , 0x00 },
95*4882a593Smuzhiyun { DA732X_REG_CP_THRESH8 , 0x00 },
96*4882a593Smuzhiyun { DA732X_REG_PLL_DIV_LO , 0x00 },
97*4882a593Smuzhiyun { DA732X_REG_PLL_DIV_MID , 0x00 },
98*4882a593Smuzhiyun { DA732X_REG_PLL_DIV_HI , 0x00 },
99*4882a593Smuzhiyun { DA732X_REG_PLL_CTRL , 0x02 },
100*4882a593Smuzhiyun { DA732X_REG_CLK_CTRL , 0xaa },
101*4882a593Smuzhiyun { DA732X_REG_CLK_DSP , 0x07 },
102*4882a593Smuzhiyun { DA732X_REG_CLK_EN1 , 0x00 },
103*4882a593Smuzhiyun { DA732X_REG_CLK_EN2 , 0x00 },
104*4882a593Smuzhiyun { DA732X_REG_CLK_EN3 , 0x00 },
105*4882a593Smuzhiyun { DA732X_REG_CLK_EN4 , 0x00 },
106*4882a593Smuzhiyun { DA732X_REG_CLK_EN5 , 0x00 },
107*4882a593Smuzhiyun { DA732X_REG_AIF_MCLK , 0x00 },
108*4882a593Smuzhiyun { DA732X_REG_AIFA1 , 0x02 },
109*4882a593Smuzhiyun { DA732X_REG_AIFA2 , 0x00 },
110*4882a593Smuzhiyun { DA732X_REG_AIFA3 , 0x08 },
111*4882a593Smuzhiyun { DA732X_REG_AIFB1 , 0x02 },
112*4882a593Smuzhiyun { DA732X_REG_AIFB2 , 0x00 },
113*4882a593Smuzhiyun { DA732X_REG_AIFB3 , 0x08 },
114*4882a593Smuzhiyun { DA732X_REG_PC_CTRL , 0xC0 },
115*4882a593Smuzhiyun { DA732X_REG_DATA_ROUTE , 0x00 },
116*4882a593Smuzhiyun { DA732X_REG_DSP_CTRL , 0x00 },
117*4882a593Smuzhiyun { DA732X_REG_CIF_CTRL2 , 0x00 },
118*4882a593Smuzhiyun { DA732X_REG_HANDSHAKE , 0x00 },
119*4882a593Smuzhiyun { DA732X_REG_SPARE1_OUT , 0x00 },
120*4882a593Smuzhiyun { DA732X_REG_SPARE2_OUT , 0x00 },
121*4882a593Smuzhiyun { DA732X_REG_SPARE1_IN , 0x00 },
122*4882a593Smuzhiyun { DA732X_REG_ADC1_PD , 0x00 },
123*4882a593Smuzhiyun { DA732X_REG_ADC1_HPF , 0x00 },
124*4882a593Smuzhiyun { DA732X_REG_ADC1_SEL , 0x00 },
125*4882a593Smuzhiyun { DA732X_REG_ADC1_EQ12 , 0x00 },
126*4882a593Smuzhiyun { DA732X_REG_ADC1_EQ34 , 0x00 },
127*4882a593Smuzhiyun { DA732X_REG_ADC1_EQ5 , 0x00 },
128*4882a593Smuzhiyun { DA732X_REG_ADC2_PD , 0x00 },
129*4882a593Smuzhiyun { DA732X_REG_ADC2_HPF , 0x00 },
130*4882a593Smuzhiyun { DA732X_REG_ADC2_SEL , 0x00 },
131*4882a593Smuzhiyun { DA732X_REG_ADC2_EQ12 , 0x00 },
132*4882a593Smuzhiyun { DA732X_REG_ADC2_EQ34 , 0x00 },
133*4882a593Smuzhiyun { DA732X_REG_ADC2_EQ5 , 0x00 },
134*4882a593Smuzhiyun { DA732X_REG_DAC1_HPF , 0x00 },
135*4882a593Smuzhiyun { DA732X_REG_DAC1_L_VOL , 0x00 },
136*4882a593Smuzhiyun { DA732X_REG_DAC1_R_VOL , 0x00 },
137*4882a593Smuzhiyun { DA732X_REG_DAC1_SEL , 0x00 },
138*4882a593Smuzhiyun { DA732X_REG_DAC1_SOFTMUTE , 0x00 },
139*4882a593Smuzhiyun { DA732X_REG_DAC1_EQ12 , 0x00 },
140*4882a593Smuzhiyun { DA732X_REG_DAC1_EQ34 , 0x00 },
141*4882a593Smuzhiyun { DA732X_REG_DAC1_EQ5 , 0x00 },
142*4882a593Smuzhiyun { DA732X_REG_DAC2_HPF , 0x00 },
143*4882a593Smuzhiyun { DA732X_REG_DAC2_L_VOL , 0x00 },
144*4882a593Smuzhiyun { DA732X_REG_DAC2_R_VOL , 0x00 },
145*4882a593Smuzhiyun { DA732X_REG_DAC2_SEL , 0x00 },
146*4882a593Smuzhiyun { DA732X_REG_DAC2_SOFTMUTE , 0x00 },
147*4882a593Smuzhiyun { DA732X_REG_DAC2_EQ12 , 0x00 },
148*4882a593Smuzhiyun { DA732X_REG_DAC2_EQ34 , 0x00 },
149*4882a593Smuzhiyun { DA732X_REG_DAC2_EQ5 , 0x00 },
150*4882a593Smuzhiyun { DA732X_REG_DAC3_HPF , 0x00 },
151*4882a593Smuzhiyun { DA732X_REG_DAC3_VOL , 0x00 },
152*4882a593Smuzhiyun { DA732X_REG_DAC3_SEL , 0x00 },
153*4882a593Smuzhiyun { DA732X_REG_DAC3_SOFTMUTE , 0x00 },
154*4882a593Smuzhiyun { DA732X_REG_DAC3_EQ12 , 0x00 },
155*4882a593Smuzhiyun { DA732X_REG_DAC3_EQ34 , 0x00 },
156*4882a593Smuzhiyun { DA732X_REG_DAC3_EQ5 , 0x00 },
157*4882a593Smuzhiyun { DA732X_REG_BIQ_BYP , 0x00 },
158*4882a593Smuzhiyun { DA732X_REG_DMA_CMD , 0x00 },
159*4882a593Smuzhiyun { DA732X_REG_DMA_ADDR0 , 0x00 },
160*4882a593Smuzhiyun { DA732X_REG_DMA_ADDR1 , 0x00 },
161*4882a593Smuzhiyun { DA732X_REG_DMA_DATA0 , 0x00 },
162*4882a593Smuzhiyun { DA732X_REG_DMA_DATA1 , 0x00 },
163*4882a593Smuzhiyun { DA732X_REG_DMA_DATA2 , 0x00 },
164*4882a593Smuzhiyun { DA732X_REG_DMA_DATA3 , 0x00 },
165*4882a593Smuzhiyun { DA732X_REG_UNLOCK , 0x00 },
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
da732x_get_input_div(struct snd_soc_component * component,int sysclk)168*4882a593Smuzhiyun static inline int da732x_get_input_div(struct snd_soc_component *component, int sysclk)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun int val;
171*4882a593Smuzhiyun int ret;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (sysclk < DA732X_MCLK_10MHZ) {
174*4882a593Smuzhiyun val = DA732X_MCLK_RET_0_10MHZ;
175*4882a593Smuzhiyun ret = DA732X_MCLK_VAL_0_10MHZ;
176*4882a593Smuzhiyun } else if ((sysclk >= DA732X_MCLK_10MHZ) &&
177*4882a593Smuzhiyun (sysclk < DA732X_MCLK_20MHZ)) {
178*4882a593Smuzhiyun val = DA732X_MCLK_RET_10_20MHZ;
179*4882a593Smuzhiyun ret = DA732X_MCLK_VAL_10_20MHZ;
180*4882a593Smuzhiyun } else if ((sysclk >= DA732X_MCLK_20MHZ) &&
181*4882a593Smuzhiyun (sysclk < DA732X_MCLK_40MHZ)) {
182*4882a593Smuzhiyun val = DA732X_MCLK_RET_20_40MHZ;
183*4882a593Smuzhiyun ret = DA732X_MCLK_VAL_20_40MHZ;
184*4882a593Smuzhiyun } else if ((sysclk >= DA732X_MCLK_40MHZ) &&
185*4882a593Smuzhiyun (sysclk <= DA732X_MCLK_54MHZ)) {
186*4882a593Smuzhiyun val = DA732X_MCLK_RET_40_54MHZ;
187*4882a593Smuzhiyun ret = DA732X_MCLK_VAL_40_54MHZ;
188*4882a593Smuzhiyun } else {
189*4882a593Smuzhiyun return -EINVAL;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_PLL_CTRL, val);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return ret;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
da732x_set_charge_pump(struct snd_soc_component * component,int state)197*4882a593Smuzhiyun static void da732x_set_charge_pump(struct snd_soc_component *component, int state)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun switch (state) {
200*4882a593Smuzhiyun case DA732X_ENABLE_CP:
201*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_CLK_EN2, DA732X_CP_CLK_EN);
202*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_CP_HP2, DA732X_HP_CP_EN |
203*4882a593Smuzhiyun DA732X_HP_CP_REG | DA732X_HP_CP_PULSESKIP);
204*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_CP_CTRL1, DA732X_CP_EN |
205*4882a593Smuzhiyun DA732X_CP_CTRL_CPVDD1);
206*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_CP_CTRL2,
207*4882a593Smuzhiyun DA732X_CP_MANAGE_MAGNITUDE | DA732X_CP_BOOST);
208*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_CP_CTRL3, DA732X_CP_1MHZ);
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun case DA732X_DISABLE_CP:
211*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_CLK_EN2, DA732X_CP_CLK_DIS);
212*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_CP_HP2, DA732X_HP_CP_DIS);
213*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_CP_CTRL1, DA723X_CP_DIS);
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun default:
216*4882a593Smuzhiyun pr_err("Wrong charge pump state\n");
217*4882a593Smuzhiyun break;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(mic_boost_tlv, DA732X_MIC_PRE_VOL_DB_MIN,
222*4882a593Smuzhiyun DA732X_MIC_PRE_VOL_DB_INC, 0);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(mic_pga_tlv, DA732X_MIC_VOL_DB_MIN,
225*4882a593Smuzhiyun DA732X_MIC_VOL_DB_INC, 0);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(aux_pga_tlv, DA732X_AUX_VOL_DB_MIN,
228*4882a593Smuzhiyun DA732X_AUX_VOL_DB_INC, 0);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(hp_pga_tlv, DA732X_HP_VOL_DB_MIN,
231*4882a593Smuzhiyun DA732X_AUX_VOL_DB_INC, 0);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(lin2_pga_tlv, DA732X_LIN2_VOL_DB_MIN,
234*4882a593Smuzhiyun DA732X_LIN2_VOL_DB_INC, 0);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(lin3_pga_tlv, DA732X_LIN3_VOL_DB_MIN,
237*4882a593Smuzhiyun DA732X_LIN3_VOL_DB_INC, 0);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(lin4_pga_tlv, DA732X_LIN4_VOL_DB_MIN,
240*4882a593Smuzhiyun DA732X_LIN4_VOL_DB_INC, 0);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_pga_tlv, DA732X_ADC_VOL_DB_MIN,
243*4882a593Smuzhiyun DA732X_ADC_VOL_DB_INC, 0);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(dac_pga_tlv, DA732X_DAC_VOL_DB_MIN,
246*4882a593Smuzhiyun DA732X_DAC_VOL_DB_INC, 0);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(eq_band_pga_tlv, DA732X_EQ_BAND_VOL_DB_MIN,
249*4882a593Smuzhiyun DA732X_EQ_BAND_VOL_DB_INC, 0);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(eq_overall_tlv, DA732X_EQ_OVERALL_VOL_DB_MIN,
252*4882a593Smuzhiyun DA732X_EQ_OVERALL_VOL_DB_INC, 0);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* High Pass Filter */
255*4882a593Smuzhiyun static const char *da732x_hpf_mode[] = {
256*4882a593Smuzhiyun "Disable", "Music", "Voice",
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static const char *da732x_hpf_music[] = {
260*4882a593Smuzhiyun "1.8Hz", "3.75Hz", "7.5Hz", "15Hz",
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static const char *da732x_hpf_voice[] = {
264*4882a593Smuzhiyun "2.5Hz", "25Hz", "50Hz", "100Hz",
265*4882a593Smuzhiyun "150Hz", "200Hz", "300Hz", "400Hz"
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_dac1_hpf_mode_enum,
269*4882a593Smuzhiyun DA732X_REG_DAC1_HPF, DA732X_HPF_MODE_SHIFT,
270*4882a593Smuzhiyun da732x_hpf_mode);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_dac2_hpf_mode_enum,
273*4882a593Smuzhiyun DA732X_REG_DAC2_HPF, DA732X_HPF_MODE_SHIFT,
274*4882a593Smuzhiyun da732x_hpf_mode);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_dac3_hpf_mode_enum,
277*4882a593Smuzhiyun DA732X_REG_DAC3_HPF, DA732X_HPF_MODE_SHIFT,
278*4882a593Smuzhiyun da732x_hpf_mode);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_adc1_hpf_mode_enum,
281*4882a593Smuzhiyun DA732X_REG_ADC1_HPF, DA732X_HPF_MODE_SHIFT,
282*4882a593Smuzhiyun da732x_hpf_mode);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_adc2_hpf_mode_enum,
285*4882a593Smuzhiyun DA732X_REG_ADC2_HPF, DA732X_HPF_MODE_SHIFT,
286*4882a593Smuzhiyun da732x_hpf_mode);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_dac1_hp_filter_enum,
289*4882a593Smuzhiyun DA732X_REG_DAC1_HPF, DA732X_HPF_MUSIC_SHIFT,
290*4882a593Smuzhiyun da732x_hpf_music);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_dac2_hp_filter_enum,
293*4882a593Smuzhiyun DA732X_REG_DAC2_HPF, DA732X_HPF_MUSIC_SHIFT,
294*4882a593Smuzhiyun da732x_hpf_music);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_dac3_hp_filter_enum,
297*4882a593Smuzhiyun DA732X_REG_DAC3_HPF, DA732X_HPF_MUSIC_SHIFT,
298*4882a593Smuzhiyun da732x_hpf_music);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_adc1_hp_filter_enum,
301*4882a593Smuzhiyun DA732X_REG_ADC1_HPF, DA732X_HPF_MUSIC_SHIFT,
302*4882a593Smuzhiyun da732x_hpf_music);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_adc2_hp_filter_enum,
305*4882a593Smuzhiyun DA732X_REG_ADC2_HPF, DA732X_HPF_MUSIC_SHIFT,
306*4882a593Smuzhiyun da732x_hpf_music);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_dac1_voice_filter_enum,
309*4882a593Smuzhiyun DA732X_REG_DAC1_HPF, DA732X_HPF_VOICE_SHIFT,
310*4882a593Smuzhiyun da732x_hpf_voice);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_dac2_voice_filter_enum,
313*4882a593Smuzhiyun DA732X_REG_DAC2_HPF, DA732X_HPF_VOICE_SHIFT,
314*4882a593Smuzhiyun da732x_hpf_voice);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_dac3_voice_filter_enum,
317*4882a593Smuzhiyun DA732X_REG_DAC3_HPF, DA732X_HPF_VOICE_SHIFT,
318*4882a593Smuzhiyun da732x_hpf_voice);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_adc1_voice_filter_enum,
321*4882a593Smuzhiyun DA732X_REG_ADC1_HPF, DA732X_HPF_VOICE_SHIFT,
322*4882a593Smuzhiyun da732x_hpf_voice);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_adc2_voice_filter_enum,
325*4882a593Smuzhiyun DA732X_REG_ADC2_HPF, DA732X_HPF_VOICE_SHIFT,
326*4882a593Smuzhiyun da732x_hpf_voice);
327*4882a593Smuzhiyun
da732x_hpf_set(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)328*4882a593Smuzhiyun static int da732x_hpf_set(struct snd_kcontrol *kcontrol,
329*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
332*4882a593Smuzhiyun struct soc_enum *enum_ctrl = (struct soc_enum *)kcontrol->private_value;
333*4882a593Smuzhiyun unsigned int reg = enum_ctrl->reg;
334*4882a593Smuzhiyun unsigned int sel = ucontrol->value.enumerated.item[0];
335*4882a593Smuzhiyun unsigned int bits;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun switch (sel) {
338*4882a593Smuzhiyun case DA732X_HPF_DISABLED:
339*4882a593Smuzhiyun bits = DA732X_HPF_DIS;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun case DA732X_HPF_VOICE:
342*4882a593Smuzhiyun bits = DA732X_HPF_VOICE_EN;
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun case DA732X_HPF_MUSIC:
345*4882a593Smuzhiyun bits = DA732X_HPF_MUSIC_EN;
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun default:
348*4882a593Smuzhiyun return -EINVAL;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun snd_soc_component_update_bits(component, reg, DA732X_HPF_MASK, bits);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun return 0;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
da732x_hpf_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)356*4882a593Smuzhiyun static int da732x_hpf_get(struct snd_kcontrol *kcontrol,
357*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
360*4882a593Smuzhiyun struct soc_enum *enum_ctrl = (struct soc_enum *)kcontrol->private_value;
361*4882a593Smuzhiyun unsigned int reg = enum_ctrl->reg;
362*4882a593Smuzhiyun int val;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun val = snd_soc_component_read(component, reg) & DA732X_HPF_MASK;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun switch (val) {
367*4882a593Smuzhiyun case DA732X_HPF_VOICE_EN:
368*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = DA732X_HPF_VOICE;
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun case DA732X_HPF_MUSIC_EN:
371*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = DA732X_HPF_MUSIC;
372*4882a593Smuzhiyun break;
373*4882a593Smuzhiyun default:
374*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = DA732X_HPF_DISABLED;
375*4882a593Smuzhiyun break;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static const struct snd_kcontrol_new da732x_snd_controls[] = {
382*4882a593Smuzhiyun /* Input PGAs */
383*4882a593Smuzhiyun SOC_SINGLE_RANGE_TLV("MIC1 Boost Volume", DA732X_REG_MIC1_PRE,
384*4882a593Smuzhiyun DA732X_MICBOOST_SHIFT, DA732X_MICBOOST_MIN,
385*4882a593Smuzhiyun DA732X_MICBOOST_MAX, 0, mic_boost_tlv),
386*4882a593Smuzhiyun SOC_SINGLE_RANGE_TLV("MIC2 Boost Volume", DA732X_REG_MIC2_PRE,
387*4882a593Smuzhiyun DA732X_MICBOOST_SHIFT, DA732X_MICBOOST_MIN,
388*4882a593Smuzhiyun DA732X_MICBOOST_MAX, 0, mic_boost_tlv),
389*4882a593Smuzhiyun SOC_SINGLE_RANGE_TLV("MIC3 Boost Volume", DA732X_REG_MIC3_PRE,
390*4882a593Smuzhiyun DA732X_MICBOOST_SHIFT, DA732X_MICBOOST_MIN,
391*4882a593Smuzhiyun DA732X_MICBOOST_MAX, 0, mic_boost_tlv),
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* MICs */
394*4882a593Smuzhiyun SOC_SINGLE("MIC1 Switch", DA732X_REG_MIC1, DA732X_MIC_MUTE_SHIFT,
395*4882a593Smuzhiyun DA732X_SWITCH_MAX, DA732X_INVERT),
396*4882a593Smuzhiyun SOC_SINGLE_RANGE_TLV("MIC1 Volume", DA732X_REG_MIC1,
397*4882a593Smuzhiyun DA732X_MIC_VOL_SHIFT, DA732X_MIC_VOL_VAL_MIN,
398*4882a593Smuzhiyun DA732X_MIC_VOL_VAL_MAX, 0, mic_pga_tlv),
399*4882a593Smuzhiyun SOC_SINGLE("MIC2 Switch", DA732X_REG_MIC2, DA732X_MIC_MUTE_SHIFT,
400*4882a593Smuzhiyun DA732X_SWITCH_MAX, DA732X_INVERT),
401*4882a593Smuzhiyun SOC_SINGLE_RANGE_TLV("MIC2 Volume", DA732X_REG_MIC2,
402*4882a593Smuzhiyun DA732X_MIC_VOL_SHIFT, DA732X_MIC_VOL_VAL_MIN,
403*4882a593Smuzhiyun DA732X_MIC_VOL_VAL_MAX, 0, mic_pga_tlv),
404*4882a593Smuzhiyun SOC_SINGLE("MIC3 Switch", DA732X_REG_MIC3, DA732X_MIC_MUTE_SHIFT,
405*4882a593Smuzhiyun DA732X_SWITCH_MAX, DA732X_INVERT),
406*4882a593Smuzhiyun SOC_SINGLE_RANGE_TLV("MIC3 Volume", DA732X_REG_MIC3,
407*4882a593Smuzhiyun DA732X_MIC_VOL_SHIFT, DA732X_MIC_VOL_VAL_MIN,
408*4882a593Smuzhiyun DA732X_MIC_VOL_VAL_MAX, 0, mic_pga_tlv),
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* AUXs */
411*4882a593Smuzhiyun SOC_SINGLE("AUX1L Switch", DA732X_REG_AUX1L, DA732X_AUX_MUTE_SHIFT,
412*4882a593Smuzhiyun DA732X_SWITCH_MAX, DA732X_INVERT),
413*4882a593Smuzhiyun SOC_SINGLE_TLV("AUX1L Volume", DA732X_REG_AUX1L,
414*4882a593Smuzhiyun DA732X_AUX_VOL_SHIFT, DA732X_AUX_VOL_VAL_MAX,
415*4882a593Smuzhiyun DA732X_NO_INVERT, aux_pga_tlv),
416*4882a593Smuzhiyun SOC_SINGLE("AUX1R Switch", DA732X_REG_AUX1R, DA732X_AUX_MUTE_SHIFT,
417*4882a593Smuzhiyun DA732X_SWITCH_MAX, DA732X_INVERT),
418*4882a593Smuzhiyun SOC_SINGLE_TLV("AUX1R Volume", DA732X_REG_AUX1R,
419*4882a593Smuzhiyun DA732X_AUX_VOL_SHIFT, DA732X_AUX_VOL_VAL_MAX,
420*4882a593Smuzhiyun DA732X_NO_INVERT, aux_pga_tlv),
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* ADCs */
423*4882a593Smuzhiyun SOC_DOUBLE_TLV("ADC1 Volume", DA732X_REG_ADC1_SEL,
424*4882a593Smuzhiyun DA732X_ADCL_VOL_SHIFT, DA732X_ADCR_VOL_SHIFT,
425*4882a593Smuzhiyun DA732X_ADC_VOL_VAL_MAX, DA732X_INVERT, adc_pga_tlv),
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun SOC_DOUBLE_TLV("ADC2 Volume", DA732X_REG_ADC2_SEL,
428*4882a593Smuzhiyun DA732X_ADCL_VOL_SHIFT, DA732X_ADCR_VOL_SHIFT,
429*4882a593Smuzhiyun DA732X_ADC_VOL_VAL_MAX, DA732X_INVERT, adc_pga_tlv),
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* DACs */
432*4882a593Smuzhiyun SOC_DOUBLE("Digital Playback DAC12 Switch", DA732X_REG_DAC1_SEL,
433*4882a593Smuzhiyun DA732X_DACL_MUTE_SHIFT, DA732X_DACR_MUTE_SHIFT,
434*4882a593Smuzhiyun DA732X_SWITCH_MAX, DA732X_INVERT),
435*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Digital Playback DAC12 Volume", DA732X_REG_DAC1_L_VOL,
436*4882a593Smuzhiyun DA732X_REG_DAC1_R_VOL, DA732X_DAC_VOL_SHIFT,
437*4882a593Smuzhiyun DA732X_DAC_VOL_VAL_MAX, DA732X_INVERT, dac_pga_tlv),
438*4882a593Smuzhiyun SOC_SINGLE("Digital Playback DAC3 Switch", DA732X_REG_DAC2_SEL,
439*4882a593Smuzhiyun DA732X_DACL_MUTE_SHIFT, DA732X_SWITCH_MAX, DA732X_INVERT),
440*4882a593Smuzhiyun SOC_SINGLE_TLV("Digital Playback DAC3 Volume", DA732X_REG_DAC2_L_VOL,
441*4882a593Smuzhiyun DA732X_DAC_VOL_SHIFT, DA732X_DAC_VOL_VAL_MAX,
442*4882a593Smuzhiyun DA732X_INVERT, dac_pga_tlv),
443*4882a593Smuzhiyun SOC_SINGLE("Digital Playback DAC4 Switch", DA732X_REG_DAC2_SEL,
444*4882a593Smuzhiyun DA732X_DACR_MUTE_SHIFT, DA732X_SWITCH_MAX, DA732X_INVERT),
445*4882a593Smuzhiyun SOC_SINGLE_TLV("Digital Playback DAC4 Volume", DA732X_REG_DAC2_R_VOL,
446*4882a593Smuzhiyun DA732X_DAC_VOL_SHIFT, DA732X_DAC_VOL_VAL_MAX,
447*4882a593Smuzhiyun DA732X_INVERT, dac_pga_tlv),
448*4882a593Smuzhiyun SOC_SINGLE("Digital Playback DAC5 Switch", DA732X_REG_DAC3_SEL,
449*4882a593Smuzhiyun DA732X_DACL_MUTE_SHIFT, DA732X_SWITCH_MAX, DA732X_INVERT),
450*4882a593Smuzhiyun SOC_SINGLE_TLV("Digital Playback DAC5 Volume", DA732X_REG_DAC3_VOL,
451*4882a593Smuzhiyun DA732X_DAC_VOL_SHIFT, DA732X_DAC_VOL_VAL_MAX,
452*4882a593Smuzhiyun DA732X_INVERT, dac_pga_tlv),
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* High Pass Filters */
455*4882a593Smuzhiyun SOC_ENUM_EXT("DAC1 High Pass Filter Mode",
456*4882a593Smuzhiyun da732x_dac1_hpf_mode_enum, da732x_hpf_get, da732x_hpf_set),
457*4882a593Smuzhiyun SOC_ENUM("DAC1 High Pass Filter", da732x_dac1_hp_filter_enum),
458*4882a593Smuzhiyun SOC_ENUM("DAC1 Voice Filter", da732x_dac1_voice_filter_enum),
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun SOC_ENUM_EXT("DAC2 High Pass Filter Mode",
461*4882a593Smuzhiyun da732x_dac2_hpf_mode_enum, da732x_hpf_get, da732x_hpf_set),
462*4882a593Smuzhiyun SOC_ENUM("DAC2 High Pass Filter", da732x_dac2_hp_filter_enum),
463*4882a593Smuzhiyun SOC_ENUM("DAC2 Voice Filter", da732x_dac2_voice_filter_enum),
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun SOC_ENUM_EXT("DAC3 High Pass Filter Mode",
466*4882a593Smuzhiyun da732x_dac3_hpf_mode_enum, da732x_hpf_get, da732x_hpf_set),
467*4882a593Smuzhiyun SOC_ENUM("DAC3 High Pass Filter", da732x_dac3_hp_filter_enum),
468*4882a593Smuzhiyun SOC_ENUM("DAC3 Filter Mode", da732x_dac3_voice_filter_enum),
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun SOC_ENUM_EXT("ADC1 High Pass Filter Mode",
471*4882a593Smuzhiyun da732x_adc1_hpf_mode_enum, da732x_hpf_get, da732x_hpf_set),
472*4882a593Smuzhiyun SOC_ENUM("ADC1 High Pass Filter", da732x_adc1_hp_filter_enum),
473*4882a593Smuzhiyun SOC_ENUM("ADC1 Voice Filter", da732x_adc1_voice_filter_enum),
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun SOC_ENUM_EXT("ADC2 High Pass Filter Mode",
476*4882a593Smuzhiyun da732x_adc2_hpf_mode_enum, da732x_hpf_get, da732x_hpf_set),
477*4882a593Smuzhiyun SOC_ENUM("ADC2 High Pass Filter", da732x_adc2_hp_filter_enum),
478*4882a593Smuzhiyun SOC_ENUM("ADC2 Voice Filter", da732x_adc2_voice_filter_enum),
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* Equalizers */
481*4882a593Smuzhiyun SOC_SINGLE("ADC1 EQ Switch", DA732X_REG_ADC1_EQ5,
482*4882a593Smuzhiyun DA732X_EQ_EN_SHIFT, DA732X_EQ_EN_MAX, DA732X_NO_INVERT),
483*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC1 EQ Band 1 Volume", DA732X_REG_ADC1_EQ12,
484*4882a593Smuzhiyun DA732X_EQ_BAND1_SHIFT, DA732X_EQ_VOL_VAL_MAX,
485*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
486*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC1 EQ Band 2 Volume", DA732X_REG_ADC1_EQ12,
487*4882a593Smuzhiyun DA732X_EQ_BAND2_SHIFT, DA732X_EQ_VOL_VAL_MAX,
488*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
489*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC1 EQ Band 3 Volume", DA732X_REG_ADC1_EQ34,
490*4882a593Smuzhiyun DA732X_EQ_BAND3_SHIFT, DA732X_EQ_VOL_VAL_MAX,
491*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
492*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC1 EQ Band 4 Volume", DA732X_REG_ADC1_EQ34,
493*4882a593Smuzhiyun DA732X_EQ_BAND4_SHIFT, DA732X_EQ_VOL_VAL_MAX,
494*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
495*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC1 EQ Band 5 Volume", DA732X_REG_ADC1_EQ5,
496*4882a593Smuzhiyun DA732X_EQ_BAND5_SHIFT, DA732X_EQ_VOL_VAL_MAX,
497*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
498*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC1 EQ Overall Volume", DA732X_REG_ADC1_EQ5,
499*4882a593Smuzhiyun DA732X_EQ_OVERALL_SHIFT, DA732X_EQ_OVERALL_VOL_VAL_MAX,
500*4882a593Smuzhiyun DA732X_INVERT, eq_overall_tlv),
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun SOC_SINGLE("ADC2 EQ Switch", DA732X_REG_ADC2_EQ5,
503*4882a593Smuzhiyun DA732X_EQ_EN_SHIFT, DA732X_EQ_EN_MAX, DA732X_NO_INVERT),
504*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC2 EQ Band 1 Volume", DA732X_REG_ADC2_EQ12,
505*4882a593Smuzhiyun DA732X_EQ_BAND1_SHIFT, DA732X_EQ_VOL_VAL_MAX,
506*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
507*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC2 EQ Band 2 Volume", DA732X_REG_ADC2_EQ12,
508*4882a593Smuzhiyun DA732X_EQ_BAND2_SHIFT, DA732X_EQ_VOL_VAL_MAX,
509*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
510*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC2 EQ Band 3 Volume", DA732X_REG_ADC2_EQ34,
511*4882a593Smuzhiyun DA732X_EQ_BAND3_SHIFT, DA732X_EQ_VOL_VAL_MAX,
512*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
513*4882a593Smuzhiyun SOC_SINGLE_TLV("ACD2 EQ Band 4 Volume", DA732X_REG_ADC2_EQ34,
514*4882a593Smuzhiyun DA732X_EQ_BAND4_SHIFT, DA732X_EQ_VOL_VAL_MAX,
515*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
516*4882a593Smuzhiyun SOC_SINGLE_TLV("ACD2 EQ Band 5 Volume", DA732X_REG_ADC2_EQ5,
517*4882a593Smuzhiyun DA732X_EQ_BAND5_SHIFT, DA732X_EQ_VOL_VAL_MAX,
518*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
519*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC2 EQ Overall Volume", DA732X_REG_ADC1_EQ5,
520*4882a593Smuzhiyun DA732X_EQ_OVERALL_SHIFT, DA732X_EQ_OVERALL_VOL_VAL_MAX,
521*4882a593Smuzhiyun DA732X_INVERT, eq_overall_tlv),
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun SOC_SINGLE("DAC1 EQ Switch", DA732X_REG_DAC1_EQ5,
524*4882a593Smuzhiyun DA732X_EQ_EN_SHIFT, DA732X_EQ_EN_MAX, DA732X_NO_INVERT),
525*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC1 EQ Band 1 Volume", DA732X_REG_DAC1_EQ12,
526*4882a593Smuzhiyun DA732X_EQ_BAND1_SHIFT, DA732X_EQ_VOL_VAL_MAX,
527*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
528*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC1 EQ Band 2 Volume", DA732X_REG_DAC1_EQ12,
529*4882a593Smuzhiyun DA732X_EQ_BAND2_SHIFT, DA732X_EQ_VOL_VAL_MAX,
530*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
531*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC1 EQ Band 3 Volume", DA732X_REG_DAC1_EQ34,
532*4882a593Smuzhiyun DA732X_EQ_BAND3_SHIFT, DA732X_EQ_VOL_VAL_MAX,
533*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
534*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC1 EQ Band 4 Volume", DA732X_REG_DAC1_EQ34,
535*4882a593Smuzhiyun DA732X_EQ_BAND4_SHIFT, DA732X_EQ_VOL_VAL_MAX,
536*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
537*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC1 EQ Band 5 Volume", DA732X_REG_DAC1_EQ5,
538*4882a593Smuzhiyun DA732X_EQ_BAND5_SHIFT, DA732X_EQ_VOL_VAL_MAX,
539*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun SOC_SINGLE("DAC2 EQ Switch", DA732X_REG_DAC2_EQ5,
542*4882a593Smuzhiyun DA732X_EQ_EN_SHIFT, DA732X_EQ_EN_MAX, DA732X_NO_INVERT),
543*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC2 EQ Band 1 Volume", DA732X_REG_DAC2_EQ12,
544*4882a593Smuzhiyun DA732X_EQ_BAND1_SHIFT, DA732X_EQ_VOL_VAL_MAX,
545*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
546*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC2 EQ Band 2 Volume", DA732X_REG_DAC2_EQ12,
547*4882a593Smuzhiyun DA732X_EQ_BAND2_SHIFT, DA732X_EQ_VOL_VAL_MAX,
548*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
549*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC2 EQ Band 3 Volume", DA732X_REG_DAC2_EQ34,
550*4882a593Smuzhiyun DA732X_EQ_BAND3_SHIFT, DA732X_EQ_VOL_VAL_MAX,
551*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
552*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC2 EQ Band 4 Volume", DA732X_REG_DAC2_EQ34,
553*4882a593Smuzhiyun DA732X_EQ_BAND4_SHIFT, DA732X_EQ_VOL_VAL_MAX,
554*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
555*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC2 EQ Band 5 Volume", DA732X_REG_DAC2_EQ5,
556*4882a593Smuzhiyun DA732X_EQ_BAND5_SHIFT, DA732X_EQ_VOL_VAL_MAX,
557*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun SOC_SINGLE("DAC3 EQ Switch", DA732X_REG_DAC3_EQ5,
560*4882a593Smuzhiyun DA732X_EQ_EN_SHIFT, DA732X_EQ_EN_MAX, DA732X_NO_INVERT),
561*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC3 EQ Band 1 Volume", DA732X_REG_DAC3_EQ12,
562*4882a593Smuzhiyun DA732X_EQ_BAND1_SHIFT, DA732X_EQ_VOL_VAL_MAX,
563*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
564*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC3 EQ Band 2 Volume", DA732X_REG_DAC3_EQ12,
565*4882a593Smuzhiyun DA732X_EQ_BAND2_SHIFT, DA732X_EQ_VOL_VAL_MAX,
566*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
567*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC3 EQ Band 3 Volume", DA732X_REG_DAC3_EQ34,
568*4882a593Smuzhiyun DA732X_EQ_BAND3_SHIFT, DA732X_EQ_VOL_VAL_MAX,
569*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
570*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC3 EQ Band 4 Volume", DA732X_REG_DAC3_EQ34,
571*4882a593Smuzhiyun DA732X_EQ_BAND4_SHIFT, DA732X_EQ_VOL_VAL_MAX,
572*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
573*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC3 EQ Band 5 Volume", DA732X_REG_DAC3_EQ5,
574*4882a593Smuzhiyun DA732X_EQ_BAND5_SHIFT, DA732X_EQ_VOL_VAL_MAX,
575*4882a593Smuzhiyun DA732X_INVERT, eq_band_pga_tlv),
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* Lineout 2 Reciever*/
578*4882a593Smuzhiyun SOC_SINGLE("Lineout 2 Switch", DA732X_REG_LIN2, DA732X_LOUT_MUTE_SHIFT,
579*4882a593Smuzhiyun DA732X_SWITCH_MAX, DA732X_INVERT),
580*4882a593Smuzhiyun SOC_SINGLE_TLV("Lineout 2 Volume", DA732X_REG_LIN2,
581*4882a593Smuzhiyun DA732X_LOUT_VOL_SHIFT, DA732X_LOUT_VOL_VAL_MAX,
582*4882a593Smuzhiyun DA732X_NO_INVERT, lin2_pga_tlv),
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* Lineout 3 SPEAKER*/
585*4882a593Smuzhiyun SOC_SINGLE("Lineout 3 Switch", DA732X_REG_LIN3, DA732X_LOUT_MUTE_SHIFT,
586*4882a593Smuzhiyun DA732X_SWITCH_MAX, DA732X_INVERT),
587*4882a593Smuzhiyun SOC_SINGLE_TLV("Lineout 3 Volume", DA732X_REG_LIN3,
588*4882a593Smuzhiyun DA732X_LOUT_VOL_SHIFT, DA732X_LOUT_VOL_VAL_MAX,
589*4882a593Smuzhiyun DA732X_NO_INVERT, lin3_pga_tlv),
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* Lineout 4 */
592*4882a593Smuzhiyun SOC_SINGLE("Lineout 4 Switch", DA732X_REG_LIN4, DA732X_LOUT_MUTE_SHIFT,
593*4882a593Smuzhiyun DA732X_SWITCH_MAX, DA732X_INVERT),
594*4882a593Smuzhiyun SOC_SINGLE_TLV("Lineout 4 Volume", DA732X_REG_LIN4,
595*4882a593Smuzhiyun DA732X_LOUT_VOL_SHIFT, DA732X_LOUT_VOL_VAL_MAX,
596*4882a593Smuzhiyun DA732X_NO_INVERT, lin4_pga_tlv),
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* Headphones */
599*4882a593Smuzhiyun SOC_DOUBLE_R("Headphone Switch", DA732X_REG_HPR, DA732X_REG_HPL,
600*4882a593Smuzhiyun DA732X_HP_MUTE_SHIFT, DA732X_SWITCH_MAX, DA732X_INVERT),
601*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Headphone Volume", DA732X_REG_HPL_VOL,
602*4882a593Smuzhiyun DA732X_REG_HPR_VOL, DA732X_HP_VOL_SHIFT,
603*4882a593Smuzhiyun DA732X_HP_VOL_VAL_MAX, DA732X_NO_INVERT, hp_pga_tlv),
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun
da732x_adc_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)606*4882a593Smuzhiyun static int da732x_adc_event(struct snd_soc_dapm_widget *w,
607*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun switch (event) {
612*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
613*4882a593Smuzhiyun switch (w->reg) {
614*4882a593Smuzhiyun case DA732X_REG_ADC1_PD:
615*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA732X_REG_CLK_EN3,
616*4882a593Smuzhiyun DA732X_ADCA_BB_CLK_EN,
617*4882a593Smuzhiyun DA732X_ADCA_BB_CLK_EN);
618*4882a593Smuzhiyun break;
619*4882a593Smuzhiyun case DA732X_REG_ADC2_PD:
620*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA732X_REG_CLK_EN3,
621*4882a593Smuzhiyun DA732X_ADCC_BB_CLK_EN,
622*4882a593Smuzhiyun DA732X_ADCC_BB_CLK_EN);
623*4882a593Smuzhiyun break;
624*4882a593Smuzhiyun default:
625*4882a593Smuzhiyun return -EINVAL;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg, DA732X_ADC_RST_MASK,
629*4882a593Smuzhiyun DA732X_ADC_SET_ACT);
630*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg, DA732X_ADC_PD_MASK,
631*4882a593Smuzhiyun DA732X_ADC_ON);
632*4882a593Smuzhiyun break;
633*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
634*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg, DA732X_ADC_PD_MASK,
635*4882a593Smuzhiyun DA732X_ADC_OFF);
636*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg, DA732X_ADC_RST_MASK,
637*4882a593Smuzhiyun DA732X_ADC_SET_RST);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun switch (w->reg) {
640*4882a593Smuzhiyun case DA732X_REG_ADC1_PD:
641*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA732X_REG_CLK_EN3,
642*4882a593Smuzhiyun DA732X_ADCA_BB_CLK_EN, 0);
643*4882a593Smuzhiyun break;
644*4882a593Smuzhiyun case DA732X_REG_ADC2_PD:
645*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA732X_REG_CLK_EN3,
646*4882a593Smuzhiyun DA732X_ADCC_BB_CLK_EN, 0);
647*4882a593Smuzhiyun break;
648*4882a593Smuzhiyun default:
649*4882a593Smuzhiyun return -EINVAL;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun break;
653*4882a593Smuzhiyun default:
654*4882a593Smuzhiyun return -EINVAL;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun return 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
da732x_out_pga_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)660*4882a593Smuzhiyun static int da732x_out_pga_event(struct snd_soc_dapm_widget *w,
661*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun switch (event) {
666*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
667*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg,
668*4882a593Smuzhiyun (1 << w->shift) | DA732X_OUT_HIZ_EN,
669*4882a593Smuzhiyun (1 << w->shift) | DA732X_OUT_HIZ_EN);
670*4882a593Smuzhiyun break;
671*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
672*4882a593Smuzhiyun snd_soc_component_update_bits(component, w->reg,
673*4882a593Smuzhiyun (1 << w->shift) | DA732X_OUT_HIZ_EN,
674*4882a593Smuzhiyun (1 << w->shift) | DA732X_OUT_HIZ_DIS);
675*4882a593Smuzhiyun break;
676*4882a593Smuzhiyun default:
677*4882a593Smuzhiyun return -EINVAL;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun return 0;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun static const char *adcl_text[] = {
684*4882a593Smuzhiyun "AUX1L", "MIC1"
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun static const char *adcr_text[] = {
688*4882a593Smuzhiyun "AUX1R", "MIC2", "MIC3"
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun static const char *enable_text[] = {
692*4882a593Smuzhiyun "Disabled",
693*4882a593Smuzhiyun "Enabled"
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* ADC1LMUX */
697*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adc1l_enum,
698*4882a593Smuzhiyun DA732X_REG_INP_MUX, DA732X_ADC1L_MUX_SEL_SHIFT,
699*4882a593Smuzhiyun adcl_text);
700*4882a593Smuzhiyun static const struct snd_kcontrol_new adc1l_mux =
701*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC Route", adc1l_enum);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /* ADC1RMUX */
704*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adc1r_enum,
705*4882a593Smuzhiyun DA732X_REG_INP_MUX, DA732X_ADC1R_MUX_SEL_SHIFT,
706*4882a593Smuzhiyun adcr_text);
707*4882a593Smuzhiyun static const struct snd_kcontrol_new adc1r_mux =
708*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC Route", adc1r_enum);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /* ADC2LMUX */
711*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adc2l_enum,
712*4882a593Smuzhiyun DA732X_REG_INP_MUX, DA732X_ADC2L_MUX_SEL_SHIFT,
713*4882a593Smuzhiyun adcl_text);
714*4882a593Smuzhiyun static const struct snd_kcontrol_new adc2l_mux =
715*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC Route", adc2l_enum);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* ADC2RMUX */
718*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adc2r_enum,
719*4882a593Smuzhiyun DA732X_REG_INP_MUX, DA732X_ADC2R_MUX_SEL_SHIFT,
720*4882a593Smuzhiyun adcr_text);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun static const struct snd_kcontrol_new adc2r_mux =
723*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC Route", adc2r_enum);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_hp_left_output,
726*4882a593Smuzhiyun DA732X_REG_HPL, DA732X_HP_OUT_DAC_EN_SHIFT,
727*4882a593Smuzhiyun enable_text);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun static const struct snd_kcontrol_new hpl_mux =
730*4882a593Smuzhiyun SOC_DAPM_ENUM("HPL Switch", da732x_hp_left_output);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_hp_right_output,
733*4882a593Smuzhiyun DA732X_REG_HPR, DA732X_HP_OUT_DAC_EN_SHIFT,
734*4882a593Smuzhiyun enable_text);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun static const struct snd_kcontrol_new hpr_mux =
737*4882a593Smuzhiyun SOC_DAPM_ENUM("HPR Switch", da732x_hp_right_output);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_speaker_output,
740*4882a593Smuzhiyun DA732X_REG_LIN3, DA732X_LOUT_DAC_EN_SHIFT,
741*4882a593Smuzhiyun enable_text);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun static const struct snd_kcontrol_new spk_mux =
744*4882a593Smuzhiyun SOC_DAPM_ENUM("SPK Switch", da732x_speaker_output);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_lout4_output,
747*4882a593Smuzhiyun DA732X_REG_LIN4, DA732X_LOUT_DAC_EN_SHIFT,
748*4882a593Smuzhiyun enable_text);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun static const struct snd_kcontrol_new lout4_mux =
751*4882a593Smuzhiyun SOC_DAPM_ENUM("LOUT4 Switch", da732x_lout4_output);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(da732x_lout2_output,
754*4882a593Smuzhiyun DA732X_REG_LIN2, DA732X_LOUT_DAC_EN_SHIFT,
755*4882a593Smuzhiyun enable_text);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun static const struct snd_kcontrol_new lout2_mux =
758*4882a593Smuzhiyun SOC_DAPM_ENUM("LOUT2 Switch", da732x_lout2_output);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun static const struct snd_soc_dapm_widget da732x_dapm_widgets[] = {
761*4882a593Smuzhiyun /* Supplies */
762*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADC1 Supply", DA732X_REG_ADC1_PD, 0,
763*4882a593Smuzhiyun DA732X_NO_INVERT, da732x_adc_event,
764*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
765*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADC2 Supply", DA732X_REG_ADC2_PD, 0,
766*4882a593Smuzhiyun DA732X_NO_INVERT, da732x_adc_event,
767*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
768*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DAC1 CLK", DA732X_REG_CLK_EN4,
769*4882a593Smuzhiyun DA732X_DACA_BB_CLK_SHIFT, DA732X_NO_INVERT,
770*4882a593Smuzhiyun NULL, 0),
771*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DAC2 CLK", DA732X_REG_CLK_EN4,
772*4882a593Smuzhiyun DA732X_DACC_BB_CLK_SHIFT, DA732X_NO_INVERT,
773*4882a593Smuzhiyun NULL, 0),
774*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DAC3 CLK", DA732X_REG_CLK_EN5,
775*4882a593Smuzhiyun DA732X_DACE_BB_CLK_SHIFT, DA732X_NO_INVERT,
776*4882a593Smuzhiyun NULL, 0),
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* Micbias */
779*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS1", DA732X_REG_MICBIAS1,
780*4882a593Smuzhiyun DA732X_MICBIAS_EN_SHIFT,
781*4882a593Smuzhiyun DA732X_NO_INVERT, NULL, 0),
782*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS2", DA732X_REG_MICBIAS2,
783*4882a593Smuzhiyun DA732X_MICBIAS_EN_SHIFT,
784*4882a593Smuzhiyun DA732X_NO_INVERT, NULL, 0),
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* Inputs */
787*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC1"),
788*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC2"),
789*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC3"),
790*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AUX1L"),
791*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AUX1R"),
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /* Outputs */
794*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPL"),
795*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPR"),
796*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOUTL"),
797*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOUTR"),
798*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("ClassD"),
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* ADCs */
801*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC1L", NULL, DA732X_REG_ADC1_SEL,
802*4882a593Smuzhiyun DA732X_ADCL_EN_SHIFT, DA732X_NO_INVERT),
803*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC1R", NULL, DA732X_REG_ADC1_SEL,
804*4882a593Smuzhiyun DA732X_ADCR_EN_SHIFT, DA732X_NO_INVERT),
805*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC2L", NULL, DA732X_REG_ADC2_SEL,
806*4882a593Smuzhiyun DA732X_ADCL_EN_SHIFT, DA732X_NO_INVERT),
807*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC2R", NULL, DA732X_REG_ADC2_SEL,
808*4882a593Smuzhiyun DA732X_ADCR_EN_SHIFT, DA732X_NO_INVERT),
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* DACs */
811*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC1L", NULL, DA732X_REG_DAC1_SEL,
812*4882a593Smuzhiyun DA732X_DACL_EN_SHIFT, DA732X_NO_INVERT),
813*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC1R", NULL, DA732X_REG_DAC1_SEL,
814*4882a593Smuzhiyun DA732X_DACR_EN_SHIFT, DA732X_NO_INVERT),
815*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC2L", NULL, DA732X_REG_DAC2_SEL,
816*4882a593Smuzhiyun DA732X_DACL_EN_SHIFT, DA732X_NO_INVERT),
817*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC2R", NULL, DA732X_REG_DAC2_SEL,
818*4882a593Smuzhiyun DA732X_DACR_EN_SHIFT, DA732X_NO_INVERT),
819*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC3", NULL, DA732X_REG_DAC3_SEL,
820*4882a593Smuzhiyun DA732X_DACL_EN_SHIFT, DA732X_NO_INVERT),
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /* Input Pgas */
823*4882a593Smuzhiyun SND_SOC_DAPM_PGA("MIC1 PGA", DA732X_REG_MIC1, DA732X_MIC_EN_SHIFT,
824*4882a593Smuzhiyun 0, NULL, 0),
825*4882a593Smuzhiyun SND_SOC_DAPM_PGA("MIC2 PGA", DA732X_REG_MIC2, DA732X_MIC_EN_SHIFT,
826*4882a593Smuzhiyun 0, NULL, 0),
827*4882a593Smuzhiyun SND_SOC_DAPM_PGA("MIC3 PGA", DA732X_REG_MIC3, DA732X_MIC_EN_SHIFT,
828*4882a593Smuzhiyun 0, NULL, 0),
829*4882a593Smuzhiyun SND_SOC_DAPM_PGA("AUX1L PGA", DA732X_REG_AUX1L, DA732X_AUX_EN_SHIFT,
830*4882a593Smuzhiyun 0, NULL, 0),
831*4882a593Smuzhiyun SND_SOC_DAPM_PGA("AUX1R PGA", DA732X_REG_AUX1R, DA732X_AUX_EN_SHIFT,
832*4882a593Smuzhiyun 0, NULL, 0),
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("HP Left", DA732X_REG_HPL, DA732X_HP_OUT_EN_SHIFT,
835*4882a593Smuzhiyun 0, NULL, 0, da732x_out_pga_event,
836*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
837*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("HP Right", DA732X_REG_HPR, DA732X_HP_OUT_EN_SHIFT,
838*4882a593Smuzhiyun 0, NULL, 0, da732x_out_pga_event,
839*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
840*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("LIN2", DA732X_REG_LIN2, DA732X_LIN_OUT_EN_SHIFT,
841*4882a593Smuzhiyun 0, NULL, 0, da732x_out_pga_event,
842*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
843*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("LIN3", DA732X_REG_LIN3, DA732X_LIN_OUT_EN_SHIFT,
844*4882a593Smuzhiyun 0, NULL, 0, da732x_out_pga_event,
845*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
846*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("LIN4", DA732X_REG_LIN4, DA732X_LIN_OUT_EN_SHIFT,
847*4882a593Smuzhiyun 0, NULL, 0, da732x_out_pga_event,
848*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /* MUXs */
851*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADC1 Left MUX", SND_SOC_NOPM, 0, 0, &adc1l_mux),
852*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADC1 Right MUX", SND_SOC_NOPM, 0, 0, &adc1r_mux),
853*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADC2 Left MUX", SND_SOC_NOPM, 0, 0, &adc2l_mux),
854*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADC2 Right MUX", SND_SOC_NOPM, 0, 0, &adc2r_mux),
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun SND_SOC_DAPM_MUX("HP Left MUX", SND_SOC_NOPM, 0, 0, &hpl_mux),
857*4882a593Smuzhiyun SND_SOC_DAPM_MUX("HP Right MUX", SND_SOC_NOPM, 0, 0, &hpr_mux),
858*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Speaker MUX", SND_SOC_NOPM, 0, 0, &spk_mux),
859*4882a593Smuzhiyun SND_SOC_DAPM_MUX("LOUT2 MUX", SND_SOC_NOPM, 0, 0, &lout2_mux),
860*4882a593Smuzhiyun SND_SOC_DAPM_MUX("LOUT4 MUX", SND_SOC_NOPM, 0, 0, &lout4_mux),
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /* AIF interfaces */
863*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIFA Output", "AIFA Capture", 0, DA732X_REG_AIFA3,
864*4882a593Smuzhiyun DA732X_AIF_EN_SHIFT, 0),
865*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIFA Input", "AIFA Playback", 0, DA732X_REG_AIFA3,
866*4882a593Smuzhiyun DA732X_AIF_EN_SHIFT, 0),
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIFB Output", "AIFB Capture", 0, DA732X_REG_AIFB3,
869*4882a593Smuzhiyun DA732X_AIF_EN_SHIFT, 0),
870*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIFB Input", "AIFB Playback", 0, DA732X_REG_AIFB3,
871*4882a593Smuzhiyun DA732X_AIF_EN_SHIFT, 0),
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun static const struct snd_soc_dapm_route da732x_dapm_routes[] = {
875*4882a593Smuzhiyun /* Inputs */
876*4882a593Smuzhiyun {"AUX1L PGA", NULL, "AUX1L"},
877*4882a593Smuzhiyun {"AUX1R PGA", NULL, "AUX1R"},
878*4882a593Smuzhiyun {"MIC1 PGA", NULL, "MIC1"},
879*4882a593Smuzhiyun {"MIC2 PGA", NULL, "MIC2"},
880*4882a593Smuzhiyun {"MIC3 PGA", NULL, "MIC3"},
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* Capture Path */
883*4882a593Smuzhiyun {"ADC1 Left MUX", "MIC1", "MIC1 PGA"},
884*4882a593Smuzhiyun {"ADC1 Left MUX", "AUX1L", "AUX1L PGA"},
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun {"ADC1 Right MUX", "AUX1R", "AUX1R PGA"},
887*4882a593Smuzhiyun {"ADC1 Right MUX", "MIC2", "MIC2 PGA"},
888*4882a593Smuzhiyun {"ADC1 Right MUX", "MIC3", "MIC3 PGA"},
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun {"ADC2 Left MUX", "AUX1L", "AUX1L PGA"},
891*4882a593Smuzhiyun {"ADC2 Left MUX", "MIC1", "MIC1 PGA"},
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun {"ADC2 Right MUX", "AUX1R", "AUX1R PGA"},
894*4882a593Smuzhiyun {"ADC2 Right MUX", "MIC2", "MIC2 PGA"},
895*4882a593Smuzhiyun {"ADC2 Right MUX", "MIC3", "MIC3 PGA"},
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun {"ADC1L", NULL, "ADC1 Supply"},
898*4882a593Smuzhiyun {"ADC1R", NULL, "ADC1 Supply"},
899*4882a593Smuzhiyun {"ADC2L", NULL, "ADC2 Supply"},
900*4882a593Smuzhiyun {"ADC2R", NULL, "ADC2 Supply"},
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun {"ADC1L", NULL, "ADC1 Left MUX"},
903*4882a593Smuzhiyun {"ADC1R", NULL, "ADC1 Right MUX"},
904*4882a593Smuzhiyun {"ADC2L", NULL, "ADC2 Left MUX"},
905*4882a593Smuzhiyun {"ADC2R", NULL, "ADC2 Right MUX"},
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun {"AIFA Output", NULL, "ADC1L"},
908*4882a593Smuzhiyun {"AIFA Output", NULL, "ADC1R"},
909*4882a593Smuzhiyun {"AIFB Output", NULL, "ADC2L"},
910*4882a593Smuzhiyun {"AIFB Output", NULL, "ADC2R"},
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun {"HP Left MUX", "Enabled", "AIFA Input"},
913*4882a593Smuzhiyun {"HP Right MUX", "Enabled", "AIFA Input"},
914*4882a593Smuzhiyun {"Speaker MUX", "Enabled", "AIFB Input"},
915*4882a593Smuzhiyun {"LOUT2 MUX", "Enabled", "AIFB Input"},
916*4882a593Smuzhiyun {"LOUT4 MUX", "Enabled", "AIFB Input"},
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun {"DAC1L", NULL, "DAC1 CLK"},
919*4882a593Smuzhiyun {"DAC1R", NULL, "DAC1 CLK"},
920*4882a593Smuzhiyun {"DAC2L", NULL, "DAC2 CLK"},
921*4882a593Smuzhiyun {"DAC2R", NULL, "DAC2 CLK"},
922*4882a593Smuzhiyun {"DAC3", NULL, "DAC3 CLK"},
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun {"DAC1L", NULL, "HP Left MUX"},
925*4882a593Smuzhiyun {"DAC1R", NULL, "HP Right MUX"},
926*4882a593Smuzhiyun {"DAC2L", NULL, "Speaker MUX"},
927*4882a593Smuzhiyun {"DAC2R", NULL, "LOUT4 MUX"},
928*4882a593Smuzhiyun {"DAC3", NULL, "LOUT2 MUX"},
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun /* Output Pgas */
931*4882a593Smuzhiyun {"HP Left", NULL, "DAC1L"},
932*4882a593Smuzhiyun {"HP Right", NULL, "DAC1R"},
933*4882a593Smuzhiyun {"LIN3", NULL, "DAC2L"},
934*4882a593Smuzhiyun {"LIN4", NULL, "DAC2R"},
935*4882a593Smuzhiyun {"LIN2", NULL, "DAC3"},
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun /* Outputs */
938*4882a593Smuzhiyun {"ClassD", NULL, "LIN3"},
939*4882a593Smuzhiyun {"LOUTL", NULL, "LIN2"},
940*4882a593Smuzhiyun {"LOUTR", NULL, "LIN4"},
941*4882a593Smuzhiyun {"HPL", NULL, "HP Left"},
942*4882a593Smuzhiyun {"HPR", NULL, "HP Right"},
943*4882a593Smuzhiyun };
944*4882a593Smuzhiyun
da732x_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)945*4882a593Smuzhiyun static int da732x_hw_params(struct snd_pcm_substream *substream,
946*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
947*4882a593Smuzhiyun struct snd_soc_dai *dai)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
950*4882a593Smuzhiyun u32 aif = 0;
951*4882a593Smuzhiyun u32 reg_aif;
952*4882a593Smuzhiyun u32 fs;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun reg_aif = dai->driver->base;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun switch (params_width(params)) {
957*4882a593Smuzhiyun case 16:
958*4882a593Smuzhiyun aif |= DA732X_AIF_WORD_16;
959*4882a593Smuzhiyun break;
960*4882a593Smuzhiyun case 20:
961*4882a593Smuzhiyun aif |= DA732X_AIF_WORD_20;
962*4882a593Smuzhiyun break;
963*4882a593Smuzhiyun case 24:
964*4882a593Smuzhiyun aif |= DA732X_AIF_WORD_24;
965*4882a593Smuzhiyun break;
966*4882a593Smuzhiyun case 32:
967*4882a593Smuzhiyun aif |= DA732X_AIF_WORD_32;
968*4882a593Smuzhiyun break;
969*4882a593Smuzhiyun default:
970*4882a593Smuzhiyun return -EINVAL;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun switch (params_rate(params)) {
974*4882a593Smuzhiyun case 8000:
975*4882a593Smuzhiyun fs = DA732X_SR_8KHZ;
976*4882a593Smuzhiyun break;
977*4882a593Smuzhiyun case 11025:
978*4882a593Smuzhiyun fs = DA732X_SR_11_025KHZ;
979*4882a593Smuzhiyun break;
980*4882a593Smuzhiyun case 12000:
981*4882a593Smuzhiyun fs = DA732X_SR_12KHZ;
982*4882a593Smuzhiyun break;
983*4882a593Smuzhiyun case 16000:
984*4882a593Smuzhiyun fs = DA732X_SR_16KHZ;
985*4882a593Smuzhiyun break;
986*4882a593Smuzhiyun case 22050:
987*4882a593Smuzhiyun fs = DA732X_SR_22_05KHZ;
988*4882a593Smuzhiyun break;
989*4882a593Smuzhiyun case 24000:
990*4882a593Smuzhiyun fs = DA732X_SR_24KHZ;
991*4882a593Smuzhiyun break;
992*4882a593Smuzhiyun case 32000:
993*4882a593Smuzhiyun fs = DA732X_SR_32KHZ;
994*4882a593Smuzhiyun break;
995*4882a593Smuzhiyun case 44100:
996*4882a593Smuzhiyun fs = DA732X_SR_44_1KHZ;
997*4882a593Smuzhiyun break;
998*4882a593Smuzhiyun case 48000:
999*4882a593Smuzhiyun fs = DA732X_SR_48KHZ;
1000*4882a593Smuzhiyun break;
1001*4882a593Smuzhiyun case 88100:
1002*4882a593Smuzhiyun fs = DA732X_SR_88_1KHZ;
1003*4882a593Smuzhiyun break;
1004*4882a593Smuzhiyun case 96000:
1005*4882a593Smuzhiyun fs = DA732X_SR_96KHZ;
1006*4882a593Smuzhiyun break;
1007*4882a593Smuzhiyun default:
1008*4882a593Smuzhiyun return -EINVAL;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun snd_soc_component_update_bits(component, reg_aif, DA732X_AIF_WORD_MASK, aif);
1012*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA732X_REG_CLK_CTRL, DA732X_SR1_MASK, fs);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun return 0;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
da732x_set_dai_fmt(struct snd_soc_dai * dai,u32 fmt)1017*4882a593Smuzhiyun static int da732x_set_dai_fmt(struct snd_soc_dai *dai, u32 fmt)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1020*4882a593Smuzhiyun u32 aif_mclk, pc_count;
1021*4882a593Smuzhiyun u32 reg_aif1, aif1;
1022*4882a593Smuzhiyun u32 reg_aif3, aif3;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun switch (dai->id) {
1025*4882a593Smuzhiyun case DA732X_DAI_ID1:
1026*4882a593Smuzhiyun reg_aif1 = DA732X_REG_AIFA1;
1027*4882a593Smuzhiyun reg_aif3 = DA732X_REG_AIFA3;
1028*4882a593Smuzhiyun pc_count = DA732X_PC_PULSE_AIFA | DA732X_PC_RESYNC_NOT_AUT |
1029*4882a593Smuzhiyun DA732X_PC_SAME;
1030*4882a593Smuzhiyun break;
1031*4882a593Smuzhiyun case DA732X_DAI_ID2:
1032*4882a593Smuzhiyun reg_aif1 = DA732X_REG_AIFB1;
1033*4882a593Smuzhiyun reg_aif3 = DA732X_REG_AIFB3;
1034*4882a593Smuzhiyun pc_count = DA732X_PC_PULSE_AIFB | DA732X_PC_RESYNC_NOT_AUT |
1035*4882a593Smuzhiyun DA732X_PC_SAME;
1036*4882a593Smuzhiyun break;
1037*4882a593Smuzhiyun default:
1038*4882a593Smuzhiyun return -EINVAL;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1042*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
1043*4882a593Smuzhiyun aif1 = DA732X_AIF_SLAVE;
1044*4882a593Smuzhiyun aif_mclk = DA732X_AIFM_FRAME_64 | DA732X_AIFM_SRC_SEL_AIFA;
1045*4882a593Smuzhiyun break;
1046*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
1047*4882a593Smuzhiyun aif1 = DA732X_AIF_CLK_FROM_SRC;
1048*4882a593Smuzhiyun aif_mclk = DA732X_CLK_GENERATION_AIF_A;
1049*4882a593Smuzhiyun break;
1050*4882a593Smuzhiyun default:
1051*4882a593Smuzhiyun return -EINVAL;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1055*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1056*4882a593Smuzhiyun aif3 = DA732X_AIF_I2S_MODE;
1057*4882a593Smuzhiyun break;
1058*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
1059*4882a593Smuzhiyun aif3 = DA732X_AIF_RIGHT_J_MODE;
1060*4882a593Smuzhiyun break;
1061*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
1062*4882a593Smuzhiyun aif3 = DA732X_AIF_LEFT_J_MODE;
1063*4882a593Smuzhiyun break;
1064*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
1065*4882a593Smuzhiyun aif3 = DA732X_AIF_DSP_MODE;
1066*4882a593Smuzhiyun break;
1067*4882a593Smuzhiyun default:
1068*4882a593Smuzhiyun return -EINVAL;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* Clock inversion */
1072*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1073*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
1074*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1075*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
1076*4882a593Smuzhiyun break;
1077*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
1078*4882a593Smuzhiyun aif3 |= DA732X_AIF_BCLK_INV;
1079*4882a593Smuzhiyun break;
1080*4882a593Smuzhiyun default:
1081*4882a593Smuzhiyun return -EINVAL;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun break;
1084*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1085*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
1086*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
1087*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1088*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
1089*4882a593Smuzhiyun break;
1090*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
1091*4882a593Smuzhiyun aif3 |= DA732X_AIF_BCLK_INV | DA732X_AIF_WCLK_INV;
1092*4882a593Smuzhiyun break;
1093*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
1094*4882a593Smuzhiyun aif3 |= DA732X_AIF_BCLK_INV;
1095*4882a593Smuzhiyun break;
1096*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
1097*4882a593Smuzhiyun aif3 |= DA732X_AIF_WCLK_INV;
1098*4882a593Smuzhiyun break;
1099*4882a593Smuzhiyun default:
1100*4882a593Smuzhiyun return -EINVAL;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun break;
1103*4882a593Smuzhiyun default:
1104*4882a593Smuzhiyun return -EINVAL;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_AIF_MCLK, aif_mclk);
1108*4882a593Smuzhiyun snd_soc_component_update_bits(component, reg_aif1, DA732X_AIF1_CLK_MASK, aif1);
1109*4882a593Smuzhiyun snd_soc_component_update_bits(component, reg_aif3, DA732X_AIF_BCLK_INV |
1110*4882a593Smuzhiyun DA732X_AIF_WCLK_INV | DA732X_AIF_MODE_MASK, aif3);
1111*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_PC_CTRL, pc_count);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun return 0;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun
da732x_set_dai_pll(struct snd_soc_component * component,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)1118*4882a593Smuzhiyun static int da732x_set_dai_pll(struct snd_soc_component *component, int pll_id,
1119*4882a593Smuzhiyun int source, unsigned int freq_in,
1120*4882a593Smuzhiyun unsigned int freq_out)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun struct da732x_priv *da732x = snd_soc_component_get_drvdata(component);
1123*4882a593Smuzhiyun int fref, indiv;
1124*4882a593Smuzhiyun u8 div_lo, div_mid, div_hi;
1125*4882a593Smuzhiyun u64 frac_div;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* Disable PLL */
1128*4882a593Smuzhiyun if (freq_out == 0) {
1129*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA732X_REG_PLL_CTRL,
1130*4882a593Smuzhiyun DA732X_PLL_EN, 0);
1131*4882a593Smuzhiyun da732x->pll_en = false;
1132*4882a593Smuzhiyun return 0;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun if (da732x->pll_en)
1136*4882a593Smuzhiyun return -EBUSY;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun if (source == DA732X_SRCCLK_MCLK) {
1139*4882a593Smuzhiyun /* Validate Sysclk rate */
1140*4882a593Smuzhiyun switch (da732x->sysclk) {
1141*4882a593Smuzhiyun case 11290000:
1142*4882a593Smuzhiyun case 12288000:
1143*4882a593Smuzhiyun case 22580000:
1144*4882a593Smuzhiyun case 24576000:
1145*4882a593Smuzhiyun case 45160000:
1146*4882a593Smuzhiyun case 49152000:
1147*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_PLL_CTRL,
1148*4882a593Smuzhiyun DA732X_PLL_BYPASS);
1149*4882a593Smuzhiyun return 0;
1150*4882a593Smuzhiyun default:
1151*4882a593Smuzhiyun dev_err(component->dev,
1152*4882a593Smuzhiyun "Cannot use PLL Bypass, invalid SYSCLK rate\n");
1153*4882a593Smuzhiyun return -EINVAL;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun indiv = da732x_get_input_div(component, da732x->sysclk);
1158*4882a593Smuzhiyun if (indiv < 0)
1159*4882a593Smuzhiyun return indiv;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun fref = (da732x->sysclk / indiv);
1162*4882a593Smuzhiyun div_hi = freq_out / fref;
1163*4882a593Smuzhiyun frac_div = (u64)(freq_out % fref) * 8192ULL;
1164*4882a593Smuzhiyun do_div(frac_div, fref);
1165*4882a593Smuzhiyun div_mid = (frac_div >> DA732X_1BYTE_SHIFT) & DA732X_U8_MASK;
1166*4882a593Smuzhiyun div_lo = (frac_div) & DA732X_U8_MASK;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_PLL_DIV_LO, div_lo);
1169*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_PLL_DIV_MID, div_mid);
1170*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_PLL_DIV_HI, div_hi);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA732X_REG_PLL_CTRL, DA732X_PLL_EN,
1173*4882a593Smuzhiyun DA732X_PLL_EN);
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun da732x->pll_en = true;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun return 0;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
da732x_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)1180*4882a593Smuzhiyun static int da732x_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
1181*4882a593Smuzhiyun unsigned int freq, int dir)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1184*4882a593Smuzhiyun struct da732x_priv *da732x = snd_soc_component_get_drvdata(component);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun da732x->sysclk = freq;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun return 0;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun #define DA732X_RATES SNDRV_PCM_RATE_8000_96000
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun #define DA732X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1194*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun static const struct snd_soc_dai_ops da732x_dai_ops = {
1197*4882a593Smuzhiyun .hw_params = da732x_hw_params,
1198*4882a593Smuzhiyun .set_fmt = da732x_set_dai_fmt,
1199*4882a593Smuzhiyun .set_sysclk = da732x_set_dai_sysclk,
1200*4882a593Smuzhiyun };
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun static struct snd_soc_dai_driver da732x_dai[] = {
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun .name = "DA732X_AIFA",
1205*4882a593Smuzhiyun .id = DA732X_DAI_ID1,
1206*4882a593Smuzhiyun .base = DA732X_REG_AIFA1,
1207*4882a593Smuzhiyun .playback = {
1208*4882a593Smuzhiyun .stream_name = "AIFA Playback",
1209*4882a593Smuzhiyun .channels_min = 1,
1210*4882a593Smuzhiyun .channels_max = 2,
1211*4882a593Smuzhiyun .rates = DA732X_RATES,
1212*4882a593Smuzhiyun .formats = DA732X_FORMATS,
1213*4882a593Smuzhiyun },
1214*4882a593Smuzhiyun .capture = {
1215*4882a593Smuzhiyun .stream_name = "AIFA Capture",
1216*4882a593Smuzhiyun .channels_min = 1,
1217*4882a593Smuzhiyun .channels_max = 2,
1218*4882a593Smuzhiyun .rates = DA732X_RATES,
1219*4882a593Smuzhiyun .formats = DA732X_FORMATS,
1220*4882a593Smuzhiyun },
1221*4882a593Smuzhiyun .ops = &da732x_dai_ops,
1222*4882a593Smuzhiyun },
1223*4882a593Smuzhiyun {
1224*4882a593Smuzhiyun .name = "DA732X_AIFB",
1225*4882a593Smuzhiyun .id = DA732X_DAI_ID2,
1226*4882a593Smuzhiyun .base = DA732X_REG_AIFB1,
1227*4882a593Smuzhiyun .playback = {
1228*4882a593Smuzhiyun .stream_name = "AIFB Playback",
1229*4882a593Smuzhiyun .channels_min = 1,
1230*4882a593Smuzhiyun .channels_max = 2,
1231*4882a593Smuzhiyun .rates = DA732X_RATES,
1232*4882a593Smuzhiyun .formats = DA732X_FORMATS,
1233*4882a593Smuzhiyun },
1234*4882a593Smuzhiyun .capture = {
1235*4882a593Smuzhiyun .stream_name = "AIFB Capture",
1236*4882a593Smuzhiyun .channels_min = 1,
1237*4882a593Smuzhiyun .channels_max = 2,
1238*4882a593Smuzhiyun .rates = DA732X_RATES,
1239*4882a593Smuzhiyun .formats = DA732X_FORMATS,
1240*4882a593Smuzhiyun },
1241*4882a593Smuzhiyun .ops = &da732x_dai_ops,
1242*4882a593Smuzhiyun },
1243*4882a593Smuzhiyun };
1244*4882a593Smuzhiyun
da732x_volatile(struct device * dev,unsigned int reg)1245*4882a593Smuzhiyun static bool da732x_volatile(struct device *dev, unsigned int reg)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun switch (reg) {
1248*4882a593Smuzhiyun case DA732X_REG_HPL_DAC_OFF_CNTL:
1249*4882a593Smuzhiyun case DA732X_REG_HPR_DAC_OFF_CNTL:
1250*4882a593Smuzhiyun return true;
1251*4882a593Smuzhiyun default:
1252*4882a593Smuzhiyun return false;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun static const struct regmap_config da732x_regmap = {
1257*4882a593Smuzhiyun .reg_bits = 8,
1258*4882a593Smuzhiyun .val_bits = 8,
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun .max_register = DA732X_MAX_REG,
1261*4882a593Smuzhiyun .volatile_reg = da732x_volatile,
1262*4882a593Smuzhiyun .reg_defaults = da732x_reg_cache,
1263*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(da732x_reg_cache),
1264*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
1265*4882a593Smuzhiyun };
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun
da732x_dac_offset_adjust(struct snd_soc_component * component)1268*4882a593Smuzhiyun static void da732x_dac_offset_adjust(struct snd_soc_component *component)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun u8 offset[DA732X_HP_DACS];
1271*4882a593Smuzhiyun u8 sign[DA732X_HP_DACS];
1272*4882a593Smuzhiyun u8 step = DA732X_DAC_OFFSET_STEP;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun /* Initialize DAC offset calibration circuits and registers */
1275*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPL_DAC_OFFSET,
1276*4882a593Smuzhiyun DA732X_HP_DAC_OFFSET_TRIM_VAL);
1277*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPR_DAC_OFFSET,
1278*4882a593Smuzhiyun DA732X_HP_DAC_OFFSET_TRIM_VAL);
1279*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPL_DAC_OFF_CNTL,
1280*4882a593Smuzhiyun DA732X_HP_DAC_OFF_CALIBRATION |
1281*4882a593Smuzhiyun DA732X_HP_DAC_OFF_SCALE_STEPS);
1282*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPR_DAC_OFF_CNTL,
1283*4882a593Smuzhiyun DA732X_HP_DAC_OFF_CALIBRATION |
1284*4882a593Smuzhiyun DA732X_HP_DAC_OFF_SCALE_STEPS);
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun /* Wait for voltage stabilization */
1287*4882a593Smuzhiyun msleep(DA732X_WAIT_FOR_STABILIZATION);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun /* Check DAC offset sign */
1290*4882a593Smuzhiyun sign[DA732X_HPL_DAC] = (snd_soc_component_read(component, DA732X_REG_HPL_DAC_OFF_CNTL) &
1291*4882a593Smuzhiyun DA732X_HP_DAC_OFF_CNTL_COMPO);
1292*4882a593Smuzhiyun sign[DA732X_HPR_DAC] = (snd_soc_component_read(component, DA732X_REG_HPR_DAC_OFF_CNTL) &
1293*4882a593Smuzhiyun DA732X_HP_DAC_OFF_CNTL_COMPO);
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun /* Binary search DAC offset values (both channels at once) */
1296*4882a593Smuzhiyun offset[DA732X_HPL_DAC] = sign[DA732X_HPL_DAC] << DA732X_HP_DAC_COMPO_SHIFT;
1297*4882a593Smuzhiyun offset[DA732X_HPR_DAC] = sign[DA732X_HPR_DAC] << DA732X_HP_DAC_COMPO_SHIFT;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun do {
1300*4882a593Smuzhiyun offset[DA732X_HPL_DAC] |= step;
1301*4882a593Smuzhiyun offset[DA732X_HPR_DAC] |= step;
1302*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPL_DAC_OFFSET,
1303*4882a593Smuzhiyun ~offset[DA732X_HPL_DAC] & DA732X_HP_DAC_OFF_MASK);
1304*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPR_DAC_OFFSET,
1305*4882a593Smuzhiyun ~offset[DA732X_HPR_DAC] & DA732X_HP_DAC_OFF_MASK);
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun msleep(DA732X_WAIT_FOR_STABILIZATION);
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun if ((snd_soc_component_read(component, DA732X_REG_HPL_DAC_OFF_CNTL) &
1310*4882a593Smuzhiyun DA732X_HP_DAC_OFF_CNTL_COMPO) ^ sign[DA732X_HPL_DAC])
1311*4882a593Smuzhiyun offset[DA732X_HPL_DAC] &= ~step;
1312*4882a593Smuzhiyun if ((snd_soc_component_read(component, DA732X_REG_HPR_DAC_OFF_CNTL) &
1313*4882a593Smuzhiyun DA732X_HP_DAC_OFF_CNTL_COMPO) ^ sign[DA732X_HPR_DAC])
1314*4882a593Smuzhiyun offset[DA732X_HPR_DAC] &= ~step;
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun step >>= 1;
1317*4882a593Smuzhiyun } while (step);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun /* Write final DAC offsets to registers */
1320*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPL_DAC_OFFSET,
1321*4882a593Smuzhiyun ~offset[DA732X_HPL_DAC] & DA732X_HP_DAC_OFF_MASK);
1322*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPR_DAC_OFFSET,
1323*4882a593Smuzhiyun ~offset[DA732X_HPR_DAC] & DA732X_HP_DAC_OFF_MASK);
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /* End DAC calibration mode */
1326*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPL_DAC_OFF_CNTL,
1327*4882a593Smuzhiyun DA732X_HP_DAC_OFF_SCALE_STEPS);
1328*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPR_DAC_OFF_CNTL,
1329*4882a593Smuzhiyun DA732X_HP_DAC_OFF_SCALE_STEPS);
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
da732x_output_offset_adjust(struct snd_soc_component * component)1332*4882a593Smuzhiyun static void da732x_output_offset_adjust(struct snd_soc_component *component)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun u8 offset[DA732X_HP_AMPS];
1335*4882a593Smuzhiyun u8 sign[DA732X_HP_AMPS];
1336*4882a593Smuzhiyun u8 step = DA732X_OUTPUT_OFFSET_STEP;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun offset[DA732X_HPL_AMP] = DA732X_HP_OUT_TRIM_VAL;
1339*4882a593Smuzhiyun offset[DA732X_HPR_AMP] = DA732X_HP_OUT_TRIM_VAL;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun /* Initialize output offset calibration circuits and registers */
1342*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPL_OUT_OFFSET, DA732X_HP_OUT_TRIM_VAL);
1343*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPR_OUT_OFFSET, DA732X_HP_OUT_TRIM_VAL);
1344*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPL,
1345*4882a593Smuzhiyun DA732X_HP_OUT_COMP | DA732X_HP_OUT_EN);
1346*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPR,
1347*4882a593Smuzhiyun DA732X_HP_OUT_COMP | DA732X_HP_OUT_EN);
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun /* Wait for voltage stabilization */
1350*4882a593Smuzhiyun msleep(DA732X_WAIT_FOR_STABILIZATION);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun /* Check output offset sign */
1353*4882a593Smuzhiyun sign[DA732X_HPL_AMP] = snd_soc_component_read(component, DA732X_REG_HPL) &
1354*4882a593Smuzhiyun DA732X_HP_OUT_COMPO;
1355*4882a593Smuzhiyun sign[DA732X_HPR_AMP] = snd_soc_component_read(component, DA732X_REG_HPR) &
1356*4882a593Smuzhiyun DA732X_HP_OUT_COMPO;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPL, DA732X_HP_OUT_COMP |
1359*4882a593Smuzhiyun (sign[DA732X_HPL_AMP] >> DA732X_HP_OUT_COMPO_SHIFT) |
1360*4882a593Smuzhiyun DA732X_HP_OUT_EN);
1361*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPR, DA732X_HP_OUT_COMP |
1362*4882a593Smuzhiyun (sign[DA732X_HPR_AMP] >> DA732X_HP_OUT_COMPO_SHIFT) |
1363*4882a593Smuzhiyun DA732X_HP_OUT_EN);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /* Binary search output offset values (both channels at once) */
1366*4882a593Smuzhiyun do {
1367*4882a593Smuzhiyun offset[DA732X_HPL_AMP] |= step;
1368*4882a593Smuzhiyun offset[DA732X_HPR_AMP] |= step;
1369*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPL_OUT_OFFSET,
1370*4882a593Smuzhiyun offset[DA732X_HPL_AMP]);
1371*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPR_OUT_OFFSET,
1372*4882a593Smuzhiyun offset[DA732X_HPR_AMP]);
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun msleep(DA732X_WAIT_FOR_STABILIZATION);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun if ((snd_soc_component_read(component, DA732X_REG_HPL) &
1377*4882a593Smuzhiyun DA732X_HP_OUT_COMPO) ^ sign[DA732X_HPL_AMP])
1378*4882a593Smuzhiyun offset[DA732X_HPL_AMP] &= ~step;
1379*4882a593Smuzhiyun if ((snd_soc_component_read(component, DA732X_REG_HPR) &
1380*4882a593Smuzhiyun DA732X_HP_OUT_COMPO) ^ sign[DA732X_HPR_AMP])
1381*4882a593Smuzhiyun offset[DA732X_HPR_AMP] &= ~step;
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun step >>= 1;
1384*4882a593Smuzhiyun } while (step);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun /* Write final DAC offsets to registers */
1387*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPL_OUT_OFFSET, offset[DA732X_HPL_AMP]);
1388*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPR_OUT_OFFSET, offset[DA732X_HPR_AMP]);
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
da732x_hp_dc_offset_cancellation(struct snd_soc_component * component)1391*4882a593Smuzhiyun static void da732x_hp_dc_offset_cancellation(struct snd_soc_component *component)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun /* Make sure that we have Soft Mute enabled */
1394*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_DAC1_SOFTMUTE, DA732X_SOFTMUTE_EN |
1395*4882a593Smuzhiyun DA732X_GAIN_RAMPED | DA732X_16_SAMPLES);
1396*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_DAC1_SEL, DA732X_DACL_EN |
1397*4882a593Smuzhiyun DA732X_DACR_EN | DA732X_DACL_SDM | DA732X_DACR_SDM |
1398*4882a593Smuzhiyun DA732X_DACL_MUTE | DA732X_DACR_MUTE);
1399*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPL, DA732X_HP_OUT_DAC_EN |
1400*4882a593Smuzhiyun DA732X_HP_OUT_MUTE | DA732X_HP_OUT_EN);
1401*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPR, DA732X_HP_OUT_EN |
1402*4882a593Smuzhiyun DA732X_HP_OUT_MUTE | DA732X_HP_OUT_DAC_EN);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun da732x_dac_offset_adjust(component);
1405*4882a593Smuzhiyun da732x_output_offset_adjust(component);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_DAC1_SEL, DA732X_DACS_DIS);
1408*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPL, DA732X_HP_DIS);
1409*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HPR, DA732X_HP_DIS);
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
da732x_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1412*4882a593Smuzhiyun static int da732x_set_bias_level(struct snd_soc_component *component,
1413*4882a593Smuzhiyun enum snd_soc_bias_level level)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun struct da732x_priv *da732x = snd_soc_component_get_drvdata(component);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun switch (level) {
1418*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
1419*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA732X_REG_BIAS_EN,
1420*4882a593Smuzhiyun DA732X_BIAS_BOOST_MASK,
1421*4882a593Smuzhiyun DA732X_BIAS_BOOST_100PC);
1422*4882a593Smuzhiyun break;
1423*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1424*4882a593Smuzhiyun break;
1425*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1426*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1427*4882a593Smuzhiyun /* Init Codec */
1428*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_REF1,
1429*4882a593Smuzhiyun DA732X_VMID_FASTCHG);
1430*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_BIAS_EN,
1431*4882a593Smuzhiyun DA732X_BIAS_EN);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun mdelay(DA732X_STARTUP_DELAY);
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun /* Disable Fast Charge and enable DAC ref voltage */
1436*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_REF1,
1437*4882a593Smuzhiyun DA732X_REFBUFX2_EN);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /* Enable bypass DSP routing */
1440*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_DATA_ROUTE,
1441*4882a593Smuzhiyun DA732X_BYPASS_DSP);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* Enable Digital subsystem */
1444*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_DSP_CTRL,
1445*4882a593Smuzhiyun DA732X_DIGITAL_EN);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_SPARE1_OUT,
1448*4882a593Smuzhiyun DA732X_HP_DRIVER_EN |
1449*4882a593Smuzhiyun DA732X_HP_GATE_LOW |
1450*4882a593Smuzhiyun DA732X_HP_LOOP_GAIN_CTRL);
1451*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_HP_LIN1_GNDSEL,
1452*4882a593Smuzhiyun DA732X_HP_OUT_GNDSEL);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun da732x_set_charge_pump(component, DA732X_ENABLE_CP);
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_CLK_EN1,
1457*4882a593Smuzhiyun DA732X_SYS3_CLK_EN | DA732X_PC_CLK_EN);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun /* Enable Zero Crossing */
1460*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_INP_ZC_EN,
1461*4882a593Smuzhiyun DA732X_MIC1_PRE_ZC_EN |
1462*4882a593Smuzhiyun DA732X_MIC1_ZC_EN |
1463*4882a593Smuzhiyun DA732X_MIC2_PRE_ZC_EN |
1464*4882a593Smuzhiyun DA732X_MIC2_ZC_EN |
1465*4882a593Smuzhiyun DA732X_AUXL_ZC_EN |
1466*4882a593Smuzhiyun DA732X_AUXR_ZC_EN |
1467*4882a593Smuzhiyun DA732X_MIC3_PRE_ZC_EN |
1468*4882a593Smuzhiyun DA732X_MIC3_ZC_EN);
1469*4882a593Smuzhiyun snd_soc_component_write(component, DA732X_REG_OUT_ZC_EN,
1470*4882a593Smuzhiyun DA732X_HPL_ZC_EN | DA732X_HPR_ZC_EN |
1471*4882a593Smuzhiyun DA732X_LIN2_ZC_EN | DA732X_LIN3_ZC_EN |
1472*4882a593Smuzhiyun DA732X_LIN4_ZC_EN);
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun da732x_hp_dc_offset_cancellation(component);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun regcache_cache_only(da732x->regmap, false);
1477*4882a593Smuzhiyun regcache_sync(da732x->regmap);
1478*4882a593Smuzhiyun } else {
1479*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA732X_REG_BIAS_EN,
1480*4882a593Smuzhiyun DA732X_BIAS_BOOST_MASK,
1481*4882a593Smuzhiyun DA732X_BIAS_BOOST_50PC);
1482*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA732X_REG_PLL_CTRL,
1483*4882a593Smuzhiyun DA732X_PLL_EN, 0);
1484*4882a593Smuzhiyun da732x->pll_en = false;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun break;
1487*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
1488*4882a593Smuzhiyun regcache_cache_only(da732x->regmap, true);
1489*4882a593Smuzhiyun da732x_set_charge_pump(component, DA732X_DISABLE_CP);
1490*4882a593Smuzhiyun snd_soc_component_update_bits(component, DA732X_REG_BIAS_EN, DA732X_BIAS_EN,
1491*4882a593Smuzhiyun DA732X_BIAS_DIS);
1492*4882a593Smuzhiyun da732x->pll_en = false;
1493*4882a593Smuzhiyun break;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun return 0;
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_da732x = {
1500*4882a593Smuzhiyun .set_bias_level = da732x_set_bias_level,
1501*4882a593Smuzhiyun .controls = da732x_snd_controls,
1502*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(da732x_snd_controls),
1503*4882a593Smuzhiyun .dapm_widgets = da732x_dapm_widgets,
1504*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(da732x_dapm_widgets),
1505*4882a593Smuzhiyun .dapm_routes = da732x_dapm_routes,
1506*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(da732x_dapm_routes),
1507*4882a593Smuzhiyun .set_pll = da732x_set_dai_pll,
1508*4882a593Smuzhiyun .idle_bias_on = 1,
1509*4882a593Smuzhiyun .use_pmdown_time = 1,
1510*4882a593Smuzhiyun .endianness = 1,
1511*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1512*4882a593Smuzhiyun };
1513*4882a593Smuzhiyun
da732x_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1514*4882a593Smuzhiyun static int da732x_i2c_probe(struct i2c_client *i2c,
1515*4882a593Smuzhiyun const struct i2c_device_id *id)
1516*4882a593Smuzhiyun {
1517*4882a593Smuzhiyun struct da732x_priv *da732x;
1518*4882a593Smuzhiyun unsigned int reg;
1519*4882a593Smuzhiyun int ret;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun da732x = devm_kzalloc(&i2c->dev, sizeof(struct da732x_priv),
1522*4882a593Smuzhiyun GFP_KERNEL);
1523*4882a593Smuzhiyun if (!da732x)
1524*4882a593Smuzhiyun return -ENOMEM;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun i2c_set_clientdata(i2c, da732x);
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun da732x->regmap = devm_regmap_init_i2c(i2c, &da732x_regmap);
1529*4882a593Smuzhiyun if (IS_ERR(da732x->regmap)) {
1530*4882a593Smuzhiyun ret = PTR_ERR(da732x->regmap);
1531*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to initialize regmap\n");
1532*4882a593Smuzhiyun goto err;
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun ret = regmap_read(da732x->regmap, DA732X_REG_ID, ®);
1536*4882a593Smuzhiyun if (ret < 0) {
1537*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
1538*4882a593Smuzhiyun goto err;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun dev_info(&i2c->dev, "Revision: %d.%d\n",
1542*4882a593Smuzhiyun (reg & DA732X_ID_MAJOR_MASK) >> 4,
1543*4882a593Smuzhiyun (reg & DA732X_ID_MINOR_MASK));
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c->dev,
1546*4882a593Smuzhiyun &soc_component_dev_da732x,
1547*4882a593Smuzhiyun da732x_dai, ARRAY_SIZE(da732x_dai));
1548*4882a593Smuzhiyun if (ret != 0)
1549*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to register component.\n");
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun err:
1552*4882a593Smuzhiyun return ret;
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun
da732x_i2c_remove(struct i2c_client * client)1555*4882a593Smuzhiyun static int da732x_i2c_remove(struct i2c_client *client)
1556*4882a593Smuzhiyun {
1557*4882a593Smuzhiyun return 0;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun static const struct i2c_device_id da732x_i2c_id[] = {
1561*4882a593Smuzhiyun { "da7320", 0},
1562*4882a593Smuzhiyun { }
1563*4882a593Smuzhiyun };
1564*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, da732x_i2c_id);
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun static struct i2c_driver da732x_i2c_driver = {
1567*4882a593Smuzhiyun .driver = {
1568*4882a593Smuzhiyun .name = "da7320",
1569*4882a593Smuzhiyun },
1570*4882a593Smuzhiyun .probe = da732x_i2c_probe,
1571*4882a593Smuzhiyun .remove = da732x_i2c_remove,
1572*4882a593Smuzhiyun .id_table = da732x_i2c_id,
1573*4882a593Smuzhiyun };
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun module_i2c_driver(da732x_i2c_driver);
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC DA732X driver");
1579*4882a593Smuzhiyun MODULE_AUTHOR("Michal Hajduk <michal.hajduk@diasemi.com>");
1580*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1581