xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/cx2072x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // ALSA SoC CX20721/CX20723 codec driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright:	(C) 2017 Conexant Systems, Inc.
6*4882a593Smuzhiyun // Author:	Simon Ho, <Simon.ho@conexant.com>
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // TODO: add support for TDM mode.
9*4882a593Smuzhiyun //
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/acpi.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/gpio.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/pm.h>
20*4882a593Smuzhiyun #include <linux/pm_runtime.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <sound/core.h>
24*4882a593Smuzhiyun #include <sound/initval.h>
25*4882a593Smuzhiyun #include <sound/jack.h>
26*4882a593Smuzhiyun #include <sound/pcm.h>
27*4882a593Smuzhiyun #include <sound/pcm_params.h>
28*4882a593Smuzhiyun #include <sound/tlv.h>
29*4882a593Smuzhiyun #include <sound/soc.h>
30*4882a593Smuzhiyun #include <sound/soc-dapm.h>
31*4882a593Smuzhiyun #include "cx2072x.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define PLL_OUT_HZ_48	(1024 * 3 * 48000)
34*4882a593Smuzhiyun #define BITS_PER_SLOT	8
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* codec private data */
37*4882a593Smuzhiyun struct cx2072x_priv {
38*4882a593Smuzhiyun 	struct regmap *regmap;
39*4882a593Smuzhiyun 	struct clk *mclk;
40*4882a593Smuzhiyun 	unsigned int mclk_rate;
41*4882a593Smuzhiyun 	struct device *dev;
42*4882a593Smuzhiyun 	struct snd_soc_component *codec;
43*4882a593Smuzhiyun 	struct snd_soc_jack_gpio jack_gpio;
44*4882a593Smuzhiyun 	struct mutex lock;
45*4882a593Smuzhiyun 	unsigned int bclk_ratio;
46*4882a593Smuzhiyun 	bool pll_changed;
47*4882a593Smuzhiyun 	bool i2spcm_changed;
48*4882a593Smuzhiyun 	int sample_size;
49*4882a593Smuzhiyun 	int frame_size;
50*4882a593Smuzhiyun 	int sample_rate;
51*4882a593Smuzhiyun 	unsigned int dai_fmt;
52*4882a593Smuzhiyun 	bool en_aec_ref;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * DAC/ADC Volume
57*4882a593Smuzhiyun  *
58*4882a593Smuzhiyun  * max : 74 : 0 dB
59*4882a593Smuzhiyun  *	 ( in 1 dB  step )
60*4882a593Smuzhiyun  * min : 0 : -74 dB
61*4882a593Smuzhiyun  */
62*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_tlv, -7400, 100, 0);
63*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(dac_tlv, -7400, 100, 0);
64*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(boost_tlv, 0, 1200, 0);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun struct cx2072x_eq_ctrl {
67*4882a593Smuzhiyun 	u8 ch;
68*4882a593Smuzhiyun 	u8 band;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(hpf_tlv,
72*4882a593Smuzhiyun 	0, 0, TLV_DB_SCALE_ITEM(120, 0, 0),
73*4882a593Smuzhiyun 	1, 63, TLV_DB_SCALE_ITEM(30, 30, 0)
74*4882a593Smuzhiyun );
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* Lookup table for PRE_DIV */
77*4882a593Smuzhiyun static const struct {
78*4882a593Smuzhiyun 	unsigned int mclk;
79*4882a593Smuzhiyun 	unsigned int div;
80*4882a593Smuzhiyun } mclk_pre_div[] = {
81*4882a593Smuzhiyun 	{ 6144000, 1 },
82*4882a593Smuzhiyun 	{ 12288000, 2 },
83*4882a593Smuzhiyun 	{ 19200000, 3 },
84*4882a593Smuzhiyun 	{ 26000000, 4 },
85*4882a593Smuzhiyun 	{ 28224000, 5 },
86*4882a593Smuzhiyun 	{ 36864000, 6 },
87*4882a593Smuzhiyun 	{ 36864000, 7 },
88*4882a593Smuzhiyun 	{ 48000000, 8 },
89*4882a593Smuzhiyun 	{ 49152000, 8 },
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun  * cx2072x register cache.
94*4882a593Smuzhiyun  */
95*4882a593Smuzhiyun static const struct reg_default cx2072x_reg_defaults[] = {
96*4882a593Smuzhiyun 	{ CX2072X_AFG_POWER_STATE, 0x00000003 },
97*4882a593Smuzhiyun 	{ CX2072X_UM_RESPONSE, 0x00000000 },
98*4882a593Smuzhiyun 	{ CX2072X_GPIO_DATA, 0x00000000 },
99*4882a593Smuzhiyun 	{ CX2072X_GPIO_ENABLE, 0x00000000 },
100*4882a593Smuzhiyun 	{ CX2072X_GPIO_DIRECTION, 0x00000000 },
101*4882a593Smuzhiyun 	{ CX2072X_GPIO_WAKE, 0x00000000 },
102*4882a593Smuzhiyun 	{ CX2072X_GPIO_UM_ENABLE, 0x00000000 },
103*4882a593Smuzhiyun 	{ CX2072X_GPIO_STICKY_MASK, 0x00000000 },
104*4882a593Smuzhiyun 	{ CX2072X_DAC1_CONVERTER_FORMAT, 0x00000031 },
105*4882a593Smuzhiyun 	{ CX2072X_DAC1_AMP_GAIN_RIGHT, 0x0000004a },
106*4882a593Smuzhiyun 	{ CX2072X_DAC1_AMP_GAIN_LEFT, 0x0000004a },
107*4882a593Smuzhiyun 	{ CX2072X_DAC1_POWER_STATE, 0x00000433 },
108*4882a593Smuzhiyun 	{ CX2072X_DAC1_CONVERTER_STREAM_CHANNEL, 0x00000000 },
109*4882a593Smuzhiyun 	{ CX2072X_DAC1_EAPD_ENABLE, 0x00000000 },
110*4882a593Smuzhiyun 	{ CX2072X_DAC2_CONVERTER_FORMAT, 0x00000031 },
111*4882a593Smuzhiyun 	{ CX2072X_DAC2_AMP_GAIN_RIGHT, 0x0000004a },
112*4882a593Smuzhiyun 	{ CX2072X_DAC2_AMP_GAIN_LEFT, 0x0000004a },
113*4882a593Smuzhiyun 	{ CX2072X_DAC2_POWER_STATE, 0x00000433 },
114*4882a593Smuzhiyun 	{ CX2072X_DAC2_CONVERTER_STREAM_CHANNEL, 0x00000000 },
115*4882a593Smuzhiyun 	{ CX2072X_ADC1_CONVERTER_FORMAT, 0x00000031 },
116*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_RIGHT_0, 0x0000004a },
117*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_LEFT_0, 0x0000004a },
118*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_RIGHT_1, 0x0000004a },
119*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_LEFT_1, 0x0000004a },
120*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_RIGHT_2, 0x0000004a },
121*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_LEFT_2, 0x0000004a },
122*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_RIGHT_3, 0x0000004a },
123*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_LEFT_3, 0x0000004a },
124*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_RIGHT_4, 0x0000004a },
125*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_LEFT_4, 0x0000004a },
126*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_RIGHT_5, 0x0000004a },
127*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_LEFT_5, 0x0000004a },
128*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_RIGHT_6, 0x0000004a },
129*4882a593Smuzhiyun 	{ CX2072X_ADC1_AMP_GAIN_LEFT_6, 0x0000004a },
130*4882a593Smuzhiyun 	{ CX2072X_ADC1_CONNECTION_SELECT_CONTROL, 0x00000000 },
131*4882a593Smuzhiyun 	{ CX2072X_ADC1_POWER_STATE, 0x00000433 },
132*4882a593Smuzhiyun 	{ CX2072X_ADC1_CONVERTER_STREAM_CHANNEL, 0x00000000 },
133*4882a593Smuzhiyun 	{ CX2072X_ADC2_CONVERTER_FORMAT, 0x00000031 },
134*4882a593Smuzhiyun 	{ CX2072X_ADC2_AMP_GAIN_RIGHT_0, 0x0000004a },
135*4882a593Smuzhiyun 	{ CX2072X_ADC2_AMP_GAIN_LEFT_0, 0x0000004a },
136*4882a593Smuzhiyun 	{ CX2072X_ADC2_AMP_GAIN_RIGHT_1, 0x0000004a },
137*4882a593Smuzhiyun 	{ CX2072X_ADC2_AMP_GAIN_LEFT_1, 0x0000004a },
138*4882a593Smuzhiyun 	{ CX2072X_ADC2_AMP_GAIN_RIGHT_2, 0x0000004a },
139*4882a593Smuzhiyun 	{ CX2072X_ADC2_AMP_GAIN_LEFT_2, 0x0000004a },
140*4882a593Smuzhiyun 	{ CX2072X_ADC2_CONNECTION_SELECT_CONTROL, 0x00000000 },
141*4882a593Smuzhiyun 	{ CX2072X_ADC2_POWER_STATE, 0x00000433 },
142*4882a593Smuzhiyun 	{ CX2072X_ADC2_CONVERTER_STREAM_CHANNEL, 0x00000000 },
143*4882a593Smuzhiyun 	{ CX2072X_PORTA_CONNECTION_SELECT_CTRL, 0x00000000 },
144*4882a593Smuzhiyun 	{ CX2072X_PORTA_POWER_STATE, 0x00000433 },
145*4882a593Smuzhiyun 	{ CX2072X_PORTA_PIN_CTRL, 0x000000c0 },
146*4882a593Smuzhiyun 	{ CX2072X_PORTA_UNSOLICITED_RESPONSE, 0x00000000 },
147*4882a593Smuzhiyun 	{ CX2072X_PORTA_PIN_SENSE, 0x00000000 },
148*4882a593Smuzhiyun 	{ CX2072X_PORTA_EAPD_BTL, 0x00000002 },
149*4882a593Smuzhiyun 	{ CX2072X_PORTB_POWER_STATE, 0x00000433 },
150*4882a593Smuzhiyun 	{ CX2072X_PORTB_PIN_CTRL, 0x00000000 },
151*4882a593Smuzhiyun 	{ CX2072X_PORTB_UNSOLICITED_RESPONSE, 0x00000000 },
152*4882a593Smuzhiyun 	{ CX2072X_PORTB_PIN_SENSE, 0x00000000 },
153*4882a593Smuzhiyun 	{ CX2072X_PORTB_EAPD_BTL, 0x00000002 },
154*4882a593Smuzhiyun 	{ CX2072X_PORTB_GAIN_RIGHT, 0x00000000 },
155*4882a593Smuzhiyun 	{ CX2072X_PORTB_GAIN_LEFT, 0x00000000 },
156*4882a593Smuzhiyun 	{ CX2072X_PORTC_POWER_STATE, 0x00000433 },
157*4882a593Smuzhiyun 	{ CX2072X_PORTC_PIN_CTRL, 0x00000000 },
158*4882a593Smuzhiyun 	{ CX2072X_PORTC_GAIN_RIGHT, 0x00000000 },
159*4882a593Smuzhiyun 	{ CX2072X_PORTC_GAIN_LEFT, 0x00000000 },
160*4882a593Smuzhiyun 	{ CX2072X_PORTD_POWER_STATE, 0x00000433 },
161*4882a593Smuzhiyun 	{ CX2072X_PORTD_PIN_CTRL, 0x00000020 },
162*4882a593Smuzhiyun 	{ CX2072X_PORTD_UNSOLICITED_RESPONSE, 0x00000000 },
163*4882a593Smuzhiyun 	{ CX2072X_PORTD_PIN_SENSE, 0x00000000 },
164*4882a593Smuzhiyun 	{ CX2072X_PORTD_GAIN_RIGHT, 0x00000000 },
165*4882a593Smuzhiyun 	{ CX2072X_PORTD_GAIN_LEFT, 0x00000000 },
166*4882a593Smuzhiyun 	{ CX2072X_PORTE_CONNECTION_SELECT_CTRL, 0x00000000 },
167*4882a593Smuzhiyun 	{ CX2072X_PORTE_POWER_STATE, 0x00000433 },
168*4882a593Smuzhiyun 	{ CX2072X_PORTE_PIN_CTRL, 0x00000040 },
169*4882a593Smuzhiyun 	{ CX2072X_PORTE_UNSOLICITED_RESPONSE, 0x00000000 },
170*4882a593Smuzhiyun 	{ CX2072X_PORTE_PIN_SENSE, 0x00000000 },
171*4882a593Smuzhiyun 	{ CX2072X_PORTE_EAPD_BTL, 0x00000002 },
172*4882a593Smuzhiyun 	{ CX2072X_PORTE_GAIN_RIGHT, 0x00000000 },
173*4882a593Smuzhiyun 	{ CX2072X_PORTE_GAIN_LEFT, 0x00000000 },
174*4882a593Smuzhiyun 	{ CX2072X_PORTF_POWER_STATE, 0x00000433 },
175*4882a593Smuzhiyun 	{ CX2072X_PORTF_PIN_CTRL, 0x00000000 },
176*4882a593Smuzhiyun 	{ CX2072X_PORTF_UNSOLICITED_RESPONSE, 0x00000000 },
177*4882a593Smuzhiyun 	{ CX2072X_PORTF_PIN_SENSE, 0x00000000 },
178*4882a593Smuzhiyun 	{ CX2072X_PORTF_GAIN_RIGHT, 0x00000000 },
179*4882a593Smuzhiyun 	{ CX2072X_PORTF_GAIN_LEFT, 0x00000000 },
180*4882a593Smuzhiyun 	{ CX2072X_PORTG_POWER_STATE, 0x00000433 },
181*4882a593Smuzhiyun 	{ CX2072X_PORTG_PIN_CTRL, 0x00000040 },
182*4882a593Smuzhiyun 	{ CX2072X_PORTG_CONNECTION_SELECT_CTRL, 0x00000000 },
183*4882a593Smuzhiyun 	{ CX2072X_PORTG_EAPD_BTL, 0x00000002 },
184*4882a593Smuzhiyun 	{ CX2072X_PORTM_POWER_STATE, 0x00000433 },
185*4882a593Smuzhiyun 	{ CX2072X_PORTM_PIN_CTRL, 0x00000000 },
186*4882a593Smuzhiyun 	{ CX2072X_PORTM_CONNECTION_SELECT_CTRL, 0x00000000 },
187*4882a593Smuzhiyun 	{ CX2072X_PORTM_EAPD_BTL, 0x00000002 },
188*4882a593Smuzhiyun 	{ CX2072X_MIXER_POWER_STATE, 0x00000433 },
189*4882a593Smuzhiyun 	{ CX2072X_MIXER_GAIN_RIGHT_0, 0x0000004a },
190*4882a593Smuzhiyun 	{ CX2072X_MIXER_GAIN_LEFT_0, 0x0000004a },
191*4882a593Smuzhiyun 	{ CX2072X_MIXER_GAIN_RIGHT_1, 0x0000004a },
192*4882a593Smuzhiyun 	{ CX2072X_MIXER_GAIN_LEFT_1, 0x0000004a },
193*4882a593Smuzhiyun 	{ CX2072X_SPKR_DRC_ENABLE_STEP, 0x040065a4 },
194*4882a593Smuzhiyun 	{ CX2072X_SPKR_DRC_CONTROL, 0x007b0024 },
195*4882a593Smuzhiyun 	{ CX2072X_SPKR_DRC_TEST, 0x00000000 },
196*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_BIOS_TEST0, 0x001f008a },
197*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_BIOS_TEST2, 0x00990026 },
198*4882a593Smuzhiyun 	{ CX2072X_I2SPCM_CONTROL1, 0x00010001 },
199*4882a593Smuzhiyun 	{ CX2072X_I2SPCM_CONTROL2, 0x00000000 },
200*4882a593Smuzhiyun 	{ CX2072X_I2SPCM_CONTROL3, 0x00000000 },
201*4882a593Smuzhiyun 	{ CX2072X_I2SPCM_CONTROL4, 0x00000000 },
202*4882a593Smuzhiyun 	{ CX2072X_I2SPCM_CONTROL5, 0x00000000 },
203*4882a593Smuzhiyun 	{ CX2072X_I2SPCM_CONTROL6, 0x00000000 },
204*4882a593Smuzhiyun 	{ CX2072X_UM_INTERRUPT_CRTL_E, 0x00000000 },
205*4882a593Smuzhiyun 	{ CX2072X_CODEC_TEST2, 0x00000000 },
206*4882a593Smuzhiyun 	{ CX2072X_CODEC_TEST9, 0x00000004 },
207*4882a593Smuzhiyun 	{ CX2072X_CODEC_TEST20, 0x00000600 },
208*4882a593Smuzhiyun 	{ CX2072X_CODEC_TEST26, 0x00000208 },
209*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST4, 0x00000000 },
210*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST5, 0x00000000 },
211*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST6, 0x0000059a },
212*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST7, 0x000000a7 },
213*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST8, 0x00000017 },
214*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST9, 0x00000000 },
215*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST10, 0x00000285 },
216*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST11, 0x00000000 },
217*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST12, 0x00000000 },
218*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST13, 0x00000000 },
219*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_TEST1, 0x00000242 },
220*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_TEST11, 0x00000000 },
221*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_TEST12, 0x00000084 },
222*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_TEST15, 0x00000077 },
223*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_TEST16, 0x00000021 },
224*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_TEST17, 0x00000018 },
225*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_TEST18, 0x00000024 },
226*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_TEST19, 0x00000001 },
227*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_TEST20, 0x00000002 },
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun  * register initialization
232*4882a593Smuzhiyun  */
233*4882a593Smuzhiyun static const struct reg_sequence cx2072x_reg_init[] = {
234*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST9,	0x080 },    /* DC offset Calibration */
235*4882a593Smuzhiyun 	{ CX2072X_CODEC_TEST26,	0x65f },    /* Disable the PA */
236*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST10, 0x289 },   /* Set the speaker output gain */
237*4882a593Smuzhiyun 	{ CX2072X_CODEC_TEST20,	0xf05 },
238*4882a593Smuzhiyun 	{ CX2072X_CODEC_TESTXX,	0x380 },
239*4882a593Smuzhiyun 	{ CX2072X_CODEC_TEST26,	0xb90 },
240*4882a593Smuzhiyun 	{ CX2072X_CODEC_TEST9,	0x001 },    /* Enable 30 Hz High pass filter */
241*4882a593Smuzhiyun 	{ CX2072X_ANALOG_TEST3,	0x300 },    /* Disable PCBEEP pad */
242*4882a593Smuzhiyun 	{ CX2072X_CODEC_TEST24,	0x100 },    /* Disable SnM mode */
243*4882a593Smuzhiyun 	{ CX2072X_PORTD_PIN_CTRL, 0x020 },  /* Enable PortD input */
244*4882a593Smuzhiyun 	{ CX2072X_GPIO_ENABLE,	0x040 },    /* Enable GPIO7 pin for button */
245*4882a593Smuzhiyun 	{ CX2072X_GPIO_UM_ENABLE, 0x040 },  /* Enable UM for GPIO7 */
246*4882a593Smuzhiyun 	{ CX2072X_UM_RESPONSE,	0x080 },    /* Enable button response */
247*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_TEST12, 0x0c4 },  /* Enable headset button */
248*4882a593Smuzhiyun 	{ CX2072X_DIGITAL_TEST0, 0x415 },   /* Power down class-D during idle */
249*4882a593Smuzhiyun 	{ CX2072X_I2SPCM_CONTROL2, 0x00f }, /* Enable I2S TX */
250*4882a593Smuzhiyun 	{ CX2072X_I2SPCM_CONTROL3, 0x00f }, /* Enable I2S RX */
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
cx2072x_register_size(unsigned int reg)253*4882a593Smuzhiyun static unsigned int cx2072x_register_size(unsigned int reg)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	switch (reg) {
256*4882a593Smuzhiyun 	case CX2072X_VENDOR_ID:
257*4882a593Smuzhiyun 	case CX2072X_REVISION_ID:
258*4882a593Smuzhiyun 	case CX2072X_PORTA_PIN_SENSE:
259*4882a593Smuzhiyun 	case CX2072X_PORTB_PIN_SENSE:
260*4882a593Smuzhiyun 	case CX2072X_PORTD_PIN_SENSE:
261*4882a593Smuzhiyun 	case CX2072X_PORTE_PIN_SENSE:
262*4882a593Smuzhiyun 	case CX2072X_PORTF_PIN_SENSE:
263*4882a593Smuzhiyun 	case CX2072X_I2SPCM_CONTROL1:
264*4882a593Smuzhiyun 	case CX2072X_I2SPCM_CONTROL2:
265*4882a593Smuzhiyun 	case CX2072X_I2SPCM_CONTROL3:
266*4882a593Smuzhiyun 	case CX2072X_I2SPCM_CONTROL4:
267*4882a593Smuzhiyun 	case CX2072X_I2SPCM_CONTROL5:
268*4882a593Smuzhiyun 	case CX2072X_I2SPCM_CONTROL6:
269*4882a593Smuzhiyun 	case CX2072X_UM_INTERRUPT_CRTL_E:
270*4882a593Smuzhiyun 	case CX2072X_EQ_G_COEFF:
271*4882a593Smuzhiyun 	case CX2072X_SPKR_DRC_CONTROL:
272*4882a593Smuzhiyun 	case CX2072X_SPKR_DRC_TEST:
273*4882a593Smuzhiyun 	case CX2072X_DIGITAL_BIOS_TEST0:
274*4882a593Smuzhiyun 	case CX2072X_DIGITAL_BIOS_TEST2:
275*4882a593Smuzhiyun 		return 4;
276*4882a593Smuzhiyun 	case CX2072X_EQ_ENABLE_BYPASS:
277*4882a593Smuzhiyun 	case CX2072X_EQ_B0_COEFF:
278*4882a593Smuzhiyun 	case CX2072X_EQ_B1_COEFF:
279*4882a593Smuzhiyun 	case CX2072X_EQ_B2_COEFF:
280*4882a593Smuzhiyun 	case CX2072X_EQ_A1_COEFF:
281*4882a593Smuzhiyun 	case CX2072X_EQ_A2_COEFF:
282*4882a593Smuzhiyun 	case CX2072X_DAC1_CONVERTER_FORMAT:
283*4882a593Smuzhiyun 	case CX2072X_DAC2_CONVERTER_FORMAT:
284*4882a593Smuzhiyun 	case CX2072X_ADC1_CONVERTER_FORMAT:
285*4882a593Smuzhiyun 	case CX2072X_ADC2_CONVERTER_FORMAT:
286*4882a593Smuzhiyun 	case CX2072X_CODEC_TEST2:
287*4882a593Smuzhiyun 	case CX2072X_CODEC_TEST9:
288*4882a593Smuzhiyun 	case CX2072X_CODEC_TEST20:
289*4882a593Smuzhiyun 	case CX2072X_CODEC_TEST26:
290*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST3:
291*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST4:
292*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST5:
293*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST6:
294*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST7:
295*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST8:
296*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST9:
297*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST10:
298*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST11:
299*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST12:
300*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST13:
301*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST0:
302*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST1:
303*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST11:
304*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST12:
305*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST15:
306*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST16:
307*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST17:
308*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST18:
309*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST19:
310*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST20:
311*4882a593Smuzhiyun 		return 2;
312*4882a593Smuzhiyun 	default:
313*4882a593Smuzhiyun 		return 1;
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
cx2072x_readable_register(struct device * dev,unsigned int reg)317*4882a593Smuzhiyun static bool cx2072x_readable_register(struct device *dev, unsigned int reg)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	switch (reg) {
320*4882a593Smuzhiyun 	case CX2072X_VENDOR_ID:
321*4882a593Smuzhiyun 	case CX2072X_REVISION_ID:
322*4882a593Smuzhiyun 	case CX2072X_CURRENT_BCLK_FREQUENCY:
323*4882a593Smuzhiyun 	case CX2072X_AFG_POWER_STATE:
324*4882a593Smuzhiyun 	case CX2072X_UM_RESPONSE:
325*4882a593Smuzhiyun 	case CX2072X_GPIO_DATA:
326*4882a593Smuzhiyun 	case CX2072X_GPIO_ENABLE:
327*4882a593Smuzhiyun 	case CX2072X_GPIO_DIRECTION:
328*4882a593Smuzhiyun 	case CX2072X_GPIO_WAKE:
329*4882a593Smuzhiyun 	case CX2072X_GPIO_UM_ENABLE:
330*4882a593Smuzhiyun 	case CX2072X_GPIO_STICKY_MASK:
331*4882a593Smuzhiyun 	case CX2072X_DAC1_CONVERTER_FORMAT:
332*4882a593Smuzhiyun 	case CX2072X_DAC1_AMP_GAIN_RIGHT:
333*4882a593Smuzhiyun 	case CX2072X_DAC1_AMP_GAIN_LEFT:
334*4882a593Smuzhiyun 	case CX2072X_DAC1_POWER_STATE:
335*4882a593Smuzhiyun 	case CX2072X_DAC1_CONVERTER_STREAM_CHANNEL:
336*4882a593Smuzhiyun 	case CX2072X_DAC1_EAPD_ENABLE:
337*4882a593Smuzhiyun 	case CX2072X_DAC2_CONVERTER_FORMAT:
338*4882a593Smuzhiyun 	case CX2072X_DAC2_AMP_GAIN_RIGHT:
339*4882a593Smuzhiyun 	case CX2072X_DAC2_AMP_GAIN_LEFT:
340*4882a593Smuzhiyun 	case CX2072X_DAC2_POWER_STATE:
341*4882a593Smuzhiyun 	case CX2072X_DAC2_CONVERTER_STREAM_CHANNEL:
342*4882a593Smuzhiyun 	case CX2072X_ADC1_CONVERTER_FORMAT:
343*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_RIGHT_0:
344*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_LEFT_0:
345*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_RIGHT_1:
346*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_LEFT_1:
347*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_RIGHT_2:
348*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_LEFT_2:
349*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_RIGHT_3:
350*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_LEFT_3:
351*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_RIGHT_4:
352*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_LEFT_4:
353*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_RIGHT_5:
354*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_LEFT_5:
355*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_RIGHT_6:
356*4882a593Smuzhiyun 	case CX2072X_ADC1_AMP_GAIN_LEFT_6:
357*4882a593Smuzhiyun 	case CX2072X_ADC1_CONNECTION_SELECT_CONTROL:
358*4882a593Smuzhiyun 	case CX2072X_ADC1_POWER_STATE:
359*4882a593Smuzhiyun 	case CX2072X_ADC1_CONVERTER_STREAM_CHANNEL:
360*4882a593Smuzhiyun 	case CX2072X_ADC2_CONVERTER_FORMAT:
361*4882a593Smuzhiyun 	case CX2072X_ADC2_AMP_GAIN_RIGHT_0:
362*4882a593Smuzhiyun 	case CX2072X_ADC2_AMP_GAIN_LEFT_0:
363*4882a593Smuzhiyun 	case CX2072X_ADC2_AMP_GAIN_RIGHT_1:
364*4882a593Smuzhiyun 	case CX2072X_ADC2_AMP_GAIN_LEFT_1:
365*4882a593Smuzhiyun 	case CX2072X_ADC2_AMP_GAIN_RIGHT_2:
366*4882a593Smuzhiyun 	case CX2072X_ADC2_AMP_GAIN_LEFT_2:
367*4882a593Smuzhiyun 	case CX2072X_ADC2_CONNECTION_SELECT_CONTROL:
368*4882a593Smuzhiyun 	case CX2072X_ADC2_POWER_STATE:
369*4882a593Smuzhiyun 	case CX2072X_ADC2_CONVERTER_STREAM_CHANNEL:
370*4882a593Smuzhiyun 	case CX2072X_PORTA_CONNECTION_SELECT_CTRL:
371*4882a593Smuzhiyun 	case CX2072X_PORTA_POWER_STATE:
372*4882a593Smuzhiyun 	case CX2072X_PORTA_PIN_CTRL:
373*4882a593Smuzhiyun 	case CX2072X_PORTA_UNSOLICITED_RESPONSE:
374*4882a593Smuzhiyun 	case CX2072X_PORTA_PIN_SENSE:
375*4882a593Smuzhiyun 	case CX2072X_PORTA_EAPD_BTL:
376*4882a593Smuzhiyun 	case CX2072X_PORTB_POWER_STATE:
377*4882a593Smuzhiyun 	case CX2072X_PORTB_PIN_CTRL:
378*4882a593Smuzhiyun 	case CX2072X_PORTB_UNSOLICITED_RESPONSE:
379*4882a593Smuzhiyun 	case CX2072X_PORTB_PIN_SENSE:
380*4882a593Smuzhiyun 	case CX2072X_PORTB_EAPD_BTL:
381*4882a593Smuzhiyun 	case CX2072X_PORTB_GAIN_RIGHT:
382*4882a593Smuzhiyun 	case CX2072X_PORTB_GAIN_LEFT:
383*4882a593Smuzhiyun 	case CX2072X_PORTC_POWER_STATE:
384*4882a593Smuzhiyun 	case CX2072X_PORTC_PIN_CTRL:
385*4882a593Smuzhiyun 	case CX2072X_PORTC_GAIN_RIGHT:
386*4882a593Smuzhiyun 	case CX2072X_PORTC_GAIN_LEFT:
387*4882a593Smuzhiyun 	case CX2072X_PORTD_POWER_STATE:
388*4882a593Smuzhiyun 	case CX2072X_PORTD_PIN_CTRL:
389*4882a593Smuzhiyun 	case CX2072X_PORTD_UNSOLICITED_RESPONSE:
390*4882a593Smuzhiyun 	case CX2072X_PORTD_PIN_SENSE:
391*4882a593Smuzhiyun 	case CX2072X_PORTD_GAIN_RIGHT:
392*4882a593Smuzhiyun 	case CX2072X_PORTD_GAIN_LEFT:
393*4882a593Smuzhiyun 	case CX2072X_PORTE_CONNECTION_SELECT_CTRL:
394*4882a593Smuzhiyun 	case CX2072X_PORTE_POWER_STATE:
395*4882a593Smuzhiyun 	case CX2072X_PORTE_PIN_CTRL:
396*4882a593Smuzhiyun 	case CX2072X_PORTE_UNSOLICITED_RESPONSE:
397*4882a593Smuzhiyun 	case CX2072X_PORTE_PIN_SENSE:
398*4882a593Smuzhiyun 	case CX2072X_PORTE_EAPD_BTL:
399*4882a593Smuzhiyun 	case CX2072X_PORTE_GAIN_RIGHT:
400*4882a593Smuzhiyun 	case CX2072X_PORTE_GAIN_LEFT:
401*4882a593Smuzhiyun 	case CX2072X_PORTF_POWER_STATE:
402*4882a593Smuzhiyun 	case CX2072X_PORTF_PIN_CTRL:
403*4882a593Smuzhiyun 	case CX2072X_PORTF_UNSOLICITED_RESPONSE:
404*4882a593Smuzhiyun 	case CX2072X_PORTF_PIN_SENSE:
405*4882a593Smuzhiyun 	case CX2072X_PORTF_GAIN_RIGHT:
406*4882a593Smuzhiyun 	case CX2072X_PORTF_GAIN_LEFT:
407*4882a593Smuzhiyun 	case CX2072X_PORTG_POWER_STATE:
408*4882a593Smuzhiyun 	case CX2072X_PORTG_PIN_CTRL:
409*4882a593Smuzhiyun 	case CX2072X_PORTG_CONNECTION_SELECT_CTRL:
410*4882a593Smuzhiyun 	case CX2072X_PORTG_EAPD_BTL:
411*4882a593Smuzhiyun 	case CX2072X_PORTM_POWER_STATE:
412*4882a593Smuzhiyun 	case CX2072X_PORTM_PIN_CTRL:
413*4882a593Smuzhiyun 	case CX2072X_PORTM_CONNECTION_SELECT_CTRL:
414*4882a593Smuzhiyun 	case CX2072X_PORTM_EAPD_BTL:
415*4882a593Smuzhiyun 	case CX2072X_MIXER_POWER_STATE:
416*4882a593Smuzhiyun 	case CX2072X_MIXER_GAIN_RIGHT_0:
417*4882a593Smuzhiyun 	case CX2072X_MIXER_GAIN_LEFT_0:
418*4882a593Smuzhiyun 	case CX2072X_MIXER_GAIN_RIGHT_1:
419*4882a593Smuzhiyun 	case CX2072X_MIXER_GAIN_LEFT_1:
420*4882a593Smuzhiyun 	case CX2072X_EQ_ENABLE_BYPASS:
421*4882a593Smuzhiyun 	case CX2072X_EQ_B0_COEFF:
422*4882a593Smuzhiyun 	case CX2072X_EQ_B1_COEFF:
423*4882a593Smuzhiyun 	case CX2072X_EQ_B2_COEFF:
424*4882a593Smuzhiyun 	case CX2072X_EQ_A1_COEFF:
425*4882a593Smuzhiyun 	case CX2072X_EQ_A2_COEFF:
426*4882a593Smuzhiyun 	case CX2072X_EQ_G_COEFF:
427*4882a593Smuzhiyun 	case CX2072X_SPKR_DRC_ENABLE_STEP:
428*4882a593Smuzhiyun 	case CX2072X_SPKR_DRC_CONTROL:
429*4882a593Smuzhiyun 	case CX2072X_SPKR_DRC_TEST:
430*4882a593Smuzhiyun 	case CX2072X_DIGITAL_BIOS_TEST0:
431*4882a593Smuzhiyun 	case CX2072X_DIGITAL_BIOS_TEST2:
432*4882a593Smuzhiyun 	case CX2072X_I2SPCM_CONTROL1:
433*4882a593Smuzhiyun 	case CX2072X_I2SPCM_CONTROL2:
434*4882a593Smuzhiyun 	case CX2072X_I2SPCM_CONTROL3:
435*4882a593Smuzhiyun 	case CX2072X_I2SPCM_CONTROL4:
436*4882a593Smuzhiyun 	case CX2072X_I2SPCM_CONTROL5:
437*4882a593Smuzhiyun 	case CX2072X_I2SPCM_CONTROL6:
438*4882a593Smuzhiyun 	case CX2072X_UM_INTERRUPT_CRTL_E:
439*4882a593Smuzhiyun 	case CX2072X_CODEC_TEST2:
440*4882a593Smuzhiyun 	case CX2072X_CODEC_TEST9:
441*4882a593Smuzhiyun 	case CX2072X_CODEC_TEST20:
442*4882a593Smuzhiyun 	case CX2072X_CODEC_TEST26:
443*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST4:
444*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST5:
445*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST6:
446*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST7:
447*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST8:
448*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST9:
449*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST10:
450*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST11:
451*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST12:
452*4882a593Smuzhiyun 	case CX2072X_ANALOG_TEST13:
453*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST0:
454*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST1:
455*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST11:
456*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST12:
457*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST15:
458*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST16:
459*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST17:
460*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST18:
461*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST19:
462*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST20:
463*4882a593Smuzhiyun 		return true;
464*4882a593Smuzhiyun 	default:
465*4882a593Smuzhiyun 		return false;
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
cx2072x_volatile_register(struct device * dev,unsigned int reg)469*4882a593Smuzhiyun static bool cx2072x_volatile_register(struct device *dev, unsigned int reg)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	switch (reg) {
472*4882a593Smuzhiyun 	case CX2072X_VENDOR_ID:
473*4882a593Smuzhiyun 	case CX2072X_REVISION_ID:
474*4882a593Smuzhiyun 	case CX2072X_UM_INTERRUPT_CRTL_E:
475*4882a593Smuzhiyun 	case CX2072X_DIGITAL_TEST11:
476*4882a593Smuzhiyun 	case CX2072X_PORTA_PIN_SENSE:
477*4882a593Smuzhiyun 	case CX2072X_PORTB_PIN_SENSE:
478*4882a593Smuzhiyun 	case CX2072X_PORTD_PIN_SENSE:
479*4882a593Smuzhiyun 	case CX2072X_PORTE_PIN_SENSE:
480*4882a593Smuzhiyun 	case CX2072X_PORTF_PIN_SENSE:
481*4882a593Smuzhiyun 	case CX2072X_EQ_G_COEFF:
482*4882a593Smuzhiyun 	case CX2072X_EQ_BAND:
483*4882a593Smuzhiyun 		return true;
484*4882a593Smuzhiyun 	default:
485*4882a593Smuzhiyun 		return false;
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
cx2072x_reg_raw_write(struct i2c_client * client,unsigned int reg,const void * val,size_t val_count)489*4882a593Smuzhiyun static int cx2072x_reg_raw_write(struct i2c_client *client,
490*4882a593Smuzhiyun 				 unsigned int reg,
491*4882a593Smuzhiyun 				 const void *val, size_t val_count)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	struct device *dev = &client->dev;
494*4882a593Smuzhiyun 	u8 buf[2 + CX2072X_MAX_EQ_COEFF];
495*4882a593Smuzhiyun 	int ret;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	if (WARN_ON(val_count + 2 > sizeof(buf)))
498*4882a593Smuzhiyun 		return -EINVAL;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	buf[0] = reg >> 8;
501*4882a593Smuzhiyun 	buf[1] = reg & 0xff;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	memcpy(buf + 2, val, val_count);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	ret = i2c_master_send(client, buf, val_count + 2);
506*4882a593Smuzhiyun 	if (ret != val_count + 2) {
507*4882a593Smuzhiyun 		dev_err(dev, "I2C write failed, ret = %d\n", ret);
508*4882a593Smuzhiyun 		return ret < 0 ? ret : -EIO;
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 	return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
cx2072x_reg_write(void * context,unsigned int reg,unsigned int value)513*4882a593Smuzhiyun static int cx2072x_reg_write(void *context, unsigned int reg,
514*4882a593Smuzhiyun 			     unsigned int value)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	__le32 raw_value;
517*4882a593Smuzhiyun 	unsigned int size;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	size = cx2072x_register_size(reg);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (reg == CX2072X_UM_INTERRUPT_CRTL_E) {
522*4882a593Smuzhiyun 		/* Update the MSB byte only */
523*4882a593Smuzhiyun 		reg += 3;
524*4882a593Smuzhiyun 		size = 1;
525*4882a593Smuzhiyun 		value >>= 24;
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	raw_value = cpu_to_le32(value);
529*4882a593Smuzhiyun 	return cx2072x_reg_raw_write(context, reg, &raw_value, size);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
cx2072x_reg_read(void * context,unsigned int reg,unsigned int * value)532*4882a593Smuzhiyun static int cx2072x_reg_read(void *context, unsigned int reg,
533*4882a593Smuzhiyun 			    unsigned int *value)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	struct i2c_client *client = context;
536*4882a593Smuzhiyun 	struct device *dev = &client->dev;
537*4882a593Smuzhiyun 	__le32 recv_buf = 0;
538*4882a593Smuzhiyun 	struct i2c_msg msgs[2];
539*4882a593Smuzhiyun 	unsigned int size;
540*4882a593Smuzhiyun 	u8 send_buf[2];
541*4882a593Smuzhiyun 	int ret;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	size = cx2072x_register_size(reg);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	send_buf[0] = reg >> 8;
546*4882a593Smuzhiyun 	send_buf[1] = reg & 0xff;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	msgs[0].addr = client->addr;
549*4882a593Smuzhiyun 	msgs[0].len = sizeof(send_buf);
550*4882a593Smuzhiyun 	msgs[0].buf = send_buf;
551*4882a593Smuzhiyun 	msgs[0].flags = 0;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	msgs[1].addr = client->addr;
554*4882a593Smuzhiyun 	msgs[1].len = size;
555*4882a593Smuzhiyun 	msgs[1].buf = (u8 *)&recv_buf;
556*4882a593Smuzhiyun 	msgs[1].flags = I2C_M_RD;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
559*4882a593Smuzhiyun 	if (ret != ARRAY_SIZE(msgs)) {
560*4882a593Smuzhiyun 		dev_err(dev, "Failed to read register, ret = %d\n", ret);
561*4882a593Smuzhiyun 		return ret < 0 ? ret : -EIO;
562*4882a593Smuzhiyun 	}
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	*value = le32_to_cpu(recv_buf);
565*4882a593Smuzhiyun 	return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun /* get suggested pre_div valuce from mclk frequency */
get_div_from_mclk(unsigned int mclk)569*4882a593Smuzhiyun static unsigned int get_div_from_mclk(unsigned int mclk)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	unsigned int div = 8;
572*4882a593Smuzhiyun 	int i;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mclk_pre_div); i++) {
575*4882a593Smuzhiyun 		if (mclk <= mclk_pre_div[i].mclk) {
576*4882a593Smuzhiyun 			div = mclk_pre_div[i].div;
577*4882a593Smuzhiyun 			break;
578*4882a593Smuzhiyun 		}
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 	return div;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
cx2072x_config_pll(struct cx2072x_priv * cx2072x)583*4882a593Smuzhiyun static int cx2072x_config_pll(struct cx2072x_priv *cx2072x)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	struct device *dev = cx2072x->dev;
586*4882a593Smuzhiyun 	unsigned int pre_div;
587*4882a593Smuzhiyun 	unsigned int pre_div_val;
588*4882a593Smuzhiyun 	unsigned int pll_input;
589*4882a593Smuzhiyun 	unsigned int pll_output;
590*4882a593Smuzhiyun 	unsigned int int_div;
591*4882a593Smuzhiyun 	unsigned int frac_div;
592*4882a593Smuzhiyun 	u64 frac_num;
593*4882a593Smuzhiyun 	unsigned int frac;
594*4882a593Smuzhiyun 	unsigned int sample_rate = cx2072x->sample_rate;
595*4882a593Smuzhiyun 	int pt_sample_per_sync = 2;
596*4882a593Smuzhiyun 	int pt_clock_per_sample = 96;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	switch (sample_rate) {
599*4882a593Smuzhiyun 	case 48000:
600*4882a593Smuzhiyun 	case 32000:
601*4882a593Smuzhiyun 	case 24000:
602*4882a593Smuzhiyun 	case 16000:
603*4882a593Smuzhiyun 		break;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	case 96000:
606*4882a593Smuzhiyun 		pt_sample_per_sync = 1;
607*4882a593Smuzhiyun 		pt_clock_per_sample = 48;
608*4882a593Smuzhiyun 		break;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	case 192000:
611*4882a593Smuzhiyun 		pt_sample_per_sync = 0;
612*4882a593Smuzhiyun 		pt_clock_per_sample = 24;
613*4882a593Smuzhiyun 		break;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	default:
616*4882a593Smuzhiyun 		dev_err(dev, "Unsupported sample rate %d\n", sample_rate);
617*4882a593Smuzhiyun 		return -EINVAL;
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	/* Configure PLL settings */
621*4882a593Smuzhiyun 	pre_div = get_div_from_mclk(cx2072x->mclk_rate);
622*4882a593Smuzhiyun 	pll_input = cx2072x->mclk_rate / pre_div;
623*4882a593Smuzhiyun 	pll_output = sample_rate * 3072;
624*4882a593Smuzhiyun 	int_div = pll_output / pll_input;
625*4882a593Smuzhiyun 	frac_div = pll_output - (int_div * pll_input);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	if (frac_div) {
628*4882a593Smuzhiyun 		frac_div *= 1000;
629*4882a593Smuzhiyun 		frac_div /= pll_input;
630*4882a593Smuzhiyun 		frac_num = (u64)(4000 + frac_div) * ((1 << 20) - 4);
631*4882a593Smuzhiyun 		do_div(frac_num, 7);
632*4882a593Smuzhiyun 		frac = ((u32)frac_num + 499) / 1000;
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 	pre_div_val = (pre_div - 1) * 2;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST4,
637*4882a593Smuzhiyun 		     0x40 | (pre_div_val << 8));
638*4882a593Smuzhiyun 	if (frac_div == 0) {
639*4882a593Smuzhiyun 		/* Int mode */
640*4882a593Smuzhiyun 		regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST7, 0x100);
641*4882a593Smuzhiyun 	} else {
642*4882a593Smuzhiyun 		/* frac mode */
643*4882a593Smuzhiyun 		regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST6,
644*4882a593Smuzhiyun 			     frac & 0xfff);
645*4882a593Smuzhiyun 		regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST7,
646*4882a593Smuzhiyun 			     (u8)(frac >> 12));
647*4882a593Smuzhiyun 	}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	int_div--;
650*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST8, int_div);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	/* configure PLL tracking */
653*4882a593Smuzhiyun 	if (frac_div == 0) {
654*4882a593Smuzhiyun 		/* disable PLL tracking */
655*4882a593Smuzhiyun 		regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST16, 0x00);
656*4882a593Smuzhiyun 	} else {
657*4882a593Smuzhiyun 		/* configure and enable PLL tracking */
658*4882a593Smuzhiyun 		regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST16,
659*4882a593Smuzhiyun 			     (pt_sample_per_sync << 4) & 0xf0);
660*4882a593Smuzhiyun 		regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST17,
661*4882a593Smuzhiyun 			     pt_clock_per_sample);
662*4882a593Smuzhiyun 		regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST18,
663*4882a593Smuzhiyun 			     pt_clock_per_sample * 3 / 2);
664*4882a593Smuzhiyun 		regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST19, 0x01);
665*4882a593Smuzhiyun 		regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST20, 0x02);
666*4882a593Smuzhiyun 		regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_TEST16,
667*4882a593Smuzhiyun 				   0x01, 0x01);
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
cx2072x_config_i2spcm(struct cx2072x_priv * cx2072x)673*4882a593Smuzhiyun static int cx2072x_config_i2spcm(struct cx2072x_priv *cx2072x)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	struct device *dev = cx2072x->dev;
676*4882a593Smuzhiyun 	unsigned int bclk_rate = 0;
677*4882a593Smuzhiyun 	int is_i2s = 0;
678*4882a593Smuzhiyun 	int has_one_bit_delay = 0;
679*4882a593Smuzhiyun 	int is_frame_inv = 0;
680*4882a593Smuzhiyun 	int is_bclk_inv = 0;
681*4882a593Smuzhiyun 	int pulse_len;
682*4882a593Smuzhiyun 	int frame_len = cx2072x->frame_size;
683*4882a593Smuzhiyun 	int sample_size = cx2072x->sample_size;
684*4882a593Smuzhiyun 	int i2s_right_slot;
685*4882a593Smuzhiyun 	int i2s_right_pause_interval = 0;
686*4882a593Smuzhiyun 	int i2s_right_pause_pos;
687*4882a593Smuzhiyun 	int is_big_endian = 1;
688*4882a593Smuzhiyun 	u64 div;
689*4882a593Smuzhiyun 	unsigned int mod;
690*4882a593Smuzhiyun 	union cx2072x_reg_i2spcm_ctrl_reg1 reg1;
691*4882a593Smuzhiyun 	union cx2072x_reg_i2spcm_ctrl_reg2 reg2;
692*4882a593Smuzhiyun 	union cx2072x_reg_i2spcm_ctrl_reg3 reg3;
693*4882a593Smuzhiyun 	union cx2072x_reg_i2spcm_ctrl_reg4 reg4;
694*4882a593Smuzhiyun 	union cx2072x_reg_i2spcm_ctrl_reg5 reg5;
695*4882a593Smuzhiyun 	union cx2072x_reg_i2spcm_ctrl_reg6 reg6;
696*4882a593Smuzhiyun 	union cx2072x_reg_digital_bios_test2 regdbt2;
697*4882a593Smuzhiyun 	const unsigned int fmt = cx2072x->dai_fmt;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	if (frame_len <= 0) {
700*4882a593Smuzhiyun 		dev_err(dev, "Incorrect frame len %d\n", frame_len);
701*4882a593Smuzhiyun 		return -EINVAL;
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if (sample_size <= 0) {
705*4882a593Smuzhiyun 		dev_err(dev, "Incorrect sample size %d\n", sample_size);
706*4882a593Smuzhiyun 		return -EINVAL;
707*4882a593Smuzhiyun 	}
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	dev_dbg(dev, "config_i2spcm set_dai_fmt- %08x\n", fmt);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	regdbt2.ulval = 0xac;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	/* set master/slave */
714*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
715*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
716*4882a593Smuzhiyun 		reg2.r.tx_master = 1;
717*4882a593Smuzhiyun 		reg3.r.rx_master = 1;
718*4882a593Smuzhiyun 		dev_dbg(dev, "Sets Master mode\n");
719*4882a593Smuzhiyun 		break;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
722*4882a593Smuzhiyun 		reg2.r.tx_master = 0;
723*4882a593Smuzhiyun 		reg3.r.rx_master = 0;
724*4882a593Smuzhiyun 		dev_dbg(dev, "Sets Slave mode\n");
725*4882a593Smuzhiyun 		break;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	default:
728*4882a593Smuzhiyun 		dev_err(dev, "Unsupported DAI master mode\n");
729*4882a593Smuzhiyun 		return -EINVAL;
730*4882a593Smuzhiyun 	}
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/* set format */
733*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
734*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
735*4882a593Smuzhiyun 		is_i2s = 1;
736*4882a593Smuzhiyun 		has_one_bit_delay = 1;
737*4882a593Smuzhiyun 		pulse_len = frame_len / 2;
738*4882a593Smuzhiyun 		break;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
741*4882a593Smuzhiyun 		is_i2s = 1;
742*4882a593Smuzhiyun 		pulse_len = frame_len / 2;
743*4882a593Smuzhiyun 		break;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
746*4882a593Smuzhiyun 		is_i2s = 1;
747*4882a593Smuzhiyun 		pulse_len = frame_len / 2;
748*4882a593Smuzhiyun 		break;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	default:
751*4882a593Smuzhiyun 		dev_err(dev, "Unsupported DAI format\n");
752*4882a593Smuzhiyun 		return -EINVAL;
753*4882a593Smuzhiyun 	}
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	/* clock inversion */
756*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
757*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
758*4882a593Smuzhiyun 		is_frame_inv = is_i2s;
759*4882a593Smuzhiyun 		is_bclk_inv = is_i2s;
760*4882a593Smuzhiyun 		break;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
763*4882a593Smuzhiyun 		is_frame_inv = !is_i2s;
764*4882a593Smuzhiyun 		is_bclk_inv = !is_i2s;
765*4882a593Smuzhiyun 		break;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
768*4882a593Smuzhiyun 		is_frame_inv = is_i2s;
769*4882a593Smuzhiyun 		is_bclk_inv = !is_i2s;
770*4882a593Smuzhiyun 		break;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
773*4882a593Smuzhiyun 		is_frame_inv = !is_i2s;
774*4882a593Smuzhiyun 		is_bclk_inv = is_i2s;
775*4882a593Smuzhiyun 		break;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	default:
778*4882a593Smuzhiyun 		dev_err(dev, "Unsupported DAI clock inversion\n");
779*4882a593Smuzhiyun 		return -EINVAL;
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	reg1.r.rx_data_one_line = 1;
783*4882a593Smuzhiyun 	reg1.r.tx_data_one_line = 1;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	if (is_i2s) {
786*4882a593Smuzhiyun 		i2s_right_slot = (frame_len / 2) / BITS_PER_SLOT;
787*4882a593Smuzhiyun 		i2s_right_pause_interval = (frame_len / 2) % BITS_PER_SLOT;
788*4882a593Smuzhiyun 		i2s_right_pause_pos = i2s_right_slot * BITS_PER_SLOT;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	reg1.r.rx_ws_pol = is_frame_inv;
792*4882a593Smuzhiyun 	reg1.r.rx_ws_wid = pulse_len - 1;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	reg1.r.rx_frm_len = frame_len / BITS_PER_SLOT - 1;
795*4882a593Smuzhiyun 	reg1.r.rx_sa_size = (sample_size / BITS_PER_SLOT) - 1;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	reg1.r.tx_ws_pol = reg1.r.rx_ws_pol;
798*4882a593Smuzhiyun 	reg1.r.tx_ws_wid = pulse_len - 1;
799*4882a593Smuzhiyun 	reg1.r.tx_frm_len = reg1.r.rx_frm_len;
800*4882a593Smuzhiyun 	reg1.r.tx_sa_size = reg1.r.rx_sa_size;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	reg2.r.tx_endian_sel = !is_big_endian;
803*4882a593Smuzhiyun 	reg2.r.tx_dstart_dly = has_one_bit_delay;
804*4882a593Smuzhiyun 	if (cx2072x->en_aec_ref)
805*4882a593Smuzhiyun 		reg2.r.tx_dstart_dly = 0;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	reg3.r.rx_endian_sel = !is_big_endian;
808*4882a593Smuzhiyun 	reg3.r.rx_dstart_dly = has_one_bit_delay;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	reg4.ulval = 0;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	if (is_i2s) {
813*4882a593Smuzhiyun 		reg2.r.tx_slot_1 = 0;
814*4882a593Smuzhiyun 		reg2.r.tx_slot_2 = i2s_right_slot;
815*4882a593Smuzhiyun 		reg3.r.rx_slot_1 = 0;
816*4882a593Smuzhiyun 		if (cx2072x->en_aec_ref)
817*4882a593Smuzhiyun 			reg3.r.rx_slot_2 = 0;
818*4882a593Smuzhiyun 		else
819*4882a593Smuzhiyun 			reg3.r.rx_slot_2 = i2s_right_slot;
820*4882a593Smuzhiyun 		reg6.r.rx_pause_start_pos = i2s_right_pause_pos;
821*4882a593Smuzhiyun 		reg6.r.rx_pause_cycles = i2s_right_pause_interval;
822*4882a593Smuzhiyun 		reg6.r.tx_pause_start_pos = i2s_right_pause_pos;
823*4882a593Smuzhiyun 		reg6.r.tx_pause_cycles = i2s_right_pause_interval;
824*4882a593Smuzhiyun 	} else {
825*4882a593Smuzhiyun 		dev_err(dev, "TDM mode is not implemented yet\n");
826*4882a593Smuzhiyun 		return -EINVAL;
827*4882a593Smuzhiyun 	}
828*4882a593Smuzhiyun 	regdbt2.r.i2s_bclk_invert = is_bclk_inv;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	reg1.r.rx_data_one_line = 1;
831*4882a593Smuzhiyun 	reg1.r.tx_data_one_line = 1;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	/* Configures the BCLK output */
834*4882a593Smuzhiyun 	bclk_rate = cx2072x->sample_rate * frame_len;
835*4882a593Smuzhiyun 	reg5.r.i2s_pcm_clk_div_chan_en = 0;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	/* Disables bclk output before setting new value */
838*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL5, 0);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	if (reg2.r.tx_master) {
841*4882a593Smuzhiyun 		/* Configures BCLK rate */
842*4882a593Smuzhiyun 		div = PLL_OUT_HZ_48;
843*4882a593Smuzhiyun 		mod = do_div(div, bclk_rate);
844*4882a593Smuzhiyun 		if (mod) {
845*4882a593Smuzhiyun 			dev_err(dev, "Unsupported BCLK %dHz\n", bclk_rate);
846*4882a593Smuzhiyun 			return -EINVAL;
847*4882a593Smuzhiyun 		}
848*4882a593Smuzhiyun 		dev_dbg(dev, "enables BCLK %dHz output\n", bclk_rate);
849*4882a593Smuzhiyun 		reg5.r.i2s_pcm_clk_div = (u32)div - 1;
850*4882a593Smuzhiyun 		reg5.r.i2s_pcm_clk_div_chan_en = 1;
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL1, reg1.ulval);
854*4882a593Smuzhiyun 	regmap_update_bits(cx2072x->regmap, CX2072X_I2SPCM_CONTROL2, 0xffffffc0,
855*4882a593Smuzhiyun 			   reg2.ulval);
856*4882a593Smuzhiyun 	regmap_update_bits(cx2072x->regmap, CX2072X_I2SPCM_CONTROL3, 0xffffffc0,
857*4882a593Smuzhiyun 			   reg3.ulval);
858*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL4, reg4.ulval);
859*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL6, reg6.ulval);
860*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL5, reg5.ulval);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST2,
863*4882a593Smuzhiyun 		     regdbt2.ulval);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	return 0;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun 
afg_power_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)868*4882a593Smuzhiyun static int afg_power_ev(struct snd_soc_dapm_widget *w,
869*4882a593Smuzhiyun 			struct snd_kcontrol *kcontrol, int event)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	struct snd_soc_component *codec = snd_soc_dapm_to_component(w->dapm);
872*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	switch (event) {
875*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
876*4882a593Smuzhiyun 		regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST0,
877*4882a593Smuzhiyun 				   0x00, 0x10);
878*4882a593Smuzhiyun 		break;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
881*4882a593Smuzhiyun 		regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST0,
882*4882a593Smuzhiyun 				   0x10, 0x10);
883*4882a593Smuzhiyun 		break;
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	return 0;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun static const struct snd_kcontrol_new cx2072x_snd_controls[] = {
890*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("PortD Boost Volume", CX2072X_PORTD_GAIN_LEFT,
891*4882a593Smuzhiyun 			 CX2072X_PORTD_GAIN_RIGHT, 0, 3, 0, boost_tlv),
892*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("PortC Boost Volume", CX2072X_PORTC_GAIN_LEFT,
893*4882a593Smuzhiyun 			 CX2072X_PORTC_GAIN_RIGHT, 0, 3, 0, boost_tlv),
894*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("PortB Boost Volume", CX2072X_PORTB_GAIN_LEFT,
895*4882a593Smuzhiyun 			 CX2072X_PORTB_GAIN_RIGHT, 0, 3, 0, boost_tlv),
896*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("PortD ADC1 Volume", CX2072X_ADC1_AMP_GAIN_LEFT_1,
897*4882a593Smuzhiyun 			 CX2072X_ADC1_AMP_GAIN_RIGHT_1, 0, 0x4a, 0, adc_tlv),
898*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("PortC ADC1 Volume", CX2072X_ADC1_AMP_GAIN_LEFT_2,
899*4882a593Smuzhiyun 			 CX2072X_ADC1_AMP_GAIN_RIGHT_2, 0, 0x4a, 0, adc_tlv),
900*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("PortB ADC1 Volume", CX2072X_ADC1_AMP_GAIN_LEFT_0,
901*4882a593Smuzhiyun 			 CX2072X_ADC1_AMP_GAIN_RIGHT_0, 0, 0x4a, 0, adc_tlv),
902*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("DAC1 Volume", CX2072X_DAC1_AMP_GAIN_LEFT,
903*4882a593Smuzhiyun 			 CX2072X_DAC1_AMP_GAIN_RIGHT, 0, 0x4a, 0, dac_tlv),
904*4882a593Smuzhiyun 	SOC_DOUBLE_R("DAC1 Switch", CX2072X_DAC1_AMP_GAIN_LEFT,
905*4882a593Smuzhiyun 		     CX2072X_DAC1_AMP_GAIN_RIGHT, 7,  1, 0),
906*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("DAC2 Volume", CX2072X_DAC2_AMP_GAIN_LEFT,
907*4882a593Smuzhiyun 			 CX2072X_DAC2_AMP_GAIN_RIGHT, 0, 0x4a, 0, dac_tlv),
908*4882a593Smuzhiyun 	SOC_SINGLE_TLV("HPF Freq", CX2072X_CODEC_TEST9, 0, 0x3f, 0, hpf_tlv),
909*4882a593Smuzhiyun 	SOC_DOUBLE("HPF Switch", CX2072X_CODEC_TEST9, 8, 9, 1, 1),
910*4882a593Smuzhiyun 	SOC_SINGLE("PortA HP Amp Switch", CX2072X_PORTA_PIN_CTRL, 7, 1, 0),
911*4882a593Smuzhiyun };
912*4882a593Smuzhiyun 
cx2072x_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)913*4882a593Smuzhiyun static int cx2072x_hw_params(struct snd_pcm_substream *substream,
914*4882a593Smuzhiyun 			     struct snd_pcm_hw_params *params,
915*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	struct snd_soc_component *codec = dai->component;
918*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
919*4882a593Smuzhiyun 	struct device *dev = codec->dev;
920*4882a593Smuzhiyun 	const unsigned int sample_rate = params_rate(params);
921*4882a593Smuzhiyun 	int sample_size, frame_size;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	/* Data sizes if not using TDM */
924*4882a593Smuzhiyun 	sample_size = params_width(params);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	if (sample_size < 0)
927*4882a593Smuzhiyun 		return sample_size;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	frame_size = snd_soc_params_to_frame_size(params);
930*4882a593Smuzhiyun 	if (frame_size < 0)
931*4882a593Smuzhiyun 		return frame_size;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	if (cx2072x->mclk_rate == 0) {
934*4882a593Smuzhiyun 		dev_err(dev, "Master clock rate is not configured\n");
935*4882a593Smuzhiyun 		return -EINVAL;
936*4882a593Smuzhiyun 	}
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	if (cx2072x->bclk_ratio)
939*4882a593Smuzhiyun 		frame_size = cx2072x->bclk_ratio;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	switch (sample_rate) {
942*4882a593Smuzhiyun 	case 48000:
943*4882a593Smuzhiyun 	case 32000:
944*4882a593Smuzhiyun 	case 24000:
945*4882a593Smuzhiyun 	case 16000:
946*4882a593Smuzhiyun 	case 96000:
947*4882a593Smuzhiyun 	case 192000:
948*4882a593Smuzhiyun 		break;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	default:
951*4882a593Smuzhiyun 		dev_err(dev, "Unsupported sample rate %d\n", sample_rate);
952*4882a593Smuzhiyun 		return -EINVAL;
953*4882a593Smuzhiyun 	}
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	dev_dbg(dev, "Sample size %d bits, frame = %d bits, rate = %d Hz\n",
956*4882a593Smuzhiyun 		sample_size, frame_size, sample_rate);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	cx2072x->frame_size = frame_size;
959*4882a593Smuzhiyun 	cx2072x->sample_size = sample_size;
960*4882a593Smuzhiyun 	cx2072x->sample_rate = sample_rate;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	if (dai->id == CX2072X_DAI_DSP) {
963*4882a593Smuzhiyun 		cx2072x->en_aec_ref = true;
964*4882a593Smuzhiyun 		dev_dbg(cx2072x->dev, "enables aec reference\n");
965*4882a593Smuzhiyun 		regmap_write(cx2072x->regmap,
966*4882a593Smuzhiyun 			     CX2072X_ADC1_CONNECTION_SELECT_CONTROL, 3);
967*4882a593Smuzhiyun 	}
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	if (cx2072x->pll_changed) {
970*4882a593Smuzhiyun 		cx2072x_config_pll(cx2072x);
971*4882a593Smuzhiyun 		cx2072x->pll_changed = false;
972*4882a593Smuzhiyun 	}
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	if (cx2072x->i2spcm_changed) {
975*4882a593Smuzhiyun 		cx2072x_config_i2spcm(cx2072x);
976*4882a593Smuzhiyun 		cx2072x->i2spcm_changed = false;
977*4882a593Smuzhiyun 	}
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	return 0;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun 
cx2072x_set_dai_bclk_ratio(struct snd_soc_dai * dai,unsigned int ratio)982*4882a593Smuzhiyun static int cx2072x_set_dai_bclk_ratio(struct snd_soc_dai *dai,
983*4882a593Smuzhiyun 				      unsigned int ratio)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun 	struct snd_soc_component *codec = dai->component;
986*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	cx2072x->bclk_ratio = ratio;
989*4882a593Smuzhiyun 	return 0;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
cx2072x_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)992*4882a593Smuzhiyun static int cx2072x_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
993*4882a593Smuzhiyun 				  unsigned int freq, int dir)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun 	struct snd_soc_component *codec = dai->component;
996*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	if (clk_set_rate(cx2072x->mclk, freq)) {
999*4882a593Smuzhiyun 		dev_err(codec->dev, "set clk rate failed\n");
1000*4882a593Smuzhiyun 		return -EINVAL;
1001*4882a593Smuzhiyun 	}
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	cx2072x->mclk_rate = freq;
1004*4882a593Smuzhiyun 	return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
cx2072x_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)1007*4882a593Smuzhiyun static int cx2072x_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	struct snd_soc_component *codec = dai->component;
1010*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
1011*4882a593Smuzhiyun 	struct device *dev = codec->dev;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	dev_dbg(dev, "set_dai_fmt- %08x\n", fmt);
1014*4882a593Smuzhiyun 	/* set master/slave */
1015*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1016*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
1017*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
1018*4882a593Smuzhiyun 		break;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	default:
1021*4882a593Smuzhiyun 		dev_err(dev, "Unsupported DAI master mode\n");
1022*4882a593Smuzhiyun 		return -EINVAL;
1023*4882a593Smuzhiyun 	}
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	/* set format */
1026*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1027*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
1028*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
1029*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
1030*4882a593Smuzhiyun 		break;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	default:
1033*4882a593Smuzhiyun 		dev_err(dev, "Unsupported DAI format\n");
1034*4882a593Smuzhiyun 		return -EINVAL;
1035*4882a593Smuzhiyun 	}
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	/* clock inversion */
1038*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1039*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
1040*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
1041*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
1042*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
1043*4882a593Smuzhiyun 		break;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	default:
1046*4882a593Smuzhiyun 		dev_err(dev, "Unsupported DAI clock inversion\n");
1047*4882a593Smuzhiyun 		return -EINVAL;
1048*4882a593Smuzhiyun 	}
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	cx2072x->dai_fmt = fmt;
1051*4882a593Smuzhiyun 	return 0;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun static const struct snd_kcontrol_new portaouten_ctl =
1055*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_PORTA_PIN_CTRL, 6, 1, 0);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun static const struct snd_kcontrol_new porteouten_ctl =
1058*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_PORTE_PIN_CTRL, 6, 1, 0);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun static const struct snd_kcontrol_new portgouten_ctl =
1061*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_PORTG_PIN_CTRL, 6, 1, 0);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun static const struct snd_kcontrol_new portmouten_ctl =
1064*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_PORTM_PIN_CTRL, 6, 1, 0);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun static const struct snd_kcontrol_new portbinen_ctl =
1067*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_PORTB_PIN_CTRL, 5, 1, 0);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun static const struct snd_kcontrol_new portcinen_ctl =
1070*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_PORTC_PIN_CTRL, 5, 1, 0);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun static const struct snd_kcontrol_new portdinen_ctl =
1073*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_PORTD_PIN_CTRL, 5, 1, 0);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun static const struct snd_kcontrol_new porteinen_ctl =
1076*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_PORTE_PIN_CTRL, 5, 1, 0);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun static const struct snd_kcontrol_new i2sadc1l_ctl =
1079*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL2, 0, 1, 0);
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun static const struct snd_kcontrol_new i2sadc1r_ctl =
1082*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL2, 1, 1, 0);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun static const struct snd_kcontrol_new i2sadc2l_ctl =
1085*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL2, 2, 1, 0);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun static const struct snd_kcontrol_new i2sadc2r_ctl =
1088*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL2, 3, 1, 0);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun static const struct snd_kcontrol_new i2sdac1l_ctl =
1091*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL3, 0, 1, 0);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun static const struct snd_kcontrol_new i2sdac1r_ctl =
1094*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL3, 1, 1, 0);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun static const struct snd_kcontrol_new i2sdac2l_ctl =
1097*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL3, 2, 1, 0);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun static const struct snd_kcontrol_new i2sdac2r_ctl =
1100*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CX2072X_I2SPCM_CONTROL3, 3, 1, 0);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun static const char * const dac_enum_text[] = {
1103*4882a593Smuzhiyun 	"DAC1 Switch", "DAC2 Switch",
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun static const struct soc_enum porta_dac_enum =
1107*4882a593Smuzhiyun SOC_ENUM_SINGLE(CX2072X_PORTA_CONNECTION_SELECT_CTRL, 0, 2, dac_enum_text);
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun static const struct snd_kcontrol_new porta_mux =
1110*4882a593Smuzhiyun SOC_DAPM_ENUM("PortA Mux", porta_dac_enum);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun static const struct soc_enum portg_dac_enum =
1113*4882a593Smuzhiyun SOC_ENUM_SINGLE(CX2072X_PORTG_CONNECTION_SELECT_CTRL, 0, 2, dac_enum_text);
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun static const struct snd_kcontrol_new portg_mux =
1116*4882a593Smuzhiyun SOC_DAPM_ENUM("PortG Mux", portg_dac_enum);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun static const struct soc_enum porte_dac_enum =
1119*4882a593Smuzhiyun SOC_ENUM_SINGLE(CX2072X_PORTE_CONNECTION_SELECT_CTRL, 0, 2, dac_enum_text);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun static const struct snd_kcontrol_new porte_mux =
1122*4882a593Smuzhiyun SOC_DAPM_ENUM("PortE Mux", porte_dac_enum);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun static const struct soc_enum portm_dac_enum =
1125*4882a593Smuzhiyun SOC_ENUM_SINGLE(CX2072X_PORTM_CONNECTION_SELECT_CTRL, 0, 2, dac_enum_text);
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun static const struct snd_kcontrol_new portm_mux =
1128*4882a593Smuzhiyun SOC_DAPM_ENUM("PortM Mux", portm_dac_enum);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun static const char * const adc1in_sel_text[] = {
1131*4882a593Smuzhiyun 	"PortB Switch", "PortD Switch", "PortC Switch", "Widget15 Switch",
1132*4882a593Smuzhiyun 	"PortE Switch", "PortF Switch", "PortH Switch"
1133*4882a593Smuzhiyun };
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun static const struct soc_enum adc1in_sel_enum =
1136*4882a593Smuzhiyun SOC_ENUM_SINGLE(CX2072X_ADC1_CONNECTION_SELECT_CONTROL, 0, 7, adc1in_sel_text);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun static const struct snd_kcontrol_new adc1_mux =
1139*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC1 Mux", adc1in_sel_enum);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun static const char * const adc2in_sel_text[] = {
1142*4882a593Smuzhiyun 	"PortC Switch", "Widget15 Switch", "PortH Switch"
1143*4882a593Smuzhiyun };
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun static const struct soc_enum adc2in_sel_enum =
1146*4882a593Smuzhiyun SOC_ENUM_SINGLE(CX2072X_ADC2_CONNECTION_SELECT_CONTROL, 0, 3, adc2in_sel_text);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun static const struct snd_kcontrol_new adc2_mux =
1149*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC2 Mux", adc2in_sel_enum);
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun static const struct snd_kcontrol_new wid15_mix[] = {
1152*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DAC1L Switch", CX2072X_MIXER_GAIN_LEFT_0, 7, 1, 1),
1153*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DAC1R Switch", CX2072X_MIXER_GAIN_RIGHT_0, 7, 1, 1),
1154*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DAC2L Switch", CX2072X_MIXER_GAIN_LEFT_1, 7, 1, 1),
1155*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DAC2R Switch", CX2072X_MIXER_GAIN_RIGHT_1, 7, 1, 1),
1156*4882a593Smuzhiyun };
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun #define CX2072X_DAPM_SUPPLY_S(wname, wsubseq, wreg, wshift, wmask,  won_val, \
1159*4882a593Smuzhiyun 	woff_val, wevent, wflags) \
1160*4882a593Smuzhiyun 	{.id = snd_soc_dapm_supply, .name = wname, .kcontrol_news = NULL, \
1161*4882a593Smuzhiyun 	.num_kcontrols = 0, .reg = wreg, .shift = wshift, .mask = wmask, \
1162*4882a593Smuzhiyun 	.on_val = won_val, .off_val = woff_val, \
1163*4882a593Smuzhiyun 	.subseq = wsubseq, .event = wevent, .event_flags = wflags}
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun #define CX2072X_DAPM_SWITCH(wname,  wreg, wshift, wmask,  won_val, woff_val, \
1166*4882a593Smuzhiyun 	wevent, wflags) \
1167*4882a593Smuzhiyun 	{.id = snd_soc_dapm_switch, .name = wname, .kcontrol_news = NULL, \
1168*4882a593Smuzhiyun 	.num_kcontrols = 0, .reg = wreg, .shift = wshift, .mask = wmask, \
1169*4882a593Smuzhiyun 	.on_val = won_val, .off_val = woff_val, \
1170*4882a593Smuzhiyun 	.event = wevent, .event_flags = wflags}
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun #define CX2072X_DAPM_SWITCH(wname,  wreg, wshift, wmask,  won_val, woff_val, \
1173*4882a593Smuzhiyun 	wevent, wflags) \
1174*4882a593Smuzhiyun 	{.id = snd_soc_dapm_switch, .name = wname, .kcontrol_news = NULL, \
1175*4882a593Smuzhiyun 	.num_kcontrols = 0, .reg = wreg, .shift = wshift, .mask = wmask, \
1176*4882a593Smuzhiyun 	.on_val = won_val, .off_val = woff_val, \
1177*4882a593Smuzhiyun 	.event = wevent, .event_flags = wflags}
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun #define CX2072X_DAPM_REG_E(wid, wname, wreg, wshift, wmask, won_val, woff_val, \
1180*4882a593Smuzhiyun 				wevent, wflags) \
1181*4882a593Smuzhiyun 	{.id = wid, .name = wname, .kcontrol_news = NULL, .num_kcontrols = 0, \
1182*4882a593Smuzhiyun 	.reg = wreg, .shift = wshift, .mask = wmask, \
1183*4882a593Smuzhiyun 	.on_val = won_val, .off_val = woff_val, \
1184*4882a593Smuzhiyun 	.event = wevent, .event_flags = wflags}
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun static const struct snd_soc_dapm_widget cx2072x_dapm_widgets[] = {
1187*4882a593Smuzhiyun 	/*Playback*/
1188*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("In AIF", "Playback", 0, SND_SOC_NOPM, 0, 0),
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("I2S DAC1L", SND_SOC_NOPM, 0, 0, &i2sdac1l_ctl),
1191*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("I2S DAC1R", SND_SOC_NOPM, 0, 0, &i2sdac1r_ctl),
1192*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("I2S DAC2L", SND_SOC_NOPM, 0, 0, &i2sdac2l_ctl),
1193*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("I2S DAC2R", SND_SOC_NOPM, 0, 0, &i2sdac2r_ctl),
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_dac, "DAC1", CX2072X_DAC1_POWER_STATE,
1196*4882a593Smuzhiyun 			 0, 0xfff, 0x00, 0x03),
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_dac, "DAC2", CX2072X_DAC2_POWER_STATE,
1199*4882a593Smuzhiyun 			 0, 0xfff, 0x00, 0x03),
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("PortA Mux", SND_SOC_NOPM, 0, 0, &porta_mux),
1202*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("PortG Mux", SND_SOC_NOPM, 0, 0, &portg_mux),
1203*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("PortE Mux", SND_SOC_NOPM, 0, 0, &porte_mux),
1204*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("PortM Mux", SND_SOC_NOPM, 0, 0, &portm_mux),
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortA Power",
1207*4882a593Smuzhiyun 			 CX2072X_PORTA_POWER_STATE, 0, 0xfff, 0x00, 0x03),
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortM Power",
1210*4882a593Smuzhiyun 			 CX2072X_PORTM_POWER_STATE, 0, 0xfff, 0x00, 0x03),
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortG Power",
1213*4882a593Smuzhiyun 			 CX2072X_PORTG_POWER_STATE, 0, 0xfff, 0x00, 0x03),
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	CX2072X_DAPM_SUPPLY_S("AFG Power", 0, CX2072X_AFG_POWER_STATE,
1216*4882a593Smuzhiyun 			      0, 0xfff, 0x00, 0x03, afg_power_ev,
1217*4882a593Smuzhiyun 			      SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("PortA Out En", SND_SOC_NOPM, 0, 0,
1220*4882a593Smuzhiyun 			    &portaouten_ctl),
1221*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("PortE Out En", SND_SOC_NOPM, 0, 0,
1222*4882a593Smuzhiyun 			    &porteouten_ctl),
1223*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("PortG Out En", SND_SOC_NOPM, 0, 0,
1224*4882a593Smuzhiyun 			    &portgouten_ctl),
1225*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("PortM Out En", SND_SOC_NOPM, 0, 0,
1226*4882a593Smuzhiyun 			    &portmouten_ctl),
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("PORTA"),
1229*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("PORTG"),
1230*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("PORTE"),
1231*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("PORTM"),
1232*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("AEC REF"),
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	/*Capture*/
1235*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("Out AIF", "Capture", 0, SND_SOC_NOPM, 0, 0),
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("I2S ADC1L", SND_SOC_NOPM, 0, 0, &i2sadc1l_ctl),
1238*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("I2S ADC1R", SND_SOC_NOPM, 0, 0, &i2sadc1r_ctl),
1239*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("I2S ADC2L", SND_SOC_NOPM, 0, 0, &i2sadc2l_ctl),
1240*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("I2S ADC2R", SND_SOC_NOPM, 0, 0, &i2sadc2r_ctl),
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_adc, "ADC1", CX2072X_ADC1_POWER_STATE,
1243*4882a593Smuzhiyun 			 0, 0xff, 0x00, 0x03),
1244*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_adc, "ADC2", CX2072X_ADC2_POWER_STATE,
1245*4882a593Smuzhiyun 			 0, 0xff, 0x00, 0x03),
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ADC1 Mux", SND_SOC_NOPM, 0, 0, &adc1_mux),
1248*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ADC2 Mux", SND_SOC_NOPM, 0, 0, &adc2_mux),
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortB Power",
1251*4882a593Smuzhiyun 			 CX2072X_PORTB_POWER_STATE, 0, 0xfff, 0x00, 0x03),
1252*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortC Power",
1253*4882a593Smuzhiyun 			 CX2072X_PORTC_POWER_STATE, 0, 0xfff, 0x00, 0x03),
1254*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortD Power",
1255*4882a593Smuzhiyun 			 CX2072X_PORTD_POWER_STATE, 0, 0xfff, 0x00, 0x03),
1256*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_supply, "PortE Power",
1257*4882a593Smuzhiyun 			 CX2072X_PORTE_POWER_STATE, 0, 0xfff, 0x00, 0x03),
1258*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_supply, "Widget15 Power",
1259*4882a593Smuzhiyun 			 CX2072X_MIXER_POWER_STATE, 0, 0xfff, 0x00, 0x03),
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Widget15 Mixer", SND_SOC_NOPM, 0, 0,
1262*4882a593Smuzhiyun 			   wid15_mix, ARRAY_SIZE(wid15_mix)),
1263*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("PortB In En", SND_SOC_NOPM, 0, 0, &portbinen_ctl),
1264*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("PortC In En", SND_SOC_NOPM, 0, 0, &portcinen_ctl),
1265*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("PortD In En", SND_SOC_NOPM, 0, 0, &portdinen_ctl),
1266*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("PortE In En", SND_SOC_NOPM, 0, 0, &porteinen_ctl),
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	SND_SOC_DAPM_MICBIAS("Headset Bias", CX2072X_ANALOG_TEST11, 1, 0),
1269*4882a593Smuzhiyun 	SND_SOC_DAPM_MICBIAS("PortB Mic Bias", CX2072X_PORTB_PIN_CTRL, 2, 0),
1270*4882a593Smuzhiyun 	SND_SOC_DAPM_MICBIAS("PortD Mic Bias", CX2072X_PORTD_PIN_CTRL, 2, 0),
1271*4882a593Smuzhiyun 	SND_SOC_DAPM_MICBIAS("PortE Mic Bias", CX2072X_PORTE_PIN_CTRL, 2, 0),
1272*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("PORTB"),
1273*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("PORTC"),
1274*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("PORTD"),
1275*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("PORTEIN"),
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun };
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun static const struct snd_soc_dapm_route cx2072x_intercon[] = {
1280*4882a593Smuzhiyun 	/* Playback */
1281*4882a593Smuzhiyun 	{"In AIF", NULL, "AFG Power"},
1282*4882a593Smuzhiyun 	{"I2S DAC1L", "Switch", "In AIF"},
1283*4882a593Smuzhiyun 	{"I2S DAC1R", "Switch", "In AIF"},
1284*4882a593Smuzhiyun 	{"I2S DAC2L", "Switch", "In AIF"},
1285*4882a593Smuzhiyun 	{"I2S DAC2R", "Switch", "In AIF"},
1286*4882a593Smuzhiyun 	{"DAC1", NULL, "I2S DAC1L"},
1287*4882a593Smuzhiyun 	{"DAC1", NULL, "I2S DAC1R"},
1288*4882a593Smuzhiyun 	{"DAC2", NULL, "I2S DAC2L"},
1289*4882a593Smuzhiyun 	{"DAC2", NULL, "I2S DAC2R"},
1290*4882a593Smuzhiyun 	{"PortA Mux", "DAC1 Switch", "DAC1"},
1291*4882a593Smuzhiyun 	{"PortA Mux", "DAC2 Switch", "DAC2"},
1292*4882a593Smuzhiyun 	{"PortG Mux", "DAC1 Switch", "DAC1"},
1293*4882a593Smuzhiyun 	{"PortG Mux", "DAC2 Switch", "DAC2"},
1294*4882a593Smuzhiyun 	{"PortE Mux", "DAC1 Switch", "DAC1"},
1295*4882a593Smuzhiyun 	{"PortE Mux", "DAC2 Switch", "DAC2"},
1296*4882a593Smuzhiyun 	{"PortM Mux", "DAC1 Switch", "DAC1"},
1297*4882a593Smuzhiyun 	{"PortM Mux", "DAC2 Switch", "DAC2"},
1298*4882a593Smuzhiyun 	{"Widget15 Mixer", "DAC1L Switch", "DAC1"},
1299*4882a593Smuzhiyun 	{"Widget15 Mixer", "DAC1R Switch", "DAC2"},
1300*4882a593Smuzhiyun 	{"Widget15 Mixer", "DAC2L Switch", "DAC1"},
1301*4882a593Smuzhiyun 	{"Widget15 Mixer", "DAC2R Switch", "DAC2"},
1302*4882a593Smuzhiyun 	{"Widget15 Mixer", NULL, "Widget15 Power"},
1303*4882a593Smuzhiyun 	{"PortA Out En", "Switch", "PortA Mux"},
1304*4882a593Smuzhiyun 	{"PortG Out En", "Switch", "PortG Mux"},
1305*4882a593Smuzhiyun 	{"PortE Out En", "Switch", "PortE Mux"},
1306*4882a593Smuzhiyun 	{"PortM Out En", "Switch", "PortM Mux"},
1307*4882a593Smuzhiyun 	{"PortA Mux", NULL, "PortA Power"},
1308*4882a593Smuzhiyun 	{"PortG Mux", NULL, "PortG Power"},
1309*4882a593Smuzhiyun 	{"PortE Mux", NULL, "PortE Power"},
1310*4882a593Smuzhiyun 	{"PortM Mux", NULL, "PortM Power"},
1311*4882a593Smuzhiyun 	{"PortA Out En", NULL, "PortA Power"},
1312*4882a593Smuzhiyun 	{"PortG Out En", NULL, "PortG Power"},
1313*4882a593Smuzhiyun 	{"PortE Out En", NULL, "PortE Power"},
1314*4882a593Smuzhiyun 	{"PortM Out En", NULL, "PortM Power"},
1315*4882a593Smuzhiyun 	{"PORTA", NULL, "PortA Out En"},
1316*4882a593Smuzhiyun 	{"PORTG", NULL, "PortG Out En"},
1317*4882a593Smuzhiyun 	{"PORTE", NULL, "PortE Out En"},
1318*4882a593Smuzhiyun 	{"PORTM", NULL, "PortM Out En"},
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	/* Capture */
1321*4882a593Smuzhiyun 	{"PORTD", NULL, "Headset Bias"},
1322*4882a593Smuzhiyun 	{"PortB In En", "Switch", "PORTB"},
1323*4882a593Smuzhiyun 	{"PortC In En", "Switch", "PORTC"},
1324*4882a593Smuzhiyun 	{"PortD In En", "Switch", "PORTD"},
1325*4882a593Smuzhiyun 	{"PortE In En", "Switch", "PORTEIN"},
1326*4882a593Smuzhiyun 	{"ADC1 Mux", "PortB Switch", "PortB In En"},
1327*4882a593Smuzhiyun 	{"ADC1 Mux", "PortC Switch", "PortC In En"},
1328*4882a593Smuzhiyun 	{"ADC1 Mux", "PortD Switch", "PortD In En"},
1329*4882a593Smuzhiyun 	{"ADC1 Mux", "PortE Switch", "PortE In En"},
1330*4882a593Smuzhiyun 	{"ADC1 Mux", "Widget15 Switch", "Widget15 Mixer"},
1331*4882a593Smuzhiyun 	{"ADC2 Mux", "PortC Switch", "PortC In En"},
1332*4882a593Smuzhiyun 	{"ADC2 Mux", "Widget15 Switch", "Widget15 Mixer"},
1333*4882a593Smuzhiyun 	{"ADC1", NULL, "ADC1 Mux"},
1334*4882a593Smuzhiyun 	{"ADC2", NULL, "ADC2 Mux"},
1335*4882a593Smuzhiyun 	{"I2S ADC1L", "Switch", "ADC1"},
1336*4882a593Smuzhiyun 	{"I2S ADC1R", "Switch", "ADC1"},
1337*4882a593Smuzhiyun 	{"I2S ADC2L", "Switch", "ADC2"},
1338*4882a593Smuzhiyun 	{"I2S ADC2R", "Switch", "ADC2"},
1339*4882a593Smuzhiyun 	{"Out AIF", NULL, "I2S ADC1L"},
1340*4882a593Smuzhiyun 	{"Out AIF", NULL, "I2S ADC1R"},
1341*4882a593Smuzhiyun 	{"Out AIF", NULL, "I2S ADC2L"},
1342*4882a593Smuzhiyun 	{"Out AIF", NULL, "I2S ADC2R"},
1343*4882a593Smuzhiyun 	{"Out AIF", NULL, "AFG Power"},
1344*4882a593Smuzhiyun 	{"AEC REF", NULL, "Out AIF"},
1345*4882a593Smuzhiyun 	{"PortB In En", NULL, "PortB Power"},
1346*4882a593Smuzhiyun 	{"PortC In En", NULL, "PortC Power"},
1347*4882a593Smuzhiyun 	{"PortD In En", NULL, "PortD Power"},
1348*4882a593Smuzhiyun 	{"PortE In En", NULL, "PortE Power"},
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun 
cx2072x_set_bias_level(struct snd_soc_component * codec,enum snd_soc_bias_level level)1351*4882a593Smuzhiyun static int cx2072x_set_bias_level(struct snd_soc_component *codec,
1352*4882a593Smuzhiyun 				  enum snd_soc_bias_level level)
1353*4882a593Smuzhiyun {
1354*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
1355*4882a593Smuzhiyun 	const enum snd_soc_bias_level old_level =
1356*4882a593Smuzhiyun 		snd_soc_component_get_bias_level(codec);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	if (level == SND_SOC_BIAS_STANDBY && old_level == SND_SOC_BIAS_OFF)
1359*4882a593Smuzhiyun 		regmap_write(cx2072x->regmap, CX2072X_AFG_POWER_STATE, 0);
1360*4882a593Smuzhiyun 	else if (level == SND_SOC_BIAS_OFF && old_level != SND_SOC_BIAS_OFF)
1361*4882a593Smuzhiyun 		regmap_write(cx2072x->regmap, CX2072X_AFG_POWER_STATE, 3);
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	return 0;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun /*
1367*4882a593Smuzhiyun  * FIXME: the whole jack detection code below is pretty platform-specific;
1368*4882a593Smuzhiyun  * it has lots of implicit assumptions about the pins, etc.
1369*4882a593Smuzhiyun  * However, since we have no other code and reference, take this hard-coded
1370*4882a593Smuzhiyun  * setup for now.  Once when we have different platform implementations,
1371*4882a593Smuzhiyun  * this needs to be rewritten in a more generic form, or moving into the
1372*4882a593Smuzhiyun  * platform data.
1373*4882a593Smuzhiyun  */
cx2072x_enable_jack_detect(struct snd_soc_component * codec)1374*4882a593Smuzhiyun static void cx2072x_enable_jack_detect(struct snd_soc_component *codec)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
1377*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(codec);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	/* No-sticky input type */
1380*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_GPIO_STICKY_MASK, 0x1f);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	/* Use GPOI0 as interrupt pin */
1383*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_UM_INTERRUPT_CRTL_E, 0x12 << 24);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	/* Enables unsolitited message on PortA */
1386*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_PORTA_UNSOLICITED_RESPONSE, 0x80);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	/* support both nokia and apple headset set. Monitor time = 275 ms */
1389*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST15, 0x73);
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	/* Disable TIP detection */
1392*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST12, 0x300);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	/* Switch MusicD3Live pin to GPIO */
1395*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST1, 0);
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	snd_soc_dapm_mutex_lock(dapm);
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	snd_soc_dapm_force_enable_pin_unlocked(dapm, "PORTD");
1400*4882a593Smuzhiyun 	snd_soc_dapm_force_enable_pin_unlocked(dapm, "Headset Bias");
1401*4882a593Smuzhiyun 	snd_soc_dapm_force_enable_pin_unlocked(dapm, "PortD Mic Bias");
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	snd_soc_dapm_mutex_unlock(dapm);
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun 
cx2072x_disable_jack_detect(struct snd_soc_component * codec)1406*4882a593Smuzhiyun static void cx2072x_disable_jack_detect(struct snd_soc_component *codec)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_UM_INTERRUPT_CRTL_E, 0);
1411*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_PORTA_UNSOLICITED_RESPONSE, 0);
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun 
cx2072x_jack_status_check(void * data)1414*4882a593Smuzhiyun static int cx2072x_jack_status_check(void *data)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun 	struct snd_soc_component *codec = data;
1417*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
1418*4882a593Smuzhiyun 	unsigned int jack;
1419*4882a593Smuzhiyun 	unsigned int type = 0;
1420*4882a593Smuzhiyun 	int state = 0;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	mutex_lock(&cx2072x->lock);
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	regmap_read(cx2072x->regmap, CX2072X_PORTA_PIN_SENSE, &jack);
1425*4882a593Smuzhiyun 	jack = jack >> 24;
1426*4882a593Smuzhiyun 	regmap_read(cx2072x->regmap, CX2072X_DIGITAL_TEST11, &type);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	if (jack == 0x80) {
1429*4882a593Smuzhiyun 		type = type >> 8;
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 		if (type & 0x8) {
1432*4882a593Smuzhiyun 			/* Apple headset */
1433*4882a593Smuzhiyun 			state |= SND_JACK_HEADSET;
1434*4882a593Smuzhiyun 			if (type & 0x2)
1435*4882a593Smuzhiyun 				state |= SND_JACK_BTN_0;
1436*4882a593Smuzhiyun 		} else if (type & 0x4) {
1437*4882a593Smuzhiyun 			/* Nokia headset */
1438*4882a593Smuzhiyun 			state |= SND_JACK_HEADPHONE;
1439*4882a593Smuzhiyun 		} else {
1440*4882a593Smuzhiyun 			/* Headphone */
1441*4882a593Smuzhiyun 			state |= SND_JACK_HEADPHONE;
1442*4882a593Smuzhiyun 		}
1443*4882a593Smuzhiyun 	}
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	/* clear interrupt */
1446*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_UM_INTERRUPT_CRTL_E, 0x12 << 24);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	mutex_unlock(&cx2072x->lock);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	dev_dbg(codec->dev, "CX2072X_HSDETECT type=0x%X,Jack state = %x\n",
1451*4882a593Smuzhiyun 		type, state);
1452*4882a593Smuzhiyun 	return state;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun static const struct snd_soc_jack_gpio cx2072x_jack_gpio = {
1456*4882a593Smuzhiyun 	.name = "headset",
1457*4882a593Smuzhiyun 	.report = SND_JACK_HEADSET | SND_JACK_BTN_0,
1458*4882a593Smuzhiyun 	.debounce_time = 150,
1459*4882a593Smuzhiyun 	.wake = true,
1460*4882a593Smuzhiyun 	.jack_status_check = cx2072x_jack_status_check,
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun 
cx2072x_set_jack(struct snd_soc_component * codec,struct snd_soc_jack * jack,void * data)1463*4882a593Smuzhiyun static int cx2072x_set_jack(struct snd_soc_component *codec,
1464*4882a593Smuzhiyun 			    struct snd_soc_jack *jack, void *data)
1465*4882a593Smuzhiyun {
1466*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
1467*4882a593Smuzhiyun 	int err;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	if (!jack) {
1470*4882a593Smuzhiyun 		cx2072x_disable_jack_detect(codec);
1471*4882a593Smuzhiyun 		return 0;
1472*4882a593Smuzhiyun 	}
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	if (!cx2072x->jack_gpio.gpiod_dev) {
1475*4882a593Smuzhiyun 		cx2072x->jack_gpio = cx2072x_jack_gpio;
1476*4882a593Smuzhiyun 		cx2072x->jack_gpio.gpiod_dev = codec->dev;
1477*4882a593Smuzhiyun 		cx2072x->jack_gpio.data = codec;
1478*4882a593Smuzhiyun 		err = snd_soc_jack_add_gpios(jack, 1, &cx2072x->jack_gpio);
1479*4882a593Smuzhiyun 		if (err) {
1480*4882a593Smuzhiyun 			cx2072x->jack_gpio.gpiod_dev = NULL;
1481*4882a593Smuzhiyun 			return err;
1482*4882a593Smuzhiyun 		}
1483*4882a593Smuzhiyun 	}
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	cx2072x_enable_jack_detect(codec);
1486*4882a593Smuzhiyun 	return 0;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun 
cx2072x_probe(struct snd_soc_component * codec)1489*4882a593Smuzhiyun static int cx2072x_probe(struct snd_soc_component *codec)
1490*4882a593Smuzhiyun {
1491*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = snd_soc_component_get_drvdata(codec);
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	cx2072x->codec = codec;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	/*
1496*4882a593Smuzhiyun 	 * FIXME: below is, again, a very platform-specific init sequence,
1497*4882a593Smuzhiyun 	 * but we keep the code here just for simplicity.  It seems that all
1498*4882a593Smuzhiyun 	 * existing hardware implementations require this, so there is no very
1499*4882a593Smuzhiyun 	 * much reason to move this out of the codec driver to the platform
1500*4882a593Smuzhiyun 	 * data.
1501*4882a593Smuzhiyun 	 * But of course it's no "right" thing; if you are a good boy, don't
1502*4882a593Smuzhiyun 	 * read and follow the code like this!
1503*4882a593Smuzhiyun 	 */
1504*4882a593Smuzhiyun 	pm_runtime_get_sync(codec->dev);
1505*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_AFG_POWER_STATE, 0);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	regmap_multi_reg_write(cx2072x->regmap, cx2072x_reg_init,
1508*4882a593Smuzhiyun 			       ARRAY_SIZE(cx2072x_reg_init));
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	/* configure PortC as input device */
1511*4882a593Smuzhiyun 	regmap_update_bits(cx2072x->regmap, CX2072X_PORTC_PIN_CTRL,
1512*4882a593Smuzhiyun 			   0x20, 0x20);
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST2,
1515*4882a593Smuzhiyun 			   0x84, 0xff);
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	regmap_write(cx2072x->regmap, CX2072X_AFG_POWER_STATE, 3);
1518*4882a593Smuzhiyun 	pm_runtime_put(codec->dev);
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	return 0;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_codec_driver_cx2072x = {
1524*4882a593Smuzhiyun 	.probe = cx2072x_probe,
1525*4882a593Smuzhiyun 	.set_bias_level = cx2072x_set_bias_level,
1526*4882a593Smuzhiyun 	.set_jack = cx2072x_set_jack,
1527*4882a593Smuzhiyun 	.controls = cx2072x_snd_controls,
1528*4882a593Smuzhiyun 	.num_controls = ARRAY_SIZE(cx2072x_snd_controls),
1529*4882a593Smuzhiyun 	.dapm_widgets = cx2072x_dapm_widgets,
1530*4882a593Smuzhiyun 	.num_dapm_widgets = ARRAY_SIZE(cx2072x_dapm_widgets),
1531*4882a593Smuzhiyun 	.dapm_routes = cx2072x_intercon,
1532*4882a593Smuzhiyun 	.num_dapm_routes = ARRAY_SIZE(cx2072x_intercon),
1533*4882a593Smuzhiyun };
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun /*
1536*4882a593Smuzhiyun  * DAI ops
1537*4882a593Smuzhiyun  */
1538*4882a593Smuzhiyun static struct snd_soc_dai_ops cx2072x_dai_ops = {
1539*4882a593Smuzhiyun 	.set_sysclk = cx2072x_set_dai_sysclk,
1540*4882a593Smuzhiyun 	.set_fmt = cx2072x_set_dai_fmt,
1541*4882a593Smuzhiyun 	.hw_params = cx2072x_hw_params,
1542*4882a593Smuzhiyun 	.set_bclk_ratio = cx2072x_set_dai_bclk_ratio,
1543*4882a593Smuzhiyun };
1544*4882a593Smuzhiyun 
cx2072x_dsp_dai_probe(struct snd_soc_dai * dai)1545*4882a593Smuzhiyun static int cx2072x_dsp_dai_probe(struct snd_soc_dai *dai)
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x =
1548*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(dai->component);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	cx2072x->en_aec_ref = true;
1551*4882a593Smuzhiyun 	return 0;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun #define CX2072X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun static struct snd_soc_dai_driver soc_codec_cx2072x_dai[] = {
1557*4882a593Smuzhiyun 	{ /* playback and capture */
1558*4882a593Smuzhiyun 		.name = "cx2072x-hifi",
1559*4882a593Smuzhiyun 		.id	= CX2072X_DAI_HIFI,
1560*4882a593Smuzhiyun 		.playback = {
1561*4882a593Smuzhiyun 			.stream_name = "Playback",
1562*4882a593Smuzhiyun 			.channels_min = 1,
1563*4882a593Smuzhiyun 			.channels_max = 2,
1564*4882a593Smuzhiyun 			.rates = CX2072X_RATES_DSP,
1565*4882a593Smuzhiyun 			.formats = CX2072X_FORMATS,
1566*4882a593Smuzhiyun 		},
1567*4882a593Smuzhiyun 		.capture = {
1568*4882a593Smuzhiyun 			.stream_name = "Capture",
1569*4882a593Smuzhiyun 			.channels_min = 1,
1570*4882a593Smuzhiyun 			.channels_max = 2,
1571*4882a593Smuzhiyun 			.rates = CX2072X_RATES_DSP,
1572*4882a593Smuzhiyun 			.formats = CX2072X_FORMATS,
1573*4882a593Smuzhiyun 		},
1574*4882a593Smuzhiyun 		.ops = &cx2072x_dai_ops,
1575*4882a593Smuzhiyun 		.symmetric_rates = 1,
1576*4882a593Smuzhiyun 	},
1577*4882a593Smuzhiyun 	{ /* plabayck only, return echo reference to Conexant DSP chip */
1578*4882a593Smuzhiyun 		.name = "cx2072x-dsp",
1579*4882a593Smuzhiyun 		.id	= CX2072X_DAI_DSP,
1580*4882a593Smuzhiyun 		.probe = cx2072x_dsp_dai_probe,
1581*4882a593Smuzhiyun 		.playback = {
1582*4882a593Smuzhiyun 			.stream_name = "DSP Playback",
1583*4882a593Smuzhiyun 			.channels_min = 2,
1584*4882a593Smuzhiyun 			.channels_max = 2,
1585*4882a593Smuzhiyun 			.rates = CX2072X_RATES_DSP,
1586*4882a593Smuzhiyun 			.formats = CX2072X_FORMATS,
1587*4882a593Smuzhiyun 		},
1588*4882a593Smuzhiyun 		.ops = &cx2072x_dai_ops,
1589*4882a593Smuzhiyun 	},
1590*4882a593Smuzhiyun 	{ /* plabayck only, return echo reference through I2S TX */
1591*4882a593Smuzhiyun 		.name = "cx2072x-aec",
1592*4882a593Smuzhiyun 		.id	= 3,
1593*4882a593Smuzhiyun 		.capture = {
1594*4882a593Smuzhiyun 			.stream_name = "AEC Capture",
1595*4882a593Smuzhiyun 			.channels_min = 2,
1596*4882a593Smuzhiyun 			.channels_max = 2,
1597*4882a593Smuzhiyun 			.rates = CX2072X_RATES_DSP,
1598*4882a593Smuzhiyun 			.formats = CX2072X_FORMATS,
1599*4882a593Smuzhiyun 		},
1600*4882a593Smuzhiyun 	},
1601*4882a593Smuzhiyun };
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun static const struct regmap_config cx2072x_regmap = {
1604*4882a593Smuzhiyun 	.reg_bits = 16,
1605*4882a593Smuzhiyun 	.val_bits = 32,
1606*4882a593Smuzhiyun 	.max_register = CX2072X_REG_MAX,
1607*4882a593Smuzhiyun 	.reg_defaults = cx2072x_reg_defaults,
1608*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(cx2072x_reg_defaults),
1609*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
1610*4882a593Smuzhiyun 	.readable_reg = cx2072x_readable_register,
1611*4882a593Smuzhiyun 	.volatile_reg = cx2072x_volatile_register,
1612*4882a593Smuzhiyun 	/* Needs custom read/write functions for various register lengths */
1613*4882a593Smuzhiyun 	.reg_read = cx2072x_reg_read,
1614*4882a593Smuzhiyun 	.reg_write = cx2072x_reg_write,
1615*4882a593Smuzhiyun };
1616*4882a593Smuzhiyun 
cx2072x_runtime_suspend(struct device * dev)1617*4882a593Smuzhiyun static int __maybe_unused cx2072x_runtime_suspend(struct device *dev)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = dev_get_drvdata(dev);
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	clk_disable_unprepare(cx2072x->mclk);
1622*4882a593Smuzhiyun 	return 0;
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun 
cx2072x_runtime_resume(struct device * dev)1625*4882a593Smuzhiyun static int __maybe_unused cx2072x_runtime_resume(struct device *dev)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x = dev_get_drvdata(dev);
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	return clk_prepare_enable(cx2072x->mclk);
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun 
cx2072x_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1632*4882a593Smuzhiyun static int cx2072x_i2c_probe(struct i2c_client *i2c,
1633*4882a593Smuzhiyun 			     const struct i2c_device_id *id)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun 	struct cx2072x_priv *cx2072x;
1636*4882a593Smuzhiyun 	unsigned int ven_id, rev_id;
1637*4882a593Smuzhiyun 	int ret;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	cx2072x = devm_kzalloc(&i2c->dev, sizeof(struct cx2072x_priv),
1640*4882a593Smuzhiyun 			       GFP_KERNEL);
1641*4882a593Smuzhiyun 	if (!cx2072x)
1642*4882a593Smuzhiyun 		return -ENOMEM;
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	cx2072x->regmap = devm_regmap_init(&i2c->dev, NULL, i2c,
1645*4882a593Smuzhiyun 					   &cx2072x_regmap);
1646*4882a593Smuzhiyun 	if (IS_ERR(cx2072x->regmap))
1647*4882a593Smuzhiyun 		return PTR_ERR(cx2072x->regmap);
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	mutex_init(&cx2072x->lock);
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, cx2072x);
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	cx2072x->dev = &i2c->dev;
1654*4882a593Smuzhiyun 	cx2072x->pll_changed = true;
1655*4882a593Smuzhiyun 	cx2072x->i2spcm_changed = true;
1656*4882a593Smuzhiyun 	cx2072x->bclk_ratio = 0;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	cx2072x->mclk = devm_clk_get(cx2072x->dev, "mclk");
1659*4882a593Smuzhiyun 	if (IS_ERR(cx2072x->mclk)) {
1660*4882a593Smuzhiyun 		dev_err(cx2072x->dev, "Failed to get MCLK\n");
1661*4882a593Smuzhiyun 		return PTR_ERR(cx2072x->mclk);
1662*4882a593Smuzhiyun 	}
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	regmap_read(cx2072x->regmap, CX2072X_VENDOR_ID, &ven_id);
1665*4882a593Smuzhiyun 	regmap_read(cx2072x->regmap, CX2072X_REVISION_ID, &rev_id);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	dev_info(cx2072x->dev, "codec version: %08x,%08x\n", ven_id, rev_id);
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(cx2072x->dev,
1670*4882a593Smuzhiyun 					      &soc_codec_driver_cx2072x,
1671*4882a593Smuzhiyun 					      soc_codec_cx2072x_dai,
1672*4882a593Smuzhiyun 					      ARRAY_SIZE(soc_codec_cx2072x_dai));
1673*4882a593Smuzhiyun 	if (ret < 0)
1674*4882a593Smuzhiyun 		return ret;
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(cx2072x->dev);
1677*4882a593Smuzhiyun 	pm_runtime_enable(cx2072x->dev);
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	return 0;
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun 
cx2072x_i2c_remove(struct i2c_client * i2c)1682*4882a593Smuzhiyun static int cx2072x_i2c_remove(struct i2c_client *i2c)
1683*4882a593Smuzhiyun {
1684*4882a593Smuzhiyun 	pm_runtime_disable(&i2c->dev);
1685*4882a593Smuzhiyun 	return 0;
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun static const struct i2c_device_id cx2072x_i2c_id[] = {
1689*4882a593Smuzhiyun 	{ "cx20721", 0 },
1690*4882a593Smuzhiyun 	{ "cx20723", 0 },
1691*4882a593Smuzhiyun 	{}
1692*4882a593Smuzhiyun };
1693*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, cx2072x_i2c_id);
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1696*4882a593Smuzhiyun static struct acpi_device_id cx2072x_acpi_match[] = {
1697*4882a593Smuzhiyun 	{ "14F10720", 0 },
1698*4882a593Smuzhiyun 	{},
1699*4882a593Smuzhiyun };
1700*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, cx2072x_acpi_match);
1701*4882a593Smuzhiyun #endif
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun static const struct dev_pm_ops cx2072x_runtime_pm = {
1704*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(cx2072x_runtime_suspend, cx2072x_runtime_resume,
1705*4882a593Smuzhiyun 			   NULL)
1706*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1707*4882a593Smuzhiyun 				pm_runtime_force_resume)
1708*4882a593Smuzhiyun };
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun static struct i2c_driver cx2072x_i2c_driver = {
1711*4882a593Smuzhiyun 	.driver = {
1712*4882a593Smuzhiyun 		.name = "cx2072x",
1713*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(cx2072x_acpi_match),
1714*4882a593Smuzhiyun 		.pm = &cx2072x_runtime_pm,
1715*4882a593Smuzhiyun 	},
1716*4882a593Smuzhiyun 	.probe = cx2072x_i2c_probe,
1717*4882a593Smuzhiyun 	.remove = cx2072x_i2c_remove,
1718*4882a593Smuzhiyun 	.id_table = cx2072x_i2c_id,
1719*4882a593Smuzhiyun };
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun module_i2c_driver(cx2072x_i2c_driver);
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC cx2072x Codec Driver");
1724*4882a593Smuzhiyun MODULE_AUTHOR("Simon Ho <simon.ho@conexant.com>");
1725*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1726