1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * cs53l30.c -- CS53l30 ALSA Soc Audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2015 Cirrus Logic, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Authors: Paul Handrigan <Paul.Handrigan@cirrus.com>,
8*4882a593Smuzhiyun * Tim Howe <Tim.Howe@cirrus.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of_gpio.h>
16*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
17*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
18*4882a593Smuzhiyun #include <sound/pcm_params.h>
19*4882a593Smuzhiyun #include <sound/soc.h>
20*4882a593Smuzhiyun #include <sound/tlv.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "cs53l30.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define CS53L30_NUM_SUPPLIES 2
25*4882a593Smuzhiyun static const char *const cs53l30_supply_names[CS53L30_NUM_SUPPLIES] = {
26*4882a593Smuzhiyun "VA",
27*4882a593Smuzhiyun "VP",
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct cs53l30_private {
31*4882a593Smuzhiyun struct regulator_bulk_data supplies[CS53L30_NUM_SUPPLIES];
32*4882a593Smuzhiyun struct regmap *regmap;
33*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
34*4882a593Smuzhiyun struct gpio_desc *mute_gpio;
35*4882a593Smuzhiyun struct clk *mclk;
36*4882a593Smuzhiyun bool use_sdout2;
37*4882a593Smuzhiyun u32 mclk_rate;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static const struct reg_default cs53l30_reg_defaults[] = {
41*4882a593Smuzhiyun { CS53L30_PWRCTL, CS53L30_PWRCTL_DEFAULT },
42*4882a593Smuzhiyun { CS53L30_MCLKCTL, CS53L30_MCLKCTL_DEFAULT },
43*4882a593Smuzhiyun { CS53L30_INT_SR_CTL, CS53L30_INT_SR_CTL_DEFAULT },
44*4882a593Smuzhiyun { CS53L30_MICBIAS_CTL, CS53L30_MICBIAS_CTL_DEFAULT },
45*4882a593Smuzhiyun { CS53L30_ASPCFG_CTL, CS53L30_ASPCFG_CTL_DEFAULT },
46*4882a593Smuzhiyun { CS53L30_ASP_CTL1, CS53L30_ASP_CTL1_DEFAULT },
47*4882a593Smuzhiyun { CS53L30_ASP_TDMTX_CTL1, CS53L30_ASP_TDMTX_CTLx_DEFAULT },
48*4882a593Smuzhiyun { CS53L30_ASP_TDMTX_CTL2, CS53L30_ASP_TDMTX_CTLx_DEFAULT },
49*4882a593Smuzhiyun { CS53L30_ASP_TDMTX_CTL3, CS53L30_ASP_TDMTX_CTLx_DEFAULT },
50*4882a593Smuzhiyun { CS53L30_ASP_TDMTX_CTL4, CS53L30_ASP_TDMTX_CTLx_DEFAULT },
51*4882a593Smuzhiyun { CS53L30_ASP_TDMTX_EN1, CS53L30_ASP_TDMTX_ENx_DEFAULT },
52*4882a593Smuzhiyun { CS53L30_ASP_TDMTX_EN2, CS53L30_ASP_TDMTX_ENx_DEFAULT },
53*4882a593Smuzhiyun { CS53L30_ASP_TDMTX_EN3, CS53L30_ASP_TDMTX_ENx_DEFAULT },
54*4882a593Smuzhiyun { CS53L30_ASP_TDMTX_EN4, CS53L30_ASP_TDMTX_ENx_DEFAULT },
55*4882a593Smuzhiyun { CS53L30_ASP_TDMTX_EN5, CS53L30_ASP_TDMTX_ENx_DEFAULT },
56*4882a593Smuzhiyun { CS53L30_ASP_TDMTX_EN6, CS53L30_ASP_TDMTX_ENx_DEFAULT },
57*4882a593Smuzhiyun { CS53L30_ASP_CTL2, CS53L30_ASP_CTL2_DEFAULT },
58*4882a593Smuzhiyun { CS53L30_SFT_RAMP, CS53L30_SFT_RMP_DEFAULT },
59*4882a593Smuzhiyun { CS53L30_LRCK_CTL1, CS53L30_LRCK_CTLx_DEFAULT },
60*4882a593Smuzhiyun { CS53L30_LRCK_CTL2, CS53L30_LRCK_CTLx_DEFAULT },
61*4882a593Smuzhiyun { CS53L30_MUTEP_CTL1, CS53L30_MUTEP_CTL1_DEFAULT },
62*4882a593Smuzhiyun { CS53L30_MUTEP_CTL2, CS53L30_MUTEP_CTL2_DEFAULT },
63*4882a593Smuzhiyun { CS53L30_INBIAS_CTL1, CS53L30_INBIAS_CTL1_DEFAULT },
64*4882a593Smuzhiyun { CS53L30_INBIAS_CTL2, CS53L30_INBIAS_CTL2_DEFAULT },
65*4882a593Smuzhiyun { CS53L30_DMIC1_STR_CTL, CS53L30_DMIC1_STR_CTL_DEFAULT },
66*4882a593Smuzhiyun { CS53L30_DMIC2_STR_CTL, CS53L30_DMIC2_STR_CTL_DEFAULT },
67*4882a593Smuzhiyun { CS53L30_ADCDMIC1_CTL1, CS53L30_ADCDMICx_CTL1_DEFAULT },
68*4882a593Smuzhiyun { CS53L30_ADCDMIC1_CTL2, CS53L30_ADCDMIC1_CTL2_DEFAULT },
69*4882a593Smuzhiyun { CS53L30_ADC1_CTL3, CS53L30_ADCx_CTL3_DEFAULT },
70*4882a593Smuzhiyun { CS53L30_ADC1_NG_CTL, CS53L30_ADCx_NG_CTL_DEFAULT },
71*4882a593Smuzhiyun { CS53L30_ADC1A_AFE_CTL, CS53L30_ADCxy_AFE_CTL_DEFAULT },
72*4882a593Smuzhiyun { CS53L30_ADC1B_AFE_CTL, CS53L30_ADCxy_AFE_CTL_DEFAULT },
73*4882a593Smuzhiyun { CS53L30_ADC1A_DIG_VOL, CS53L30_ADCxy_DIG_VOL_DEFAULT },
74*4882a593Smuzhiyun { CS53L30_ADC1B_DIG_VOL, CS53L30_ADCxy_DIG_VOL_DEFAULT },
75*4882a593Smuzhiyun { CS53L30_ADCDMIC2_CTL1, CS53L30_ADCDMICx_CTL1_DEFAULT },
76*4882a593Smuzhiyun { CS53L30_ADCDMIC2_CTL2, CS53L30_ADCDMIC1_CTL2_DEFAULT },
77*4882a593Smuzhiyun { CS53L30_ADC2_CTL3, CS53L30_ADCx_CTL3_DEFAULT },
78*4882a593Smuzhiyun { CS53L30_ADC2_NG_CTL, CS53L30_ADCx_NG_CTL_DEFAULT },
79*4882a593Smuzhiyun { CS53L30_ADC2A_AFE_CTL, CS53L30_ADCxy_AFE_CTL_DEFAULT },
80*4882a593Smuzhiyun { CS53L30_ADC2B_AFE_CTL, CS53L30_ADCxy_AFE_CTL_DEFAULT },
81*4882a593Smuzhiyun { CS53L30_ADC2A_DIG_VOL, CS53L30_ADCxy_DIG_VOL_DEFAULT },
82*4882a593Smuzhiyun { CS53L30_ADC2B_DIG_VOL, CS53L30_ADCxy_DIG_VOL_DEFAULT },
83*4882a593Smuzhiyun { CS53L30_INT_MASK, CS53L30_DEVICE_INT_MASK },
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
cs53l30_volatile_register(struct device * dev,unsigned int reg)86*4882a593Smuzhiyun static bool cs53l30_volatile_register(struct device *dev, unsigned int reg)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun if (reg == CS53L30_IS)
89*4882a593Smuzhiyun return true;
90*4882a593Smuzhiyun else
91*4882a593Smuzhiyun return false;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
cs53l30_writeable_register(struct device * dev,unsigned int reg)94*4882a593Smuzhiyun static bool cs53l30_writeable_register(struct device *dev, unsigned int reg)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun switch (reg) {
97*4882a593Smuzhiyun case CS53L30_DEVID_AB:
98*4882a593Smuzhiyun case CS53L30_DEVID_CD:
99*4882a593Smuzhiyun case CS53L30_DEVID_E:
100*4882a593Smuzhiyun case CS53L30_REVID:
101*4882a593Smuzhiyun case CS53L30_IS:
102*4882a593Smuzhiyun return false;
103*4882a593Smuzhiyun default:
104*4882a593Smuzhiyun return true;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
cs53l30_readable_register(struct device * dev,unsigned int reg)108*4882a593Smuzhiyun static bool cs53l30_readable_register(struct device *dev, unsigned int reg)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun switch (reg) {
111*4882a593Smuzhiyun case CS53L30_DEVID_AB:
112*4882a593Smuzhiyun case CS53L30_DEVID_CD:
113*4882a593Smuzhiyun case CS53L30_DEVID_E:
114*4882a593Smuzhiyun case CS53L30_REVID:
115*4882a593Smuzhiyun case CS53L30_PWRCTL:
116*4882a593Smuzhiyun case CS53L30_MCLKCTL:
117*4882a593Smuzhiyun case CS53L30_INT_SR_CTL:
118*4882a593Smuzhiyun case CS53L30_MICBIAS_CTL:
119*4882a593Smuzhiyun case CS53L30_ASPCFG_CTL:
120*4882a593Smuzhiyun case CS53L30_ASP_CTL1:
121*4882a593Smuzhiyun case CS53L30_ASP_TDMTX_CTL1:
122*4882a593Smuzhiyun case CS53L30_ASP_TDMTX_CTL2:
123*4882a593Smuzhiyun case CS53L30_ASP_TDMTX_CTL3:
124*4882a593Smuzhiyun case CS53L30_ASP_TDMTX_CTL4:
125*4882a593Smuzhiyun case CS53L30_ASP_TDMTX_EN1:
126*4882a593Smuzhiyun case CS53L30_ASP_TDMTX_EN2:
127*4882a593Smuzhiyun case CS53L30_ASP_TDMTX_EN3:
128*4882a593Smuzhiyun case CS53L30_ASP_TDMTX_EN4:
129*4882a593Smuzhiyun case CS53L30_ASP_TDMTX_EN5:
130*4882a593Smuzhiyun case CS53L30_ASP_TDMTX_EN6:
131*4882a593Smuzhiyun case CS53L30_ASP_CTL2:
132*4882a593Smuzhiyun case CS53L30_SFT_RAMP:
133*4882a593Smuzhiyun case CS53L30_LRCK_CTL1:
134*4882a593Smuzhiyun case CS53L30_LRCK_CTL2:
135*4882a593Smuzhiyun case CS53L30_MUTEP_CTL1:
136*4882a593Smuzhiyun case CS53L30_MUTEP_CTL2:
137*4882a593Smuzhiyun case CS53L30_INBIAS_CTL1:
138*4882a593Smuzhiyun case CS53L30_INBIAS_CTL2:
139*4882a593Smuzhiyun case CS53L30_DMIC1_STR_CTL:
140*4882a593Smuzhiyun case CS53L30_DMIC2_STR_CTL:
141*4882a593Smuzhiyun case CS53L30_ADCDMIC1_CTL1:
142*4882a593Smuzhiyun case CS53L30_ADCDMIC1_CTL2:
143*4882a593Smuzhiyun case CS53L30_ADC1_CTL3:
144*4882a593Smuzhiyun case CS53L30_ADC1_NG_CTL:
145*4882a593Smuzhiyun case CS53L30_ADC1A_AFE_CTL:
146*4882a593Smuzhiyun case CS53L30_ADC1B_AFE_CTL:
147*4882a593Smuzhiyun case CS53L30_ADC1A_DIG_VOL:
148*4882a593Smuzhiyun case CS53L30_ADC1B_DIG_VOL:
149*4882a593Smuzhiyun case CS53L30_ADCDMIC2_CTL1:
150*4882a593Smuzhiyun case CS53L30_ADCDMIC2_CTL2:
151*4882a593Smuzhiyun case CS53L30_ADC2_CTL3:
152*4882a593Smuzhiyun case CS53L30_ADC2_NG_CTL:
153*4882a593Smuzhiyun case CS53L30_ADC2A_AFE_CTL:
154*4882a593Smuzhiyun case CS53L30_ADC2B_AFE_CTL:
155*4882a593Smuzhiyun case CS53L30_ADC2A_DIG_VOL:
156*4882a593Smuzhiyun case CS53L30_ADC2B_DIG_VOL:
157*4882a593Smuzhiyun case CS53L30_INT_MASK:
158*4882a593Smuzhiyun return true;
159*4882a593Smuzhiyun default:
160*4882a593Smuzhiyun return false;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(adc_boost_tlv, 0, 2000, 0);
165*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(adc_ng_boost_tlv, 0, 3000, 0);
166*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(pga_tlv, -600, 50, 0);
167*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(dig_tlv, -9600, 100, 1);
168*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(pga_preamp_tlv, 0, 10000, 0);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const char * const input1_sel_text[] = {
171*4882a593Smuzhiyun "DMIC1 On AB In",
172*4882a593Smuzhiyun "DMIC1 On A In",
173*4882a593Smuzhiyun "DMIC1 On B In",
174*4882a593Smuzhiyun "ADC1 On AB In",
175*4882a593Smuzhiyun "ADC1 On A In",
176*4882a593Smuzhiyun "ADC1 On B In",
177*4882a593Smuzhiyun "DMIC1 Off ADC1 Off",
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static unsigned int const input1_sel_values[] = {
181*4882a593Smuzhiyun CS53L30_CH_TYPE,
182*4882a593Smuzhiyun CS53L30_ADCxB_PDN | CS53L30_CH_TYPE,
183*4882a593Smuzhiyun CS53L30_ADCxA_PDN | CS53L30_CH_TYPE,
184*4882a593Smuzhiyun CS53L30_DMICx_PDN,
185*4882a593Smuzhiyun CS53L30_ADCxB_PDN | CS53L30_DMICx_PDN,
186*4882a593Smuzhiyun CS53L30_ADCxA_PDN | CS53L30_DMICx_PDN,
187*4882a593Smuzhiyun CS53L30_ADCxA_PDN | CS53L30_ADCxB_PDN | CS53L30_DMICx_PDN,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static const char * const input2_sel_text[] = {
191*4882a593Smuzhiyun "DMIC2 On AB In",
192*4882a593Smuzhiyun "DMIC2 On A In",
193*4882a593Smuzhiyun "DMIC2 On B In",
194*4882a593Smuzhiyun "ADC2 On AB In",
195*4882a593Smuzhiyun "ADC2 On A In",
196*4882a593Smuzhiyun "ADC2 On B In",
197*4882a593Smuzhiyun "DMIC2 Off ADC2 Off",
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static unsigned int const input2_sel_values[] = {
201*4882a593Smuzhiyun 0x0,
202*4882a593Smuzhiyun CS53L30_ADCxB_PDN,
203*4882a593Smuzhiyun CS53L30_ADCxA_PDN,
204*4882a593Smuzhiyun CS53L30_DMICx_PDN,
205*4882a593Smuzhiyun CS53L30_ADCxB_PDN | CS53L30_DMICx_PDN,
206*4882a593Smuzhiyun CS53L30_ADCxA_PDN | CS53L30_DMICx_PDN,
207*4882a593Smuzhiyun CS53L30_ADCxA_PDN | CS53L30_ADCxB_PDN | CS53L30_DMICx_PDN,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static const char * const input1_route_sel_text[] = {
211*4882a593Smuzhiyun "ADC1_SEL", "DMIC1_SEL",
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static const struct soc_enum input1_route_sel_enum =
215*4882a593Smuzhiyun SOC_ENUM_SINGLE(CS53L30_ADCDMIC1_CTL1, CS53L30_CH_TYPE_SHIFT,
216*4882a593Smuzhiyun ARRAY_SIZE(input1_route_sel_text),
217*4882a593Smuzhiyun input1_route_sel_text);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(input1_sel_enum, CS53L30_ADCDMIC1_CTL1, 0,
220*4882a593Smuzhiyun CS53L30_ADCDMICx_PDN_MASK, input1_sel_text,
221*4882a593Smuzhiyun input1_sel_values);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const struct snd_kcontrol_new input1_route_sel_mux =
224*4882a593Smuzhiyun SOC_DAPM_ENUM("Input 1 Route", input1_route_sel_enum);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static const char * const input2_route_sel_text[] = {
227*4882a593Smuzhiyun "ADC2_SEL", "DMIC2_SEL",
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* Note: CS53L30_ADCDMIC1_CTL1 CH_TYPE controls inputs 1 and 2 */
231*4882a593Smuzhiyun static const struct soc_enum input2_route_sel_enum =
232*4882a593Smuzhiyun SOC_ENUM_SINGLE(CS53L30_ADCDMIC1_CTL1, 0,
233*4882a593Smuzhiyun ARRAY_SIZE(input2_route_sel_text),
234*4882a593Smuzhiyun input2_route_sel_text);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(input2_sel_enum, CS53L30_ADCDMIC2_CTL1, 0,
237*4882a593Smuzhiyun CS53L30_ADCDMICx_PDN_MASK, input2_sel_text,
238*4882a593Smuzhiyun input2_sel_values);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const struct snd_kcontrol_new input2_route_sel_mux =
241*4882a593Smuzhiyun SOC_DAPM_ENUM("Input 2 Route", input2_route_sel_enum);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun * TB = 6144*(MCLK(int) scaling factor)/MCLK(internal)
245*4882a593Smuzhiyun * TB - Time base
246*4882a593Smuzhiyun * NOTE: If MCLK_INT_SCALE = 0, then TB=1
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun static const char * const cs53l30_ng_delay_text[] = {
249*4882a593Smuzhiyun "TB*50ms", "TB*100ms", "TB*150ms", "TB*200ms",
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static const struct soc_enum adc1_ng_delay_enum =
253*4882a593Smuzhiyun SOC_ENUM_SINGLE(CS53L30_ADC1_NG_CTL, CS53L30_ADCx_NG_DELAY_SHIFT,
254*4882a593Smuzhiyun ARRAY_SIZE(cs53l30_ng_delay_text),
255*4882a593Smuzhiyun cs53l30_ng_delay_text);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static const struct soc_enum adc2_ng_delay_enum =
258*4882a593Smuzhiyun SOC_ENUM_SINGLE(CS53L30_ADC2_NG_CTL, CS53L30_ADCx_NG_DELAY_SHIFT,
259*4882a593Smuzhiyun ARRAY_SIZE(cs53l30_ng_delay_text),
260*4882a593Smuzhiyun cs53l30_ng_delay_text);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* The noise gate threshold selected will depend on NG Boost */
263*4882a593Smuzhiyun static const char * const cs53l30_ng_thres_text[] = {
264*4882a593Smuzhiyun "-64dB/-34dB", "-66dB/-36dB", "-70dB/-40dB", "-73dB/-43dB",
265*4882a593Smuzhiyun "-76dB/-46dB", "-82dB/-52dB", "-58dB", "-64dB",
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static const struct soc_enum adc1_ng_thres_enum =
269*4882a593Smuzhiyun SOC_ENUM_SINGLE(CS53L30_ADC1_NG_CTL, CS53L30_ADCx_NG_THRESH_SHIFT,
270*4882a593Smuzhiyun ARRAY_SIZE(cs53l30_ng_thres_text),
271*4882a593Smuzhiyun cs53l30_ng_thres_text);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static const struct soc_enum adc2_ng_thres_enum =
274*4882a593Smuzhiyun SOC_ENUM_SINGLE(CS53L30_ADC2_NG_CTL, CS53L30_ADCx_NG_THRESH_SHIFT,
275*4882a593Smuzhiyun ARRAY_SIZE(cs53l30_ng_thres_text),
276*4882a593Smuzhiyun cs53l30_ng_thres_text);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* Corner frequencies are with an Fs of 48kHz. */
279*4882a593Smuzhiyun static const char * const hpf_corner_freq_text[] = {
280*4882a593Smuzhiyun "1.86Hz", "120Hz", "235Hz", "466Hz",
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static const struct soc_enum adc1_hpf_enum =
284*4882a593Smuzhiyun SOC_ENUM_SINGLE(CS53L30_ADC1_CTL3, CS53L30_ADCx_HPF_CF_SHIFT,
285*4882a593Smuzhiyun ARRAY_SIZE(hpf_corner_freq_text), hpf_corner_freq_text);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static const struct soc_enum adc2_hpf_enum =
288*4882a593Smuzhiyun SOC_ENUM_SINGLE(CS53L30_ADC2_CTL3, CS53L30_ADCx_HPF_CF_SHIFT,
289*4882a593Smuzhiyun ARRAY_SIZE(hpf_corner_freq_text), hpf_corner_freq_text);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static const struct snd_kcontrol_new cs53l30_snd_controls[] = {
292*4882a593Smuzhiyun SOC_SINGLE("Digital Soft-Ramp Switch", CS53L30_SFT_RAMP,
293*4882a593Smuzhiyun CS53L30_DIGSFT_SHIFT, 1, 0),
294*4882a593Smuzhiyun SOC_SINGLE("ADC1 Noise Gate Ganging Switch", CS53L30_ADC1_CTL3,
295*4882a593Smuzhiyun CS53L30_ADCx_NG_ALL_SHIFT, 1, 0),
296*4882a593Smuzhiyun SOC_SINGLE("ADC2 Noise Gate Ganging Switch", CS53L30_ADC2_CTL3,
297*4882a593Smuzhiyun CS53L30_ADCx_NG_ALL_SHIFT, 1, 0),
298*4882a593Smuzhiyun SOC_SINGLE("ADC1A Noise Gate Enable Switch", CS53L30_ADC1_NG_CTL,
299*4882a593Smuzhiyun CS53L30_ADCxA_NG_SHIFT, 1, 0),
300*4882a593Smuzhiyun SOC_SINGLE("ADC1B Noise Gate Enable Switch", CS53L30_ADC1_NG_CTL,
301*4882a593Smuzhiyun CS53L30_ADCxB_NG_SHIFT, 1, 0),
302*4882a593Smuzhiyun SOC_SINGLE("ADC2A Noise Gate Enable Switch", CS53L30_ADC2_NG_CTL,
303*4882a593Smuzhiyun CS53L30_ADCxA_NG_SHIFT, 1, 0),
304*4882a593Smuzhiyun SOC_SINGLE("ADC2B Noise Gate Enable Switch", CS53L30_ADC2_NG_CTL,
305*4882a593Smuzhiyun CS53L30_ADCxB_NG_SHIFT, 1, 0),
306*4882a593Smuzhiyun SOC_SINGLE("ADC1 Notch Filter Switch", CS53L30_ADCDMIC1_CTL2,
307*4882a593Smuzhiyun CS53L30_ADCx_NOTCH_DIS_SHIFT, 1, 1),
308*4882a593Smuzhiyun SOC_SINGLE("ADC2 Notch Filter Switch", CS53L30_ADCDMIC2_CTL2,
309*4882a593Smuzhiyun CS53L30_ADCx_NOTCH_DIS_SHIFT, 1, 1),
310*4882a593Smuzhiyun SOC_SINGLE("ADC1A Invert Switch", CS53L30_ADCDMIC1_CTL2,
311*4882a593Smuzhiyun CS53L30_ADCxA_INV_SHIFT, 1, 0),
312*4882a593Smuzhiyun SOC_SINGLE("ADC1B Invert Switch", CS53L30_ADCDMIC1_CTL2,
313*4882a593Smuzhiyun CS53L30_ADCxB_INV_SHIFT, 1, 0),
314*4882a593Smuzhiyun SOC_SINGLE("ADC2A Invert Switch", CS53L30_ADCDMIC2_CTL2,
315*4882a593Smuzhiyun CS53L30_ADCxA_INV_SHIFT, 1, 0),
316*4882a593Smuzhiyun SOC_SINGLE("ADC2B Invert Switch", CS53L30_ADCDMIC2_CTL2,
317*4882a593Smuzhiyun CS53L30_ADCxB_INV_SHIFT, 1, 0),
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC1A Digital Boost Volume", CS53L30_ADCDMIC1_CTL2,
320*4882a593Smuzhiyun CS53L30_ADCxA_DIG_BOOST_SHIFT, 1, 0, adc_boost_tlv),
321*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC1B Digital Boost Volume", CS53L30_ADCDMIC1_CTL2,
322*4882a593Smuzhiyun CS53L30_ADCxB_DIG_BOOST_SHIFT, 1, 0, adc_boost_tlv),
323*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC2A Digital Boost Volume", CS53L30_ADCDMIC2_CTL2,
324*4882a593Smuzhiyun CS53L30_ADCxA_DIG_BOOST_SHIFT, 1, 0, adc_boost_tlv),
325*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC2B Digital Boost Volume", CS53L30_ADCDMIC2_CTL2,
326*4882a593Smuzhiyun CS53L30_ADCxB_DIG_BOOST_SHIFT, 1, 0, adc_boost_tlv),
327*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC1 NG Boost Volume", CS53L30_ADC1_NG_CTL,
328*4882a593Smuzhiyun CS53L30_ADCx_NG_BOOST_SHIFT, 1, 0, adc_ng_boost_tlv),
329*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC2 NG Boost Volume", CS53L30_ADC2_NG_CTL,
330*4882a593Smuzhiyun CS53L30_ADCx_NG_BOOST_SHIFT, 1, 0, adc_ng_boost_tlv),
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("ADC1 Preamplifier Volume", CS53L30_ADC1A_AFE_CTL,
333*4882a593Smuzhiyun CS53L30_ADC1B_AFE_CTL, CS53L30_ADCxy_PREAMP_SHIFT,
334*4882a593Smuzhiyun 2, 0, pga_preamp_tlv),
335*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("ADC2 Preamplifier Volume", CS53L30_ADC2A_AFE_CTL,
336*4882a593Smuzhiyun CS53L30_ADC2B_AFE_CTL, CS53L30_ADCxy_PREAMP_SHIFT,
337*4882a593Smuzhiyun 2, 0, pga_preamp_tlv),
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun SOC_ENUM("Input 1 Channel Select", input1_sel_enum),
340*4882a593Smuzhiyun SOC_ENUM("Input 2 Channel Select", input2_sel_enum),
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun SOC_ENUM("ADC1 HPF Select", adc1_hpf_enum),
343*4882a593Smuzhiyun SOC_ENUM("ADC2 HPF Select", adc2_hpf_enum),
344*4882a593Smuzhiyun SOC_ENUM("ADC1 NG Threshold", adc1_ng_thres_enum),
345*4882a593Smuzhiyun SOC_ENUM("ADC2 NG Threshold", adc2_ng_thres_enum),
346*4882a593Smuzhiyun SOC_ENUM("ADC1 NG Delay", adc1_ng_delay_enum),
347*4882a593Smuzhiyun SOC_ENUM("ADC2 NG Delay", adc2_ng_delay_enum),
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("ADC1A PGA Volume",
350*4882a593Smuzhiyun CS53L30_ADC1A_AFE_CTL, 0, 0x34, 0x24, pga_tlv),
351*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("ADC1B PGA Volume",
352*4882a593Smuzhiyun CS53L30_ADC1B_AFE_CTL, 0, 0x34, 0x24, pga_tlv),
353*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("ADC2A PGA Volume",
354*4882a593Smuzhiyun CS53L30_ADC2A_AFE_CTL, 0, 0x34, 0x24, pga_tlv),
355*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("ADC2B PGA Volume",
356*4882a593Smuzhiyun CS53L30_ADC2B_AFE_CTL, 0, 0x34, 0x24, pga_tlv),
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("ADC1A Digital Volume",
359*4882a593Smuzhiyun CS53L30_ADC1A_DIG_VOL, 0, 0xA0, 0x6C, dig_tlv),
360*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("ADC1B Digital Volume",
361*4882a593Smuzhiyun CS53L30_ADC1B_DIG_VOL, 0, 0xA0, 0x6C, dig_tlv),
362*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("ADC2A Digital Volume",
363*4882a593Smuzhiyun CS53L30_ADC2A_DIG_VOL, 0, 0xA0, 0x6C, dig_tlv),
364*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("ADC2B Digital Volume",
365*4882a593Smuzhiyun CS53L30_ADC2B_DIG_VOL, 0, 0xA0, 0x6C, dig_tlv),
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun static const struct snd_soc_dapm_widget cs53l30_dapm_widgets[] = {
369*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1_DMIC1"),
370*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2"),
371*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN3_DMIC2"),
372*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN4"),
373*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC1 Bias", CS53L30_MICBIAS_CTL,
374*4882a593Smuzhiyun CS53L30_MIC1_BIAS_PDN_SHIFT, 1, NULL, 0),
375*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC2 Bias", CS53L30_MICBIAS_CTL,
376*4882a593Smuzhiyun CS53L30_MIC2_BIAS_PDN_SHIFT, 1, NULL, 0),
377*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC3 Bias", CS53L30_MICBIAS_CTL,
378*4882a593Smuzhiyun CS53L30_MIC3_BIAS_PDN_SHIFT, 1, NULL, 0),
379*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC4 Bias", CS53L30_MICBIAS_CTL,
380*4882a593Smuzhiyun CS53L30_MIC4_BIAS_PDN_SHIFT, 1, NULL, 0),
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("ASP_SDOUT1", NULL, 0, CS53L30_ASP_CTL1,
383*4882a593Smuzhiyun CS53L30_ASP_SDOUTx_PDN_SHIFT, 1),
384*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("ASP_SDOUT2", NULL, 0, CS53L30_ASP_CTL2,
385*4882a593Smuzhiyun CS53L30_ASP_SDOUTx_PDN_SHIFT, 1),
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Input Mux 1", SND_SOC_NOPM, 0, 0,
388*4882a593Smuzhiyun &input1_route_sel_mux),
389*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Input Mux 2", SND_SOC_NOPM, 0, 0,
390*4882a593Smuzhiyun &input2_route_sel_mux),
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC1A", NULL, CS53L30_ADCDMIC1_CTL1,
393*4882a593Smuzhiyun CS53L30_ADCxA_PDN_SHIFT, 1),
394*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC1B", NULL, CS53L30_ADCDMIC1_CTL1,
395*4882a593Smuzhiyun CS53L30_ADCxB_PDN_SHIFT, 1),
396*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC2A", NULL, CS53L30_ADCDMIC2_CTL1,
397*4882a593Smuzhiyun CS53L30_ADCxA_PDN_SHIFT, 1),
398*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC2B", NULL, CS53L30_ADCDMIC2_CTL1,
399*4882a593Smuzhiyun CS53L30_ADCxB_PDN_SHIFT, 1),
400*4882a593Smuzhiyun SND_SOC_DAPM_ADC("DMIC1", NULL, CS53L30_ADCDMIC1_CTL1,
401*4882a593Smuzhiyun CS53L30_DMICx_PDN_SHIFT, 1),
402*4882a593Smuzhiyun SND_SOC_DAPM_ADC("DMIC2", NULL, CS53L30_ADCDMIC2_CTL1,
403*4882a593Smuzhiyun CS53L30_DMICx_PDN_SHIFT, 1),
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs53l30_dapm_routes[] = {
407*4882a593Smuzhiyun /* ADC Input Paths */
408*4882a593Smuzhiyun {"ADC1A", NULL, "IN1_DMIC1"},
409*4882a593Smuzhiyun {"Input Mux 1", "ADC1_SEL", "ADC1A"},
410*4882a593Smuzhiyun {"ADC1B", NULL, "IN2"},
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun {"ADC2A", NULL, "IN3_DMIC2"},
413*4882a593Smuzhiyun {"Input Mux 2", "ADC2_SEL", "ADC2A"},
414*4882a593Smuzhiyun {"ADC2B", NULL, "IN4"},
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* MIC Bias Paths */
417*4882a593Smuzhiyun {"ADC1A", NULL, "MIC1 Bias"},
418*4882a593Smuzhiyun {"ADC1B", NULL, "MIC2 Bias"},
419*4882a593Smuzhiyun {"ADC2A", NULL, "MIC3 Bias"},
420*4882a593Smuzhiyun {"ADC2B", NULL, "MIC4 Bias"},
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* DMIC Paths */
423*4882a593Smuzhiyun {"DMIC1", NULL, "IN1_DMIC1"},
424*4882a593Smuzhiyun {"Input Mux 1", "DMIC1_SEL", "DMIC1"},
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun {"DMIC2", NULL, "IN3_DMIC2"},
427*4882a593Smuzhiyun {"Input Mux 2", "DMIC2_SEL", "DMIC2"},
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs53l30_dapm_routes_sdout1[] = {
431*4882a593Smuzhiyun /* Output Paths when using SDOUT1 only */
432*4882a593Smuzhiyun {"ASP_SDOUT1", NULL, "ADC1A" },
433*4882a593Smuzhiyun {"ASP_SDOUT1", NULL, "Input Mux 1"},
434*4882a593Smuzhiyun {"ASP_SDOUT1", NULL, "ADC1B"},
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun {"ASP_SDOUT1", NULL, "ADC2A"},
437*4882a593Smuzhiyun {"ASP_SDOUT1", NULL, "Input Mux 2"},
438*4882a593Smuzhiyun {"ASP_SDOUT1", NULL, "ADC2B"},
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun {"Capture", NULL, "ASP_SDOUT1"},
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs53l30_dapm_routes_sdout2[] = {
444*4882a593Smuzhiyun /* Output Paths when using both SDOUT1 and SDOUT2 */
445*4882a593Smuzhiyun {"ASP_SDOUT1", NULL, "ADC1A" },
446*4882a593Smuzhiyun {"ASP_SDOUT1", NULL, "Input Mux 1"},
447*4882a593Smuzhiyun {"ASP_SDOUT1", NULL, "ADC1B"},
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun {"ASP_SDOUT2", NULL, "ADC2A"},
450*4882a593Smuzhiyun {"ASP_SDOUT2", NULL, "Input Mux 2"},
451*4882a593Smuzhiyun {"ASP_SDOUT2", NULL, "ADC2B"},
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun {"Capture", NULL, "ASP_SDOUT1"},
454*4882a593Smuzhiyun {"Capture", NULL, "ASP_SDOUT2"},
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun struct cs53l30_mclk_div {
458*4882a593Smuzhiyun u32 mclk_rate;
459*4882a593Smuzhiyun u32 srate;
460*4882a593Smuzhiyun u8 asp_rate;
461*4882a593Smuzhiyun u8 internal_fs_ratio;
462*4882a593Smuzhiyun u8 mclk_int_scale;
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static const struct cs53l30_mclk_div cs53l30_mclk_coeffs[] = {
466*4882a593Smuzhiyun /* NOTE: Enable MCLK_INT_SCALE to save power. */
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* MCLK, Sample Rate, asp_rate, internal_fs_ratio, mclk_int_scale */
469*4882a593Smuzhiyun {5644800, 11025, 0x4, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
470*4882a593Smuzhiyun {5644800, 22050, 0x8, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
471*4882a593Smuzhiyun {5644800, 44100, 0xC, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun {6000000, 8000, 0x1, 0, CS53L30_MCLK_INT_SCALE},
474*4882a593Smuzhiyun {6000000, 11025, 0x2, 0, CS53L30_MCLK_INT_SCALE},
475*4882a593Smuzhiyun {6000000, 12000, 0x4, 0, CS53L30_MCLK_INT_SCALE},
476*4882a593Smuzhiyun {6000000, 16000, 0x5, 0, CS53L30_MCLK_INT_SCALE},
477*4882a593Smuzhiyun {6000000, 22050, 0x6, 0, CS53L30_MCLK_INT_SCALE},
478*4882a593Smuzhiyun {6000000, 24000, 0x8, 0, CS53L30_MCLK_INT_SCALE},
479*4882a593Smuzhiyun {6000000, 32000, 0x9, 0, CS53L30_MCLK_INT_SCALE},
480*4882a593Smuzhiyun {6000000, 44100, 0xA, 0, CS53L30_MCLK_INT_SCALE},
481*4882a593Smuzhiyun {6000000, 48000, 0xC, 0, CS53L30_MCLK_INT_SCALE},
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun {6144000, 8000, 0x1, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
484*4882a593Smuzhiyun {6144000, 11025, 0x2, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
485*4882a593Smuzhiyun {6144000, 12000, 0x4, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
486*4882a593Smuzhiyun {6144000, 16000, 0x5, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
487*4882a593Smuzhiyun {6144000, 22050, 0x6, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
488*4882a593Smuzhiyun {6144000, 24000, 0x8, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
489*4882a593Smuzhiyun {6144000, 32000, 0x9, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
490*4882a593Smuzhiyun {6144000, 44100, 0xA, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
491*4882a593Smuzhiyun {6144000, 48000, 0xC, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun {6400000, 8000, 0x1, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
494*4882a593Smuzhiyun {6400000, 11025, 0x2, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
495*4882a593Smuzhiyun {6400000, 12000, 0x4, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
496*4882a593Smuzhiyun {6400000, 16000, 0x5, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
497*4882a593Smuzhiyun {6400000, 22050, 0x6, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
498*4882a593Smuzhiyun {6400000, 24000, 0x8, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
499*4882a593Smuzhiyun {6400000, 32000, 0x9, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
500*4882a593Smuzhiyun {6400000, 44100, 0xA, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
501*4882a593Smuzhiyun {6400000, 48000, 0xC, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun struct cs53l30_mclkx_div {
505*4882a593Smuzhiyun u32 mclkx;
506*4882a593Smuzhiyun u8 ratio;
507*4882a593Smuzhiyun u8 mclkdiv;
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static const struct cs53l30_mclkx_div cs53l30_mclkx_coeffs[] = {
511*4882a593Smuzhiyun {5644800, 1, CS53L30_MCLK_DIV_BY_1},
512*4882a593Smuzhiyun {6000000, 1, CS53L30_MCLK_DIV_BY_1},
513*4882a593Smuzhiyun {6144000, 1, CS53L30_MCLK_DIV_BY_1},
514*4882a593Smuzhiyun {11289600, 2, CS53L30_MCLK_DIV_BY_2},
515*4882a593Smuzhiyun {12288000, 2, CS53L30_MCLK_DIV_BY_2},
516*4882a593Smuzhiyun {12000000, 2, CS53L30_MCLK_DIV_BY_2},
517*4882a593Smuzhiyun {19200000, 3, CS53L30_MCLK_DIV_BY_3},
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun
cs53l30_get_mclkx_coeff(int mclkx)520*4882a593Smuzhiyun static int cs53l30_get_mclkx_coeff(int mclkx)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun int i;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cs53l30_mclkx_coeffs); i++) {
525*4882a593Smuzhiyun if (cs53l30_mclkx_coeffs[i].mclkx == mclkx)
526*4882a593Smuzhiyun return i;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun return -EINVAL;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
cs53l30_get_mclk_coeff(int mclk_rate,int srate)532*4882a593Smuzhiyun static int cs53l30_get_mclk_coeff(int mclk_rate, int srate)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun int i;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cs53l30_mclk_coeffs); i++) {
537*4882a593Smuzhiyun if (cs53l30_mclk_coeffs[i].mclk_rate == mclk_rate &&
538*4882a593Smuzhiyun cs53l30_mclk_coeffs[i].srate == srate)
539*4882a593Smuzhiyun return i;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return -EINVAL;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
cs53l30_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)545*4882a593Smuzhiyun static int cs53l30_set_sysclk(struct snd_soc_dai *dai,
546*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun struct cs53l30_private *priv = snd_soc_component_get_drvdata(dai->component);
549*4882a593Smuzhiyun int mclkx_coeff;
550*4882a593Smuzhiyun u32 mclk_rate;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* MCLKX -> MCLK */
553*4882a593Smuzhiyun mclkx_coeff = cs53l30_get_mclkx_coeff(freq);
554*4882a593Smuzhiyun if (mclkx_coeff < 0)
555*4882a593Smuzhiyun return mclkx_coeff;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun mclk_rate = cs53l30_mclkx_coeffs[mclkx_coeff].mclkx /
558*4882a593Smuzhiyun cs53l30_mclkx_coeffs[mclkx_coeff].ratio;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_MCLKCTL,
561*4882a593Smuzhiyun CS53L30_MCLK_DIV_MASK,
562*4882a593Smuzhiyun cs53l30_mclkx_coeffs[mclkx_coeff].mclkdiv);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun priv->mclk_rate = mclk_rate;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun return 0;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
cs53l30_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)569*4882a593Smuzhiyun static int cs53l30_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun struct cs53l30_private *priv = snd_soc_component_get_drvdata(dai->component);
572*4882a593Smuzhiyun u8 aspcfg = 0, aspctl1 = 0;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
575*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
576*4882a593Smuzhiyun aspcfg |= CS53L30_ASP_MS;
577*4882a593Smuzhiyun break;
578*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
579*4882a593Smuzhiyun break;
580*4882a593Smuzhiyun default:
581*4882a593Smuzhiyun return -EINVAL;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* DAI mode */
585*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
586*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
587*4882a593Smuzhiyun /* Set TDM_PDN to turn off TDM mode -- Reset default */
588*4882a593Smuzhiyun aspctl1 |= CS53L30_ASP_TDM_PDN;
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
591*4882a593Smuzhiyun /*
592*4882a593Smuzhiyun * Clear TDM_PDN to turn on TDM mode; Use ASP_SCLK_INV = 0
593*4882a593Smuzhiyun * with SHIFT_LEFT = 1 combination as Figure 4-13 shows in
594*4882a593Smuzhiyun * the CS53L30 datasheet
595*4882a593Smuzhiyun */
596*4882a593Smuzhiyun aspctl1 |= CS53L30_SHIFT_LEFT;
597*4882a593Smuzhiyun break;
598*4882a593Smuzhiyun default:
599*4882a593Smuzhiyun return -EINVAL;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* Check to see if the SCLK is inverted */
603*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
604*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
605*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
606*4882a593Smuzhiyun aspcfg ^= CS53L30_ASP_SCLK_INV;
607*4882a593Smuzhiyun break;
608*4882a593Smuzhiyun default:
609*4882a593Smuzhiyun break;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_ASPCFG_CTL,
613*4882a593Smuzhiyun CS53L30_ASP_MS | CS53L30_ASP_SCLK_INV, aspcfg);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_ASP_CTL1,
616*4882a593Smuzhiyun CS53L30_ASP_TDM_PDN | CS53L30_SHIFT_LEFT, aspctl1);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun return 0;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
cs53l30_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)621*4882a593Smuzhiyun static int cs53l30_pcm_hw_params(struct snd_pcm_substream *substream,
622*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
623*4882a593Smuzhiyun struct snd_soc_dai *dai)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct cs53l30_private *priv = snd_soc_component_get_drvdata(dai->component);
626*4882a593Smuzhiyun int srate = params_rate(params);
627*4882a593Smuzhiyun int mclk_coeff;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* MCLK -> srate */
630*4882a593Smuzhiyun mclk_coeff = cs53l30_get_mclk_coeff(priv->mclk_rate, srate);
631*4882a593Smuzhiyun if (mclk_coeff < 0)
632*4882a593Smuzhiyun return -EINVAL;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_INT_SR_CTL,
635*4882a593Smuzhiyun CS53L30_INTRNL_FS_RATIO_MASK,
636*4882a593Smuzhiyun cs53l30_mclk_coeffs[mclk_coeff].internal_fs_ratio);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_MCLKCTL,
639*4882a593Smuzhiyun CS53L30_MCLK_INT_SCALE_MASK,
640*4882a593Smuzhiyun cs53l30_mclk_coeffs[mclk_coeff].mclk_int_scale);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_ASPCFG_CTL,
643*4882a593Smuzhiyun CS53L30_ASP_RATE_MASK,
644*4882a593Smuzhiyun cs53l30_mclk_coeffs[mclk_coeff].asp_rate);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun return 0;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
cs53l30_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)649*4882a593Smuzhiyun static int cs53l30_set_bias_level(struct snd_soc_component *component,
650*4882a593Smuzhiyun enum snd_soc_bias_level level)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
653*4882a593Smuzhiyun struct cs53l30_private *priv = snd_soc_component_get_drvdata(component);
654*4882a593Smuzhiyun unsigned int reg;
655*4882a593Smuzhiyun int i, inter_max_check, ret;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun switch (level) {
658*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
659*4882a593Smuzhiyun break;
660*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
661*4882a593Smuzhiyun if (dapm->bias_level == SND_SOC_BIAS_STANDBY)
662*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_PWRCTL,
663*4882a593Smuzhiyun CS53L30_PDN_LP_MASK, 0);
664*4882a593Smuzhiyun break;
665*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
666*4882a593Smuzhiyun if (dapm->bias_level == SND_SOC_BIAS_OFF) {
667*4882a593Smuzhiyun ret = clk_prepare_enable(priv->mclk);
668*4882a593Smuzhiyun if (ret) {
669*4882a593Smuzhiyun dev_err(component->dev,
670*4882a593Smuzhiyun "failed to enable MCLK: %d\n", ret);
671*4882a593Smuzhiyun return ret;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_MCLKCTL,
674*4882a593Smuzhiyun CS53L30_MCLK_DIS_MASK, 0);
675*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_PWRCTL,
676*4882a593Smuzhiyun CS53L30_PDN_ULP_MASK, 0);
677*4882a593Smuzhiyun msleep(50);
678*4882a593Smuzhiyun } else {
679*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_PWRCTL,
680*4882a593Smuzhiyun CS53L30_PDN_ULP_MASK,
681*4882a593Smuzhiyun CS53L30_PDN_ULP);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun break;
684*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
685*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_INT_MASK,
686*4882a593Smuzhiyun CS53L30_PDN_DONE, 0);
687*4882a593Smuzhiyun /*
688*4882a593Smuzhiyun * If digital softramp is set, the amount of time required
689*4882a593Smuzhiyun * for power down increases and depends on the digital
690*4882a593Smuzhiyun * volume setting.
691*4882a593Smuzhiyun */
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /* Set the max possible time if digsft is set */
694*4882a593Smuzhiyun regmap_read(priv->regmap, CS53L30_SFT_RAMP, ®);
695*4882a593Smuzhiyun if (reg & CS53L30_DIGSFT_MASK)
696*4882a593Smuzhiyun inter_max_check = CS53L30_PDN_POLL_MAX;
697*4882a593Smuzhiyun else
698*4882a593Smuzhiyun inter_max_check = 10;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_PWRCTL,
701*4882a593Smuzhiyun CS53L30_PDN_ULP_MASK,
702*4882a593Smuzhiyun CS53L30_PDN_ULP);
703*4882a593Smuzhiyun /* PDN_DONE will take a min of 20ms to be set.*/
704*4882a593Smuzhiyun msleep(20);
705*4882a593Smuzhiyun /* Clr status */
706*4882a593Smuzhiyun regmap_read(priv->regmap, CS53L30_IS, ®);
707*4882a593Smuzhiyun for (i = 0; i < inter_max_check; i++) {
708*4882a593Smuzhiyun if (inter_max_check < 10) {
709*4882a593Smuzhiyun usleep_range(1000, 1100);
710*4882a593Smuzhiyun regmap_read(priv->regmap, CS53L30_IS, ®);
711*4882a593Smuzhiyun if (reg & CS53L30_PDN_DONE)
712*4882a593Smuzhiyun break;
713*4882a593Smuzhiyun } else {
714*4882a593Smuzhiyun usleep_range(10000, 10100);
715*4882a593Smuzhiyun regmap_read(priv->regmap, CS53L30_IS, ®);
716*4882a593Smuzhiyun if (reg & CS53L30_PDN_DONE)
717*4882a593Smuzhiyun break;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun /* PDN_DONE is set. We now can disable the MCLK */
721*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_INT_MASK,
722*4882a593Smuzhiyun CS53L30_PDN_DONE, CS53L30_PDN_DONE);
723*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_MCLKCTL,
724*4882a593Smuzhiyun CS53L30_MCLK_DIS_MASK,
725*4882a593Smuzhiyun CS53L30_MCLK_DIS);
726*4882a593Smuzhiyun clk_disable_unprepare(priv->mclk);
727*4882a593Smuzhiyun break;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun return 0;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
cs53l30_set_tristate(struct snd_soc_dai * dai,int tristate)733*4882a593Smuzhiyun static int cs53l30_set_tristate(struct snd_soc_dai *dai, int tristate)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct cs53l30_private *priv = snd_soc_component_get_drvdata(dai->component);
736*4882a593Smuzhiyun u8 val = tristate ? CS53L30_ASP_3ST : 0;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun return regmap_update_bits(priv->regmap, CS53L30_ASP_CTL1,
739*4882a593Smuzhiyun CS53L30_ASP_3ST_MASK, val);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun static unsigned int const cs53l30_src_rates[] = {
743*4882a593Smuzhiyun 8000, 11025, 12000, 16000, 22050, 24000, 32000, 44100, 48000
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_list src_constraints = {
747*4882a593Smuzhiyun .count = ARRAY_SIZE(cs53l30_src_rates),
748*4882a593Smuzhiyun .list = cs53l30_src_rates,
749*4882a593Smuzhiyun };
750*4882a593Smuzhiyun
cs53l30_pcm_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)751*4882a593Smuzhiyun static int cs53l30_pcm_startup(struct snd_pcm_substream *substream,
752*4882a593Smuzhiyun struct snd_soc_dai *dai)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun snd_pcm_hw_constraint_list(substream->runtime, 0,
755*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_RATE, &src_constraints);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun return 0;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /*
761*4882a593Smuzhiyun * Note: CS53L30 counts the slot number per byte while ASoC counts the slot
762*4882a593Smuzhiyun * number per slot_width. So there is a difference between the slots of ASoC
763*4882a593Smuzhiyun * and the slots of CS53L30.
764*4882a593Smuzhiyun */
cs53l30_set_dai_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)765*4882a593Smuzhiyun static int cs53l30_set_dai_tdm_slot(struct snd_soc_dai *dai,
766*4882a593Smuzhiyun unsigned int tx_mask, unsigned int rx_mask,
767*4882a593Smuzhiyun int slots, int slot_width)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun struct cs53l30_private *priv = snd_soc_component_get_drvdata(dai->component);
770*4882a593Smuzhiyun unsigned int loc[CS53L30_TDM_SLOT_MAX] = {48, 48, 48, 48};
771*4882a593Smuzhiyun unsigned int slot_next, slot_step;
772*4882a593Smuzhiyun u64 tx_enable = 0;
773*4882a593Smuzhiyun int i;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun if (!rx_mask) {
776*4882a593Smuzhiyun dev_err(dai->dev, "rx masks must not be 0\n");
777*4882a593Smuzhiyun return -EINVAL;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* Assuming slot_width is not supposed to be greater than 64 */
781*4882a593Smuzhiyun if (slots <= 0 || slot_width <= 0 || slot_width > 64) {
782*4882a593Smuzhiyun dev_err(dai->dev, "invalid slot number or slot width\n");
783*4882a593Smuzhiyun return -EINVAL;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun if (slot_width & 0x7) {
787*4882a593Smuzhiyun dev_err(dai->dev, "slot width must count in byte\n");
788*4882a593Smuzhiyun return -EINVAL;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* How many bytes in each ASoC slot */
792*4882a593Smuzhiyun slot_step = slot_width >> 3;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun for (i = 0; rx_mask && i < CS53L30_TDM_SLOT_MAX; i++) {
795*4882a593Smuzhiyun /* Find the first slot from LSB */
796*4882a593Smuzhiyun slot_next = __ffs(rx_mask);
797*4882a593Smuzhiyun /* Save the slot location by converting to CS53L30 slot */
798*4882a593Smuzhiyun loc[i] = slot_next * slot_step;
799*4882a593Smuzhiyun /* Create the mask of CS53L30 slot */
800*4882a593Smuzhiyun tx_enable |= (u64)((u64)(1 << slot_step) - 1) << (u64)loc[i];
801*4882a593Smuzhiyun /* Clear this slot from rx_mask */
802*4882a593Smuzhiyun rx_mask &= ~(1 << slot_next);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* Error out to avoid slot shift */
806*4882a593Smuzhiyun if (rx_mask && i == CS53L30_TDM_SLOT_MAX) {
807*4882a593Smuzhiyun dev_err(dai->dev, "rx_mask exceeds max slot number: %d\n",
808*4882a593Smuzhiyun CS53L30_TDM_SLOT_MAX);
809*4882a593Smuzhiyun return -EINVAL;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* Validate the last active CS53L30 slot */
813*4882a593Smuzhiyun slot_next = loc[i - 1] + slot_step - 1;
814*4882a593Smuzhiyun if (slot_next > 47) {
815*4882a593Smuzhiyun dev_err(dai->dev, "slot selection out of bounds: %u\n",
816*4882a593Smuzhiyun slot_next);
817*4882a593Smuzhiyun return -EINVAL;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun for (i = 0; i < CS53L30_TDM_SLOT_MAX && loc[i] != 48; i++) {
821*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS53L30_ASP_TDMTX_CTL(i),
822*4882a593Smuzhiyun CS53L30_ASP_CHx_TX_LOC_MASK, loc[i]);
823*4882a593Smuzhiyun dev_dbg(dai->dev, "loc[%d]=%x\n", i, loc[i]);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun for (i = 0; i < CS53L30_ASP_TDMTX_ENx_MAX && tx_enable; i++) {
827*4882a593Smuzhiyun regmap_write(priv->regmap, CS53L30_ASP_TDMTX_ENx(i),
828*4882a593Smuzhiyun tx_enable & 0xff);
829*4882a593Smuzhiyun tx_enable >>= 8;
830*4882a593Smuzhiyun dev_dbg(dai->dev, "en_reg=%x, tx_enable=%llx\n",
831*4882a593Smuzhiyun CS53L30_ASP_TDMTX_ENx(i), tx_enable & 0xff);
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun return 0;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
cs53l30_mute_stream(struct snd_soc_dai * dai,int mute,int stream)837*4882a593Smuzhiyun static int cs53l30_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun struct cs53l30_private *priv = snd_soc_component_get_drvdata(dai->component);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun gpiod_set_value_cansleep(priv->mute_gpio, mute);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun return 0;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /* SNDRV_PCM_RATE_KNOT -> 12000, 24000 Hz, limit with constraint list */
847*4882a593Smuzhiyun #define CS53L30_RATES (SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_KNOT)
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun #define CS53L30_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
850*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE)
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun static const struct snd_soc_dai_ops cs53l30_ops = {
853*4882a593Smuzhiyun .startup = cs53l30_pcm_startup,
854*4882a593Smuzhiyun .hw_params = cs53l30_pcm_hw_params,
855*4882a593Smuzhiyun .set_fmt = cs53l30_set_dai_fmt,
856*4882a593Smuzhiyun .set_sysclk = cs53l30_set_sysclk,
857*4882a593Smuzhiyun .set_tristate = cs53l30_set_tristate,
858*4882a593Smuzhiyun .set_tdm_slot = cs53l30_set_dai_tdm_slot,
859*4882a593Smuzhiyun .mute_stream = cs53l30_mute_stream,
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun static struct snd_soc_dai_driver cs53l30_dai = {
863*4882a593Smuzhiyun .name = "cs53l30",
864*4882a593Smuzhiyun .capture = {
865*4882a593Smuzhiyun .stream_name = "Capture",
866*4882a593Smuzhiyun .channels_min = 1,
867*4882a593Smuzhiyun .channels_max = 4,
868*4882a593Smuzhiyun .rates = CS53L30_RATES,
869*4882a593Smuzhiyun .formats = CS53L30_FORMATS,
870*4882a593Smuzhiyun },
871*4882a593Smuzhiyun .ops = &cs53l30_ops,
872*4882a593Smuzhiyun .symmetric_rates = 1,
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun
cs53l30_component_probe(struct snd_soc_component * component)875*4882a593Smuzhiyun static int cs53l30_component_probe(struct snd_soc_component *component)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun struct cs53l30_private *priv = snd_soc_component_get_drvdata(component);
878*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun if (priv->use_sdout2)
881*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, cs53l30_dapm_routes_sdout2,
882*4882a593Smuzhiyun ARRAY_SIZE(cs53l30_dapm_routes_sdout2));
883*4882a593Smuzhiyun else
884*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, cs53l30_dapm_routes_sdout1,
885*4882a593Smuzhiyun ARRAY_SIZE(cs53l30_dapm_routes_sdout1));
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun return 0;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun static const struct snd_soc_component_driver cs53l30_driver = {
891*4882a593Smuzhiyun .probe = cs53l30_component_probe,
892*4882a593Smuzhiyun .set_bias_level = cs53l30_set_bias_level,
893*4882a593Smuzhiyun .controls = cs53l30_snd_controls,
894*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(cs53l30_snd_controls),
895*4882a593Smuzhiyun .dapm_widgets = cs53l30_dapm_widgets,
896*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(cs53l30_dapm_widgets),
897*4882a593Smuzhiyun .dapm_routes = cs53l30_dapm_routes,
898*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(cs53l30_dapm_routes),
899*4882a593Smuzhiyun .use_pmdown_time = 1,
900*4882a593Smuzhiyun .endianness = 1,
901*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
902*4882a593Smuzhiyun };
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun static struct regmap_config cs53l30_regmap = {
905*4882a593Smuzhiyun .reg_bits = 8,
906*4882a593Smuzhiyun .val_bits = 8,
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun .max_register = CS53L30_MAX_REGISTER,
909*4882a593Smuzhiyun .reg_defaults = cs53l30_reg_defaults,
910*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(cs53l30_reg_defaults),
911*4882a593Smuzhiyun .volatile_reg = cs53l30_volatile_register,
912*4882a593Smuzhiyun .writeable_reg = cs53l30_writeable_register,
913*4882a593Smuzhiyun .readable_reg = cs53l30_readable_register,
914*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
915*4882a593Smuzhiyun };
916*4882a593Smuzhiyun
cs53l30_i2c_probe(struct i2c_client * client,const struct i2c_device_id * id)917*4882a593Smuzhiyun static int cs53l30_i2c_probe(struct i2c_client *client,
918*4882a593Smuzhiyun const struct i2c_device_id *id)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun const struct device_node *np = client->dev.of_node;
921*4882a593Smuzhiyun struct device *dev = &client->dev;
922*4882a593Smuzhiyun struct cs53l30_private *cs53l30;
923*4882a593Smuzhiyun unsigned int devid = 0;
924*4882a593Smuzhiyun unsigned int reg;
925*4882a593Smuzhiyun int ret = 0, i;
926*4882a593Smuzhiyun u8 val;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun cs53l30 = devm_kzalloc(dev, sizeof(*cs53l30), GFP_KERNEL);
929*4882a593Smuzhiyun if (!cs53l30)
930*4882a593Smuzhiyun return -ENOMEM;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cs53l30->supplies); i++)
933*4882a593Smuzhiyun cs53l30->supplies[i].supply = cs53l30_supply_names[i];
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(cs53l30->supplies),
936*4882a593Smuzhiyun cs53l30->supplies);
937*4882a593Smuzhiyun if (ret) {
938*4882a593Smuzhiyun dev_err(dev, "failed to get supplies: %d\n", ret);
939*4882a593Smuzhiyun return ret;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(cs53l30->supplies),
943*4882a593Smuzhiyun cs53l30->supplies);
944*4882a593Smuzhiyun if (ret) {
945*4882a593Smuzhiyun dev_err(dev, "failed to enable supplies: %d\n", ret);
946*4882a593Smuzhiyun return ret;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun /* Reset the Device */
950*4882a593Smuzhiyun cs53l30->reset_gpio = devm_gpiod_get_optional(dev, "reset",
951*4882a593Smuzhiyun GPIOD_OUT_LOW);
952*4882a593Smuzhiyun if (IS_ERR(cs53l30->reset_gpio)) {
953*4882a593Smuzhiyun ret = PTR_ERR(cs53l30->reset_gpio);
954*4882a593Smuzhiyun goto error;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun gpiod_set_value_cansleep(cs53l30->reset_gpio, 1);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun i2c_set_clientdata(client, cs53l30);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun cs53l30->mclk_rate = 0;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun cs53l30->regmap = devm_regmap_init_i2c(client, &cs53l30_regmap);
964*4882a593Smuzhiyun if (IS_ERR(cs53l30->regmap)) {
965*4882a593Smuzhiyun ret = PTR_ERR(cs53l30->regmap);
966*4882a593Smuzhiyun dev_err(dev, "regmap_init() failed: %d\n", ret);
967*4882a593Smuzhiyun goto error;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* Initialize codec */
971*4882a593Smuzhiyun ret = regmap_read(cs53l30->regmap, CS53L30_DEVID_AB, ®);
972*4882a593Smuzhiyun devid = reg << 12;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun ret = regmap_read(cs53l30->regmap, CS53L30_DEVID_CD, ®);
975*4882a593Smuzhiyun devid |= reg << 4;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun ret = regmap_read(cs53l30->regmap, CS53L30_DEVID_E, ®);
978*4882a593Smuzhiyun devid |= (reg & 0xF0) >> 4;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if (devid != CS53L30_DEVID) {
981*4882a593Smuzhiyun ret = -ENODEV;
982*4882a593Smuzhiyun dev_err(dev, "Device ID (%X). Expected %X\n",
983*4882a593Smuzhiyun devid, CS53L30_DEVID);
984*4882a593Smuzhiyun goto error;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun ret = regmap_read(cs53l30->regmap, CS53L30_REVID, ®);
988*4882a593Smuzhiyun if (ret < 0) {
989*4882a593Smuzhiyun dev_err(dev, "failed to get Revision ID: %d\n", ret);
990*4882a593Smuzhiyun goto error;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /* Check if MCLK provided */
994*4882a593Smuzhiyun cs53l30->mclk = devm_clk_get(dev, "mclk");
995*4882a593Smuzhiyun if (IS_ERR(cs53l30->mclk)) {
996*4882a593Smuzhiyun if (PTR_ERR(cs53l30->mclk) != -ENOENT) {
997*4882a593Smuzhiyun ret = PTR_ERR(cs53l30->mclk);
998*4882a593Smuzhiyun goto error;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun /* Otherwise mark the mclk pointer to NULL */
1001*4882a593Smuzhiyun cs53l30->mclk = NULL;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* Fetch the MUTE control */
1005*4882a593Smuzhiyun cs53l30->mute_gpio = devm_gpiod_get_optional(dev, "mute",
1006*4882a593Smuzhiyun GPIOD_OUT_HIGH);
1007*4882a593Smuzhiyun if (IS_ERR(cs53l30->mute_gpio)) {
1008*4882a593Smuzhiyun ret = PTR_ERR(cs53l30->mute_gpio);
1009*4882a593Smuzhiyun goto error;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun if (cs53l30->mute_gpio) {
1013*4882a593Smuzhiyun /* Enable MUTE controls via MUTE pin */
1014*4882a593Smuzhiyun regmap_write(cs53l30->regmap, CS53L30_MUTEP_CTL1,
1015*4882a593Smuzhiyun CS53L30_MUTEP_CTL1_MUTEALL);
1016*4882a593Smuzhiyun /* Flip the polarity of MUTE pin */
1017*4882a593Smuzhiyun if (gpiod_is_active_low(cs53l30->mute_gpio))
1018*4882a593Smuzhiyun regmap_update_bits(cs53l30->regmap, CS53L30_MUTEP_CTL2,
1019*4882a593Smuzhiyun CS53L30_MUTE_PIN_POLARITY, 0);
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun if (!of_property_read_u8(np, "cirrus,micbias-lvl", &val))
1023*4882a593Smuzhiyun regmap_update_bits(cs53l30->regmap, CS53L30_MICBIAS_CTL,
1024*4882a593Smuzhiyun CS53L30_MIC_BIAS_CTRL_MASK, val);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun if (of_property_read_bool(np, "cirrus,use-sdout2"))
1027*4882a593Smuzhiyun cs53l30->use_sdout2 = true;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun dev_info(dev, "Cirrus Logic CS53L30, Revision: %02X\n", reg & 0xFF);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev, &cs53l30_driver, &cs53l30_dai, 1);
1032*4882a593Smuzhiyun if (ret) {
1033*4882a593Smuzhiyun dev_err(dev, "failed to register component: %d\n", ret);
1034*4882a593Smuzhiyun goto error;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun return 0;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun error:
1040*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(cs53l30->supplies),
1041*4882a593Smuzhiyun cs53l30->supplies);
1042*4882a593Smuzhiyun return ret;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
cs53l30_i2c_remove(struct i2c_client * client)1045*4882a593Smuzhiyun static int cs53l30_i2c_remove(struct i2c_client *client)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun struct cs53l30_private *cs53l30 = i2c_get_clientdata(client);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun /* Hold down reset */
1050*4882a593Smuzhiyun gpiod_set_value_cansleep(cs53l30->reset_gpio, 0);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(cs53l30->supplies),
1053*4882a593Smuzhiyun cs53l30->supplies);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun return 0;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun #ifdef CONFIG_PM
cs53l30_runtime_suspend(struct device * dev)1059*4882a593Smuzhiyun static int cs53l30_runtime_suspend(struct device *dev)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun struct cs53l30_private *cs53l30 = dev_get_drvdata(dev);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun regcache_cache_only(cs53l30->regmap, true);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /* Hold down reset */
1066*4882a593Smuzhiyun gpiod_set_value_cansleep(cs53l30->reset_gpio, 0);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(cs53l30->supplies),
1069*4882a593Smuzhiyun cs53l30->supplies);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun return 0;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
cs53l30_runtime_resume(struct device * dev)1074*4882a593Smuzhiyun static int cs53l30_runtime_resume(struct device *dev)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun struct cs53l30_private *cs53l30 = dev_get_drvdata(dev);
1077*4882a593Smuzhiyun int ret;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(cs53l30->supplies),
1080*4882a593Smuzhiyun cs53l30->supplies);
1081*4882a593Smuzhiyun if (ret) {
1082*4882a593Smuzhiyun dev_err(dev, "failed to enable supplies: %d\n", ret);
1083*4882a593Smuzhiyun return ret;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun gpiod_set_value_cansleep(cs53l30->reset_gpio, 1);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun regcache_cache_only(cs53l30->regmap, false);
1089*4882a593Smuzhiyun ret = regcache_sync(cs53l30->regmap);
1090*4882a593Smuzhiyun if (ret) {
1091*4882a593Smuzhiyun dev_err(dev, "failed to synchronize regcache: %d\n", ret);
1092*4882a593Smuzhiyun return ret;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun return 0;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun #endif
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun static const struct dev_pm_ops cs53l30_runtime_pm = {
1100*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(cs53l30_runtime_suspend, cs53l30_runtime_resume,
1101*4882a593Smuzhiyun NULL)
1102*4882a593Smuzhiyun };
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun static const struct of_device_id cs53l30_of_match[] = {
1105*4882a593Smuzhiyun { .compatible = "cirrus,cs53l30", },
1106*4882a593Smuzhiyun {},
1107*4882a593Smuzhiyun };
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cs53l30_of_match);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun static const struct i2c_device_id cs53l30_id[] = {
1112*4882a593Smuzhiyun { "cs53l30", 0 },
1113*4882a593Smuzhiyun {}
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, cs53l30_id);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun static struct i2c_driver cs53l30_i2c_driver = {
1119*4882a593Smuzhiyun .driver = {
1120*4882a593Smuzhiyun .name = "cs53l30",
1121*4882a593Smuzhiyun .of_match_table = cs53l30_of_match,
1122*4882a593Smuzhiyun .pm = &cs53l30_runtime_pm,
1123*4882a593Smuzhiyun },
1124*4882a593Smuzhiyun .id_table = cs53l30_id,
1125*4882a593Smuzhiyun .probe = cs53l30_i2c_probe,
1126*4882a593Smuzhiyun .remove = cs53l30_i2c_remove,
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun module_i2c_driver(cs53l30_i2c_driver);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC CS53L30 driver");
1132*4882a593Smuzhiyun MODULE_AUTHOR("Paul Handrigan, Cirrus Logic Inc, <Paul.Handrigan@cirrus.com>");
1133*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1134