xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/cs43130.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ALSA SoC CS43130 codec driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2017 Cirrus Logic, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Li Xu <li.xu@cirrus.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __CS43130_H__
11*4882a593Smuzhiyun #define __CS43130_H__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* CS43130 registers addresses */
14*4882a593Smuzhiyun /* all reg address is shifted by a byte for control byte to be LSB */
15*4882a593Smuzhiyun #define CS43130_FIRSTREG	0x010000
16*4882a593Smuzhiyun #define CS43130_LASTREG		0x190000
17*4882a593Smuzhiyun #define CS43130_CHIP_ID		0x00043130
18*4882a593Smuzhiyun #define CS4399_CHIP_ID		0x00043990
19*4882a593Smuzhiyun #define CS43131_CHIP_ID		0x00043131
20*4882a593Smuzhiyun #define CS43198_CHIP_ID		0x00043198
21*4882a593Smuzhiyun #define CS43130_DEVID_AB	0x010000	/* Device ID A & B [RO] */
22*4882a593Smuzhiyun #define CS43130_DEVID_CD	0x010001	/* Device ID C & D [RO] */
23*4882a593Smuzhiyun #define CS43130_DEVID_E		0x010002	/* Device ID E [RO] */
24*4882a593Smuzhiyun #define CS43130_FAB_ID		0x010003        /* Fab ID [RO] */
25*4882a593Smuzhiyun #define CS43130_REV_ID		0x010004        /* Revision ID [RO] */
26*4882a593Smuzhiyun #define CS43130_SUBREV_ID	0x010005        /* Subrevision ID */
27*4882a593Smuzhiyun #define CS43130_SYS_CLK_CTL_1	0x010006	/* System Clocking Ctl 1 */
28*4882a593Smuzhiyun #define CS43130_SP_SRATE	0x01000B        /* Serial Port Sample Rate */
29*4882a593Smuzhiyun #define CS43130_SP_BITSIZE	0x01000C        /* Serial Port Bit Size */
30*4882a593Smuzhiyun #define CS43130_PAD_INT_CFG	0x01000D	/* Pad Interface Config */
31*4882a593Smuzhiyun #define CS43130_DXD1            0x010010        /* DXD1 */
32*4882a593Smuzhiyun #define CS43130_DXD7            0x010025        /* DXD7 */
33*4882a593Smuzhiyun #define CS43130_DXD19           0x010026        /* DXD19 */
34*4882a593Smuzhiyun #define CS43130_DXD17           0x010027        /* DXD17 */
35*4882a593Smuzhiyun #define CS43130_DXD18           0x010028        /* DXD18 */
36*4882a593Smuzhiyun #define CS43130_DXD12           0x01002C        /* DXD12 */
37*4882a593Smuzhiyun #define CS43130_DXD8            0x01002E        /* DXD8 */
38*4882a593Smuzhiyun #define CS43130_PWDN_CTL	0x020000        /* Power Down Ctl */
39*4882a593Smuzhiyun #define CS43130_DXD2            0x020019        /* DXD2 */
40*4882a593Smuzhiyun #define CS43130_CRYSTAL_SET	0x020052	/* Crystal Setting */
41*4882a593Smuzhiyun #define CS43130_PLL_SET_1	0x030001        /* PLL Setting 1 */
42*4882a593Smuzhiyun #define CS43130_PLL_SET_2	0x030002        /* PLL Setting 2 */
43*4882a593Smuzhiyun #define CS43130_PLL_SET_3	0x030003        /* PLL Setting 3 */
44*4882a593Smuzhiyun #define CS43130_PLL_SET_4	0x030004        /* PLL Setting 4 */
45*4882a593Smuzhiyun #define CS43130_PLL_SET_5	0x030005        /* PLL Setting 5 */
46*4882a593Smuzhiyun #define CS43130_PLL_SET_6	0x030008        /* PLL Setting 6 */
47*4882a593Smuzhiyun #define CS43130_PLL_SET_7	0x03000A        /* PLL Setting 7 */
48*4882a593Smuzhiyun #define CS43130_PLL_SET_8	0x03001B        /* PLL Setting 8 */
49*4882a593Smuzhiyun #define CS43130_PLL_SET_9	0x040002        /* PLL Setting 9 */
50*4882a593Smuzhiyun #define CS43130_PLL_SET_10	0x040003        /* PLL Setting 10 */
51*4882a593Smuzhiyun #define CS43130_CLKOUT_CTL	0x040004        /* CLKOUT Ctl */
52*4882a593Smuzhiyun #define CS43130_ASP_NUM_1	0x040010        /* ASP Numerator 1 */
53*4882a593Smuzhiyun #define CS43130_ASP_NUM_2	0x040011        /* ASP Numerator 2 */
54*4882a593Smuzhiyun #define CS43130_ASP_DEN_1	0x040012	/* ASP Denominator 1 */
55*4882a593Smuzhiyun #define CS43130_ASP_DEN_2	0x040013	/* ASP Denominator 2 */
56*4882a593Smuzhiyun #define CS43130_ASP_LRCK_HI_TIME_1 0x040014	/* ASP LRCK High Time 1 */
57*4882a593Smuzhiyun #define CS43130_ASP_LRCK_HI_TIME_2 0x040015	/* ASP LRCK High Time 2 */
58*4882a593Smuzhiyun #define CS43130_ASP_LRCK_PERIOD_1  0x040016	/* ASP LRCK Period 1 */
59*4882a593Smuzhiyun #define CS43130_ASP_LRCK_PERIOD_2  0x040017	/* ASP LRCK Period 2 */
60*4882a593Smuzhiyun #define CS43130_ASP_CLOCK_CONF	0x040018	/* ASP Clock Config */
61*4882a593Smuzhiyun #define CS43130_ASP_FRAME_CONF	0x040019	/* ASP Frame Config */
62*4882a593Smuzhiyun #define CS43130_XSP_NUM_1	0x040020        /* XSP Numerator 1 */
63*4882a593Smuzhiyun #define CS43130_XSP_NUM_2	0x040021        /* XSP Numerator 2 */
64*4882a593Smuzhiyun #define CS43130_XSP_DEN_1	0x040022	/* XSP Denominator 1 */
65*4882a593Smuzhiyun #define CS43130_XSP_DEN_2	0x040023	/* XSP Denominator 2 */
66*4882a593Smuzhiyun #define CS43130_XSP_LRCK_HI_TIME_1 0x040024	/* XSP LRCK High Time 1 */
67*4882a593Smuzhiyun #define CS43130_XSP_LRCK_HI_TIME_2 0x040025	/* XSP LRCK High Time 2 */
68*4882a593Smuzhiyun #define CS43130_XSP_LRCK_PERIOD_1  0x040026	/* XSP LRCK Period 1 */
69*4882a593Smuzhiyun #define CS43130_XSP_LRCK_PERIOD_2  0x040027	/* XSP LRCK Period 2 */
70*4882a593Smuzhiyun #define CS43130_XSP_CLOCK_CONF	0x040028	/* XSP Clock Config */
71*4882a593Smuzhiyun #define CS43130_XSP_FRAME_CONF	0x040029	/* XSP Frame Config */
72*4882a593Smuzhiyun #define CS43130_ASP_CH_1_LOC	0x050000	/* ASP Chan 1 Location */
73*4882a593Smuzhiyun #define CS43130_ASP_CH_2_LOC	0x050001	/* ASP Chan 2 Location */
74*4882a593Smuzhiyun #define CS43130_ASP_CH_1_SZ_EN	0x05000A	/* ASP Chan 1 Size, Enable */
75*4882a593Smuzhiyun #define CS43130_ASP_CH_2_SZ_EN	0x05000B	/* ASP Chan 2 Size, Enable */
76*4882a593Smuzhiyun #define CS43130_XSP_CH_1_LOC	0x060000	/* XSP Chan 1 Location */
77*4882a593Smuzhiyun #define CS43130_XSP_CH_2_LOC	0x060001	/* XSP Chan 2 Location */
78*4882a593Smuzhiyun #define CS43130_XSP_CH_1_SZ_EN	0x06000A	/* XSP Chan 1 Size, Enable */
79*4882a593Smuzhiyun #define CS43130_XSP_CH_2_SZ_EN	0x06000B	/* XSP Chan 2 Size, Enable */
80*4882a593Smuzhiyun #define CS43130_DSD_VOL_B	0x070000        /* DSD Volume B */
81*4882a593Smuzhiyun #define CS43130_DSD_VOL_A	0x070001        /* DSD Volume A */
82*4882a593Smuzhiyun #define CS43130_DSD_PATH_CTL_1	0x070002	/* DSD Proc Path Sig Ctl 1 */
83*4882a593Smuzhiyun #define CS43130_DSD_INT_CFG	0x070003	/* DSD Interface Config */
84*4882a593Smuzhiyun #define CS43130_DSD_PATH_CTL_2	0x070004	/* DSD Proc Path Sig Ctl 2 */
85*4882a593Smuzhiyun #define CS43130_DSD_PCM_MIX_CTL	0x070005	/* DSD and PCM Mixing Ctl */
86*4882a593Smuzhiyun #define CS43130_DSD_PATH_CTL_3	0x070006	/* DSD Proc Path Sig Ctl 3 */
87*4882a593Smuzhiyun #define CS43130_HP_OUT_CTL_1	0x080000	/* HP Output Ctl 1 */
88*4882a593Smuzhiyun #define CS43130_DXD16		0x080024	/* DXD16 */
89*4882a593Smuzhiyun #define CS43130_DXD13		0x080032	/* DXD13 */
90*4882a593Smuzhiyun #define CS43130_PCM_FILT_OPT	0x090000	/* PCM Filter Option */
91*4882a593Smuzhiyun #define CS43130_PCM_VOL_B	0x090001        /* PCM Volume B */
92*4882a593Smuzhiyun #define CS43130_PCM_VOL_A	0x090002        /* PCM Volume A */
93*4882a593Smuzhiyun #define CS43130_PCM_PATH_CTL_1	0x090003	/* PCM Path Signal Ctl 1 */
94*4882a593Smuzhiyun #define CS43130_PCM_PATH_CTL_2	0x090004	/* PCM Path Signal Ctl 2 */
95*4882a593Smuzhiyun #define CS43130_DXD6		0x090097	/* DXD6 */
96*4882a593Smuzhiyun #define CS43130_CLASS_H_CTL	0x0B0000	/* Class H Ctl */
97*4882a593Smuzhiyun #define CS43130_DXD15		0x0B0005	/* DXD15 */
98*4882a593Smuzhiyun #define CS43130_DXD14		0x0B0006	/* DXD14 */
99*4882a593Smuzhiyun #define CS43130_DXD3		0x0C0002	/* DXD3 */
100*4882a593Smuzhiyun #define CS43130_DXD10		0x0C0003	/* DXD10 */
101*4882a593Smuzhiyun #define CS43130_DXD11		0x0C0005	/* DXD11 */
102*4882a593Smuzhiyun #define CS43130_DXD9		0x0C0006	/* DXD9 */
103*4882a593Smuzhiyun #define CS43130_DXD4		0x0C0009	/* DXD4 */
104*4882a593Smuzhiyun #define CS43130_DXD5		0x0C000E	/* DXD5 */
105*4882a593Smuzhiyun #define CS43130_HP_DETECT	0x0D0000        /* HP Detect */
106*4882a593Smuzhiyun #define CS43130_HP_STATUS	0x0D0001        /* HP Status [RO] */
107*4882a593Smuzhiyun #define CS43130_HP_LOAD_1	0x0E0000        /* HP Load 1 */
108*4882a593Smuzhiyun #define CS43130_HP_MEAS_LOAD_1	0x0E0003	/* HP Load Measurement 1 */
109*4882a593Smuzhiyun #define CS43130_HP_MEAS_LOAD_2	0x0E0004	/* HP Load Measurement 2 */
110*4882a593Smuzhiyun #define CS43130_HP_DC_STAT_1	0x0E000D	/* HP DC Load Status 0 [RO] */
111*4882a593Smuzhiyun #define CS43130_HP_DC_STAT_2	0x0E000E	/* HP DC Load Status 1 [RO] */
112*4882a593Smuzhiyun #define CS43130_HP_AC_STAT_1	0x0E0010	/* HP AC Load Status 0 [RO] */
113*4882a593Smuzhiyun #define CS43130_HP_AC_STAT_2	0x0E0011	/* HP AC Load Status 1 [RO] */
114*4882a593Smuzhiyun #define CS43130_HP_LOAD_STAT	0x0E001A	/* HP Load Status [RO] */
115*4882a593Smuzhiyun #define CS43130_INT_STATUS_1	0x0F0000	/* Interrupt Status 1 */
116*4882a593Smuzhiyun #define CS43130_INT_STATUS_2	0x0F0001	/* Interrupt Status 2 */
117*4882a593Smuzhiyun #define CS43130_INT_STATUS_3	0x0F0002	/* Interrupt Status 3 */
118*4882a593Smuzhiyun #define CS43130_INT_STATUS_4	0x0F0003	/* Interrupt Status 4 */
119*4882a593Smuzhiyun #define CS43130_INT_STATUS_5	0x0F0004	/* Interrupt Status 5 */
120*4882a593Smuzhiyun #define CS43130_INT_MASK_1	0x0F0010        /* Interrupt Mask 1 */
121*4882a593Smuzhiyun #define CS43130_INT_MASK_2	0x0F0011	/* Interrupt Mask 2 */
122*4882a593Smuzhiyun #define CS43130_INT_MASK_3	0x0F0012        /* Interrupt Mask 3 */
123*4882a593Smuzhiyun #define CS43130_INT_MASK_4	0x0F0013        /* Interrupt Mask 4 */
124*4882a593Smuzhiyun #define CS43130_INT_MASK_5	0x0F0014        /* Interrupt Mask 5 */
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define CS43130_MCLK_SRC_SEL_MASK	0x03
127*4882a593Smuzhiyun #define CS43130_MCLK_SRC_SEL_SHIFT	0
128*4882a593Smuzhiyun #define CS43130_MCLK_INT_MASK		0x04
129*4882a593Smuzhiyun #define CS43130_MCLK_INT_SHIFT		2
130*4882a593Smuzhiyun #define CS43130_CH_BITSIZE_MASK		0x03
131*4882a593Smuzhiyun #define CS43130_CH_EN_MASK		0x04
132*4882a593Smuzhiyun #define CS43130_CH_EN_SHIFT		2
133*4882a593Smuzhiyun #define CS43130_ASP_BITSIZE_MASK	0x03
134*4882a593Smuzhiyun #define CS43130_XSP_BITSIZE_MASK	0x0C
135*4882a593Smuzhiyun #define CS43130_XSP_BITSIZE_SHIFT	2
136*4882a593Smuzhiyun #define CS43130_SP_BITSIZE_ASP_SHIFT	0
137*4882a593Smuzhiyun #define CS43130_HP_DETECT_CTRL_SHIFT	6
138*4882a593Smuzhiyun #define CS43130_HP_DETECT_CTRL_MASK     (0x03 << CS43130_HP_DETECT_CTRL_SHIFT)
139*4882a593Smuzhiyun #define CS43130_HP_DETECT_INV_SHIFT	5
140*4882a593Smuzhiyun #define CS43130_HP_DETECT_INV_MASK      (1 << CS43130_HP_DETECT_INV_SHIFT)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* CS43130_INT_MASK_1 */
143*4882a593Smuzhiyun #define CS43130_HP_PLUG_INT_SHIFT       6
144*4882a593Smuzhiyun #define CS43130_HP_PLUG_INT             (1 << CS43130_HP_PLUG_INT_SHIFT)
145*4882a593Smuzhiyun #define CS43130_HP_UNPLUG_INT_SHIFT     5
146*4882a593Smuzhiyun #define CS43130_HP_UNPLUG_INT           (1 << CS43130_HP_UNPLUG_INT_SHIFT)
147*4882a593Smuzhiyun #define CS43130_XTAL_RDY_INT_SHIFT      4
148*4882a593Smuzhiyun #define CS43130_XTAL_RDY_INT_MASK	0x10
149*4882a593Smuzhiyun #define CS43130_XTAL_RDY_INT            (1 << CS43130_XTAL_RDY_INT_SHIFT)
150*4882a593Smuzhiyun #define CS43130_XTAL_ERR_INT_SHIFT      3
151*4882a593Smuzhiyun #define CS43130_XTAL_ERR_INT            (1 << CS43130_XTAL_ERR_INT_SHIFT)
152*4882a593Smuzhiyun #define CS43130_PLL_RDY_INT_MASK	0x04
153*4882a593Smuzhiyun #define CS43130_PLL_RDY_INT_SHIFT	2
154*4882a593Smuzhiyun #define CS43130_PLL_RDY_INT		(1 << CS43130_PLL_RDY_INT_SHIFT)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* CS43130_INT_MASK_4 */
157*4882a593Smuzhiyun #define CS43130_INT_MASK_ALL		0xFF
158*4882a593Smuzhiyun #define CS43130_HPLOAD_NO_DC_INT_SHIFT	7
159*4882a593Smuzhiyun #define CS43130_HPLOAD_NO_DC_INT	(1 << CS43130_HPLOAD_NO_DC_INT_SHIFT)
160*4882a593Smuzhiyun #define CS43130_HPLOAD_UNPLUG_INT_SHIFT	6
161*4882a593Smuzhiyun #define CS43130_HPLOAD_UNPLUG_INT	(1 << CS43130_HPLOAD_UNPLUG_INT_SHIFT)
162*4882a593Smuzhiyun #define CS43130_HPLOAD_OOR_INT_SHIFT	4
163*4882a593Smuzhiyun #define CS43130_HPLOAD_OOR_INT		(1 << CS43130_HPLOAD_OOR_INT_SHIFT)
164*4882a593Smuzhiyun #define CS43130_HPLOAD_AC_INT_SHIFT	3
165*4882a593Smuzhiyun #define CS43130_HPLOAD_AC_INT		(1 << CS43130_HPLOAD_AC_INT_SHIFT)
166*4882a593Smuzhiyun #define CS43130_HPLOAD_DC_INT_SHIFT	2
167*4882a593Smuzhiyun #define CS43130_HPLOAD_DC_INT		(1 << CS43130_HPLOAD_DC_INT_SHIFT)
168*4882a593Smuzhiyun #define CS43130_HPLOAD_OFF_INT_SHIFT	1
169*4882a593Smuzhiyun #define CS43130_HPLOAD_OFF_INT		(1 << CS43130_HPLOAD_OFF_INT_SHIFT)
170*4882a593Smuzhiyun #define CS43130_HPLOAD_ON_INT		1
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* CS43130_HP_LOAD_1 */
173*4882a593Smuzhiyun #define CS43130_HPLOAD_EN_SHIFT		7
174*4882a593Smuzhiyun #define CS43130_HPLOAD_EN		(1 << CS43130_HPLOAD_EN_SHIFT)
175*4882a593Smuzhiyun #define CS43130_HPLOAD_CHN_SEL_SHIFT	4
176*4882a593Smuzhiyun #define CS43130_HPLOAD_CHN_SEL		(1 << CS43130_HPLOAD_CHN_SEL_SHIFT)
177*4882a593Smuzhiyun #define CS43130_HPLOAD_AC_START_SHIFT	1
178*4882a593Smuzhiyun #define CS43130_HPLOAD_AC_START		(1 << CS43130_HPLOAD_AC_START_SHIFT)
179*4882a593Smuzhiyun #define CS43130_HPLOAD_DC_START		1
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* Reg CS43130_SP_BITSIZE */
182*4882a593Smuzhiyun #define CS43130_SP_BIT_SIZE_8	0x03
183*4882a593Smuzhiyun #define CS43130_SP_BIT_SIZE_16	0x02
184*4882a593Smuzhiyun #define CS43130_SP_BIT_SIZE_24	0x01
185*4882a593Smuzhiyun #define CS43130_SP_BIT_SIZE_32	0x00
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* Reg CS43130_SP_CH_SZ_EN */
188*4882a593Smuzhiyun #define CS43130_CH_BIT_SIZE_8	0x00
189*4882a593Smuzhiyun #define CS43130_CH_BIT_SIZE_16	0x01
190*4882a593Smuzhiyun #define CS43130_CH_BIT_SIZE_24	0x02
191*4882a593Smuzhiyun #define CS43130_CH_BIT_SIZE_32	0x03
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* PLL */
194*4882a593Smuzhiyun #define CS43130_PLL_START_MASK	0x01
195*4882a593Smuzhiyun #define CS43130_PLL_MODE_MASK	0x02
196*4882a593Smuzhiyun #define CS43130_PLL_MODE_SHIFT	1
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define CS43130_PLL_REF_PREDIV_MASK	0x3
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define CS43130_SP_STP_MASK	0x10
201*4882a593Smuzhiyun #define CS43130_SP_STP_SHIFT	4
202*4882a593Smuzhiyun #define CS43130_SP_5050_MASK	0x08
203*4882a593Smuzhiyun #define CS43130_SP_5050_SHIFT	3
204*4882a593Smuzhiyun #define CS43130_SP_FSD_MASK	0x07
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define CS43130_SP_MODE_MASK	0x10
207*4882a593Smuzhiyun #define CS43130_SP_MODE_SHIFT	4
208*4882a593Smuzhiyun #define CS43130_SP_SCPOL_OUT_MASK	0x08
209*4882a593Smuzhiyun #define CS43130_SP_SCPOL_OUT_SHIFT	3
210*4882a593Smuzhiyun #define CS43130_SP_SCPOL_IN_MASK	0x04
211*4882a593Smuzhiyun #define CS43130_SP_SCPOL_IN_SHIFT	2
212*4882a593Smuzhiyun #define CS43130_SP_LCPOL_OUT_MASK	0x02
213*4882a593Smuzhiyun #define CS43130_SP_LCPOL_OUT_SHIFT	1
214*4882a593Smuzhiyun #define CS43130_SP_LCPOL_IN_MASK	0x01
215*4882a593Smuzhiyun #define CS43130_SP_LCPOL_IN_SHIFT	0
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* Reg CS43130_PWDN_CTL */
218*4882a593Smuzhiyun #define CS43130_PDN_XSP_MASK	0x80
219*4882a593Smuzhiyun #define CS43130_PDN_XSP_SHIFT	7
220*4882a593Smuzhiyun #define CS43130_PDN_ASP_MASK	0x40
221*4882a593Smuzhiyun #define CS43130_PDN_ASP_SHIFT	6
222*4882a593Smuzhiyun #define CS43130_PDN_DSPIF_MASK	0x20
223*4882a593Smuzhiyun #define CS43130_PDN_DSDIF_SHIFT	5
224*4882a593Smuzhiyun #define CS43130_PDN_HP_MASK	0x10
225*4882a593Smuzhiyun #define CS43130_PDN_HP_SHIFT	4
226*4882a593Smuzhiyun #define CS43130_PDN_XTAL_MASK	0x08
227*4882a593Smuzhiyun #define CS43130_PDN_XTAL_SHIFT	3
228*4882a593Smuzhiyun #define CS43130_PDN_PLL_MASK	0x04
229*4882a593Smuzhiyun #define CS43130_PDN_PLL_SHIFT	2
230*4882a593Smuzhiyun #define CS43130_PDN_CLKOUT_MASK	0x02
231*4882a593Smuzhiyun #define CS43130_PDN_CLKOUT_SHIFT	1
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* Reg CS43130_HP_OUT_CTL_1 */
234*4882a593Smuzhiyun #define CS43130_HP_IN_EN_SHIFT		3
235*4882a593Smuzhiyun #define CS43130_HP_IN_EN_MASK		0x08
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* Reg CS43130_PAD_INT_CFG */
238*4882a593Smuzhiyun #define CS43130_ASP_3ST_MASK		0x01
239*4882a593Smuzhiyun #define CS43130_XSP_3ST_MASK		0x02
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* Reg CS43130_PLL_SET_2 */
242*4882a593Smuzhiyun #define CS43130_PLL_DIV_DATA_MASK	0x000000FF
243*4882a593Smuzhiyun #define CS43130_PLL_DIV_FRAC_0_DATA_SHIFT	0
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /* Reg CS43130_PLL_SET_3 */
246*4882a593Smuzhiyun #define CS43130_PLL_DIV_FRAC_1_DATA_SHIFT	8
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /* Reg CS43130_PLL_SET_4 */
249*4882a593Smuzhiyun #define CS43130_PLL_DIV_FRAC_2_DATA_SHIFT	16
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /* Reg CS43130_SP_DEN_1 */
252*4882a593Smuzhiyun #define CS43130_SP_M_LSB_DATA_MASK	0x00FF
253*4882a593Smuzhiyun #define CS43130_SP_M_LSB_DATA_SHIFT	0
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /* Reg CS43130_SP_DEN_2 */
256*4882a593Smuzhiyun #define CS43130_SP_M_MSB_DATA_MASK	0xFF00
257*4882a593Smuzhiyun #define CS43130_SP_M_MSB_DATA_SHIFT	8
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /* Reg CS43130_SP_NUM_1 */
260*4882a593Smuzhiyun #define CS43130_SP_N_LSB_DATA_MASK	0x00FF
261*4882a593Smuzhiyun #define CS43130_SP_N_LSB_DATA_SHIFT	0
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* Reg CS43130_SP_NUM_2 */
264*4882a593Smuzhiyun #define CS43130_SP_N_MSB_DATA_MASK	0xFF00
265*4882a593Smuzhiyun #define CS43130_SP_N_MSB_DATA_SHIFT	8
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /* Reg CS43130_SP_LRCK_HI_TIME_1 */
268*4882a593Smuzhiyun #define	CS43130_SP_LCHI_DATA_MASK	0x00FF
269*4882a593Smuzhiyun #define CS43130_SP_LCHI_LSB_DATA_SHIFT	0
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /* Reg CS43130_SP_LRCK_HI_TIME_2 */
272*4882a593Smuzhiyun #define CS43130_SP_LCHI_MSB_DATA_SHIFT	8
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* Reg CS43130_SP_LRCK_PERIOD_1 */
275*4882a593Smuzhiyun #define CS43130_SP_LCPR_DATA_MASK	0x00FF
276*4882a593Smuzhiyun #define CS43130_SP_LCPR_LSB_DATA_SHIFT	0
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* Reg CS43130_SP_LRCK_PERIOD_2 */
279*4882a593Smuzhiyun #define CS43130_SP_LCPR_MSB_DATA_SHIFT	8
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #define CS43130_PCM_FORMATS (SNDRV_PCM_FMTBIT_S8  | \
282*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S16_LE | \
283*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S24_LE | \
284*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S32_LE)
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define CS43130_DOP_FORMATS (SNDRV_PCM_FMTBIT_DSD_U16_LE | \
287*4882a593Smuzhiyun 			     SNDRV_PCM_FMTBIT_DSD_U16_BE | \
288*4882a593Smuzhiyun 			     SNDRV_PCM_FMTBIT_S24_LE)
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /* Reg CS43130_CRYSTAL_SET */
291*4882a593Smuzhiyun #define CS43130_XTAL_IBIAS_MASK		0x07
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun /* Reg CS43130_PATH_CTL_1 */
294*4882a593Smuzhiyun #define CS43130_MUTE_MASK		0x03
295*4882a593Smuzhiyun #define CS43130_MUTE_EN			0x03
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /* Reg CS43130_DSD_INT_CFG */
298*4882a593Smuzhiyun #define CS43130_DSD_MASTER		0x04
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /* Reg CS43130_DSD_PATH_CTL_2 */
301*4882a593Smuzhiyun #define CS43130_DSD_SRC_MASK		0x60
302*4882a593Smuzhiyun #define CS43130_DSD_SRC_SHIFT		5
303*4882a593Smuzhiyun #define CS43130_DSD_EN_SHIFT		4
304*4882a593Smuzhiyun #define CS43130_DSD_SPEED_MASK		0x04
305*4882a593Smuzhiyun #define CS43130_DSD_SPEED_SHIFT		2
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /* Reg CS43130_DSD_PCM_MIX_CTL	*/
308*4882a593Smuzhiyun #define CS43130_MIX_PCM_PREP_SHIFT	1
309*4882a593Smuzhiyun #define CS43130_MIX_PCM_PREP_MASK	0x02
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define CS43130_MIX_PCM_DSD_SHIFT	0
312*4882a593Smuzhiyun #define CS43130_MIX_PCM_DSD_MASK	0x01
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /* Reg CS43130_HP_MEAS_LOAD */
315*4882a593Smuzhiyun #define CS43130_HP_MEAS_LOAD_MASK	0x000000FF
316*4882a593Smuzhiyun #define CS43130_HP_MEAS_LOAD_1_SHIFT	0
317*4882a593Smuzhiyun #define CS43130_HP_MEAS_LOAD_2_SHIFT	8
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #define CS43130_MCLK_22M		22579200
320*4882a593Smuzhiyun #define CS43130_MCLK_24M		24576000
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #define CS43130_LINEOUT_LOAD		5000
323*4882a593Smuzhiyun #define CS43130_JACK_LINEOUT		(SND_JACK_MECHANICAL | SND_JACK_LINEOUT)
324*4882a593Smuzhiyun #define CS43130_JACK_HEADPHONE		(SND_JACK_MECHANICAL | \
325*4882a593Smuzhiyun 					 SND_JACK_HEADPHONE)
326*4882a593Smuzhiyun #define CS43130_JACK_MASK		(SND_JACK_MECHANICAL | \
327*4882a593Smuzhiyun 					 SND_JACK_LINEOUT | \
328*4882a593Smuzhiyun 					 SND_JACK_HEADPHONE)
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun enum cs43130_dsd_src {
331*4882a593Smuzhiyun 	CS43130_DSD_SRC_DSD = 0,
332*4882a593Smuzhiyun 	CS43130_DSD_SRC_ASP = 2,
333*4882a593Smuzhiyun 	CS43130_DSD_SRC_XSP = 3,
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun enum cs43130_asp_rate {
337*4882a593Smuzhiyun 	CS43130_ASP_SPRATE_32K = 0,
338*4882a593Smuzhiyun 	CS43130_ASP_SPRATE_44_1K,
339*4882a593Smuzhiyun 	CS43130_ASP_SPRATE_48K,
340*4882a593Smuzhiyun 	CS43130_ASP_SPRATE_88_2K,
341*4882a593Smuzhiyun 	CS43130_ASP_SPRATE_96K,
342*4882a593Smuzhiyun 	CS43130_ASP_SPRATE_176_4K,
343*4882a593Smuzhiyun 	CS43130_ASP_SPRATE_192K,
344*4882a593Smuzhiyun 	CS43130_ASP_SPRATE_352_8K,
345*4882a593Smuzhiyun 	CS43130_ASP_SPRATE_384K,
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun enum cs43130_mclk_src_sel {
349*4882a593Smuzhiyun 	CS43130_MCLK_SRC_EXT = 0,
350*4882a593Smuzhiyun 	CS43130_MCLK_SRC_PLL,
351*4882a593Smuzhiyun 	CS43130_MCLK_SRC_RCO
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun enum cs43130_mclk_int_freq {
355*4882a593Smuzhiyun 	CS43130_MCLK_24P5 = 0,
356*4882a593Smuzhiyun 	CS43130_MCLK_22P5,
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun enum cs43130_xtal_ibias {
360*4882a593Smuzhiyun 	CS43130_XTAL_UNUSED = -1,
361*4882a593Smuzhiyun 	CS43130_XTAL_IBIAS_15UA = 2,
362*4882a593Smuzhiyun 	CS43130_XTAL_IBIAS_12_5UA = 4,
363*4882a593Smuzhiyun 	CS43130_XTAL_IBIAS_7_5UA = 6,
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun enum cs43130_dai_id {
367*4882a593Smuzhiyun 	CS43130_ASP_PCM_DAI = 0,
368*4882a593Smuzhiyun 	CS43130_ASP_DOP_DAI,
369*4882a593Smuzhiyun 	CS43130_XSP_DOP_DAI,
370*4882a593Smuzhiyun 	CS43130_XSP_DSD_DAI,
371*4882a593Smuzhiyun 	CS43130_DAI_ID_MAX,
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun struct cs43130_clk_gen {
375*4882a593Smuzhiyun 	unsigned int	mclk_int;
376*4882a593Smuzhiyun 	int		fs;
377*4882a593Smuzhiyun 	u16		den;
378*4882a593Smuzhiyun 	u16		num;
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun /* frm_size = 16 */
382*4882a593Smuzhiyun static const struct cs43130_clk_gen cs43130_16_clk_gen[] = {
383*4882a593Smuzhiyun 	{22579200,	32000,		441,		10,},
384*4882a593Smuzhiyun 	{22579200,	44100,		32,		1,},
385*4882a593Smuzhiyun 	{22579200,	48000,		147,		5,},
386*4882a593Smuzhiyun 	{22579200,	88200,		16,		1,},
387*4882a593Smuzhiyun 	{22579200,	96000,		147,		10,},
388*4882a593Smuzhiyun 	{22579200,	176400,		8,		1,},
389*4882a593Smuzhiyun 	{22579200,	192000,		147,		20,},
390*4882a593Smuzhiyun 	{22579200,	352800,		4,		1,},
391*4882a593Smuzhiyun 	{22579200,	384000,		147,		40,},
392*4882a593Smuzhiyun 	{24576000,	32000,		48,		1,},
393*4882a593Smuzhiyun 	{24576000,	44100,		5120,		147,},
394*4882a593Smuzhiyun 	{24576000,	48000,		32,		1,},
395*4882a593Smuzhiyun 	{24576000,	88200,		2560,		147,},
396*4882a593Smuzhiyun 	{24576000,	96000,		16,		1,},
397*4882a593Smuzhiyun 	{24576000,	176400,		1280,		147,},
398*4882a593Smuzhiyun 	{24576000,	192000,		8,		1,},
399*4882a593Smuzhiyun 	{24576000,	352800,		640,		147,},
400*4882a593Smuzhiyun 	{24576000,	384000,		4,		1,},
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun /* frm_size = 32 */
404*4882a593Smuzhiyun static const struct cs43130_clk_gen cs43130_32_clk_gen[] = {
405*4882a593Smuzhiyun 	{22579200,	32000,		441,		20,},
406*4882a593Smuzhiyun 	{22579200,	44100,		16,		1,},
407*4882a593Smuzhiyun 	{22579200,	48000,		147,		10,},
408*4882a593Smuzhiyun 	{22579200,	88200,		8,		1,},
409*4882a593Smuzhiyun 	{22579200,	96000,		147,		20,},
410*4882a593Smuzhiyun 	{22579200,	176400,		4,		1,},
411*4882a593Smuzhiyun 	{22579200,	192000,		147,		40,},
412*4882a593Smuzhiyun 	{22579200,	352800,		2,		1,},
413*4882a593Smuzhiyun 	{22579200,	384000,		147,		80,},
414*4882a593Smuzhiyun 	{24576000,	32000,		24,		1,},
415*4882a593Smuzhiyun 	{24576000,	44100,		2560,		147,},
416*4882a593Smuzhiyun 	{24576000,	48000,		16,		1,},
417*4882a593Smuzhiyun 	{24576000,	88200,		1280,		147,},
418*4882a593Smuzhiyun 	{24576000,	96000,		8,		1,},
419*4882a593Smuzhiyun 	{24576000,	176400,		640,		147,},
420*4882a593Smuzhiyun 	{24576000,	192000,		4,		1,},
421*4882a593Smuzhiyun 	{24576000,	352800,		320,		147,},
422*4882a593Smuzhiyun 	{24576000,	384000,		2,		1,},
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun /* frm_size = 48 */
426*4882a593Smuzhiyun static const struct cs43130_clk_gen cs43130_48_clk_gen[] = {
427*4882a593Smuzhiyun 	{22579200,	32000,		147,		100,},
428*4882a593Smuzhiyun 	{22579200,	44100,		32,		3,},
429*4882a593Smuzhiyun 	{22579200,	48000,		49,		5,},
430*4882a593Smuzhiyun 	{22579200,	88200,		16,		3,},
431*4882a593Smuzhiyun 	{22579200,	96000,		49,		10,},
432*4882a593Smuzhiyun 	{22579200,	176400,		8,		3,},
433*4882a593Smuzhiyun 	{22579200,	192000,		49,		20,},
434*4882a593Smuzhiyun 	{22579200,	352800,		4,		3,},
435*4882a593Smuzhiyun 	{22579200,	384000,		49,		40,},
436*4882a593Smuzhiyun 	{24576000,	32000,		16,		1,},
437*4882a593Smuzhiyun 	{24576000,	44100,		5120,		441,},
438*4882a593Smuzhiyun 	{24576000,	48000,		32,		3,},
439*4882a593Smuzhiyun 	{24576000,	88200,		2560,		441,},
440*4882a593Smuzhiyun 	{24576000,	96000,		16,		3,},
441*4882a593Smuzhiyun 	{24576000,	176400,		1280,		441,},
442*4882a593Smuzhiyun 	{24576000,	192000,		8,		3,},
443*4882a593Smuzhiyun 	{24576000,	352800,		640,		441,},
444*4882a593Smuzhiyun 	{24576000,	384000,		4,		3,},
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun /* frm_size = 64 */
448*4882a593Smuzhiyun static const struct cs43130_clk_gen cs43130_64_clk_gen[] = {
449*4882a593Smuzhiyun 	{22579200,	32000,		441,		40,},
450*4882a593Smuzhiyun 	{22579200,	44100,		8,		1,},
451*4882a593Smuzhiyun 	{22579200,	48000,		147,		20,},
452*4882a593Smuzhiyun 	{22579200,	88200,		4,		1,},
453*4882a593Smuzhiyun 	{22579200,	96000,		147,		40,},
454*4882a593Smuzhiyun 	{22579200,	176400,		2,		1,},
455*4882a593Smuzhiyun 	{22579200,	192000,		147,		80,},
456*4882a593Smuzhiyun 	{22579200,	352800,		1,		1,},
457*4882a593Smuzhiyun 	{24576000,	32000,		12,		1,},
458*4882a593Smuzhiyun 	{24576000,	44100,		1280,		147,},
459*4882a593Smuzhiyun 	{24576000,	48000,		8,		1,},
460*4882a593Smuzhiyun 	{24576000,	88200,		640,		147,},
461*4882a593Smuzhiyun 	{24576000,	96000,		4,		1,},
462*4882a593Smuzhiyun 	{24576000,	176400,		320,		147,},
463*4882a593Smuzhiyun 	{24576000,	192000,		2,		1,},
464*4882a593Smuzhiyun 	{24576000,	352800,		160,		147,},
465*4882a593Smuzhiyun 	{24576000,	384000,		1,		1,},
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun struct cs43130_bitwidth_map {
469*4882a593Smuzhiyun 	unsigned int bitwidth;
470*4882a593Smuzhiyun 	u8 sp_bit;
471*4882a593Smuzhiyun 	u8 ch_bit;
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun struct cs43130_rate_map {
475*4882a593Smuzhiyun 	int fs;
476*4882a593Smuzhiyun 	int val;
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun #define HP_LEFT			0
480*4882a593Smuzhiyun #define HP_RIGHT		1
481*4882a593Smuzhiyun #define CS43130_AC_FREQ		10
482*4882a593Smuzhiyun #define CS43130_DC_THRESHOLD	2
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun #define CS43130_NUM_SUPPLIES	5
485*4882a593Smuzhiyun static const char *const cs43130_supply_names[CS43130_NUM_SUPPLIES] = {
486*4882a593Smuzhiyun 	"VA",
487*4882a593Smuzhiyun 	"VP",
488*4882a593Smuzhiyun 	"VCP",
489*4882a593Smuzhiyun 	"VD",
490*4882a593Smuzhiyun 	"VL",
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun #define CS43130_NUM_INT		5       /* number of interrupt status reg */
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun struct cs43130_dai {
496*4882a593Smuzhiyun 	unsigned int			sclk;
497*4882a593Smuzhiyun 	unsigned int			dai_format;
498*4882a593Smuzhiyun 	unsigned int			dai_mode;
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun struct	cs43130_private {
502*4882a593Smuzhiyun 	struct snd_soc_component	*component;
503*4882a593Smuzhiyun 	struct regmap			*regmap;
504*4882a593Smuzhiyun 	struct regulator_bulk_data	supplies[CS43130_NUM_SUPPLIES];
505*4882a593Smuzhiyun 	struct gpio_desc		*reset_gpio;
506*4882a593Smuzhiyun 	unsigned int			dev_id; /* codec device ID */
507*4882a593Smuzhiyun 	int				xtal_ibias;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	/* shared by both DAIs */
510*4882a593Smuzhiyun 	struct mutex			clk_mutex;
511*4882a593Smuzhiyun 	int				clk_req;
512*4882a593Smuzhiyun 	bool				pll_bypass;
513*4882a593Smuzhiyun 	struct completion		xtal_rdy;
514*4882a593Smuzhiyun 	struct completion		pll_rdy;
515*4882a593Smuzhiyun 	unsigned int			mclk;
516*4882a593Smuzhiyun 	unsigned int			mclk_int;
517*4882a593Smuzhiyun 	int				mclk_int_src;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* DAI specific */
520*4882a593Smuzhiyun 	struct cs43130_dai		dais[CS43130_DAI_ID_MAX];
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* HP load specific */
523*4882a593Smuzhiyun 	bool				dc_meas;
524*4882a593Smuzhiyun 	bool				ac_meas;
525*4882a593Smuzhiyun 	bool				hpload_done;
526*4882a593Smuzhiyun 	struct completion		hpload_evt;
527*4882a593Smuzhiyun 	unsigned int			hpload_stat;
528*4882a593Smuzhiyun 	u16				hpload_dc[2];
529*4882a593Smuzhiyun 	u16				dc_threshold[CS43130_DC_THRESHOLD];
530*4882a593Smuzhiyun 	u16				ac_freq[CS43130_AC_FREQ];
531*4882a593Smuzhiyun 	u16				hpload_ac[CS43130_AC_FREQ][2];
532*4882a593Smuzhiyun 	struct workqueue_struct		*wq;
533*4882a593Smuzhiyun 	struct work_struct		work;
534*4882a593Smuzhiyun 	struct snd_soc_jack		jack;
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun #endif	/* __CS43130_H__ */
538