xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/cs43130.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * cs43130.c  --  CS43130 ALSA Soc Audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2017 Cirrus Logic, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Authors: Li Xu <li.xu@cirrus.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/moduleparam.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/gpio.h>
15*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pm.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <sound/core.h>
23*4882a593Smuzhiyun #include <sound/pcm.h>
24*4882a593Smuzhiyun #include <sound/pcm_params.h>
25*4882a593Smuzhiyun #include <sound/soc.h>
26*4882a593Smuzhiyun #include <sound/soc-dapm.h>
27*4882a593Smuzhiyun #include <sound/initval.h>
28*4882a593Smuzhiyun #include <sound/tlv.h>
29*4882a593Smuzhiyun #include <linux/of_gpio.h>
30*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
31*4882a593Smuzhiyun #include <linux/pm_runtime.h>
32*4882a593Smuzhiyun #include <linux/of_irq.h>
33*4882a593Smuzhiyun #include <linux/completion.h>
34*4882a593Smuzhiyun #include <linux/mutex.h>
35*4882a593Smuzhiyun #include <linux/workqueue.h>
36*4882a593Smuzhiyun #include <sound/jack.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include "cs43130.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static const struct reg_default cs43130_reg_defaults[] = {
41*4882a593Smuzhiyun 	{CS43130_SYS_CLK_CTL_1, 0x06},
42*4882a593Smuzhiyun 	{CS43130_SP_SRATE, 0x01},
43*4882a593Smuzhiyun 	{CS43130_SP_BITSIZE, 0x05},
44*4882a593Smuzhiyun 	{CS43130_PAD_INT_CFG, 0x03},
45*4882a593Smuzhiyun 	{CS43130_PWDN_CTL, 0xFE},
46*4882a593Smuzhiyun 	{CS43130_CRYSTAL_SET, 0x04},
47*4882a593Smuzhiyun 	{CS43130_PLL_SET_1, 0x00},
48*4882a593Smuzhiyun 	{CS43130_PLL_SET_2, 0x00},
49*4882a593Smuzhiyun 	{CS43130_PLL_SET_3, 0x00},
50*4882a593Smuzhiyun 	{CS43130_PLL_SET_4, 0x00},
51*4882a593Smuzhiyun 	{CS43130_PLL_SET_5, 0x40},
52*4882a593Smuzhiyun 	{CS43130_PLL_SET_6, 0x10},
53*4882a593Smuzhiyun 	{CS43130_PLL_SET_7, 0x80},
54*4882a593Smuzhiyun 	{CS43130_PLL_SET_8, 0x03},
55*4882a593Smuzhiyun 	{CS43130_PLL_SET_9, 0x02},
56*4882a593Smuzhiyun 	{CS43130_PLL_SET_10, 0x02},
57*4882a593Smuzhiyun 	{CS43130_CLKOUT_CTL, 0x00},
58*4882a593Smuzhiyun 	{CS43130_ASP_NUM_1, 0x01},
59*4882a593Smuzhiyun 	{CS43130_ASP_NUM_2, 0x00},
60*4882a593Smuzhiyun 	{CS43130_ASP_DEN_1, 0x08},
61*4882a593Smuzhiyun 	{CS43130_ASP_DEN_2, 0x00},
62*4882a593Smuzhiyun 	{CS43130_ASP_LRCK_HI_TIME_1, 0x1F},
63*4882a593Smuzhiyun 	{CS43130_ASP_LRCK_HI_TIME_2, 0x00},
64*4882a593Smuzhiyun 	{CS43130_ASP_LRCK_PERIOD_1, 0x3F},
65*4882a593Smuzhiyun 	{CS43130_ASP_LRCK_PERIOD_2, 0x00},
66*4882a593Smuzhiyun 	{CS43130_ASP_CLOCK_CONF, 0x0C},
67*4882a593Smuzhiyun 	{CS43130_ASP_FRAME_CONF, 0x0A},
68*4882a593Smuzhiyun 	{CS43130_XSP_NUM_1, 0x01},
69*4882a593Smuzhiyun 	{CS43130_XSP_NUM_2, 0x00},
70*4882a593Smuzhiyun 	{CS43130_XSP_DEN_1, 0x02},
71*4882a593Smuzhiyun 	{CS43130_XSP_DEN_2, 0x00},
72*4882a593Smuzhiyun 	{CS43130_XSP_LRCK_HI_TIME_1, 0x1F},
73*4882a593Smuzhiyun 	{CS43130_XSP_LRCK_HI_TIME_2, 0x00},
74*4882a593Smuzhiyun 	{CS43130_XSP_LRCK_PERIOD_1, 0x3F},
75*4882a593Smuzhiyun 	{CS43130_XSP_LRCK_PERIOD_2, 0x00},
76*4882a593Smuzhiyun 	{CS43130_XSP_CLOCK_CONF, 0x0C},
77*4882a593Smuzhiyun 	{CS43130_XSP_FRAME_CONF, 0x0A},
78*4882a593Smuzhiyun 	{CS43130_ASP_CH_1_LOC, 0x00},
79*4882a593Smuzhiyun 	{CS43130_ASP_CH_2_LOC, 0x00},
80*4882a593Smuzhiyun 	{CS43130_ASP_CH_1_SZ_EN, 0x06},
81*4882a593Smuzhiyun 	{CS43130_ASP_CH_2_SZ_EN, 0x0E},
82*4882a593Smuzhiyun 	{CS43130_XSP_CH_1_LOC, 0x00},
83*4882a593Smuzhiyun 	{CS43130_XSP_CH_2_LOC, 0x00},
84*4882a593Smuzhiyun 	{CS43130_XSP_CH_1_SZ_EN, 0x06},
85*4882a593Smuzhiyun 	{CS43130_XSP_CH_2_SZ_EN, 0x0E},
86*4882a593Smuzhiyun 	{CS43130_DSD_VOL_B, 0x78},
87*4882a593Smuzhiyun 	{CS43130_DSD_VOL_A, 0x78},
88*4882a593Smuzhiyun 	{CS43130_DSD_PATH_CTL_1, 0xA8},
89*4882a593Smuzhiyun 	{CS43130_DSD_INT_CFG, 0x00},
90*4882a593Smuzhiyun 	{CS43130_DSD_PATH_CTL_2, 0x02},
91*4882a593Smuzhiyun 	{CS43130_DSD_PCM_MIX_CTL, 0x00},
92*4882a593Smuzhiyun 	{CS43130_DSD_PATH_CTL_3, 0x40},
93*4882a593Smuzhiyun 	{CS43130_HP_OUT_CTL_1, 0x30},
94*4882a593Smuzhiyun 	{CS43130_PCM_FILT_OPT, 0x02},
95*4882a593Smuzhiyun 	{CS43130_PCM_VOL_B, 0x78},
96*4882a593Smuzhiyun 	{CS43130_PCM_VOL_A, 0x78},
97*4882a593Smuzhiyun 	{CS43130_PCM_PATH_CTL_1, 0xA8},
98*4882a593Smuzhiyun 	{CS43130_PCM_PATH_CTL_2, 0x00},
99*4882a593Smuzhiyun 	{CS43130_CLASS_H_CTL, 0x1E},
100*4882a593Smuzhiyun 	{CS43130_HP_DETECT, 0x04},
101*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x00},
102*4882a593Smuzhiyun 	{CS43130_HP_MEAS_LOAD_1, 0x00},
103*4882a593Smuzhiyun 	{CS43130_HP_MEAS_LOAD_2, 0x00},
104*4882a593Smuzhiyun 	{CS43130_INT_MASK_1, 0xFF},
105*4882a593Smuzhiyun 	{CS43130_INT_MASK_2, 0xFF},
106*4882a593Smuzhiyun 	{CS43130_INT_MASK_3, 0xFF},
107*4882a593Smuzhiyun 	{CS43130_INT_MASK_4, 0xFF},
108*4882a593Smuzhiyun 	{CS43130_INT_MASK_5, 0xFF},
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
cs43130_volatile_register(struct device * dev,unsigned int reg)111*4882a593Smuzhiyun static bool cs43130_volatile_register(struct device *dev, unsigned int reg)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	switch (reg) {
114*4882a593Smuzhiyun 	case CS43130_INT_STATUS_1 ... CS43130_INT_STATUS_5:
115*4882a593Smuzhiyun 	case CS43130_HP_DC_STAT_1 ... CS43130_HP_DC_STAT_2:
116*4882a593Smuzhiyun 	case CS43130_HP_AC_STAT_1 ... CS43130_HP_AC_STAT_2:
117*4882a593Smuzhiyun 		return true;
118*4882a593Smuzhiyun 	default:
119*4882a593Smuzhiyun 		return false;
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
cs43130_readable_register(struct device * dev,unsigned int reg)123*4882a593Smuzhiyun static bool cs43130_readable_register(struct device *dev, unsigned int reg)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	switch (reg) {
126*4882a593Smuzhiyun 	case CS43130_DEVID_AB ... CS43130_SYS_CLK_CTL_1:
127*4882a593Smuzhiyun 	case CS43130_SP_SRATE ... CS43130_PAD_INT_CFG:
128*4882a593Smuzhiyun 	case CS43130_PWDN_CTL:
129*4882a593Smuzhiyun 	case CS43130_CRYSTAL_SET:
130*4882a593Smuzhiyun 	case CS43130_PLL_SET_1 ... CS43130_PLL_SET_5:
131*4882a593Smuzhiyun 	case CS43130_PLL_SET_6:
132*4882a593Smuzhiyun 	case CS43130_PLL_SET_7:
133*4882a593Smuzhiyun 	case CS43130_PLL_SET_8:
134*4882a593Smuzhiyun 	case CS43130_PLL_SET_9:
135*4882a593Smuzhiyun 	case CS43130_PLL_SET_10:
136*4882a593Smuzhiyun 	case CS43130_CLKOUT_CTL:
137*4882a593Smuzhiyun 	case CS43130_ASP_NUM_1 ... CS43130_ASP_FRAME_CONF:
138*4882a593Smuzhiyun 	case CS43130_XSP_NUM_1 ... CS43130_XSP_FRAME_CONF:
139*4882a593Smuzhiyun 	case CS43130_ASP_CH_1_LOC:
140*4882a593Smuzhiyun 	case CS43130_ASP_CH_2_LOC:
141*4882a593Smuzhiyun 	case CS43130_ASP_CH_1_SZ_EN:
142*4882a593Smuzhiyun 	case CS43130_ASP_CH_2_SZ_EN:
143*4882a593Smuzhiyun 	case CS43130_XSP_CH_1_LOC:
144*4882a593Smuzhiyun 	case CS43130_XSP_CH_2_LOC:
145*4882a593Smuzhiyun 	case CS43130_XSP_CH_1_SZ_EN:
146*4882a593Smuzhiyun 	case CS43130_XSP_CH_2_SZ_EN:
147*4882a593Smuzhiyun 	case CS43130_DSD_VOL_B ... CS43130_DSD_PATH_CTL_3:
148*4882a593Smuzhiyun 	case CS43130_HP_OUT_CTL_1:
149*4882a593Smuzhiyun 	case CS43130_PCM_FILT_OPT ... CS43130_PCM_PATH_CTL_2:
150*4882a593Smuzhiyun 	case CS43130_CLASS_H_CTL:
151*4882a593Smuzhiyun 	case CS43130_HP_DETECT:
152*4882a593Smuzhiyun 	case CS43130_HP_STATUS:
153*4882a593Smuzhiyun 	case CS43130_HP_LOAD_1:
154*4882a593Smuzhiyun 	case CS43130_HP_MEAS_LOAD_1:
155*4882a593Smuzhiyun 	case CS43130_HP_MEAS_LOAD_2:
156*4882a593Smuzhiyun 	case CS43130_HP_DC_STAT_1:
157*4882a593Smuzhiyun 	case CS43130_HP_DC_STAT_2:
158*4882a593Smuzhiyun 	case CS43130_HP_AC_STAT_1:
159*4882a593Smuzhiyun 	case CS43130_HP_AC_STAT_2:
160*4882a593Smuzhiyun 	case CS43130_HP_LOAD_STAT:
161*4882a593Smuzhiyun 	case CS43130_INT_STATUS_1 ... CS43130_INT_STATUS_5:
162*4882a593Smuzhiyun 	case CS43130_INT_MASK_1 ... CS43130_INT_MASK_5:
163*4882a593Smuzhiyun 		return true;
164*4882a593Smuzhiyun 	default:
165*4882a593Smuzhiyun 		return false;
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
cs43130_precious_register(struct device * dev,unsigned int reg)169*4882a593Smuzhiyun static bool cs43130_precious_register(struct device *dev, unsigned int reg)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	switch (reg) {
172*4882a593Smuzhiyun 	case CS43130_INT_STATUS_1 ... CS43130_INT_STATUS_5:
173*4882a593Smuzhiyun 		return true;
174*4882a593Smuzhiyun 	default:
175*4882a593Smuzhiyun 		return false;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun struct cs43130_pll_params {
180*4882a593Smuzhiyun 	unsigned int pll_in;
181*4882a593Smuzhiyun 	u8 sclk_prediv;
182*4882a593Smuzhiyun 	u8 pll_div_int;
183*4882a593Smuzhiyun 	u32 pll_div_frac;
184*4882a593Smuzhiyun 	u8 pll_mode;
185*4882a593Smuzhiyun 	u8 pll_divout;
186*4882a593Smuzhiyun 	unsigned int pll_out;
187*4882a593Smuzhiyun 	u8 pll_cal_ratio;
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static const struct cs43130_pll_params pll_ratio_table[] = {
191*4882a593Smuzhiyun 	{9600000, 0x02, 0x49, 0x800000, 0x00, 0x08, 22579200, 151},
192*4882a593Smuzhiyun 	{9600000, 0x02, 0x50, 0x000000, 0x00, 0x08, 24576000, 164},
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	{11289600, 0x02, 0X40, 0, 0x01, 0x08, 22579200, 128},
195*4882a593Smuzhiyun 	{11289600, 0x02, 0x44, 0x06F700, 0x0, 0x08, 24576000, 139},
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	{12000000, 0x02, 0x49, 0x800000, 0x00, 0x0A, 22579200, 120},
198*4882a593Smuzhiyun 	{12000000, 0x02, 0x40, 0x000000, 0x00, 0x08, 24576000, 131},
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	{12288000, 0x02, 0x49, 0x800000, 0x01, 0x0A, 22579200, 118},
201*4882a593Smuzhiyun 	{12288000, 0x02, 0x40, 0x000000, 0x01, 0x08, 24576000, 128},
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	{13000000, 0x02, 0x45, 0x797680, 0x01, 0x0A, 22579200, 111},
204*4882a593Smuzhiyun 	{13000000, 0x02, 0x3C, 0x7EA940, 0x01, 0x08, 24576000, 121},
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	{19200000, 0x03, 0x49, 0x800000, 0x00, 0x08, 22579200, 151},
207*4882a593Smuzhiyun 	{19200000, 0x03, 0x50, 0x000000, 0x00, 0x08, 24576000, 164},
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	{22579200, 0, 0, 0, 0, 0, 22579200, 0},
210*4882a593Smuzhiyun 	{22579200, 0x03, 0x44, 0x06F700, 0x00, 0x08, 24576000, 139},
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	{24000000, 0x03, 0x49, 0x800000, 0x00, 0x0A, 22579200, 120},
213*4882a593Smuzhiyun 	{24000000, 0x03, 0x40, 0x000000, 0x00, 0x08, 24576000, 131},
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	{24576000, 0x03, 0x49, 0x800000, 0x01, 0x0A, 22579200, 118},
216*4882a593Smuzhiyun 	{24576000, 0, 0, 0, 0, 0, 24576000, 0},
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	{26000000, 0x03, 0x45, 0x797680, 0x01, 0x0A, 22579200, 111},
219*4882a593Smuzhiyun 	{26000000, 0x03, 0x3C, 0x7EA940, 0x01, 0x08, 24576000, 121},
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
cs43130_get_pll_table(unsigned int freq_in,unsigned int freq_out)222*4882a593Smuzhiyun static const struct cs43130_pll_params *cs43130_get_pll_table(
223*4882a593Smuzhiyun 		unsigned int freq_in, unsigned int freq_out)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	int i;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pll_ratio_table); i++) {
228*4882a593Smuzhiyun 		if (pll_ratio_table[i].pll_in == freq_in &&
229*4882a593Smuzhiyun 		    pll_ratio_table[i].pll_out == freq_out)
230*4882a593Smuzhiyun 			return &pll_ratio_table[i];
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return NULL;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
cs43130_pll_config(struct snd_soc_component * component)236*4882a593Smuzhiyun static int cs43130_pll_config(struct snd_soc_component *component)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
239*4882a593Smuzhiyun 	const struct cs43130_pll_params *pll_entry;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	dev_dbg(component->dev, "cs43130->mclk = %u, cs43130->mclk_int = %u\n",
242*4882a593Smuzhiyun 		cs43130->mclk, cs43130->mclk_int);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	pll_entry = cs43130_get_pll_table(cs43130->mclk, cs43130->mclk_int);
245*4882a593Smuzhiyun 	if (!pll_entry)
246*4882a593Smuzhiyun 		return -EINVAL;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (pll_entry->pll_cal_ratio == 0) {
249*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_PLL_SET_1,
250*4882a593Smuzhiyun 				   CS43130_PLL_START_MASK, 0);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		cs43130->pll_bypass = true;
253*4882a593Smuzhiyun 		return 0;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	cs43130->pll_bypass = false;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_PLL_SET_2,
259*4882a593Smuzhiyun 			   CS43130_PLL_DIV_DATA_MASK,
260*4882a593Smuzhiyun 			   pll_entry->pll_div_frac >>
261*4882a593Smuzhiyun 			   CS43130_PLL_DIV_FRAC_0_DATA_SHIFT);
262*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_PLL_SET_3,
263*4882a593Smuzhiyun 			   CS43130_PLL_DIV_DATA_MASK,
264*4882a593Smuzhiyun 			   pll_entry->pll_div_frac >>
265*4882a593Smuzhiyun 			   CS43130_PLL_DIV_FRAC_1_DATA_SHIFT);
266*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_PLL_SET_4,
267*4882a593Smuzhiyun 			   CS43130_PLL_DIV_DATA_MASK,
268*4882a593Smuzhiyun 			   pll_entry->pll_div_frac >>
269*4882a593Smuzhiyun 			   CS43130_PLL_DIV_FRAC_2_DATA_SHIFT);
270*4882a593Smuzhiyun 	regmap_write(cs43130->regmap, CS43130_PLL_SET_5,
271*4882a593Smuzhiyun 		     pll_entry->pll_div_int);
272*4882a593Smuzhiyun 	regmap_write(cs43130->regmap, CS43130_PLL_SET_6, pll_entry->pll_divout);
273*4882a593Smuzhiyun 	regmap_write(cs43130->regmap, CS43130_PLL_SET_7,
274*4882a593Smuzhiyun 		     pll_entry->pll_cal_ratio);
275*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_PLL_SET_8,
276*4882a593Smuzhiyun 			   CS43130_PLL_MODE_MASK,
277*4882a593Smuzhiyun 			   pll_entry->pll_mode << CS43130_PLL_MODE_SHIFT);
278*4882a593Smuzhiyun 	regmap_write(cs43130->regmap, CS43130_PLL_SET_9,
279*4882a593Smuzhiyun 		     pll_entry->sclk_prediv);
280*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_PLL_SET_1,
281*4882a593Smuzhiyun 			   CS43130_PLL_START_MASK, 1);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
cs43130_set_pll(struct snd_soc_component * component,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)286*4882a593Smuzhiyun static int cs43130_set_pll(struct snd_soc_component *component, int pll_id, int source,
287*4882a593Smuzhiyun 			   unsigned int freq_in, unsigned int freq_out)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	int ret = 0;
290*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	switch (freq_in) {
293*4882a593Smuzhiyun 	case 9600000:
294*4882a593Smuzhiyun 	case 11289600:
295*4882a593Smuzhiyun 	case 12000000:
296*4882a593Smuzhiyun 	case 12288000:
297*4882a593Smuzhiyun 	case 13000000:
298*4882a593Smuzhiyun 	case 19200000:
299*4882a593Smuzhiyun 	case 22579200:
300*4882a593Smuzhiyun 	case 24000000:
301*4882a593Smuzhiyun 	case 24576000:
302*4882a593Smuzhiyun 	case 26000000:
303*4882a593Smuzhiyun 		cs43130->mclk = freq_in;
304*4882a593Smuzhiyun 		break;
305*4882a593Smuzhiyun 	default:
306*4882a593Smuzhiyun 		dev_err(component->dev,
307*4882a593Smuzhiyun 			"unsupported pll input reference clock:%d\n", freq_in);
308*4882a593Smuzhiyun 		return -EINVAL;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	switch (freq_out) {
312*4882a593Smuzhiyun 	case 22579200:
313*4882a593Smuzhiyun 		cs43130->mclk_int = freq_out;
314*4882a593Smuzhiyun 		break;
315*4882a593Smuzhiyun 	case 24576000:
316*4882a593Smuzhiyun 		cs43130->mclk_int = freq_out;
317*4882a593Smuzhiyun 		break;
318*4882a593Smuzhiyun 	default:
319*4882a593Smuzhiyun 		dev_err(component->dev,
320*4882a593Smuzhiyun 			"unsupported pll output ref clock: %u\n", freq_out);
321*4882a593Smuzhiyun 		return -EINVAL;
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	ret = cs43130_pll_config(component);
325*4882a593Smuzhiyun 	dev_dbg(component->dev, "cs43130->pll_bypass = %d", cs43130->pll_bypass);
326*4882a593Smuzhiyun 	return ret;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
cs43130_change_clksrc(struct snd_soc_component * component,enum cs43130_mclk_src_sel src)329*4882a593Smuzhiyun static int cs43130_change_clksrc(struct snd_soc_component *component,
330*4882a593Smuzhiyun 				 enum cs43130_mclk_src_sel src)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	int ret;
333*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
334*4882a593Smuzhiyun 	int mclk_int_decoded;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (src == cs43130->mclk_int_src) {
337*4882a593Smuzhiyun 		/* clk source has not changed */
338*4882a593Smuzhiyun 		return 0;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	switch (cs43130->mclk_int) {
342*4882a593Smuzhiyun 	case CS43130_MCLK_22M:
343*4882a593Smuzhiyun 		mclk_int_decoded = CS43130_MCLK_22P5;
344*4882a593Smuzhiyun 		break;
345*4882a593Smuzhiyun 	case CS43130_MCLK_24M:
346*4882a593Smuzhiyun 		mclk_int_decoded = CS43130_MCLK_24P5;
347*4882a593Smuzhiyun 		break;
348*4882a593Smuzhiyun 	default:
349*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid MCLK INT freq: %u\n", cs43130->mclk_int);
350*4882a593Smuzhiyun 		return -EINVAL;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	switch (src) {
354*4882a593Smuzhiyun 	case CS43130_MCLK_SRC_EXT:
355*4882a593Smuzhiyun 		cs43130->pll_bypass = true;
356*4882a593Smuzhiyun 		cs43130->mclk_int_src = CS43130_MCLK_SRC_EXT;
357*4882a593Smuzhiyun 		if (cs43130->xtal_ibias == CS43130_XTAL_UNUSED) {
358*4882a593Smuzhiyun 			regmap_update_bits(cs43130->regmap, CS43130_PWDN_CTL,
359*4882a593Smuzhiyun 					   CS43130_PDN_XTAL_MASK,
360*4882a593Smuzhiyun 					   1 << CS43130_PDN_XTAL_SHIFT);
361*4882a593Smuzhiyun 		} else {
362*4882a593Smuzhiyun 			reinit_completion(&cs43130->xtal_rdy);
363*4882a593Smuzhiyun 			regmap_update_bits(cs43130->regmap, CS43130_INT_MASK_1,
364*4882a593Smuzhiyun 					   CS43130_XTAL_RDY_INT_MASK, 0);
365*4882a593Smuzhiyun 			regmap_update_bits(cs43130->regmap, CS43130_PWDN_CTL,
366*4882a593Smuzhiyun 					   CS43130_PDN_XTAL_MASK, 0);
367*4882a593Smuzhiyun 			ret = wait_for_completion_timeout(&cs43130->xtal_rdy,
368*4882a593Smuzhiyun 							  msecs_to_jiffies(100));
369*4882a593Smuzhiyun 			regmap_update_bits(cs43130->regmap, CS43130_INT_MASK_1,
370*4882a593Smuzhiyun 					   CS43130_XTAL_RDY_INT_MASK,
371*4882a593Smuzhiyun 					   1 << CS43130_XTAL_RDY_INT_SHIFT);
372*4882a593Smuzhiyun 			if (ret == 0) {
373*4882a593Smuzhiyun 				dev_err(component->dev, "Timeout waiting for XTAL_READY interrupt\n");
374*4882a593Smuzhiyun 				return -ETIMEDOUT;
375*4882a593Smuzhiyun 			}
376*4882a593Smuzhiyun 		}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_SYS_CLK_CTL_1,
379*4882a593Smuzhiyun 				   CS43130_MCLK_SRC_SEL_MASK,
380*4882a593Smuzhiyun 				   src << CS43130_MCLK_SRC_SEL_SHIFT);
381*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_SYS_CLK_CTL_1,
382*4882a593Smuzhiyun 				   CS43130_MCLK_INT_MASK,
383*4882a593Smuzhiyun 				   mclk_int_decoded << CS43130_MCLK_INT_SHIFT);
384*4882a593Smuzhiyun 		usleep_range(150, 200);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_PWDN_CTL,
387*4882a593Smuzhiyun 				   CS43130_PDN_PLL_MASK,
388*4882a593Smuzhiyun 				   1 << CS43130_PDN_PLL_SHIFT);
389*4882a593Smuzhiyun 		break;
390*4882a593Smuzhiyun 	case CS43130_MCLK_SRC_PLL:
391*4882a593Smuzhiyun 		cs43130->pll_bypass = false;
392*4882a593Smuzhiyun 		cs43130->mclk_int_src = CS43130_MCLK_SRC_PLL;
393*4882a593Smuzhiyun 		if (cs43130->xtal_ibias == CS43130_XTAL_UNUSED) {
394*4882a593Smuzhiyun 			regmap_update_bits(cs43130->regmap, CS43130_PWDN_CTL,
395*4882a593Smuzhiyun 					   CS43130_PDN_XTAL_MASK,
396*4882a593Smuzhiyun 					   1 << CS43130_PDN_XTAL_SHIFT);
397*4882a593Smuzhiyun 		} else {
398*4882a593Smuzhiyun 			reinit_completion(&cs43130->xtal_rdy);
399*4882a593Smuzhiyun 			regmap_update_bits(cs43130->regmap, CS43130_INT_MASK_1,
400*4882a593Smuzhiyun 					   CS43130_XTAL_RDY_INT_MASK, 0);
401*4882a593Smuzhiyun 			regmap_update_bits(cs43130->regmap, CS43130_PWDN_CTL,
402*4882a593Smuzhiyun 					   CS43130_PDN_XTAL_MASK, 0);
403*4882a593Smuzhiyun 			ret = wait_for_completion_timeout(&cs43130->xtal_rdy,
404*4882a593Smuzhiyun 							  msecs_to_jiffies(100));
405*4882a593Smuzhiyun 			regmap_update_bits(cs43130->regmap, CS43130_INT_MASK_1,
406*4882a593Smuzhiyun 					   CS43130_XTAL_RDY_INT_MASK,
407*4882a593Smuzhiyun 					   1 << CS43130_XTAL_RDY_INT_SHIFT);
408*4882a593Smuzhiyun 			if (ret == 0) {
409*4882a593Smuzhiyun 				dev_err(component->dev, "Timeout waiting for XTAL_READY interrupt\n");
410*4882a593Smuzhiyun 				return -ETIMEDOUT;
411*4882a593Smuzhiyun 			}
412*4882a593Smuzhiyun 		}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 		reinit_completion(&cs43130->pll_rdy);
415*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_INT_MASK_1,
416*4882a593Smuzhiyun 				   CS43130_PLL_RDY_INT_MASK, 0);
417*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_PWDN_CTL,
418*4882a593Smuzhiyun 				   CS43130_PDN_PLL_MASK, 0);
419*4882a593Smuzhiyun 		ret = wait_for_completion_timeout(&cs43130->pll_rdy,
420*4882a593Smuzhiyun 						  msecs_to_jiffies(100));
421*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_INT_MASK_1,
422*4882a593Smuzhiyun 				   CS43130_PLL_RDY_INT_MASK,
423*4882a593Smuzhiyun 				   1 << CS43130_PLL_RDY_INT_SHIFT);
424*4882a593Smuzhiyun 		if (ret == 0) {
425*4882a593Smuzhiyun 			dev_err(component->dev, "Timeout waiting for PLL_READY interrupt\n");
426*4882a593Smuzhiyun 			return -ETIMEDOUT;
427*4882a593Smuzhiyun 		}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_SYS_CLK_CTL_1,
430*4882a593Smuzhiyun 				   CS43130_MCLK_SRC_SEL_MASK,
431*4882a593Smuzhiyun 				   src << CS43130_MCLK_SRC_SEL_SHIFT);
432*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_SYS_CLK_CTL_1,
433*4882a593Smuzhiyun 				   CS43130_MCLK_INT_MASK,
434*4882a593Smuzhiyun 				   mclk_int_decoded << CS43130_MCLK_INT_SHIFT);
435*4882a593Smuzhiyun 		usleep_range(150, 200);
436*4882a593Smuzhiyun 		break;
437*4882a593Smuzhiyun 	case CS43130_MCLK_SRC_RCO:
438*4882a593Smuzhiyun 		cs43130->mclk_int_src = CS43130_MCLK_SRC_RCO;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_SYS_CLK_CTL_1,
441*4882a593Smuzhiyun 				   CS43130_MCLK_SRC_SEL_MASK,
442*4882a593Smuzhiyun 				   src << CS43130_MCLK_SRC_SEL_SHIFT);
443*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_SYS_CLK_CTL_1,
444*4882a593Smuzhiyun 				   CS43130_MCLK_INT_MASK,
445*4882a593Smuzhiyun 				   CS43130_MCLK_22P5 << CS43130_MCLK_INT_SHIFT);
446*4882a593Smuzhiyun 		usleep_range(150, 200);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_PWDN_CTL,
449*4882a593Smuzhiyun 				   CS43130_PDN_XTAL_MASK,
450*4882a593Smuzhiyun 				   1 << CS43130_PDN_XTAL_SHIFT);
451*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_PWDN_CTL,
452*4882a593Smuzhiyun 				   CS43130_PDN_PLL_MASK,
453*4882a593Smuzhiyun 				   1 << CS43130_PDN_PLL_SHIFT);
454*4882a593Smuzhiyun 		break;
455*4882a593Smuzhiyun 	default:
456*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid MCLK source value\n");
457*4882a593Smuzhiyun 		return -EINVAL;
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	return 0;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun static const struct cs43130_bitwidth_map cs43130_bitwidth_table[] = {
464*4882a593Smuzhiyun 	{8,	CS43130_SP_BIT_SIZE_8,	CS43130_CH_BIT_SIZE_8},
465*4882a593Smuzhiyun 	{16,	CS43130_SP_BIT_SIZE_16, CS43130_CH_BIT_SIZE_16},
466*4882a593Smuzhiyun 	{24,	CS43130_SP_BIT_SIZE_24, CS43130_CH_BIT_SIZE_24},
467*4882a593Smuzhiyun 	{32,	CS43130_SP_BIT_SIZE_32, CS43130_CH_BIT_SIZE_32},
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
cs43130_get_bitwidth_table(unsigned int bitwidth)470*4882a593Smuzhiyun static const struct cs43130_bitwidth_map *cs43130_get_bitwidth_table(
471*4882a593Smuzhiyun 				unsigned int bitwidth)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	int i;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cs43130_bitwidth_table); i++) {
476*4882a593Smuzhiyun 		if (cs43130_bitwidth_table[i].bitwidth == bitwidth)
477*4882a593Smuzhiyun 			return &cs43130_bitwidth_table[i];
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	return NULL;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
cs43130_set_bitwidth(int dai_id,unsigned int bitwidth_dai,struct regmap * regmap)483*4882a593Smuzhiyun static int cs43130_set_bitwidth(int dai_id, unsigned int bitwidth_dai,
484*4882a593Smuzhiyun 			  struct regmap *regmap)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	const struct cs43130_bitwidth_map *bw_map;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	bw_map = cs43130_get_bitwidth_table(bitwidth_dai);
489*4882a593Smuzhiyun 	if (!bw_map)
490*4882a593Smuzhiyun 		return -EINVAL;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	switch (dai_id) {
493*4882a593Smuzhiyun 	case CS43130_ASP_PCM_DAI:
494*4882a593Smuzhiyun 	case CS43130_ASP_DOP_DAI:
495*4882a593Smuzhiyun 		regmap_update_bits(regmap, CS43130_ASP_CH_1_SZ_EN,
496*4882a593Smuzhiyun 				   CS43130_CH_BITSIZE_MASK, bw_map->ch_bit);
497*4882a593Smuzhiyun 		regmap_update_bits(regmap, CS43130_ASP_CH_2_SZ_EN,
498*4882a593Smuzhiyun 				   CS43130_CH_BITSIZE_MASK, bw_map->ch_bit);
499*4882a593Smuzhiyun 		regmap_update_bits(regmap, CS43130_SP_BITSIZE,
500*4882a593Smuzhiyun 				   CS43130_ASP_BITSIZE_MASK, bw_map->sp_bit);
501*4882a593Smuzhiyun 		break;
502*4882a593Smuzhiyun 	case CS43130_XSP_DOP_DAI:
503*4882a593Smuzhiyun 		regmap_update_bits(regmap, CS43130_XSP_CH_1_SZ_EN,
504*4882a593Smuzhiyun 				   CS43130_CH_BITSIZE_MASK, bw_map->ch_bit);
505*4882a593Smuzhiyun 		regmap_update_bits(regmap, CS43130_XSP_CH_2_SZ_EN,
506*4882a593Smuzhiyun 				   CS43130_CH_BITSIZE_MASK, bw_map->ch_bit);
507*4882a593Smuzhiyun 		regmap_update_bits(regmap, CS43130_SP_BITSIZE,
508*4882a593Smuzhiyun 				   CS43130_XSP_BITSIZE_MASK, bw_map->sp_bit <<
509*4882a593Smuzhiyun 				   CS43130_XSP_BITSIZE_SHIFT);
510*4882a593Smuzhiyun 		break;
511*4882a593Smuzhiyun 	default:
512*4882a593Smuzhiyun 		return -EINVAL;
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	return 0;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun static const struct cs43130_rate_map cs43130_rate_table[] = {
519*4882a593Smuzhiyun 	{32000,		CS43130_ASP_SPRATE_32K},
520*4882a593Smuzhiyun 	{44100,		CS43130_ASP_SPRATE_44_1K},
521*4882a593Smuzhiyun 	{48000,		CS43130_ASP_SPRATE_48K},
522*4882a593Smuzhiyun 	{88200,		CS43130_ASP_SPRATE_88_2K},
523*4882a593Smuzhiyun 	{96000,		CS43130_ASP_SPRATE_96K},
524*4882a593Smuzhiyun 	{176400,	CS43130_ASP_SPRATE_176_4K},
525*4882a593Smuzhiyun 	{192000,	CS43130_ASP_SPRATE_192K},
526*4882a593Smuzhiyun 	{352800,	CS43130_ASP_SPRATE_352_8K},
527*4882a593Smuzhiyun 	{384000,	CS43130_ASP_SPRATE_384K},
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun 
cs43130_get_rate_table(int fs)530*4882a593Smuzhiyun static const struct cs43130_rate_map *cs43130_get_rate_table(int fs)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	int i;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cs43130_rate_table); i++) {
535*4882a593Smuzhiyun 		if (cs43130_rate_table[i].fs == fs)
536*4882a593Smuzhiyun 			return &cs43130_rate_table[i];
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return NULL;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
cs43130_get_clk_gen(int mclk_int,int fs,const struct cs43130_clk_gen * clk_gen_table,int len_clk_gen_table)542*4882a593Smuzhiyun static const struct cs43130_clk_gen *cs43130_get_clk_gen(int mclk_int, int fs,
543*4882a593Smuzhiyun 		const struct cs43130_clk_gen *clk_gen_table, int len_clk_gen_table)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	int i;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	for (i = 0; i < len_clk_gen_table; i++) {
548*4882a593Smuzhiyun 		if (clk_gen_table[i].mclk_int == mclk_int &&
549*4882a593Smuzhiyun 		    clk_gen_table[i].fs == fs)
550*4882a593Smuzhiyun 			return &clk_gen_table[i];
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	return NULL;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
cs43130_set_sp_fmt(int dai_id,unsigned int bitwidth_sclk,struct snd_pcm_hw_params * params,struct cs43130_private * cs43130)556*4882a593Smuzhiyun static int cs43130_set_sp_fmt(int dai_id, unsigned int bitwidth_sclk,
557*4882a593Smuzhiyun 			      struct snd_pcm_hw_params *params,
558*4882a593Smuzhiyun 			      struct cs43130_private *cs43130)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	u16 frm_size;
561*4882a593Smuzhiyun 	u16 hi_size;
562*4882a593Smuzhiyun 	u8 frm_delay;
563*4882a593Smuzhiyun 	u8 frm_phase;
564*4882a593Smuzhiyun 	u8 frm_data;
565*4882a593Smuzhiyun 	u8 sclk_edge;
566*4882a593Smuzhiyun 	u8 lrck_edge;
567*4882a593Smuzhiyun 	u8 clk_data;
568*4882a593Smuzhiyun 	u8 loc_ch1;
569*4882a593Smuzhiyun 	u8 loc_ch2;
570*4882a593Smuzhiyun 	u8 dai_mode_val;
571*4882a593Smuzhiyun 	const struct cs43130_clk_gen *clk_gen;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	switch (cs43130->dais[dai_id].dai_format) {
574*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
575*4882a593Smuzhiyun 		hi_size = bitwidth_sclk;
576*4882a593Smuzhiyun 		frm_delay = 2;
577*4882a593Smuzhiyun 		frm_phase = 0;
578*4882a593Smuzhiyun 		break;
579*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
580*4882a593Smuzhiyun 		hi_size = bitwidth_sclk;
581*4882a593Smuzhiyun 		frm_delay = 2;
582*4882a593Smuzhiyun 		frm_phase = 1;
583*4882a593Smuzhiyun 		break;
584*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
585*4882a593Smuzhiyun 		hi_size = 1;
586*4882a593Smuzhiyun 		frm_delay = 2;
587*4882a593Smuzhiyun 		frm_phase = 1;
588*4882a593Smuzhiyun 		break;
589*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
590*4882a593Smuzhiyun 		hi_size = 1;
591*4882a593Smuzhiyun 		frm_delay = 0;
592*4882a593Smuzhiyun 		frm_phase = 1;
593*4882a593Smuzhiyun 		break;
594*4882a593Smuzhiyun 	default:
595*4882a593Smuzhiyun 		return -EINVAL;
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	switch (cs43130->dais[dai_id].dai_mode) {
599*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
600*4882a593Smuzhiyun 		dai_mode_val = 0;
601*4882a593Smuzhiyun 		break;
602*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
603*4882a593Smuzhiyun 		dai_mode_val = 1;
604*4882a593Smuzhiyun 		break;
605*4882a593Smuzhiyun 	default:
606*4882a593Smuzhiyun 		return -EINVAL;
607*4882a593Smuzhiyun 	}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	frm_size = bitwidth_sclk * params_channels(params);
610*4882a593Smuzhiyun 	sclk_edge = 1;
611*4882a593Smuzhiyun 	lrck_edge = 0;
612*4882a593Smuzhiyun 	loc_ch1 = 0;
613*4882a593Smuzhiyun 	loc_ch2 = bitwidth_sclk * (params_channels(params) - 1);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	frm_data = frm_delay & CS43130_SP_FSD_MASK;
616*4882a593Smuzhiyun 	frm_data |= (frm_phase << CS43130_SP_STP_SHIFT) & CS43130_SP_STP_MASK;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	clk_data = lrck_edge & CS43130_SP_LCPOL_IN_MASK;
619*4882a593Smuzhiyun 	clk_data |= (lrck_edge << CS43130_SP_LCPOL_OUT_SHIFT) &
620*4882a593Smuzhiyun 		    CS43130_SP_LCPOL_OUT_MASK;
621*4882a593Smuzhiyun 	clk_data |= (sclk_edge << CS43130_SP_SCPOL_IN_SHIFT) &
622*4882a593Smuzhiyun 		    CS43130_SP_SCPOL_IN_MASK;
623*4882a593Smuzhiyun 	clk_data |= (sclk_edge << CS43130_SP_SCPOL_OUT_SHIFT) &
624*4882a593Smuzhiyun 		    CS43130_SP_SCPOL_OUT_MASK;
625*4882a593Smuzhiyun 	clk_data |= (dai_mode_val << CS43130_SP_MODE_SHIFT) &
626*4882a593Smuzhiyun 		    CS43130_SP_MODE_MASK;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	switch (dai_id) {
629*4882a593Smuzhiyun 	case CS43130_ASP_PCM_DAI:
630*4882a593Smuzhiyun 	case CS43130_ASP_DOP_DAI:
631*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_ASP_LRCK_PERIOD_1,
632*4882a593Smuzhiyun 			CS43130_SP_LCPR_DATA_MASK, (frm_size - 1) >>
633*4882a593Smuzhiyun 			CS43130_SP_LCPR_LSB_DATA_SHIFT);
634*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_ASP_LRCK_PERIOD_2,
635*4882a593Smuzhiyun 			CS43130_SP_LCPR_DATA_MASK, (frm_size - 1) >>
636*4882a593Smuzhiyun 			CS43130_SP_LCPR_MSB_DATA_SHIFT);
637*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_ASP_LRCK_HI_TIME_1,
638*4882a593Smuzhiyun 			CS43130_SP_LCHI_DATA_MASK, (hi_size - 1) >>
639*4882a593Smuzhiyun 			CS43130_SP_LCHI_LSB_DATA_SHIFT);
640*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_ASP_LRCK_HI_TIME_2,
641*4882a593Smuzhiyun 			CS43130_SP_LCHI_DATA_MASK, (hi_size - 1) >>
642*4882a593Smuzhiyun 			CS43130_SP_LCHI_MSB_DATA_SHIFT);
643*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_ASP_FRAME_CONF, frm_data);
644*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_ASP_CH_1_LOC, loc_ch1);
645*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_ASP_CH_2_LOC, loc_ch2);
646*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_ASP_CH_1_SZ_EN,
647*4882a593Smuzhiyun 			CS43130_CH_EN_MASK, 1 << CS43130_CH_EN_SHIFT);
648*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_ASP_CH_2_SZ_EN,
649*4882a593Smuzhiyun 			CS43130_CH_EN_MASK, 1 << CS43130_CH_EN_SHIFT);
650*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_ASP_CLOCK_CONF, clk_data);
651*4882a593Smuzhiyun 		break;
652*4882a593Smuzhiyun 	case CS43130_XSP_DOP_DAI:
653*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_XSP_LRCK_PERIOD_1,
654*4882a593Smuzhiyun 			CS43130_SP_LCPR_DATA_MASK, (frm_size - 1) >>
655*4882a593Smuzhiyun 			CS43130_SP_LCPR_LSB_DATA_SHIFT);
656*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_XSP_LRCK_PERIOD_2,
657*4882a593Smuzhiyun 			CS43130_SP_LCPR_DATA_MASK, (frm_size - 1) >>
658*4882a593Smuzhiyun 			CS43130_SP_LCPR_MSB_DATA_SHIFT);
659*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_XSP_LRCK_HI_TIME_1,
660*4882a593Smuzhiyun 			CS43130_SP_LCHI_DATA_MASK, (hi_size - 1) >>
661*4882a593Smuzhiyun 			CS43130_SP_LCHI_LSB_DATA_SHIFT);
662*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_XSP_LRCK_HI_TIME_2,
663*4882a593Smuzhiyun 			CS43130_SP_LCHI_DATA_MASK, (hi_size - 1) >>
664*4882a593Smuzhiyun 			CS43130_SP_LCHI_MSB_DATA_SHIFT);
665*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_XSP_FRAME_CONF, frm_data);
666*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_XSP_CH_1_LOC, loc_ch1);
667*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_XSP_CH_2_LOC, loc_ch2);
668*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_XSP_CH_1_SZ_EN,
669*4882a593Smuzhiyun 			CS43130_CH_EN_MASK, 1 << CS43130_CH_EN_SHIFT);
670*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_XSP_CH_2_SZ_EN,
671*4882a593Smuzhiyun 			CS43130_CH_EN_MASK, 1 << CS43130_CH_EN_SHIFT);
672*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_XSP_CLOCK_CONF, clk_data);
673*4882a593Smuzhiyun 		break;
674*4882a593Smuzhiyun 	default:
675*4882a593Smuzhiyun 		return -EINVAL;
676*4882a593Smuzhiyun 	}
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	switch (frm_size) {
679*4882a593Smuzhiyun 	case 16:
680*4882a593Smuzhiyun 		clk_gen = cs43130_get_clk_gen(cs43130->mclk_int,
681*4882a593Smuzhiyun 					      params_rate(params),
682*4882a593Smuzhiyun 					      cs43130_16_clk_gen,
683*4882a593Smuzhiyun 					      ARRAY_SIZE(cs43130_16_clk_gen));
684*4882a593Smuzhiyun 		break;
685*4882a593Smuzhiyun 	case 32:
686*4882a593Smuzhiyun 		clk_gen = cs43130_get_clk_gen(cs43130->mclk_int,
687*4882a593Smuzhiyun 					      params_rate(params),
688*4882a593Smuzhiyun 					      cs43130_32_clk_gen,
689*4882a593Smuzhiyun 					      ARRAY_SIZE(cs43130_32_clk_gen));
690*4882a593Smuzhiyun 		break;
691*4882a593Smuzhiyun 	case 48:
692*4882a593Smuzhiyun 		clk_gen = cs43130_get_clk_gen(cs43130->mclk_int,
693*4882a593Smuzhiyun 					      params_rate(params),
694*4882a593Smuzhiyun 					      cs43130_48_clk_gen,
695*4882a593Smuzhiyun 					      ARRAY_SIZE(cs43130_48_clk_gen));
696*4882a593Smuzhiyun 		break;
697*4882a593Smuzhiyun 	case 64:
698*4882a593Smuzhiyun 		clk_gen = cs43130_get_clk_gen(cs43130->mclk_int,
699*4882a593Smuzhiyun 					      params_rate(params),
700*4882a593Smuzhiyun 					      cs43130_64_clk_gen,
701*4882a593Smuzhiyun 					      ARRAY_SIZE(cs43130_64_clk_gen));
702*4882a593Smuzhiyun 		break;
703*4882a593Smuzhiyun 	default:
704*4882a593Smuzhiyun 		return -EINVAL;
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	if (!clk_gen)
708*4882a593Smuzhiyun 		return -EINVAL;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	switch (dai_id) {
711*4882a593Smuzhiyun 	case CS43130_ASP_PCM_DAI:
712*4882a593Smuzhiyun 	case CS43130_ASP_DOP_DAI:
713*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_ASP_DEN_1,
714*4882a593Smuzhiyun 			     (clk_gen->den & CS43130_SP_M_LSB_DATA_MASK) >>
715*4882a593Smuzhiyun 			     CS43130_SP_M_LSB_DATA_SHIFT);
716*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_ASP_DEN_2,
717*4882a593Smuzhiyun 			     (clk_gen->den & CS43130_SP_M_MSB_DATA_MASK) >>
718*4882a593Smuzhiyun 			     CS43130_SP_M_MSB_DATA_SHIFT);
719*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_ASP_NUM_1,
720*4882a593Smuzhiyun 			     (clk_gen->num & CS43130_SP_N_LSB_DATA_MASK) >>
721*4882a593Smuzhiyun 			     CS43130_SP_N_LSB_DATA_SHIFT);
722*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_ASP_NUM_2,
723*4882a593Smuzhiyun 			     (clk_gen->num & CS43130_SP_N_MSB_DATA_MASK) >>
724*4882a593Smuzhiyun 			     CS43130_SP_N_MSB_DATA_SHIFT);
725*4882a593Smuzhiyun 		break;
726*4882a593Smuzhiyun 	case CS43130_XSP_DOP_DAI:
727*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_XSP_DEN_1,
728*4882a593Smuzhiyun 			     (clk_gen->den & CS43130_SP_M_LSB_DATA_MASK) >>
729*4882a593Smuzhiyun 			     CS43130_SP_M_LSB_DATA_SHIFT);
730*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_XSP_DEN_2,
731*4882a593Smuzhiyun 			     (clk_gen->den & CS43130_SP_M_MSB_DATA_MASK) >>
732*4882a593Smuzhiyun 			     CS43130_SP_M_MSB_DATA_SHIFT);
733*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_XSP_NUM_1,
734*4882a593Smuzhiyun 			     (clk_gen->num & CS43130_SP_N_LSB_DATA_MASK) >>
735*4882a593Smuzhiyun 			     CS43130_SP_N_LSB_DATA_SHIFT);
736*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_XSP_NUM_2,
737*4882a593Smuzhiyun 			     (clk_gen->num & CS43130_SP_N_MSB_DATA_MASK) >>
738*4882a593Smuzhiyun 			     CS43130_SP_N_MSB_DATA_SHIFT);
739*4882a593Smuzhiyun 		break;
740*4882a593Smuzhiyun 	default:
741*4882a593Smuzhiyun 		return -EINVAL;
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	return 0;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun 
cs43130_pcm_dsd_mix(bool en,struct regmap * regmap)747*4882a593Smuzhiyun static int cs43130_pcm_dsd_mix(bool en, struct regmap *regmap)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun 	if (en) {
750*4882a593Smuzhiyun 		regmap_update_bits(regmap, CS43130_DSD_PCM_MIX_CTL,
751*4882a593Smuzhiyun 				   CS43130_MIX_PCM_PREP_MASK,
752*4882a593Smuzhiyun 				   1 << CS43130_MIX_PCM_PREP_SHIFT);
753*4882a593Smuzhiyun 		usleep_range(6000, 6050);
754*4882a593Smuzhiyun 		regmap_update_bits(regmap, CS43130_DSD_PCM_MIX_CTL,
755*4882a593Smuzhiyun 				   CS43130_MIX_PCM_DSD_MASK,
756*4882a593Smuzhiyun 				   1 << CS43130_MIX_PCM_DSD_SHIFT);
757*4882a593Smuzhiyun 	} else {
758*4882a593Smuzhiyun 		regmap_update_bits(regmap, CS43130_DSD_PCM_MIX_CTL,
759*4882a593Smuzhiyun 				   CS43130_MIX_PCM_DSD_MASK,
760*4882a593Smuzhiyun 				   0 << CS43130_MIX_PCM_DSD_SHIFT);
761*4882a593Smuzhiyun 		usleep_range(1600, 1650);
762*4882a593Smuzhiyun 		regmap_update_bits(regmap, CS43130_DSD_PCM_MIX_CTL,
763*4882a593Smuzhiyun 				   CS43130_MIX_PCM_PREP_MASK,
764*4882a593Smuzhiyun 				   0 << CS43130_MIX_PCM_PREP_SHIFT);
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
cs43130_dsd_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)770*4882a593Smuzhiyun static int cs43130_dsd_hw_params(struct snd_pcm_substream *substream,
771*4882a593Smuzhiyun 				 struct snd_pcm_hw_params *params,
772*4882a593Smuzhiyun 				 struct snd_soc_dai *dai)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
775*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
776*4882a593Smuzhiyun 	unsigned int required_clk;
777*4882a593Smuzhiyun 	u8 dsd_speed;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	mutex_lock(&cs43130->clk_mutex);
780*4882a593Smuzhiyun 	if (!cs43130->clk_req) {
781*4882a593Smuzhiyun 		/* no DAI is currently using clk */
782*4882a593Smuzhiyun 		if (!(CS43130_MCLK_22M % params_rate(params)))
783*4882a593Smuzhiyun 			required_clk = CS43130_MCLK_22M;
784*4882a593Smuzhiyun 		else
785*4882a593Smuzhiyun 			required_clk = CS43130_MCLK_24M;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 		cs43130_set_pll(component, 0, 0, cs43130->mclk, required_clk);
788*4882a593Smuzhiyun 		if (cs43130->pll_bypass)
789*4882a593Smuzhiyun 			cs43130_change_clksrc(component, CS43130_MCLK_SRC_EXT);
790*4882a593Smuzhiyun 		else
791*4882a593Smuzhiyun 			cs43130_change_clksrc(component, CS43130_MCLK_SRC_PLL);
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	cs43130->clk_req++;
795*4882a593Smuzhiyun 	if (cs43130->clk_req == 2)
796*4882a593Smuzhiyun 		cs43130_pcm_dsd_mix(true, cs43130->regmap);
797*4882a593Smuzhiyun 	mutex_unlock(&cs43130->clk_mutex);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	switch (params_rate(params)) {
800*4882a593Smuzhiyun 	case 176400:
801*4882a593Smuzhiyun 		dsd_speed = 0;
802*4882a593Smuzhiyun 		break;
803*4882a593Smuzhiyun 	case 352800:
804*4882a593Smuzhiyun 		dsd_speed = 1;
805*4882a593Smuzhiyun 		break;
806*4882a593Smuzhiyun 	default:
807*4882a593Smuzhiyun 		dev_err(component->dev, "Rate(%u) not supported\n",
808*4882a593Smuzhiyun 			params_rate(params));
809*4882a593Smuzhiyun 		return -EINVAL;
810*4882a593Smuzhiyun 	}
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	if (cs43130->dais[dai->id].dai_mode == SND_SOC_DAIFMT_CBM_CFM)
813*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_DSD_INT_CFG,
814*4882a593Smuzhiyun 				   CS43130_DSD_MASTER, CS43130_DSD_MASTER);
815*4882a593Smuzhiyun 	else
816*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_DSD_INT_CFG,
817*4882a593Smuzhiyun 				   CS43130_DSD_MASTER, 0);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_DSD_PATH_CTL_2,
820*4882a593Smuzhiyun 			   CS43130_DSD_SPEED_MASK,
821*4882a593Smuzhiyun 			   dsd_speed << CS43130_DSD_SPEED_SHIFT);
822*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_DSD_PATH_CTL_2,
823*4882a593Smuzhiyun 			   CS43130_DSD_SRC_MASK, CS43130_DSD_SRC_DSD <<
824*4882a593Smuzhiyun 			   CS43130_DSD_SRC_SHIFT);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	return 0;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
cs43130_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)829*4882a593Smuzhiyun static int cs43130_hw_params(struct snd_pcm_substream *substream,
830*4882a593Smuzhiyun 				 struct snd_pcm_hw_params *params,
831*4882a593Smuzhiyun 				 struct snd_soc_dai *dai)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
834*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
835*4882a593Smuzhiyun 	const struct cs43130_rate_map *rate_map;
836*4882a593Smuzhiyun 	unsigned int sclk = cs43130->dais[dai->id].sclk;
837*4882a593Smuzhiyun 	unsigned int bitwidth_sclk;
838*4882a593Smuzhiyun 	unsigned int bitwidth_dai = (unsigned int)(params_width(params));
839*4882a593Smuzhiyun 	unsigned int required_clk;
840*4882a593Smuzhiyun 	u8 dsd_speed;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	mutex_lock(&cs43130->clk_mutex);
843*4882a593Smuzhiyun 	if (!cs43130->clk_req) {
844*4882a593Smuzhiyun 		/* no DAI is currently using clk */
845*4882a593Smuzhiyun 		if (!(CS43130_MCLK_22M % params_rate(params)))
846*4882a593Smuzhiyun 			required_clk = CS43130_MCLK_22M;
847*4882a593Smuzhiyun 		else
848*4882a593Smuzhiyun 			required_clk = CS43130_MCLK_24M;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		cs43130_set_pll(component, 0, 0, cs43130->mclk, required_clk);
851*4882a593Smuzhiyun 		if (cs43130->pll_bypass)
852*4882a593Smuzhiyun 			cs43130_change_clksrc(component, CS43130_MCLK_SRC_EXT);
853*4882a593Smuzhiyun 		else
854*4882a593Smuzhiyun 			cs43130_change_clksrc(component, CS43130_MCLK_SRC_PLL);
855*4882a593Smuzhiyun 	}
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	cs43130->clk_req++;
858*4882a593Smuzhiyun 	if (cs43130->clk_req == 2)
859*4882a593Smuzhiyun 		cs43130_pcm_dsd_mix(true, cs43130->regmap);
860*4882a593Smuzhiyun 	mutex_unlock(&cs43130->clk_mutex);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	switch (dai->id) {
863*4882a593Smuzhiyun 	case CS43130_ASP_DOP_DAI:
864*4882a593Smuzhiyun 	case CS43130_XSP_DOP_DAI:
865*4882a593Smuzhiyun 		/* DoP bitwidth is always 24-bit */
866*4882a593Smuzhiyun 		bitwidth_dai = 24;
867*4882a593Smuzhiyun 		sclk = params_rate(params) * bitwidth_dai *
868*4882a593Smuzhiyun 		       params_channels(params);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 		switch (params_rate(params)) {
871*4882a593Smuzhiyun 		case 176400:
872*4882a593Smuzhiyun 			dsd_speed = 0;
873*4882a593Smuzhiyun 			break;
874*4882a593Smuzhiyun 		case 352800:
875*4882a593Smuzhiyun 			dsd_speed = 1;
876*4882a593Smuzhiyun 			break;
877*4882a593Smuzhiyun 		default:
878*4882a593Smuzhiyun 			dev_err(component->dev, "Rate(%u) not supported\n",
879*4882a593Smuzhiyun 				params_rate(params));
880*4882a593Smuzhiyun 			return -EINVAL;
881*4882a593Smuzhiyun 		}
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_DSD_PATH_CTL_2,
884*4882a593Smuzhiyun 				   CS43130_DSD_SPEED_MASK,
885*4882a593Smuzhiyun 				   dsd_speed << CS43130_DSD_SPEED_SHIFT);
886*4882a593Smuzhiyun 		break;
887*4882a593Smuzhiyun 	case CS43130_ASP_PCM_DAI:
888*4882a593Smuzhiyun 		rate_map = cs43130_get_rate_table(params_rate(params));
889*4882a593Smuzhiyun 		if (!rate_map)
890*4882a593Smuzhiyun 			return -EINVAL;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_SP_SRATE, rate_map->val);
893*4882a593Smuzhiyun 		break;
894*4882a593Smuzhiyun 	default:
895*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid DAI (%d)\n", dai->id);
896*4882a593Smuzhiyun 		return -EINVAL;
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	switch (dai->id) {
900*4882a593Smuzhiyun 	case CS43130_ASP_DOP_DAI:
901*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_DSD_PATH_CTL_2,
902*4882a593Smuzhiyun 				   CS43130_DSD_SRC_MASK, CS43130_DSD_SRC_ASP <<
903*4882a593Smuzhiyun 				   CS43130_DSD_SRC_SHIFT);
904*4882a593Smuzhiyun 		break;
905*4882a593Smuzhiyun 	case CS43130_XSP_DOP_DAI:
906*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_DSD_PATH_CTL_2,
907*4882a593Smuzhiyun 				   CS43130_DSD_SRC_MASK, CS43130_DSD_SRC_XSP <<
908*4882a593Smuzhiyun 				   CS43130_DSD_SRC_SHIFT);
909*4882a593Smuzhiyun 		break;
910*4882a593Smuzhiyun 	}
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	if (!sclk && cs43130->dais[dai->id].dai_mode == SND_SOC_DAIFMT_CBM_CFM)
913*4882a593Smuzhiyun 		/* Calculate SCLK in master mode if unassigned */
914*4882a593Smuzhiyun 		sclk = params_rate(params) * bitwidth_dai *
915*4882a593Smuzhiyun 		       params_channels(params);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	if (!sclk) {
918*4882a593Smuzhiyun 		/* at this point, SCLK must be set */
919*4882a593Smuzhiyun 		dev_err(component->dev, "SCLK freq is not set\n");
920*4882a593Smuzhiyun 		return -EINVAL;
921*4882a593Smuzhiyun 	}
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	bitwidth_sclk = (sclk / params_rate(params)) / params_channels(params);
924*4882a593Smuzhiyun 	if (bitwidth_sclk < bitwidth_dai) {
925*4882a593Smuzhiyun 		dev_err(component->dev, "Format not supported: SCLK freq is too low\n");
926*4882a593Smuzhiyun 		return -EINVAL;
927*4882a593Smuzhiyun 	}
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	dev_dbg(component->dev,
930*4882a593Smuzhiyun 		"sclk = %u, fs = %d, bitwidth_dai = %u\n",
931*4882a593Smuzhiyun 		sclk, params_rate(params), bitwidth_dai);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	dev_dbg(component->dev,
934*4882a593Smuzhiyun 		"bitwidth_sclk = %u, num_ch = %u\n",
935*4882a593Smuzhiyun 		bitwidth_sclk, params_channels(params));
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	cs43130_set_bitwidth(dai->id, bitwidth_dai, cs43130->regmap);
938*4882a593Smuzhiyun 	cs43130_set_sp_fmt(dai->id, bitwidth_sclk, params, cs43130);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	return 0;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
cs43130_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)943*4882a593Smuzhiyun static int cs43130_hw_free(struct snd_pcm_substream *substream,
944*4882a593Smuzhiyun 			   struct snd_soc_dai *dai)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
947*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	mutex_lock(&cs43130->clk_mutex);
950*4882a593Smuzhiyun 	cs43130->clk_req--;
951*4882a593Smuzhiyun 	if (!cs43130->clk_req) {
952*4882a593Smuzhiyun 		/* no DAI is currently using clk */
953*4882a593Smuzhiyun 		cs43130_change_clksrc(component, CS43130_MCLK_SRC_RCO);
954*4882a593Smuzhiyun 		cs43130_pcm_dsd_mix(false, cs43130->regmap);
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 	mutex_unlock(&cs43130->clk_mutex);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	return 0;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(pcm_vol_tlv, -12750, 50, 1);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun static const char * const pcm_ch_text[] = {
964*4882a593Smuzhiyun 	"Left-Right Ch",
965*4882a593Smuzhiyun 	"Left-Left Ch",
966*4882a593Smuzhiyun 	"Right-Left Ch",
967*4882a593Smuzhiyun 	"Right-Right Ch",
968*4882a593Smuzhiyun };
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun static const struct reg_sequence pcm_ch_en_seq[] = {
971*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
972*4882a593Smuzhiyun 	{0x180005, 0x8C},
973*4882a593Smuzhiyun 	{0x180007, 0xAB},
974*4882a593Smuzhiyun 	{0x180015, 0x31},
975*4882a593Smuzhiyun 	{0x180017, 0xB2},
976*4882a593Smuzhiyun 	{0x180025, 0x30},
977*4882a593Smuzhiyun 	{0x180027, 0x84},
978*4882a593Smuzhiyun 	{0x180035, 0x9C},
979*4882a593Smuzhiyun 	{0x180037, 0xAE},
980*4882a593Smuzhiyun 	{0x18000D, 0x24},
981*4882a593Smuzhiyun 	{0x18000F, 0xA3},
982*4882a593Smuzhiyun 	{0x18001D, 0x05},
983*4882a593Smuzhiyun 	{0x18001F, 0xD4},
984*4882a593Smuzhiyun 	{0x18002D, 0x0B},
985*4882a593Smuzhiyun 	{0x18002F, 0xC7},
986*4882a593Smuzhiyun 	{0x18003D, 0x71},
987*4882a593Smuzhiyun 	{0x18003F, 0xE7},
988*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
989*4882a593Smuzhiyun };
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun static const struct reg_sequence pcm_ch_dis_seq[] = {
992*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
993*4882a593Smuzhiyun 	{0x180005, 0x24},
994*4882a593Smuzhiyun 	{0x180007, 0xA3},
995*4882a593Smuzhiyun 	{0x180015, 0x05},
996*4882a593Smuzhiyun 	{0x180017, 0xD4},
997*4882a593Smuzhiyun 	{0x180025, 0x0B},
998*4882a593Smuzhiyun 	{0x180027, 0xC7},
999*4882a593Smuzhiyun 	{0x180035, 0x71},
1000*4882a593Smuzhiyun 	{0x180037, 0xE7},
1001*4882a593Smuzhiyun 	{0x18000D, 0x8C},
1002*4882a593Smuzhiyun 	{0x18000F, 0xAB},
1003*4882a593Smuzhiyun 	{0x18001D, 0x31},
1004*4882a593Smuzhiyun 	{0x18001F, 0xB2},
1005*4882a593Smuzhiyun 	{0x18002D, 0x30},
1006*4882a593Smuzhiyun 	{0x18002F, 0x84},
1007*4882a593Smuzhiyun 	{0x18003D, 0x9C},
1008*4882a593Smuzhiyun 	{0x18003F, 0xAE},
1009*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1010*4882a593Smuzhiyun };
1011*4882a593Smuzhiyun 
cs43130_pcm_ch_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1012*4882a593Smuzhiyun static int cs43130_pcm_ch_get(struct snd_kcontrol *kcontrol,
1013*4882a593Smuzhiyun 			      struct snd_ctl_elem_value *ucontrol)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun 	return snd_soc_get_enum_double(kcontrol, ucontrol);
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
cs43130_pcm_ch_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1018*4882a593Smuzhiyun static int cs43130_pcm_ch_put(struct snd_kcontrol *kcontrol,
1019*4882a593Smuzhiyun 			      struct snd_ctl_elem_value *ucontrol)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun 	struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1022*4882a593Smuzhiyun 	unsigned int *item = ucontrol->value.enumerated.item;
1023*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1024*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
1025*4882a593Smuzhiyun 	unsigned int val;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	if (item[0] >= e->items)
1028*4882a593Smuzhiyun 		return -EINVAL;
1029*4882a593Smuzhiyun 	val = snd_soc_enum_item_to_val(e, item[0]) << e->shift_l;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	switch (cs43130->dev_id) {
1032*4882a593Smuzhiyun 	case CS43131_CHIP_ID:
1033*4882a593Smuzhiyun 	case CS43198_CHIP_ID:
1034*4882a593Smuzhiyun 		if (val >= 2)
1035*4882a593Smuzhiyun 			regmap_multi_reg_write(cs43130->regmap, pcm_ch_en_seq,
1036*4882a593Smuzhiyun 					       ARRAY_SIZE(pcm_ch_en_seq));
1037*4882a593Smuzhiyun 		else
1038*4882a593Smuzhiyun 			regmap_multi_reg_write(cs43130->regmap, pcm_ch_dis_seq,
1039*4882a593Smuzhiyun 					       ARRAY_SIZE(pcm_ch_dis_seq));
1040*4882a593Smuzhiyun 		break;
1041*4882a593Smuzhiyun 	}
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	return snd_soc_put_enum_double(kcontrol, ucontrol);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm_ch_enum, CS43130_PCM_PATH_CTL_2, 0,
1047*4882a593Smuzhiyun 			    pcm_ch_text);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun static const char * const pcm_spd_texts[] = {
1050*4882a593Smuzhiyun 	"Fast",
1051*4882a593Smuzhiyun 	"Slow",
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm_spd_enum, CS43130_PCM_FILT_OPT, 7,
1055*4882a593Smuzhiyun 			    pcm_spd_texts);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun static const char * const dsd_texts[] = {
1058*4882a593Smuzhiyun 	"Off",
1059*4882a593Smuzhiyun 	"BCKA Mode",
1060*4882a593Smuzhiyun 	"BCKD Mode",
1061*4882a593Smuzhiyun };
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun static const unsigned int dsd_values[] = {
1064*4882a593Smuzhiyun 	CS43130_DSD_SRC_DSD,
1065*4882a593Smuzhiyun 	CS43130_DSD_SRC_ASP,
1066*4882a593Smuzhiyun 	CS43130_DSD_SRC_XSP,
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(dsd_enum, CS43130_DSD_INT_CFG, 0, 0x03,
1070*4882a593Smuzhiyun 				  dsd_texts, dsd_values);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun static const struct snd_kcontrol_new cs43130_snd_controls[] = {
1073*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Master Playback Volume",
1074*4882a593Smuzhiyun 			 CS43130_PCM_VOL_A, CS43130_PCM_VOL_B, 0, 0xFF, 1,
1075*4882a593Smuzhiyun 			 pcm_vol_tlv),
1076*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Master DSD Playback Volume",
1077*4882a593Smuzhiyun 			 CS43130_DSD_VOL_A, CS43130_DSD_VOL_B, 0, 0xFF, 1,
1078*4882a593Smuzhiyun 			 pcm_vol_tlv),
1079*4882a593Smuzhiyun 	SOC_ENUM_EXT("PCM Ch Select", pcm_ch_enum, cs43130_pcm_ch_get,
1080*4882a593Smuzhiyun 		     cs43130_pcm_ch_put),
1081*4882a593Smuzhiyun 	SOC_ENUM("PCM Filter Speed", pcm_spd_enum),
1082*4882a593Smuzhiyun 	SOC_SINGLE("PCM Phase Compensation", CS43130_PCM_FILT_OPT, 6, 1, 0),
1083*4882a593Smuzhiyun 	SOC_SINGLE("PCM Nonoversample Emulate", CS43130_PCM_FILT_OPT, 5, 1, 0),
1084*4882a593Smuzhiyun 	SOC_SINGLE("PCM High-pass Filter", CS43130_PCM_FILT_OPT, 1, 1, 0),
1085*4882a593Smuzhiyun 	SOC_SINGLE("PCM De-emphasis Filter", CS43130_PCM_FILT_OPT, 0, 1, 0),
1086*4882a593Smuzhiyun 	SOC_ENUM("DSD Phase Modulation", dsd_enum),
1087*4882a593Smuzhiyun };
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun static const struct reg_sequence pcm_seq[] = {
1090*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1091*4882a593Smuzhiyun 	{CS43130_DXD7, 0x01},
1092*4882a593Smuzhiyun 	{CS43130_DXD8, 0},
1093*4882a593Smuzhiyun 	{CS43130_DXD9, 0x01},
1094*4882a593Smuzhiyun 	{CS43130_DXD3, 0x12},
1095*4882a593Smuzhiyun 	{CS43130_DXD4, 0},
1096*4882a593Smuzhiyun 	{CS43130_DXD10, 0x28},
1097*4882a593Smuzhiyun 	{CS43130_DXD11, 0x28},
1098*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1099*4882a593Smuzhiyun };
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun static const struct reg_sequence dsd_seq[] = {
1102*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1103*4882a593Smuzhiyun 	{CS43130_DXD7, 0x01},
1104*4882a593Smuzhiyun 	{CS43130_DXD8, 0},
1105*4882a593Smuzhiyun 	{CS43130_DXD9, 0x01},
1106*4882a593Smuzhiyun 	{CS43130_DXD3, 0x12},
1107*4882a593Smuzhiyun 	{CS43130_DXD4, 0},
1108*4882a593Smuzhiyun 	{CS43130_DXD10, 0x1E},
1109*4882a593Smuzhiyun 	{CS43130_DXD11, 0x20},
1110*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun static const struct reg_sequence pop_free_seq[] = {
1114*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1115*4882a593Smuzhiyun 	{CS43130_DXD12, 0x0A},
1116*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1117*4882a593Smuzhiyun };
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun static const struct reg_sequence pop_free_seq2[] = {
1120*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1121*4882a593Smuzhiyun 	{CS43130_DXD13, 0x20},
1122*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1123*4882a593Smuzhiyun };
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun static const struct reg_sequence mute_seq[] = {
1126*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1127*4882a593Smuzhiyun 	{CS43130_DXD3, 0x12},
1128*4882a593Smuzhiyun 	{CS43130_DXD5, 0x02},
1129*4882a593Smuzhiyun 	{CS43130_DXD4, 0x12},
1130*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1131*4882a593Smuzhiyun };
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun static const struct reg_sequence unmute_seq[] = {
1134*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1135*4882a593Smuzhiyun 	{CS43130_DXD3, 0x10},
1136*4882a593Smuzhiyun 	{CS43130_DXD5, 0},
1137*4882a593Smuzhiyun 	{CS43130_DXD4, 0x16},
1138*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun 
cs43130_dsd_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1141*4882a593Smuzhiyun static int cs43130_dsd_event(struct snd_soc_dapm_widget *w,
1142*4882a593Smuzhiyun 			      struct snd_kcontrol *kcontrol, int event)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1145*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	switch (event) {
1148*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
1149*4882a593Smuzhiyun 		switch (cs43130->dev_id) {
1150*4882a593Smuzhiyun 		case CS43130_CHIP_ID:
1151*4882a593Smuzhiyun 		case CS4399_CHIP_ID:
1152*4882a593Smuzhiyun 			regmap_multi_reg_write(cs43130->regmap, dsd_seq,
1153*4882a593Smuzhiyun 					       ARRAY_SIZE(dsd_seq));
1154*4882a593Smuzhiyun 			break;
1155*4882a593Smuzhiyun 		}
1156*4882a593Smuzhiyun 		break;
1157*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
1158*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_DSD_PATH_CTL_1,
1159*4882a593Smuzhiyun 				   CS43130_MUTE_MASK, 0);
1160*4882a593Smuzhiyun 		switch (cs43130->dev_id) {
1161*4882a593Smuzhiyun 		case CS43130_CHIP_ID:
1162*4882a593Smuzhiyun 		case CS4399_CHIP_ID:
1163*4882a593Smuzhiyun 			regmap_multi_reg_write(cs43130->regmap, unmute_seq,
1164*4882a593Smuzhiyun 					       ARRAY_SIZE(unmute_seq));
1165*4882a593Smuzhiyun 			break;
1166*4882a593Smuzhiyun 		}
1167*4882a593Smuzhiyun 		break;
1168*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
1169*4882a593Smuzhiyun 		switch (cs43130->dev_id) {
1170*4882a593Smuzhiyun 		case CS43130_CHIP_ID:
1171*4882a593Smuzhiyun 		case CS4399_CHIP_ID:
1172*4882a593Smuzhiyun 			regmap_multi_reg_write(cs43130->regmap, mute_seq,
1173*4882a593Smuzhiyun 					       ARRAY_SIZE(mute_seq));
1174*4882a593Smuzhiyun 			regmap_update_bits(cs43130->regmap,
1175*4882a593Smuzhiyun 					   CS43130_DSD_PATH_CTL_1,
1176*4882a593Smuzhiyun 					   CS43130_MUTE_MASK, CS43130_MUTE_EN);
1177*4882a593Smuzhiyun 			/*
1178*4882a593Smuzhiyun 			 * DSD Power Down Sequence
1179*4882a593Smuzhiyun 			 * According to Design, 130ms is preferred.
1180*4882a593Smuzhiyun 			 */
1181*4882a593Smuzhiyun 			msleep(130);
1182*4882a593Smuzhiyun 			break;
1183*4882a593Smuzhiyun 		case CS43131_CHIP_ID:
1184*4882a593Smuzhiyun 		case CS43198_CHIP_ID:
1185*4882a593Smuzhiyun 			regmap_update_bits(cs43130->regmap,
1186*4882a593Smuzhiyun 					   CS43130_DSD_PATH_CTL_1,
1187*4882a593Smuzhiyun 					   CS43130_MUTE_MASK, CS43130_MUTE_EN);
1188*4882a593Smuzhiyun 			break;
1189*4882a593Smuzhiyun 		}
1190*4882a593Smuzhiyun 		break;
1191*4882a593Smuzhiyun 	default:
1192*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid event = 0x%x\n", event);
1193*4882a593Smuzhiyun 		return -EINVAL;
1194*4882a593Smuzhiyun 	}
1195*4882a593Smuzhiyun 	return 0;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun 
cs43130_pcm_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1198*4882a593Smuzhiyun static int cs43130_pcm_event(struct snd_soc_dapm_widget *w,
1199*4882a593Smuzhiyun 			      struct snd_kcontrol *kcontrol, int event)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1202*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	switch (event) {
1205*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
1206*4882a593Smuzhiyun 		switch (cs43130->dev_id) {
1207*4882a593Smuzhiyun 		case CS43130_CHIP_ID:
1208*4882a593Smuzhiyun 		case CS4399_CHIP_ID:
1209*4882a593Smuzhiyun 			regmap_multi_reg_write(cs43130->regmap, pcm_seq,
1210*4882a593Smuzhiyun 					       ARRAY_SIZE(pcm_seq));
1211*4882a593Smuzhiyun 			break;
1212*4882a593Smuzhiyun 		}
1213*4882a593Smuzhiyun 		break;
1214*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
1215*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_PCM_PATH_CTL_1,
1216*4882a593Smuzhiyun 				   CS43130_MUTE_MASK, 0);
1217*4882a593Smuzhiyun 		switch (cs43130->dev_id) {
1218*4882a593Smuzhiyun 		case CS43130_CHIP_ID:
1219*4882a593Smuzhiyun 		case CS4399_CHIP_ID:
1220*4882a593Smuzhiyun 			regmap_multi_reg_write(cs43130->regmap, unmute_seq,
1221*4882a593Smuzhiyun 					       ARRAY_SIZE(unmute_seq));
1222*4882a593Smuzhiyun 			break;
1223*4882a593Smuzhiyun 		}
1224*4882a593Smuzhiyun 		break;
1225*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
1226*4882a593Smuzhiyun 		switch (cs43130->dev_id) {
1227*4882a593Smuzhiyun 		case CS43130_CHIP_ID:
1228*4882a593Smuzhiyun 		case CS4399_CHIP_ID:
1229*4882a593Smuzhiyun 			regmap_multi_reg_write(cs43130->regmap, mute_seq,
1230*4882a593Smuzhiyun 					       ARRAY_SIZE(mute_seq));
1231*4882a593Smuzhiyun 			regmap_update_bits(cs43130->regmap,
1232*4882a593Smuzhiyun 					   CS43130_PCM_PATH_CTL_1,
1233*4882a593Smuzhiyun 					   CS43130_MUTE_MASK, CS43130_MUTE_EN);
1234*4882a593Smuzhiyun 			/*
1235*4882a593Smuzhiyun 			 * PCM Power Down Sequence
1236*4882a593Smuzhiyun 			 * According to Design, 130ms is preferred.
1237*4882a593Smuzhiyun 			 */
1238*4882a593Smuzhiyun 			msleep(130);
1239*4882a593Smuzhiyun 			break;
1240*4882a593Smuzhiyun 		case CS43131_CHIP_ID:
1241*4882a593Smuzhiyun 		case CS43198_CHIP_ID:
1242*4882a593Smuzhiyun 			regmap_update_bits(cs43130->regmap,
1243*4882a593Smuzhiyun 					   CS43130_PCM_PATH_CTL_1,
1244*4882a593Smuzhiyun 					   CS43130_MUTE_MASK, CS43130_MUTE_EN);
1245*4882a593Smuzhiyun 			break;
1246*4882a593Smuzhiyun 		}
1247*4882a593Smuzhiyun 		break;
1248*4882a593Smuzhiyun 	default:
1249*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid event = 0x%x\n", event);
1250*4882a593Smuzhiyun 		return -EINVAL;
1251*4882a593Smuzhiyun 	}
1252*4882a593Smuzhiyun 	return 0;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun static const struct reg_sequence dac_postpmu_seq[] = {
1256*4882a593Smuzhiyun 	{CS43130_DXD9, 0x0C},
1257*4882a593Smuzhiyun 	{CS43130_DXD3, 0x10},
1258*4882a593Smuzhiyun 	{CS43130_DXD4, 0x20},
1259*4882a593Smuzhiyun };
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun static const struct reg_sequence dac_postpmd_seq[] = {
1262*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1263*4882a593Smuzhiyun 	{CS43130_DXD6, 0x01},
1264*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1265*4882a593Smuzhiyun };
1266*4882a593Smuzhiyun 
cs43130_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1267*4882a593Smuzhiyun static int cs43130_dac_event(struct snd_soc_dapm_widget *w,
1268*4882a593Smuzhiyun 			     struct snd_kcontrol *kcontrol, int event)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1271*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	switch (event) {
1274*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
1275*4882a593Smuzhiyun 		switch (cs43130->dev_id) {
1276*4882a593Smuzhiyun 		case CS43130_CHIP_ID:
1277*4882a593Smuzhiyun 		case CS4399_CHIP_ID:
1278*4882a593Smuzhiyun 			regmap_multi_reg_write(cs43130->regmap, pop_free_seq,
1279*4882a593Smuzhiyun 					       ARRAY_SIZE(pop_free_seq));
1280*4882a593Smuzhiyun 			break;
1281*4882a593Smuzhiyun 		case CS43131_CHIP_ID:
1282*4882a593Smuzhiyun 		case CS43198_CHIP_ID:
1283*4882a593Smuzhiyun 			regmap_multi_reg_write(cs43130->regmap, pop_free_seq2,
1284*4882a593Smuzhiyun 					       ARRAY_SIZE(pop_free_seq2));
1285*4882a593Smuzhiyun 			break;
1286*4882a593Smuzhiyun 		}
1287*4882a593Smuzhiyun 		break;
1288*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
1289*4882a593Smuzhiyun 		usleep_range(10000, 10050);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_DXD1, 0x99);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 		switch (cs43130->dev_id) {
1294*4882a593Smuzhiyun 		case CS43130_CHIP_ID:
1295*4882a593Smuzhiyun 		case CS4399_CHIP_ID:
1296*4882a593Smuzhiyun 			regmap_multi_reg_write(cs43130->regmap, dac_postpmu_seq,
1297*4882a593Smuzhiyun 					       ARRAY_SIZE(dac_postpmu_seq));
1298*4882a593Smuzhiyun 			/*
1299*4882a593Smuzhiyun 			 * Per datasheet, Sec. PCM Power-Up Sequence.
1300*4882a593Smuzhiyun 			 * According to Design, CS43130_DXD12 must be 0 to meet
1301*4882a593Smuzhiyun 			 * THDN and Dynamic Range spec.
1302*4882a593Smuzhiyun 			 */
1303*4882a593Smuzhiyun 			msleep(1000);
1304*4882a593Smuzhiyun 			regmap_write(cs43130->regmap, CS43130_DXD12, 0);
1305*4882a593Smuzhiyun 			break;
1306*4882a593Smuzhiyun 		case CS43131_CHIP_ID:
1307*4882a593Smuzhiyun 		case CS43198_CHIP_ID:
1308*4882a593Smuzhiyun 			usleep_range(12000, 12010);
1309*4882a593Smuzhiyun 			regmap_write(cs43130->regmap, CS43130_DXD13, 0);
1310*4882a593Smuzhiyun 			break;
1311*4882a593Smuzhiyun 		}
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 		regmap_write(cs43130->regmap, CS43130_DXD1, 0);
1314*4882a593Smuzhiyun 		break;
1315*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
1316*4882a593Smuzhiyun 		switch (cs43130->dev_id) {
1317*4882a593Smuzhiyun 		case CS43130_CHIP_ID:
1318*4882a593Smuzhiyun 		case CS4399_CHIP_ID:
1319*4882a593Smuzhiyun 			regmap_multi_reg_write(cs43130->regmap, dac_postpmd_seq,
1320*4882a593Smuzhiyun 					       ARRAY_SIZE(dac_postpmd_seq));
1321*4882a593Smuzhiyun 			break;
1322*4882a593Smuzhiyun 		}
1323*4882a593Smuzhiyun 		break;
1324*4882a593Smuzhiyun 	default:
1325*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid DAC event = 0x%x\n", event);
1326*4882a593Smuzhiyun 		return -EINVAL;
1327*4882a593Smuzhiyun 	}
1328*4882a593Smuzhiyun 	return 0;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun static const struct reg_sequence hpin_prepmd_seq[] = {
1332*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1333*4882a593Smuzhiyun 	{CS43130_DXD15, 0x64},
1334*4882a593Smuzhiyun 	{CS43130_DXD14, 0},
1335*4882a593Smuzhiyun 	{CS43130_DXD2, 0},
1336*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1337*4882a593Smuzhiyun };
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun static const struct reg_sequence hpin_postpmu_seq[] = {
1340*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1341*4882a593Smuzhiyun 	{CS43130_DXD2, 1},
1342*4882a593Smuzhiyun 	{CS43130_DXD14, 0xDC},
1343*4882a593Smuzhiyun 	{CS43130_DXD15, 0xE4},
1344*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1345*4882a593Smuzhiyun };
1346*4882a593Smuzhiyun 
cs43130_hpin_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1347*4882a593Smuzhiyun static int cs43130_hpin_event(struct snd_soc_dapm_widget *w,
1348*4882a593Smuzhiyun 			      struct snd_kcontrol *kcontrol, int event)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1351*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	switch (event) {
1354*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
1355*4882a593Smuzhiyun 		regmap_multi_reg_write(cs43130->regmap, hpin_prepmd_seq,
1356*4882a593Smuzhiyun 				       ARRAY_SIZE(hpin_prepmd_seq));
1357*4882a593Smuzhiyun 		break;
1358*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
1359*4882a593Smuzhiyun 		regmap_multi_reg_write(cs43130->regmap, hpin_postpmu_seq,
1360*4882a593Smuzhiyun 				       ARRAY_SIZE(hpin_postpmu_seq));
1361*4882a593Smuzhiyun 		break;
1362*4882a593Smuzhiyun 	default:
1363*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid HPIN event = 0x%x\n", event);
1364*4882a593Smuzhiyun 		return -EINVAL;
1365*4882a593Smuzhiyun 	}
1366*4882a593Smuzhiyun 	return 0;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun static const struct snd_soc_dapm_widget digital_hp_widgets[] = {
1370*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPOUTA"),
1371*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPOUTB"),
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN_E("ASPIN PCM", NULL, 0, CS43130_PWDN_CTL,
1374*4882a593Smuzhiyun 			      CS43130_PDN_ASP_SHIFT, 1, cs43130_pcm_event,
1375*4882a593Smuzhiyun 			      (SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1376*4882a593Smuzhiyun 			       SND_SOC_DAPM_PRE_PMD)),
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN_E("ASPIN DoP", NULL, 0, CS43130_PWDN_CTL,
1379*4882a593Smuzhiyun 			      CS43130_PDN_ASP_SHIFT, 1, cs43130_dsd_event,
1380*4882a593Smuzhiyun 			      (SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1381*4882a593Smuzhiyun 			       SND_SOC_DAPM_PRE_PMD)),
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN_E("XSPIN DoP", NULL, 0, CS43130_PWDN_CTL,
1384*4882a593Smuzhiyun 			      CS43130_PDN_XSP_SHIFT, 1, cs43130_dsd_event,
1385*4882a593Smuzhiyun 			      (SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1386*4882a593Smuzhiyun 			       SND_SOC_DAPM_PRE_PMD)),
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN_E("XSPIN DSD", NULL, 0, CS43130_PWDN_CTL,
1389*4882a593Smuzhiyun 			      CS43130_PDN_DSDIF_SHIFT, 1, cs43130_dsd_event,
1390*4882a593Smuzhiyun 			      (SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1391*4882a593Smuzhiyun 			       SND_SOC_DAPM_PRE_PMD)),
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DSD", NULL, CS43130_DSD_PATH_CTL_2,
1394*4882a593Smuzhiyun 			 CS43130_DSD_EN_SHIFT, 0),
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC_E("HiFi DAC", NULL, CS43130_PWDN_CTL,
1397*4882a593Smuzhiyun 			   CS43130_PDN_HP_SHIFT, 1, cs43130_dac_event,
1398*4882a593Smuzhiyun 			   (SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1399*4882a593Smuzhiyun 			    SND_SOC_DAPM_POST_PMD)),
1400*4882a593Smuzhiyun };
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun static const struct snd_soc_dapm_widget analog_hp_widgets[] = {
1403*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC_E("Analog Playback", NULL, CS43130_HP_OUT_CTL_1,
1404*4882a593Smuzhiyun 			   CS43130_HP_IN_EN_SHIFT, 0, cs43130_hpin_event,
1405*4882a593Smuzhiyun 			   (SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD)),
1406*4882a593Smuzhiyun };
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun static struct snd_soc_dapm_widget all_hp_widgets[
1409*4882a593Smuzhiyun 			ARRAY_SIZE(digital_hp_widgets) +
1410*4882a593Smuzhiyun 			ARRAY_SIZE(analog_hp_widgets)];
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun static const struct snd_soc_dapm_route digital_hp_routes[] = {
1413*4882a593Smuzhiyun 	{"ASPIN PCM", NULL, "ASP PCM Playback"},
1414*4882a593Smuzhiyun 	{"ASPIN DoP", NULL, "ASP DoP Playback"},
1415*4882a593Smuzhiyun 	{"XSPIN DoP", NULL, "XSP DoP Playback"},
1416*4882a593Smuzhiyun 	{"XSPIN DSD", NULL, "XSP DSD Playback"},
1417*4882a593Smuzhiyun 	{"DSD", NULL, "ASPIN DoP"},
1418*4882a593Smuzhiyun 	{"DSD", NULL, "XSPIN DoP"},
1419*4882a593Smuzhiyun 	{"DSD", NULL, "XSPIN DSD"},
1420*4882a593Smuzhiyun 	{"HiFi DAC", NULL, "ASPIN PCM"},
1421*4882a593Smuzhiyun 	{"HiFi DAC", NULL, "DSD"},
1422*4882a593Smuzhiyun 	{"HPOUTA", NULL, "HiFi DAC"},
1423*4882a593Smuzhiyun 	{"HPOUTB", NULL, "HiFi DAC"},
1424*4882a593Smuzhiyun };
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun static const struct snd_soc_dapm_route analog_hp_routes[] = {
1427*4882a593Smuzhiyun 	{"HPOUTA", NULL, "Analog Playback"},
1428*4882a593Smuzhiyun 	{"HPOUTB", NULL, "Analog Playback"},
1429*4882a593Smuzhiyun };
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun static struct snd_soc_dapm_route all_hp_routes[
1432*4882a593Smuzhiyun 			ARRAY_SIZE(digital_hp_routes) +
1433*4882a593Smuzhiyun 			ARRAY_SIZE(analog_hp_routes)];
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun static const unsigned int cs43130_asp_src_rates[] = {
1436*4882a593Smuzhiyun 	32000, 44100, 48000, 88200, 96000, 176400, 192000, 352800, 384000
1437*4882a593Smuzhiyun };
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_list cs43130_asp_constraints = {
1440*4882a593Smuzhiyun 	.count	= ARRAY_SIZE(cs43130_asp_src_rates),
1441*4882a593Smuzhiyun 	.list	= cs43130_asp_src_rates,
1442*4882a593Smuzhiyun };
1443*4882a593Smuzhiyun 
cs43130_pcm_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)1444*4882a593Smuzhiyun static int cs43130_pcm_startup(struct snd_pcm_substream *substream,
1445*4882a593Smuzhiyun 			       struct snd_soc_dai *dai)
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun 	return snd_pcm_hw_constraint_list(substream->runtime, 0,
1448*4882a593Smuzhiyun 					  SNDRV_PCM_HW_PARAM_RATE,
1449*4882a593Smuzhiyun 					  &cs43130_asp_constraints);
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun static const unsigned int cs43130_dop_src_rates[] = {
1453*4882a593Smuzhiyun 	176400, 352800,
1454*4882a593Smuzhiyun };
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_list cs43130_dop_constraints = {
1457*4882a593Smuzhiyun 	.count	= ARRAY_SIZE(cs43130_dop_src_rates),
1458*4882a593Smuzhiyun 	.list	= cs43130_dop_src_rates,
1459*4882a593Smuzhiyun };
1460*4882a593Smuzhiyun 
cs43130_dop_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)1461*4882a593Smuzhiyun static int cs43130_dop_startup(struct snd_pcm_substream *substream,
1462*4882a593Smuzhiyun 			       struct snd_soc_dai *dai)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun 	return snd_pcm_hw_constraint_list(substream->runtime, 0,
1465*4882a593Smuzhiyun 					  SNDRV_PCM_HW_PARAM_RATE,
1466*4882a593Smuzhiyun 					  &cs43130_dop_constraints);
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun 
cs43130_pcm_set_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)1469*4882a593Smuzhiyun static int cs43130_pcm_set_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
1472*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1475*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
1476*4882a593Smuzhiyun 		cs43130->dais[codec_dai->id].dai_mode = SND_SOC_DAIFMT_CBS_CFS;
1477*4882a593Smuzhiyun 		break;
1478*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
1479*4882a593Smuzhiyun 		cs43130->dais[codec_dai->id].dai_mode = SND_SOC_DAIFMT_CBM_CFM;
1480*4882a593Smuzhiyun 		break;
1481*4882a593Smuzhiyun 	default:
1482*4882a593Smuzhiyun 		dev_err(component->dev, "unsupported mode\n");
1483*4882a593Smuzhiyun 		return -EINVAL;
1484*4882a593Smuzhiyun 	}
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1487*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
1488*4882a593Smuzhiyun 		cs43130->dais[codec_dai->id].dai_format = SND_SOC_DAIFMT_I2S;
1489*4882a593Smuzhiyun 		break;
1490*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
1491*4882a593Smuzhiyun 		cs43130->dais[codec_dai->id].dai_format = SND_SOC_DAIFMT_LEFT_J;
1492*4882a593Smuzhiyun 		break;
1493*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
1494*4882a593Smuzhiyun 		cs43130->dais[codec_dai->id].dai_format = SND_SOC_DAIFMT_DSP_A;
1495*4882a593Smuzhiyun 		break;
1496*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
1497*4882a593Smuzhiyun 		cs43130->dais[codec_dai->id].dai_format = SND_SOC_DAIFMT_DSP_B;
1498*4882a593Smuzhiyun 		break;
1499*4882a593Smuzhiyun 	default:
1500*4882a593Smuzhiyun 		dev_err(component->dev,
1501*4882a593Smuzhiyun 			"unsupported audio format\n");
1502*4882a593Smuzhiyun 		return -EINVAL;
1503*4882a593Smuzhiyun 	}
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	dev_dbg(component->dev, "dai_id = %d,  dai_mode = %u, dai_format = %u\n",
1506*4882a593Smuzhiyun 		codec_dai->id,
1507*4882a593Smuzhiyun 		cs43130->dais[codec_dai->id].dai_mode,
1508*4882a593Smuzhiyun 		cs43130->dais[codec_dai->id].dai_format);
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	return 0;
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun 
cs43130_dsd_set_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)1513*4882a593Smuzhiyun static int cs43130_dsd_set_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
1516*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1519*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
1520*4882a593Smuzhiyun 		cs43130->dais[codec_dai->id].dai_mode = SND_SOC_DAIFMT_CBS_CFS;
1521*4882a593Smuzhiyun 		break;
1522*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
1523*4882a593Smuzhiyun 		cs43130->dais[codec_dai->id].dai_mode = SND_SOC_DAIFMT_CBM_CFM;
1524*4882a593Smuzhiyun 		break;
1525*4882a593Smuzhiyun 	default:
1526*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported DAI format.\n");
1527*4882a593Smuzhiyun 		return -EINVAL;
1528*4882a593Smuzhiyun 	}
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	dev_dbg(component->dev, "dai_mode = 0x%x\n",
1531*4882a593Smuzhiyun 		cs43130->dais[codec_dai->id].dai_mode);
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	return 0;
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun 
cs43130_set_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)1536*4882a593Smuzhiyun static int cs43130_set_sysclk(struct snd_soc_dai *codec_dai,
1537*4882a593Smuzhiyun 				  int clk_id, unsigned int freq, int dir)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
1540*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	cs43130->dais[codec_dai->id].sclk = freq;
1543*4882a593Smuzhiyun 	dev_dbg(component->dev, "dai_id = %d,  sclk = %u\n", codec_dai->id,
1544*4882a593Smuzhiyun 		cs43130->dais[codec_dai->id].sclk);
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	return 0;
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun static const struct snd_soc_dai_ops cs43130_pcm_ops = {
1550*4882a593Smuzhiyun 	.startup	= cs43130_pcm_startup,
1551*4882a593Smuzhiyun 	.hw_params	= cs43130_hw_params,
1552*4882a593Smuzhiyun 	.hw_free	= cs43130_hw_free,
1553*4882a593Smuzhiyun 	.set_sysclk	= cs43130_set_sysclk,
1554*4882a593Smuzhiyun 	.set_fmt	= cs43130_pcm_set_fmt,
1555*4882a593Smuzhiyun };
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun static const struct snd_soc_dai_ops cs43130_dop_ops = {
1558*4882a593Smuzhiyun 	.startup	= cs43130_dop_startup,
1559*4882a593Smuzhiyun 	.hw_params	= cs43130_hw_params,
1560*4882a593Smuzhiyun 	.hw_free	= cs43130_hw_free,
1561*4882a593Smuzhiyun 	.set_sysclk	= cs43130_set_sysclk,
1562*4882a593Smuzhiyun 	.set_fmt	= cs43130_pcm_set_fmt,
1563*4882a593Smuzhiyun };
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun static const struct snd_soc_dai_ops cs43130_dsd_ops = {
1566*4882a593Smuzhiyun 	.startup        = cs43130_dop_startup,
1567*4882a593Smuzhiyun 	.hw_params	= cs43130_dsd_hw_params,
1568*4882a593Smuzhiyun 	.hw_free	= cs43130_hw_free,
1569*4882a593Smuzhiyun 	.set_fmt	= cs43130_dsd_set_fmt,
1570*4882a593Smuzhiyun };
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun static struct snd_soc_dai_driver cs43130_dai[] = {
1573*4882a593Smuzhiyun 	{
1574*4882a593Smuzhiyun 		.name = "cs43130-asp-pcm",
1575*4882a593Smuzhiyun 		.id = CS43130_ASP_PCM_DAI,
1576*4882a593Smuzhiyun 		.playback = {
1577*4882a593Smuzhiyun 			.stream_name = "ASP PCM Playback",
1578*4882a593Smuzhiyun 			.channels_min = 1,
1579*4882a593Smuzhiyun 			.channels_max = 2,
1580*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_KNOT,
1581*4882a593Smuzhiyun 			.formats = CS43130_PCM_FORMATS,
1582*4882a593Smuzhiyun 		},
1583*4882a593Smuzhiyun 		.ops = &cs43130_pcm_ops,
1584*4882a593Smuzhiyun 		.symmetric_rates = 1,
1585*4882a593Smuzhiyun 	},
1586*4882a593Smuzhiyun 	{
1587*4882a593Smuzhiyun 		.name = "cs43130-asp-dop",
1588*4882a593Smuzhiyun 		.id = CS43130_ASP_DOP_DAI,
1589*4882a593Smuzhiyun 		.playback = {
1590*4882a593Smuzhiyun 			.stream_name = "ASP DoP Playback",
1591*4882a593Smuzhiyun 			.channels_min = 1,
1592*4882a593Smuzhiyun 			.channels_max = 2,
1593*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_KNOT,
1594*4882a593Smuzhiyun 			.formats = CS43130_DOP_FORMATS,
1595*4882a593Smuzhiyun 		},
1596*4882a593Smuzhiyun 		.ops = &cs43130_dop_ops,
1597*4882a593Smuzhiyun 		.symmetric_rates = 1,
1598*4882a593Smuzhiyun 	},
1599*4882a593Smuzhiyun 	{
1600*4882a593Smuzhiyun 		.name = "cs43130-xsp-dop",
1601*4882a593Smuzhiyun 		.id = CS43130_XSP_DOP_DAI,
1602*4882a593Smuzhiyun 		.playback = {
1603*4882a593Smuzhiyun 			.stream_name = "XSP DoP Playback",
1604*4882a593Smuzhiyun 			.channels_min = 1,
1605*4882a593Smuzhiyun 			.channels_max = 2,
1606*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_KNOT,
1607*4882a593Smuzhiyun 			.formats = CS43130_DOP_FORMATS,
1608*4882a593Smuzhiyun 		},
1609*4882a593Smuzhiyun 		.ops = &cs43130_dop_ops,
1610*4882a593Smuzhiyun 		.symmetric_rates = 1,
1611*4882a593Smuzhiyun 	},
1612*4882a593Smuzhiyun 	{
1613*4882a593Smuzhiyun 		.name = "cs43130-xsp-dsd",
1614*4882a593Smuzhiyun 		.id = CS43130_XSP_DSD_DAI,
1615*4882a593Smuzhiyun 		.playback = {
1616*4882a593Smuzhiyun 			.stream_name = "XSP DSD Playback",
1617*4882a593Smuzhiyun 			.channels_min = 1,
1618*4882a593Smuzhiyun 			.channels_max = 2,
1619*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_KNOT,
1620*4882a593Smuzhiyun 			.formats = CS43130_DOP_FORMATS,
1621*4882a593Smuzhiyun 		},
1622*4882a593Smuzhiyun 		.ops = &cs43130_dsd_ops,
1623*4882a593Smuzhiyun 	},
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun };
1626*4882a593Smuzhiyun 
cs43130_component_set_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)1627*4882a593Smuzhiyun static int cs43130_component_set_sysclk(struct snd_soc_component *component,
1628*4882a593Smuzhiyun 				    int clk_id, int source, unsigned int freq,
1629*4882a593Smuzhiyun 				    int dir)
1630*4882a593Smuzhiyun {
1631*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	dev_dbg(component->dev, "clk_id = %d, source = %d, freq = %d, dir = %d\n",
1634*4882a593Smuzhiyun 		clk_id, source, freq, dir);
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	switch (freq) {
1637*4882a593Smuzhiyun 	case CS43130_MCLK_22M:
1638*4882a593Smuzhiyun 	case CS43130_MCLK_24M:
1639*4882a593Smuzhiyun 		cs43130->mclk = freq;
1640*4882a593Smuzhiyun 		break;
1641*4882a593Smuzhiyun 	default:
1642*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid MCLK INT freq: %u\n", freq);
1643*4882a593Smuzhiyun 		return -EINVAL;
1644*4882a593Smuzhiyun 	}
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	if (source == CS43130_MCLK_SRC_EXT) {
1647*4882a593Smuzhiyun 		cs43130->pll_bypass = true;
1648*4882a593Smuzhiyun 	} else {
1649*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid MCLK source\n");
1650*4882a593Smuzhiyun 		return -EINVAL;
1651*4882a593Smuzhiyun 	}
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	return 0;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun 
cs43130_get_ac_reg_val(u16 ac_freq)1656*4882a593Smuzhiyun static inline u16 cs43130_get_ac_reg_val(u16 ac_freq)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun 	/* AC freq is counted in 5.94Hz step. */
1659*4882a593Smuzhiyun 	return ac_freq / 6;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun 
cs43130_show_dc(struct device * dev,char * buf,u8 ch)1662*4882a593Smuzhiyun static int cs43130_show_dc(struct device *dev, char *buf, u8 ch)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
1665*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = i2c_get_clientdata(client);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	if (!cs43130->hpload_done)
1668*4882a593Smuzhiyun 		return scnprintf(buf, PAGE_SIZE, "NO_HPLOAD\n");
1669*4882a593Smuzhiyun 	else
1670*4882a593Smuzhiyun 		return scnprintf(buf, PAGE_SIZE, "%u\n",
1671*4882a593Smuzhiyun 				 cs43130->hpload_dc[ch]);
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun 
cs43130_show_dc_l(struct device * dev,struct device_attribute * attr,char * buf)1674*4882a593Smuzhiyun static ssize_t cs43130_show_dc_l(struct device *dev,
1675*4882a593Smuzhiyun 				 struct device_attribute *attr, char *buf)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun 	return cs43130_show_dc(dev, buf, HP_LEFT);
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun 
cs43130_show_dc_r(struct device * dev,struct device_attribute * attr,char * buf)1680*4882a593Smuzhiyun static ssize_t cs43130_show_dc_r(struct device *dev,
1681*4882a593Smuzhiyun 				 struct device_attribute *attr, char *buf)
1682*4882a593Smuzhiyun {
1683*4882a593Smuzhiyun 	return cs43130_show_dc(dev, buf, HP_RIGHT);
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun static u16 const cs43130_ac_freq[CS43130_AC_FREQ] = {
1687*4882a593Smuzhiyun 	24,
1688*4882a593Smuzhiyun 	43,
1689*4882a593Smuzhiyun 	93,
1690*4882a593Smuzhiyun 	200,
1691*4882a593Smuzhiyun 	431,
1692*4882a593Smuzhiyun 	928,
1693*4882a593Smuzhiyun 	2000,
1694*4882a593Smuzhiyun 	4309,
1695*4882a593Smuzhiyun 	9283,
1696*4882a593Smuzhiyun 	20000,
1697*4882a593Smuzhiyun };
1698*4882a593Smuzhiyun 
cs43130_show_ac(struct device * dev,char * buf,u8 ch)1699*4882a593Smuzhiyun static int cs43130_show_ac(struct device *dev, char *buf, u8 ch)
1700*4882a593Smuzhiyun {
1701*4882a593Smuzhiyun 	int i, j = 0, tmp;
1702*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
1703*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = i2c_get_clientdata(client);
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	if (cs43130->hpload_done && cs43130->ac_meas) {
1706*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(cs43130_ac_freq); i++) {
1707*4882a593Smuzhiyun 			tmp = scnprintf(buf + j, PAGE_SIZE - j, "%u\n",
1708*4882a593Smuzhiyun 					cs43130->hpload_ac[i][ch]);
1709*4882a593Smuzhiyun 			if (!tmp)
1710*4882a593Smuzhiyun 				break;
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 			j += tmp;
1713*4882a593Smuzhiyun 		}
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 		return j;
1716*4882a593Smuzhiyun 	} else {
1717*4882a593Smuzhiyun 		return scnprintf(buf, PAGE_SIZE, "NO_HPLOAD\n");
1718*4882a593Smuzhiyun 	}
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun 
cs43130_show_ac_l(struct device * dev,struct device_attribute * attr,char * buf)1721*4882a593Smuzhiyun static ssize_t cs43130_show_ac_l(struct device *dev,
1722*4882a593Smuzhiyun 				 struct device_attribute *attr, char *buf)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun 	return cs43130_show_ac(dev, buf, HP_LEFT);
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun 
cs43130_show_ac_r(struct device * dev,struct device_attribute * attr,char * buf)1727*4882a593Smuzhiyun static ssize_t cs43130_show_ac_r(struct device *dev,
1728*4882a593Smuzhiyun 				 struct device_attribute *attr, char *buf)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun 	return cs43130_show_ac(dev, buf, HP_RIGHT);
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun static DEVICE_ATTR(hpload_dc_l, 0444, cs43130_show_dc_l, NULL);
1734*4882a593Smuzhiyun static DEVICE_ATTR(hpload_dc_r, 0444, cs43130_show_dc_r, NULL);
1735*4882a593Smuzhiyun static DEVICE_ATTR(hpload_ac_l, 0444, cs43130_show_ac_l, NULL);
1736*4882a593Smuzhiyun static DEVICE_ATTR(hpload_ac_r, 0444, cs43130_show_ac_r, NULL);
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun static struct attribute *hpload_attrs[] = {
1739*4882a593Smuzhiyun 	&dev_attr_hpload_dc_l.attr,
1740*4882a593Smuzhiyun 	&dev_attr_hpload_dc_r.attr,
1741*4882a593Smuzhiyun 	&dev_attr_hpload_ac_l.attr,
1742*4882a593Smuzhiyun 	&dev_attr_hpload_ac_r.attr,
1743*4882a593Smuzhiyun };
1744*4882a593Smuzhiyun ATTRIBUTE_GROUPS(hpload);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun static struct reg_sequence hp_en_cal_seq[] = {
1747*4882a593Smuzhiyun 	{CS43130_INT_MASK_4, CS43130_INT_MASK_ALL},
1748*4882a593Smuzhiyun 	{CS43130_HP_MEAS_LOAD_1, 0},
1749*4882a593Smuzhiyun 	{CS43130_HP_MEAS_LOAD_2, 0},
1750*4882a593Smuzhiyun 	{CS43130_INT_MASK_4, 0},
1751*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1752*4882a593Smuzhiyun 	{CS43130_DXD16, 0xBB},
1753*4882a593Smuzhiyun 	{CS43130_DXD12, 0x01},
1754*4882a593Smuzhiyun 	{CS43130_DXD19, 0xCB},
1755*4882a593Smuzhiyun 	{CS43130_DXD17, 0x95},
1756*4882a593Smuzhiyun 	{CS43130_DXD18, 0x0B},
1757*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1758*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x80},
1759*4882a593Smuzhiyun };
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun static struct reg_sequence hp_en_cal_seq2[] = {
1762*4882a593Smuzhiyun 	{CS43130_INT_MASK_4, CS43130_INT_MASK_ALL},
1763*4882a593Smuzhiyun 	{CS43130_HP_MEAS_LOAD_1, 0},
1764*4882a593Smuzhiyun 	{CS43130_HP_MEAS_LOAD_2, 0},
1765*4882a593Smuzhiyun 	{CS43130_INT_MASK_4, 0},
1766*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x80},
1767*4882a593Smuzhiyun };
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun static struct reg_sequence hp_dis_cal_seq[] = {
1770*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x80},
1771*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1772*4882a593Smuzhiyun 	{CS43130_DXD12, 0},
1773*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1774*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0},
1775*4882a593Smuzhiyun };
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun static struct reg_sequence hp_dis_cal_seq2[] = {
1778*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x80},
1779*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0},
1780*4882a593Smuzhiyun };
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun static struct reg_sequence hp_dc_ch_l_seq[] = {
1783*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1784*4882a593Smuzhiyun 	{CS43130_DXD19, 0x0A},
1785*4882a593Smuzhiyun 	{CS43130_DXD17, 0x93},
1786*4882a593Smuzhiyun 	{CS43130_DXD18, 0x0A},
1787*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1788*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x80},
1789*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x81},
1790*4882a593Smuzhiyun };
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun static struct reg_sequence hp_dc_ch_l_seq2[] = {
1793*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x80},
1794*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x81},
1795*4882a593Smuzhiyun };
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun static struct reg_sequence hp_dc_ch_r_seq[] = {
1798*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1799*4882a593Smuzhiyun 	{CS43130_DXD19, 0x8A},
1800*4882a593Smuzhiyun 	{CS43130_DXD17, 0x15},
1801*4882a593Smuzhiyun 	{CS43130_DXD18, 0x06},
1802*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1803*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x90},
1804*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x91},
1805*4882a593Smuzhiyun };
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun static struct reg_sequence hp_dc_ch_r_seq2[] = {
1808*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x90},
1809*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x91},
1810*4882a593Smuzhiyun };
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun static struct reg_sequence hp_ac_ch_l_seq[] = {
1813*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1814*4882a593Smuzhiyun 	{CS43130_DXD19, 0x0A},
1815*4882a593Smuzhiyun 	{CS43130_DXD17, 0x93},
1816*4882a593Smuzhiyun 	{CS43130_DXD18, 0x0A},
1817*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1818*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x80},
1819*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x82},
1820*4882a593Smuzhiyun };
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun static struct reg_sequence hp_ac_ch_l_seq2[] = {
1823*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x80},
1824*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x82},
1825*4882a593Smuzhiyun };
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun static struct reg_sequence hp_ac_ch_r_seq[] = {
1828*4882a593Smuzhiyun 	{CS43130_DXD1, 0x99},
1829*4882a593Smuzhiyun 	{CS43130_DXD19, 0x8A},
1830*4882a593Smuzhiyun 	{CS43130_DXD17, 0x15},
1831*4882a593Smuzhiyun 	{CS43130_DXD18, 0x06},
1832*4882a593Smuzhiyun 	{CS43130_DXD1, 0},
1833*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x90},
1834*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x92},
1835*4882a593Smuzhiyun };
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun static struct reg_sequence hp_ac_ch_r_seq2[] = {
1838*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x90},
1839*4882a593Smuzhiyun 	{CS43130_HP_LOAD_1, 0x92},
1840*4882a593Smuzhiyun };
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun static struct reg_sequence hp_cln_seq[] = {
1843*4882a593Smuzhiyun 	{CS43130_INT_MASK_4, CS43130_INT_MASK_ALL},
1844*4882a593Smuzhiyun 	{CS43130_HP_MEAS_LOAD_1, 0},
1845*4882a593Smuzhiyun 	{CS43130_HP_MEAS_LOAD_2, 0},
1846*4882a593Smuzhiyun };
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun struct reg_sequences {
1849*4882a593Smuzhiyun 	struct reg_sequence	*seq;
1850*4882a593Smuzhiyun 	int			size;
1851*4882a593Smuzhiyun 	unsigned int		msk;
1852*4882a593Smuzhiyun };
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun static struct reg_sequences hpload_seq1[] = {
1855*4882a593Smuzhiyun 	{
1856*4882a593Smuzhiyun 		.seq	= hp_en_cal_seq,
1857*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_en_cal_seq),
1858*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_ON_INT,
1859*4882a593Smuzhiyun 	},
1860*4882a593Smuzhiyun 	{
1861*4882a593Smuzhiyun 		.seq	= hp_dc_ch_l_seq,
1862*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_dc_ch_l_seq),
1863*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_DC_INT,
1864*4882a593Smuzhiyun 	},
1865*4882a593Smuzhiyun 	{
1866*4882a593Smuzhiyun 		.seq	= hp_ac_ch_l_seq,
1867*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_ac_ch_l_seq),
1868*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_AC_INT,
1869*4882a593Smuzhiyun 	},
1870*4882a593Smuzhiyun 	{
1871*4882a593Smuzhiyun 		.seq	= hp_dis_cal_seq,
1872*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_dis_cal_seq),
1873*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_OFF_INT,
1874*4882a593Smuzhiyun 	},
1875*4882a593Smuzhiyun 	{
1876*4882a593Smuzhiyun 		.seq	= hp_en_cal_seq,
1877*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_en_cal_seq),
1878*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_ON_INT,
1879*4882a593Smuzhiyun 	},
1880*4882a593Smuzhiyun 	{
1881*4882a593Smuzhiyun 		.seq	= hp_dc_ch_r_seq,
1882*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_dc_ch_r_seq),
1883*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_DC_INT,
1884*4882a593Smuzhiyun 	},
1885*4882a593Smuzhiyun 	{
1886*4882a593Smuzhiyun 		.seq	= hp_ac_ch_r_seq,
1887*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_ac_ch_r_seq),
1888*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_AC_INT,
1889*4882a593Smuzhiyun 	},
1890*4882a593Smuzhiyun };
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun static struct reg_sequences hpload_seq2[] = {
1893*4882a593Smuzhiyun 	{
1894*4882a593Smuzhiyun 		.seq	= hp_en_cal_seq2,
1895*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_en_cal_seq2),
1896*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_ON_INT,
1897*4882a593Smuzhiyun 	},
1898*4882a593Smuzhiyun 	{
1899*4882a593Smuzhiyun 		.seq	= hp_dc_ch_l_seq2,
1900*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_dc_ch_l_seq2),
1901*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_DC_INT,
1902*4882a593Smuzhiyun 	},
1903*4882a593Smuzhiyun 	{
1904*4882a593Smuzhiyun 		.seq	= hp_ac_ch_l_seq2,
1905*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_ac_ch_l_seq2),
1906*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_AC_INT,
1907*4882a593Smuzhiyun 	},
1908*4882a593Smuzhiyun 	{
1909*4882a593Smuzhiyun 		.seq	= hp_dis_cal_seq2,
1910*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_dis_cal_seq2),
1911*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_OFF_INT,
1912*4882a593Smuzhiyun 	},
1913*4882a593Smuzhiyun 	{
1914*4882a593Smuzhiyun 		.seq	= hp_en_cal_seq2,
1915*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_en_cal_seq2),
1916*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_ON_INT,
1917*4882a593Smuzhiyun 	},
1918*4882a593Smuzhiyun 	{
1919*4882a593Smuzhiyun 		.seq	= hp_dc_ch_r_seq2,
1920*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_dc_ch_r_seq2),
1921*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_DC_INT,
1922*4882a593Smuzhiyun 	},
1923*4882a593Smuzhiyun 	{
1924*4882a593Smuzhiyun 		.seq	= hp_ac_ch_r_seq2,
1925*4882a593Smuzhiyun 		.size	= ARRAY_SIZE(hp_ac_ch_r_seq2),
1926*4882a593Smuzhiyun 		.msk	= CS43130_HPLOAD_AC_INT,
1927*4882a593Smuzhiyun 	},
1928*4882a593Smuzhiyun };
1929*4882a593Smuzhiyun 
cs43130_update_hpload(unsigned int msk,int ac_idx,struct cs43130_private * cs43130)1930*4882a593Smuzhiyun static int cs43130_update_hpload(unsigned int msk, int ac_idx,
1931*4882a593Smuzhiyun 				 struct cs43130_private *cs43130)
1932*4882a593Smuzhiyun {
1933*4882a593Smuzhiyun 	bool left_ch = true;
1934*4882a593Smuzhiyun 	unsigned int reg;
1935*4882a593Smuzhiyun 	u32 addr;
1936*4882a593Smuzhiyun 	u16 impedance;
1937*4882a593Smuzhiyun 	struct snd_soc_component *component = cs43130->component;
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	switch (msk) {
1940*4882a593Smuzhiyun 	case CS43130_HPLOAD_DC_INT:
1941*4882a593Smuzhiyun 	case CS43130_HPLOAD_AC_INT:
1942*4882a593Smuzhiyun 		break;
1943*4882a593Smuzhiyun 	default:
1944*4882a593Smuzhiyun 		return 0;
1945*4882a593Smuzhiyun 	}
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	regmap_read(cs43130->regmap, CS43130_HP_LOAD_1, &reg);
1948*4882a593Smuzhiyun 	if (reg & CS43130_HPLOAD_CHN_SEL)
1949*4882a593Smuzhiyun 		left_ch = false;
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 	if (msk == CS43130_HPLOAD_DC_INT)
1952*4882a593Smuzhiyun 		addr = CS43130_HP_DC_STAT_1;
1953*4882a593Smuzhiyun 	else
1954*4882a593Smuzhiyun 		addr = CS43130_HP_AC_STAT_1;
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun 	regmap_read(cs43130->regmap, addr, &reg);
1957*4882a593Smuzhiyun 	impedance = reg >> 3;
1958*4882a593Smuzhiyun 	regmap_read(cs43130->regmap, addr + 1, &reg);
1959*4882a593Smuzhiyun 	impedance |= reg << 5;
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	if (msk == CS43130_HPLOAD_DC_INT) {
1962*4882a593Smuzhiyun 		if (left_ch)
1963*4882a593Smuzhiyun 			cs43130->hpload_dc[HP_LEFT] = impedance;
1964*4882a593Smuzhiyun 		else
1965*4882a593Smuzhiyun 			cs43130->hpload_dc[HP_RIGHT] = impedance;
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 		dev_dbg(component->dev, "HP DC impedance (Ch %u): %u\n", !left_ch,
1968*4882a593Smuzhiyun 			impedance);
1969*4882a593Smuzhiyun 	} else {
1970*4882a593Smuzhiyun 		if (left_ch)
1971*4882a593Smuzhiyun 			cs43130->hpload_ac[ac_idx][HP_LEFT] = impedance;
1972*4882a593Smuzhiyun 		else
1973*4882a593Smuzhiyun 			cs43130->hpload_ac[ac_idx][HP_RIGHT] = impedance;
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 		dev_dbg(component->dev, "HP AC (%u Hz) impedance (Ch %u): %u\n",
1976*4882a593Smuzhiyun 			cs43130->ac_freq[ac_idx], !left_ch, impedance);
1977*4882a593Smuzhiyun 	}
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 	return 0;
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun 
cs43130_hpload_proc(struct cs43130_private * cs43130,struct reg_sequence * seq,int seq_size,unsigned int rslt_msk,int ac_idx)1982*4882a593Smuzhiyun static int cs43130_hpload_proc(struct cs43130_private *cs43130,
1983*4882a593Smuzhiyun 			       struct reg_sequence *seq, int seq_size,
1984*4882a593Smuzhiyun 			       unsigned int rslt_msk, int ac_idx)
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun 	int ret;
1987*4882a593Smuzhiyun 	unsigned int msk;
1988*4882a593Smuzhiyun 	u16 ac_reg_val;
1989*4882a593Smuzhiyun 	struct snd_soc_component *component = cs43130->component;
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	reinit_completion(&cs43130->hpload_evt);
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	if (rslt_msk == CS43130_HPLOAD_AC_INT) {
1994*4882a593Smuzhiyun 		ac_reg_val = cs43130_get_ac_reg_val(cs43130->ac_freq[ac_idx]);
1995*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_HP_LOAD_1,
1996*4882a593Smuzhiyun 				   CS43130_HPLOAD_AC_START, 0);
1997*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_HP_MEAS_LOAD_1,
1998*4882a593Smuzhiyun 				   CS43130_HP_MEAS_LOAD_MASK,
1999*4882a593Smuzhiyun 				   ac_reg_val >> CS43130_HP_MEAS_LOAD_1_SHIFT);
2000*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_HP_MEAS_LOAD_2,
2001*4882a593Smuzhiyun 				   CS43130_HP_MEAS_LOAD_MASK,
2002*4882a593Smuzhiyun 				   ac_reg_val >> CS43130_HP_MEAS_LOAD_2_SHIFT);
2003*4882a593Smuzhiyun 	}
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	regmap_multi_reg_write(cs43130->regmap, seq,
2006*4882a593Smuzhiyun 			       seq_size);
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 	ret = wait_for_completion_timeout(&cs43130->hpload_evt,
2009*4882a593Smuzhiyun 					  msecs_to_jiffies(1000));
2010*4882a593Smuzhiyun 	regmap_read(cs43130->regmap, CS43130_INT_MASK_4, &msk);
2011*4882a593Smuzhiyun 	if (!ret) {
2012*4882a593Smuzhiyun 		dev_err(component->dev, "Timeout waiting for HPLOAD interrupt\n");
2013*4882a593Smuzhiyun 		return -1;
2014*4882a593Smuzhiyun 	}
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	dev_dbg(component->dev, "HP load stat: %x, INT_MASK_4: %x\n",
2017*4882a593Smuzhiyun 		cs43130->hpload_stat, msk);
2018*4882a593Smuzhiyun 	if ((cs43130->hpload_stat & (CS43130_HPLOAD_NO_DC_INT |
2019*4882a593Smuzhiyun 				     CS43130_HPLOAD_UNPLUG_INT |
2020*4882a593Smuzhiyun 				     CS43130_HPLOAD_OOR_INT)) ||
2021*4882a593Smuzhiyun 	    !(cs43130->hpload_stat & rslt_msk)) {
2022*4882a593Smuzhiyun 		dev_dbg(component->dev, "HP load measure failed\n");
2023*4882a593Smuzhiyun 		return -1;
2024*4882a593Smuzhiyun 	}
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	return 0;
2027*4882a593Smuzhiyun }
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun static const struct reg_sequence hv_seq[][2] = {
2030*4882a593Smuzhiyun 	{
2031*4882a593Smuzhiyun 		{CS43130_CLASS_H_CTL, 0x1C},
2032*4882a593Smuzhiyun 		{CS43130_HP_OUT_CTL_1, 0x10},
2033*4882a593Smuzhiyun 	},
2034*4882a593Smuzhiyun 	{
2035*4882a593Smuzhiyun 		{CS43130_CLASS_H_CTL, 0x1E},
2036*4882a593Smuzhiyun 		{CS43130_HP_OUT_CTL_1, 0x20},
2037*4882a593Smuzhiyun 	},
2038*4882a593Smuzhiyun 	{
2039*4882a593Smuzhiyun 		{CS43130_CLASS_H_CTL, 0x1E},
2040*4882a593Smuzhiyun 		{CS43130_HP_OUT_CTL_1, 0x30},
2041*4882a593Smuzhiyun 	},
2042*4882a593Smuzhiyun };
2043*4882a593Smuzhiyun 
cs43130_set_hv(struct regmap * regmap,u16 hpload_dc,const u16 * dc_threshold)2044*4882a593Smuzhiyun static int cs43130_set_hv(struct regmap *regmap, u16 hpload_dc,
2045*4882a593Smuzhiyun 			  const u16 *dc_threshold)
2046*4882a593Smuzhiyun {
2047*4882a593Smuzhiyun 	int i;
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	for (i = 0; i < CS43130_DC_THRESHOLD; i++) {
2050*4882a593Smuzhiyun 		if (hpload_dc <= dc_threshold[i])
2051*4882a593Smuzhiyun 			break;
2052*4882a593Smuzhiyun 	}
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	regmap_multi_reg_write(regmap, hv_seq[i], ARRAY_SIZE(hv_seq[i]));
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	return 0;
2057*4882a593Smuzhiyun }
2058*4882a593Smuzhiyun 
cs43130_imp_meas(struct work_struct * wk)2059*4882a593Smuzhiyun static void cs43130_imp_meas(struct work_struct *wk)
2060*4882a593Smuzhiyun {
2061*4882a593Smuzhiyun 	unsigned int reg, seq_size;
2062*4882a593Smuzhiyun 	int i, ret, ac_idx;
2063*4882a593Smuzhiyun 	struct cs43130_private *cs43130;
2064*4882a593Smuzhiyun 	struct snd_soc_component *component;
2065*4882a593Smuzhiyun 	struct reg_sequences *hpload_seq;
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	cs43130 = container_of(wk, struct cs43130_private, work);
2068*4882a593Smuzhiyun 	component = cs43130->component;
2069*4882a593Smuzhiyun 
2070*4882a593Smuzhiyun 	if (!cs43130->mclk)
2071*4882a593Smuzhiyun 		return;
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	cs43130->hpload_done = false;
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 	mutex_lock(&cs43130->clk_mutex);
2076*4882a593Smuzhiyun 	if (!cs43130->clk_req) {
2077*4882a593Smuzhiyun 		/* clk not in use */
2078*4882a593Smuzhiyun 		cs43130_set_pll(component, 0, 0, cs43130->mclk, CS43130_MCLK_22M);
2079*4882a593Smuzhiyun 		if (cs43130->pll_bypass)
2080*4882a593Smuzhiyun 			cs43130_change_clksrc(component, CS43130_MCLK_SRC_EXT);
2081*4882a593Smuzhiyun 		else
2082*4882a593Smuzhiyun 			cs43130_change_clksrc(component, CS43130_MCLK_SRC_PLL);
2083*4882a593Smuzhiyun 	}
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 	cs43130->clk_req++;
2086*4882a593Smuzhiyun 	mutex_unlock(&cs43130->clk_mutex);
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun 	regmap_read(cs43130->regmap, CS43130_INT_STATUS_4, &reg);
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	switch (cs43130->dev_id) {
2091*4882a593Smuzhiyun 	case CS43130_CHIP_ID:
2092*4882a593Smuzhiyun 		hpload_seq = hpload_seq1;
2093*4882a593Smuzhiyun 		seq_size = ARRAY_SIZE(hpload_seq1);
2094*4882a593Smuzhiyun 		break;
2095*4882a593Smuzhiyun 	case CS43131_CHIP_ID:
2096*4882a593Smuzhiyun 		hpload_seq = hpload_seq2;
2097*4882a593Smuzhiyun 		seq_size = ARRAY_SIZE(hpload_seq2);
2098*4882a593Smuzhiyun 		break;
2099*4882a593Smuzhiyun 	default:
2100*4882a593Smuzhiyun 		WARN(1, "Invalid dev_id for meas: %d", cs43130->dev_id);
2101*4882a593Smuzhiyun 		return;
2102*4882a593Smuzhiyun 	}
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 	i = 0;
2105*4882a593Smuzhiyun 	ac_idx = 0;
2106*4882a593Smuzhiyun 	while (i < seq_size) {
2107*4882a593Smuzhiyun 		ret = cs43130_hpload_proc(cs43130, hpload_seq[i].seq,
2108*4882a593Smuzhiyun 					  hpload_seq[i].size,
2109*4882a593Smuzhiyun 					  hpload_seq[i].msk, ac_idx);
2110*4882a593Smuzhiyun 		if (ret < 0)
2111*4882a593Smuzhiyun 			goto exit;
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 		cs43130_update_hpload(hpload_seq[i].msk, ac_idx, cs43130);
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun 		if (cs43130->ac_meas &&
2116*4882a593Smuzhiyun 		    hpload_seq[i].msk == CS43130_HPLOAD_AC_INT &&
2117*4882a593Smuzhiyun 		    ac_idx < CS43130_AC_FREQ - 1) {
2118*4882a593Smuzhiyun 			ac_idx++;
2119*4882a593Smuzhiyun 		} else {
2120*4882a593Smuzhiyun 			ac_idx = 0;
2121*4882a593Smuzhiyun 			i++;
2122*4882a593Smuzhiyun 		}
2123*4882a593Smuzhiyun 	}
2124*4882a593Smuzhiyun 	cs43130->hpload_done = true;
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun 	if (cs43130->hpload_dc[HP_LEFT] >= CS43130_LINEOUT_LOAD)
2127*4882a593Smuzhiyun 		snd_soc_jack_report(&cs43130->jack, CS43130_JACK_LINEOUT,
2128*4882a593Smuzhiyun 				    CS43130_JACK_MASK);
2129*4882a593Smuzhiyun 	else
2130*4882a593Smuzhiyun 		snd_soc_jack_report(&cs43130->jack, CS43130_JACK_HEADPHONE,
2131*4882a593Smuzhiyun 				    CS43130_JACK_MASK);
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	dev_dbg(component->dev, "Set HP output control. DC threshold\n");
2134*4882a593Smuzhiyun 	for (i = 0; i < CS43130_DC_THRESHOLD; i++)
2135*4882a593Smuzhiyun 		dev_dbg(component->dev, "DC threshold[%d]: %u.\n", i,
2136*4882a593Smuzhiyun 			cs43130->dc_threshold[i]);
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	cs43130_set_hv(cs43130->regmap, cs43130->hpload_dc[HP_LEFT],
2139*4882a593Smuzhiyun 		       cs43130->dc_threshold);
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun exit:
2142*4882a593Smuzhiyun 	switch (cs43130->dev_id) {
2143*4882a593Smuzhiyun 	case CS43130_CHIP_ID:
2144*4882a593Smuzhiyun 		cs43130_hpload_proc(cs43130, hp_dis_cal_seq,
2145*4882a593Smuzhiyun 				    ARRAY_SIZE(hp_dis_cal_seq),
2146*4882a593Smuzhiyun 				    CS43130_HPLOAD_OFF_INT, ac_idx);
2147*4882a593Smuzhiyun 		break;
2148*4882a593Smuzhiyun 	case CS43131_CHIP_ID:
2149*4882a593Smuzhiyun 		cs43130_hpload_proc(cs43130, hp_dis_cal_seq2,
2150*4882a593Smuzhiyun 				    ARRAY_SIZE(hp_dis_cal_seq2),
2151*4882a593Smuzhiyun 				    CS43130_HPLOAD_OFF_INT, ac_idx);
2152*4882a593Smuzhiyun 		break;
2153*4882a593Smuzhiyun 	}
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	regmap_multi_reg_write(cs43130->regmap, hp_cln_seq,
2156*4882a593Smuzhiyun 			       ARRAY_SIZE(hp_cln_seq));
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	mutex_lock(&cs43130->clk_mutex);
2159*4882a593Smuzhiyun 	cs43130->clk_req--;
2160*4882a593Smuzhiyun 	/* clk not in use */
2161*4882a593Smuzhiyun 	if (!cs43130->clk_req)
2162*4882a593Smuzhiyun 		cs43130_change_clksrc(component, CS43130_MCLK_SRC_RCO);
2163*4882a593Smuzhiyun 	mutex_unlock(&cs43130->clk_mutex);
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun 
cs43130_irq_thread(int irq,void * data)2166*4882a593Smuzhiyun static irqreturn_t cs43130_irq_thread(int irq, void *data)
2167*4882a593Smuzhiyun {
2168*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = (struct cs43130_private *)data;
2169*4882a593Smuzhiyun 	struct snd_soc_component *component = cs43130->component;
2170*4882a593Smuzhiyun 	unsigned int stickies[CS43130_NUM_INT];
2171*4882a593Smuzhiyun 	unsigned int irq_occurrence = 0;
2172*4882a593Smuzhiyun 	unsigned int masks[CS43130_NUM_INT];
2173*4882a593Smuzhiyun 	int i, j;
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(stickies); i++) {
2176*4882a593Smuzhiyun 		regmap_read(cs43130->regmap, CS43130_INT_STATUS_1 + i,
2177*4882a593Smuzhiyun 			    &stickies[i]);
2178*4882a593Smuzhiyun 		regmap_read(cs43130->regmap, CS43130_INT_MASK_1 + i,
2179*4882a593Smuzhiyun 			    &masks[i]);
2180*4882a593Smuzhiyun 	}
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(stickies); i++) {
2183*4882a593Smuzhiyun 		stickies[i] = stickies[i] & (~masks[i]);
2184*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
2185*4882a593Smuzhiyun 			irq_occurrence += (stickies[i] >> j) & 1;
2186*4882a593Smuzhiyun 	}
2187*4882a593Smuzhiyun 	dev_dbg(component->dev, "number of interrupts occurred (%u)\n",
2188*4882a593Smuzhiyun 		irq_occurrence);
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	if (!irq_occurrence)
2191*4882a593Smuzhiyun 		return IRQ_NONE;
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	if (stickies[0] & CS43130_XTAL_RDY_INT) {
2194*4882a593Smuzhiyun 		complete(&cs43130->xtal_rdy);
2195*4882a593Smuzhiyun 		return IRQ_HANDLED;
2196*4882a593Smuzhiyun 	}
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 	if (stickies[0] & CS43130_PLL_RDY_INT) {
2199*4882a593Smuzhiyun 		complete(&cs43130->pll_rdy);
2200*4882a593Smuzhiyun 		return IRQ_HANDLED;
2201*4882a593Smuzhiyun 	}
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun 	if (stickies[3] & CS43130_HPLOAD_NO_DC_INT) {
2204*4882a593Smuzhiyun 		cs43130->hpload_stat = stickies[3];
2205*4882a593Smuzhiyun 		dev_err(component->dev,
2206*4882a593Smuzhiyun 			"DC load has not completed before AC load (%x)\n",
2207*4882a593Smuzhiyun 			cs43130->hpload_stat);
2208*4882a593Smuzhiyun 		complete(&cs43130->hpload_evt);
2209*4882a593Smuzhiyun 		return IRQ_HANDLED;
2210*4882a593Smuzhiyun 	}
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 	if (stickies[3] & CS43130_HPLOAD_UNPLUG_INT) {
2213*4882a593Smuzhiyun 		cs43130->hpload_stat = stickies[3];
2214*4882a593Smuzhiyun 		dev_err(component->dev, "HP unplugged during measurement (%x)\n",
2215*4882a593Smuzhiyun 			cs43130->hpload_stat);
2216*4882a593Smuzhiyun 		complete(&cs43130->hpload_evt);
2217*4882a593Smuzhiyun 		return IRQ_HANDLED;
2218*4882a593Smuzhiyun 	}
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun 	if (stickies[3] & CS43130_HPLOAD_OOR_INT) {
2221*4882a593Smuzhiyun 		cs43130->hpload_stat = stickies[3];
2222*4882a593Smuzhiyun 		dev_err(component->dev, "HP load out of range (%x)\n",
2223*4882a593Smuzhiyun 			cs43130->hpload_stat);
2224*4882a593Smuzhiyun 		complete(&cs43130->hpload_evt);
2225*4882a593Smuzhiyun 		return IRQ_HANDLED;
2226*4882a593Smuzhiyun 	}
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	if (stickies[3] & CS43130_HPLOAD_AC_INT) {
2229*4882a593Smuzhiyun 		cs43130->hpload_stat = stickies[3];
2230*4882a593Smuzhiyun 		dev_dbg(component->dev, "HP AC load measurement done (%x)\n",
2231*4882a593Smuzhiyun 			cs43130->hpload_stat);
2232*4882a593Smuzhiyun 		complete(&cs43130->hpload_evt);
2233*4882a593Smuzhiyun 		return IRQ_HANDLED;
2234*4882a593Smuzhiyun 	}
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 	if (stickies[3] & CS43130_HPLOAD_DC_INT) {
2237*4882a593Smuzhiyun 		cs43130->hpload_stat = stickies[3];
2238*4882a593Smuzhiyun 		dev_dbg(component->dev, "HP DC load measurement done (%x)\n",
2239*4882a593Smuzhiyun 			cs43130->hpload_stat);
2240*4882a593Smuzhiyun 		complete(&cs43130->hpload_evt);
2241*4882a593Smuzhiyun 		return IRQ_HANDLED;
2242*4882a593Smuzhiyun 	}
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun 	if (stickies[3] & CS43130_HPLOAD_ON_INT) {
2245*4882a593Smuzhiyun 		cs43130->hpload_stat = stickies[3];
2246*4882a593Smuzhiyun 		dev_dbg(component->dev, "HP load state machine on done (%x)\n",
2247*4882a593Smuzhiyun 			cs43130->hpload_stat);
2248*4882a593Smuzhiyun 		complete(&cs43130->hpload_evt);
2249*4882a593Smuzhiyun 		return IRQ_HANDLED;
2250*4882a593Smuzhiyun 	}
2251*4882a593Smuzhiyun 
2252*4882a593Smuzhiyun 	if (stickies[3] & CS43130_HPLOAD_OFF_INT) {
2253*4882a593Smuzhiyun 		cs43130->hpload_stat = stickies[3];
2254*4882a593Smuzhiyun 		dev_dbg(component->dev, "HP load state machine off done (%x)\n",
2255*4882a593Smuzhiyun 			cs43130->hpload_stat);
2256*4882a593Smuzhiyun 		complete(&cs43130->hpload_evt);
2257*4882a593Smuzhiyun 		return IRQ_HANDLED;
2258*4882a593Smuzhiyun 	}
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun 	if (stickies[0] & CS43130_XTAL_ERR_INT) {
2261*4882a593Smuzhiyun 		dev_err(component->dev, "Crystal err: clock is not running\n");
2262*4882a593Smuzhiyun 		return IRQ_HANDLED;
2263*4882a593Smuzhiyun 	}
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun 	if (stickies[0] & CS43130_HP_UNPLUG_INT) {
2266*4882a593Smuzhiyun 		dev_dbg(component->dev, "HP unplugged\n");
2267*4882a593Smuzhiyun 		cs43130->hpload_done = false;
2268*4882a593Smuzhiyun 		snd_soc_jack_report(&cs43130->jack, 0, CS43130_JACK_MASK);
2269*4882a593Smuzhiyun 		return IRQ_HANDLED;
2270*4882a593Smuzhiyun 	}
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun 	if (stickies[0] & CS43130_HP_PLUG_INT) {
2273*4882a593Smuzhiyun 		if (cs43130->dc_meas && !cs43130->hpload_done &&
2274*4882a593Smuzhiyun 		    !work_busy(&cs43130->work)) {
2275*4882a593Smuzhiyun 			dev_dbg(component->dev, "HP load queue work\n");
2276*4882a593Smuzhiyun 			queue_work(cs43130->wq, &cs43130->work);
2277*4882a593Smuzhiyun 		}
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 		snd_soc_jack_report(&cs43130->jack, SND_JACK_MECHANICAL,
2280*4882a593Smuzhiyun 				    CS43130_JACK_MASK);
2281*4882a593Smuzhiyun 		return IRQ_HANDLED;
2282*4882a593Smuzhiyun 	}
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun 	return IRQ_NONE;
2285*4882a593Smuzhiyun }
2286*4882a593Smuzhiyun 
cs43130_probe(struct snd_soc_component * component)2287*4882a593Smuzhiyun static int cs43130_probe(struct snd_soc_component *component)
2288*4882a593Smuzhiyun {
2289*4882a593Smuzhiyun 	int ret;
2290*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = snd_soc_component_get_drvdata(component);
2291*4882a593Smuzhiyun 	struct snd_soc_card *card = component->card;
2292*4882a593Smuzhiyun 	unsigned int reg;
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun 	cs43130->component = component;
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 	if (cs43130->xtal_ibias != CS43130_XTAL_UNUSED) {
2297*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_CRYSTAL_SET,
2298*4882a593Smuzhiyun 				   CS43130_XTAL_IBIAS_MASK,
2299*4882a593Smuzhiyun 				   cs43130->xtal_ibias);
2300*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_INT_MASK_1,
2301*4882a593Smuzhiyun 				   CS43130_XTAL_ERR_INT, 0);
2302*4882a593Smuzhiyun 	}
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun 	ret = snd_soc_card_jack_new(card, "Headphone", CS43130_JACK_MASK,
2305*4882a593Smuzhiyun 				    &cs43130->jack, NULL, 0);
2306*4882a593Smuzhiyun 	if (ret < 0) {
2307*4882a593Smuzhiyun 		dev_err(component->dev, "Cannot create jack\n");
2308*4882a593Smuzhiyun 		return ret;
2309*4882a593Smuzhiyun 	}
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun 	cs43130->hpload_done = false;
2312*4882a593Smuzhiyun 	if (cs43130->dc_meas) {
2313*4882a593Smuzhiyun 		ret = sysfs_create_groups(&component->dev->kobj, hpload_groups);
2314*4882a593Smuzhiyun 		if (ret)
2315*4882a593Smuzhiyun 			return ret;
2316*4882a593Smuzhiyun 
2317*4882a593Smuzhiyun 		cs43130->wq = create_singlethread_workqueue("cs43130_hp");
2318*4882a593Smuzhiyun 		if (!cs43130->wq) {
2319*4882a593Smuzhiyun 			sysfs_remove_groups(&component->dev->kobj, hpload_groups);
2320*4882a593Smuzhiyun 			return -ENOMEM;
2321*4882a593Smuzhiyun 		}
2322*4882a593Smuzhiyun 		INIT_WORK(&cs43130->work, cs43130_imp_meas);
2323*4882a593Smuzhiyun 	}
2324*4882a593Smuzhiyun 
2325*4882a593Smuzhiyun 	regmap_read(cs43130->regmap, CS43130_INT_STATUS_1, &reg);
2326*4882a593Smuzhiyun 	regmap_read(cs43130->regmap, CS43130_HP_STATUS, &reg);
2327*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_INT_MASK_1,
2328*4882a593Smuzhiyun 			   CS43130_HP_PLUG_INT | CS43130_HP_UNPLUG_INT, 0);
2329*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_HP_DETECT,
2330*4882a593Smuzhiyun 			   CS43130_HP_DETECT_CTRL_MASK, 0);
2331*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_HP_DETECT,
2332*4882a593Smuzhiyun 			   CS43130_HP_DETECT_CTRL_MASK,
2333*4882a593Smuzhiyun 			   CS43130_HP_DETECT_CTRL_MASK);
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun 	return 0;
2336*4882a593Smuzhiyun }
2337*4882a593Smuzhiyun 
2338*4882a593Smuzhiyun static struct snd_soc_component_driver soc_component_dev_cs43130 = {
2339*4882a593Smuzhiyun 	.probe			= cs43130_probe,
2340*4882a593Smuzhiyun 	.controls		= cs43130_snd_controls,
2341*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(cs43130_snd_controls),
2342*4882a593Smuzhiyun 	.set_sysclk		= cs43130_component_set_sysclk,
2343*4882a593Smuzhiyun 	.set_pll		= cs43130_set_pll,
2344*4882a593Smuzhiyun 	.idle_bias_on		= 1,
2345*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
2346*4882a593Smuzhiyun 	.endianness		= 1,
2347*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
2348*4882a593Smuzhiyun };
2349*4882a593Smuzhiyun 
2350*4882a593Smuzhiyun static const struct regmap_config cs43130_regmap = {
2351*4882a593Smuzhiyun 	.reg_bits		= 24,
2352*4882a593Smuzhiyun 	.pad_bits		= 8,
2353*4882a593Smuzhiyun 	.val_bits		= 8,
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun 	.max_register		= CS43130_LASTREG,
2356*4882a593Smuzhiyun 	.reg_defaults		= cs43130_reg_defaults,
2357*4882a593Smuzhiyun 	.num_reg_defaults	= ARRAY_SIZE(cs43130_reg_defaults),
2358*4882a593Smuzhiyun 	.readable_reg		= cs43130_readable_register,
2359*4882a593Smuzhiyun 	.precious_reg		= cs43130_precious_register,
2360*4882a593Smuzhiyun 	.volatile_reg		= cs43130_volatile_register,
2361*4882a593Smuzhiyun 	.cache_type		= REGCACHE_RBTREE,
2362*4882a593Smuzhiyun 	/* needed for regcache_sync */
2363*4882a593Smuzhiyun 	.use_single_read	= true,
2364*4882a593Smuzhiyun 	.use_single_write	= true,
2365*4882a593Smuzhiyun };
2366*4882a593Smuzhiyun 
2367*4882a593Smuzhiyun static u16 const cs43130_dc_threshold[CS43130_DC_THRESHOLD] = {
2368*4882a593Smuzhiyun 	50,
2369*4882a593Smuzhiyun 	120,
2370*4882a593Smuzhiyun };
2371*4882a593Smuzhiyun 
cs43130_handle_device_data(struct i2c_client * i2c_client,struct cs43130_private * cs43130)2372*4882a593Smuzhiyun static int cs43130_handle_device_data(struct i2c_client *i2c_client,
2373*4882a593Smuzhiyun 				      struct cs43130_private *cs43130)
2374*4882a593Smuzhiyun {
2375*4882a593Smuzhiyun 	struct device_node *np = i2c_client->dev.of_node;
2376*4882a593Smuzhiyun 	unsigned int val;
2377*4882a593Smuzhiyun 	int i;
2378*4882a593Smuzhiyun 
2379*4882a593Smuzhiyun 	if (of_property_read_u32(np, "cirrus,xtal-ibias", &val) < 0) {
2380*4882a593Smuzhiyun 		/* Crystal is unused. System clock is used for external MCLK */
2381*4882a593Smuzhiyun 		cs43130->xtal_ibias = CS43130_XTAL_UNUSED;
2382*4882a593Smuzhiyun 		return 0;
2383*4882a593Smuzhiyun 	}
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun 	switch (val) {
2386*4882a593Smuzhiyun 	case 1:
2387*4882a593Smuzhiyun 		cs43130->xtal_ibias = CS43130_XTAL_IBIAS_7_5UA;
2388*4882a593Smuzhiyun 		break;
2389*4882a593Smuzhiyun 	case 2:
2390*4882a593Smuzhiyun 		cs43130->xtal_ibias = CS43130_XTAL_IBIAS_12_5UA;
2391*4882a593Smuzhiyun 		break;
2392*4882a593Smuzhiyun 	case 3:
2393*4882a593Smuzhiyun 		cs43130->xtal_ibias = CS43130_XTAL_IBIAS_15UA;
2394*4882a593Smuzhiyun 		break;
2395*4882a593Smuzhiyun 	default:
2396*4882a593Smuzhiyun 		dev_err(&i2c_client->dev,
2397*4882a593Smuzhiyun 			"Invalid cirrus,xtal-ibias value: %d\n", val);
2398*4882a593Smuzhiyun 		return -EINVAL;
2399*4882a593Smuzhiyun 	}
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 	cs43130->dc_meas = of_property_read_bool(np, "cirrus,dc-measure");
2402*4882a593Smuzhiyun 	cs43130->ac_meas = of_property_read_bool(np, "cirrus,ac-measure");
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 	if (of_property_read_u16_array(np, "cirrus,ac-freq", cs43130->ac_freq,
2405*4882a593Smuzhiyun 					CS43130_AC_FREQ) < 0) {
2406*4882a593Smuzhiyun 		for (i = 0; i < CS43130_AC_FREQ; i++)
2407*4882a593Smuzhiyun 			cs43130->ac_freq[i] = cs43130_ac_freq[i];
2408*4882a593Smuzhiyun 	}
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun 	if (of_property_read_u16_array(np, "cirrus,dc-threshold",
2411*4882a593Smuzhiyun 				       cs43130->dc_threshold,
2412*4882a593Smuzhiyun 				       CS43130_DC_THRESHOLD) < 0) {
2413*4882a593Smuzhiyun 		for (i = 0; i < CS43130_DC_THRESHOLD; i++)
2414*4882a593Smuzhiyun 			cs43130->dc_threshold[i] = cs43130_dc_threshold[i];
2415*4882a593Smuzhiyun 	}
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun 	return 0;
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun 
cs43130_i2c_probe(struct i2c_client * client,const struct i2c_device_id * id)2420*4882a593Smuzhiyun static int cs43130_i2c_probe(struct i2c_client *client,
2421*4882a593Smuzhiyun 			     const struct i2c_device_id *id)
2422*4882a593Smuzhiyun {
2423*4882a593Smuzhiyun 	struct cs43130_private *cs43130;
2424*4882a593Smuzhiyun 	int ret;
2425*4882a593Smuzhiyun 	unsigned int devid = 0;
2426*4882a593Smuzhiyun 	unsigned int reg;
2427*4882a593Smuzhiyun 	int i;
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 	cs43130 = devm_kzalloc(&client->dev, sizeof(*cs43130), GFP_KERNEL);
2430*4882a593Smuzhiyun 	if (!cs43130)
2431*4882a593Smuzhiyun 		return -ENOMEM;
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun 	i2c_set_clientdata(client, cs43130);
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun 	cs43130->regmap = devm_regmap_init_i2c(client, &cs43130_regmap);
2436*4882a593Smuzhiyun 	if (IS_ERR(cs43130->regmap)) {
2437*4882a593Smuzhiyun 		ret = PTR_ERR(cs43130->regmap);
2438*4882a593Smuzhiyun 		return ret;
2439*4882a593Smuzhiyun 	}
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun 	if (client->dev.of_node) {
2442*4882a593Smuzhiyun 		ret = cs43130_handle_device_data(client, cs43130);
2443*4882a593Smuzhiyun 		if (ret != 0)
2444*4882a593Smuzhiyun 			return ret;
2445*4882a593Smuzhiyun 	}
2446*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cs43130->supplies); i++)
2447*4882a593Smuzhiyun 		cs43130->supplies[i].supply = cs43130_supply_names[i];
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(&client->dev,
2450*4882a593Smuzhiyun 				      ARRAY_SIZE(cs43130->supplies),
2451*4882a593Smuzhiyun 				      cs43130->supplies);
2452*4882a593Smuzhiyun 	if (ret != 0) {
2453*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
2454*4882a593Smuzhiyun 		return ret;
2455*4882a593Smuzhiyun 	}
2456*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(cs43130->supplies),
2457*4882a593Smuzhiyun 				    cs43130->supplies);
2458*4882a593Smuzhiyun 	if (ret != 0) {
2459*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to enable supplies: %d\n", ret);
2460*4882a593Smuzhiyun 		return ret;
2461*4882a593Smuzhiyun 	}
2462*4882a593Smuzhiyun 
2463*4882a593Smuzhiyun 	cs43130->reset_gpio = devm_gpiod_get_optional(&client->dev,
2464*4882a593Smuzhiyun 						      "reset", GPIOD_OUT_LOW);
2465*4882a593Smuzhiyun 	if (IS_ERR(cs43130->reset_gpio))
2466*4882a593Smuzhiyun 		return PTR_ERR(cs43130->reset_gpio);
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	gpiod_set_value_cansleep(cs43130->reset_gpio, 1);
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 	usleep_range(2000, 2050);
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun 	ret = regmap_read(cs43130->regmap, CS43130_DEVID_AB, &reg);
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun 	devid = (reg & 0xFF) << 12;
2475*4882a593Smuzhiyun 	ret = regmap_read(cs43130->regmap, CS43130_DEVID_CD, &reg);
2476*4882a593Smuzhiyun 	devid |= (reg & 0xFF) << 4;
2477*4882a593Smuzhiyun 	ret = regmap_read(cs43130->regmap, CS43130_DEVID_E, &reg);
2478*4882a593Smuzhiyun 	devid |= (reg & 0xF0) >> 4;
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 	switch (devid) {
2481*4882a593Smuzhiyun 	case CS43130_CHIP_ID:
2482*4882a593Smuzhiyun 	case CS4399_CHIP_ID:
2483*4882a593Smuzhiyun 	case CS43131_CHIP_ID:
2484*4882a593Smuzhiyun 	case CS43198_CHIP_ID:
2485*4882a593Smuzhiyun 		break;
2486*4882a593Smuzhiyun 	default:
2487*4882a593Smuzhiyun 		dev_err(&client->dev,
2488*4882a593Smuzhiyun 			"CS43130 Device ID %X. Expected ID %X, %X, %X or %X\n",
2489*4882a593Smuzhiyun 			devid, CS43130_CHIP_ID, CS4399_CHIP_ID,
2490*4882a593Smuzhiyun 			CS43131_CHIP_ID, CS43198_CHIP_ID);
2491*4882a593Smuzhiyun 		ret = -ENODEV;
2492*4882a593Smuzhiyun 		goto err;
2493*4882a593Smuzhiyun 	}
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	cs43130->dev_id = devid;
2496*4882a593Smuzhiyun 	ret = regmap_read(cs43130->regmap, CS43130_REV_ID, &reg);
2497*4882a593Smuzhiyun 	if (ret < 0) {
2498*4882a593Smuzhiyun 		dev_err(&client->dev, "Get Revision ID failed\n");
2499*4882a593Smuzhiyun 		goto err;
2500*4882a593Smuzhiyun 	}
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	dev_info(&client->dev,
2503*4882a593Smuzhiyun 		 "Cirrus Logic CS43130 (%x), Revision: %02X\n", devid,
2504*4882a593Smuzhiyun 		 reg & 0xFF);
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	mutex_init(&cs43130->clk_mutex);
2507*4882a593Smuzhiyun 
2508*4882a593Smuzhiyun 	init_completion(&cs43130->xtal_rdy);
2509*4882a593Smuzhiyun 	init_completion(&cs43130->pll_rdy);
2510*4882a593Smuzhiyun 	init_completion(&cs43130->hpload_evt);
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(&client->dev, client->irq,
2513*4882a593Smuzhiyun 					NULL, cs43130_irq_thread,
2514*4882a593Smuzhiyun 					IRQF_ONESHOT | IRQF_TRIGGER_LOW,
2515*4882a593Smuzhiyun 					"cs43130", cs43130);
2516*4882a593Smuzhiyun 	if (ret != 0) {
2517*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to request IRQ: %d\n", ret);
2518*4882a593Smuzhiyun 		return ret;
2519*4882a593Smuzhiyun 	}
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun 	cs43130->mclk_int_src = CS43130_MCLK_SRC_RCO;
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&client->dev, 100);
2524*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&client->dev);
2525*4882a593Smuzhiyun 	pm_runtime_set_active(&client->dev);
2526*4882a593Smuzhiyun 	pm_runtime_enable(&client->dev);
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 	switch (cs43130->dev_id) {
2529*4882a593Smuzhiyun 	case CS43130_CHIP_ID:
2530*4882a593Smuzhiyun 	case CS43131_CHIP_ID:
2531*4882a593Smuzhiyun 		memcpy(all_hp_widgets, digital_hp_widgets,
2532*4882a593Smuzhiyun 		       sizeof(digital_hp_widgets));
2533*4882a593Smuzhiyun 		memcpy(all_hp_widgets + ARRAY_SIZE(digital_hp_widgets),
2534*4882a593Smuzhiyun 		       analog_hp_widgets, sizeof(analog_hp_widgets));
2535*4882a593Smuzhiyun 		memcpy(all_hp_routes, digital_hp_routes,
2536*4882a593Smuzhiyun 		       sizeof(digital_hp_routes));
2537*4882a593Smuzhiyun 		memcpy(all_hp_routes + ARRAY_SIZE(digital_hp_routes),
2538*4882a593Smuzhiyun 		       analog_hp_routes, sizeof(analog_hp_routes));
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 		soc_component_dev_cs43130.dapm_widgets =
2541*4882a593Smuzhiyun 			all_hp_widgets;
2542*4882a593Smuzhiyun 		soc_component_dev_cs43130.num_dapm_widgets =
2543*4882a593Smuzhiyun 			ARRAY_SIZE(all_hp_widgets);
2544*4882a593Smuzhiyun 		soc_component_dev_cs43130.dapm_routes =
2545*4882a593Smuzhiyun 			all_hp_routes;
2546*4882a593Smuzhiyun 		soc_component_dev_cs43130.num_dapm_routes =
2547*4882a593Smuzhiyun 			ARRAY_SIZE(all_hp_routes);
2548*4882a593Smuzhiyun 		break;
2549*4882a593Smuzhiyun 	case CS43198_CHIP_ID:
2550*4882a593Smuzhiyun 	case CS4399_CHIP_ID:
2551*4882a593Smuzhiyun 		soc_component_dev_cs43130.dapm_widgets =
2552*4882a593Smuzhiyun 			digital_hp_widgets;
2553*4882a593Smuzhiyun 		soc_component_dev_cs43130.num_dapm_widgets =
2554*4882a593Smuzhiyun 			ARRAY_SIZE(digital_hp_widgets);
2555*4882a593Smuzhiyun 		soc_component_dev_cs43130.dapm_routes =
2556*4882a593Smuzhiyun 			digital_hp_routes;
2557*4882a593Smuzhiyun 		soc_component_dev_cs43130.num_dapm_routes =
2558*4882a593Smuzhiyun 			ARRAY_SIZE(digital_hp_routes);
2559*4882a593Smuzhiyun 		break;
2560*4882a593Smuzhiyun 	}
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&client->dev,
2563*4882a593Smuzhiyun 				     &soc_component_dev_cs43130,
2564*4882a593Smuzhiyun 				     cs43130_dai, ARRAY_SIZE(cs43130_dai));
2565*4882a593Smuzhiyun 	if (ret < 0) {
2566*4882a593Smuzhiyun 		dev_err(&client->dev,
2567*4882a593Smuzhiyun 			"snd_soc_register_component failed with ret = %d\n", ret);
2568*4882a593Smuzhiyun 		goto err;
2569*4882a593Smuzhiyun 	}
2570*4882a593Smuzhiyun 
2571*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_PAD_INT_CFG,
2572*4882a593Smuzhiyun 			   CS43130_ASP_3ST_MASK, 0);
2573*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_PAD_INT_CFG,
2574*4882a593Smuzhiyun 			   CS43130_XSP_3ST_MASK, 0);
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun 	return 0;
2577*4882a593Smuzhiyun err:
2578*4882a593Smuzhiyun 	return ret;
2579*4882a593Smuzhiyun }
2580*4882a593Smuzhiyun 
cs43130_i2c_remove(struct i2c_client * client)2581*4882a593Smuzhiyun static int cs43130_i2c_remove(struct i2c_client *client)
2582*4882a593Smuzhiyun {
2583*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = i2c_get_clientdata(client);
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun 	if (cs43130->xtal_ibias != CS43130_XTAL_UNUSED)
2586*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_INT_MASK_1,
2587*4882a593Smuzhiyun 				   CS43130_XTAL_ERR_INT,
2588*4882a593Smuzhiyun 				   1 << CS43130_XTAL_ERR_INT_SHIFT);
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 	regmap_update_bits(cs43130->regmap, CS43130_INT_MASK_1,
2591*4882a593Smuzhiyun 			   CS43130_HP_PLUG_INT | CS43130_HP_UNPLUG_INT,
2592*4882a593Smuzhiyun 			   CS43130_HP_PLUG_INT | CS43130_HP_UNPLUG_INT);
2593*4882a593Smuzhiyun 
2594*4882a593Smuzhiyun 	if (cs43130->dc_meas) {
2595*4882a593Smuzhiyun 		cancel_work_sync(&cs43130->work);
2596*4882a593Smuzhiyun 		flush_workqueue(cs43130->wq);
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun 		device_remove_file(&client->dev, &dev_attr_hpload_dc_l);
2599*4882a593Smuzhiyun 		device_remove_file(&client->dev, &dev_attr_hpload_dc_r);
2600*4882a593Smuzhiyun 		device_remove_file(&client->dev, &dev_attr_hpload_ac_l);
2601*4882a593Smuzhiyun 		device_remove_file(&client->dev, &dev_attr_hpload_ac_r);
2602*4882a593Smuzhiyun 	}
2603*4882a593Smuzhiyun 
2604*4882a593Smuzhiyun 	gpiod_set_value_cansleep(cs43130->reset_gpio, 0);
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	pm_runtime_disable(&client->dev);
2607*4882a593Smuzhiyun 	regulator_bulk_disable(CS43130_NUM_SUPPLIES, cs43130->supplies);
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	return 0;
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun 
cs43130_runtime_suspend(struct device * dev)2612*4882a593Smuzhiyun static int __maybe_unused cs43130_runtime_suspend(struct device *dev)
2613*4882a593Smuzhiyun {
2614*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = dev_get_drvdata(dev);
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun 	if (cs43130->xtal_ibias != CS43130_XTAL_UNUSED)
2617*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_INT_MASK_1,
2618*4882a593Smuzhiyun 				   CS43130_XTAL_ERR_INT,
2619*4882a593Smuzhiyun 				   1 << CS43130_XTAL_ERR_INT_SHIFT);
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun 	regcache_cache_only(cs43130->regmap, true);
2622*4882a593Smuzhiyun 	regcache_mark_dirty(cs43130->regmap);
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun 	gpiod_set_value_cansleep(cs43130->reset_gpio, 0);
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 	regulator_bulk_disable(CS43130_NUM_SUPPLIES, cs43130->supplies);
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun 	return 0;
2629*4882a593Smuzhiyun }
2630*4882a593Smuzhiyun 
cs43130_runtime_resume(struct device * dev)2631*4882a593Smuzhiyun static int __maybe_unused cs43130_runtime_resume(struct device *dev)
2632*4882a593Smuzhiyun {
2633*4882a593Smuzhiyun 	struct cs43130_private *cs43130 = dev_get_drvdata(dev);
2634*4882a593Smuzhiyun 	int ret;
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun 	ret = regulator_bulk_enable(CS43130_NUM_SUPPLIES, cs43130->supplies);
2637*4882a593Smuzhiyun 	if (ret != 0) {
2638*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable supplies: %d\n", ret);
2639*4882a593Smuzhiyun 		return ret;
2640*4882a593Smuzhiyun 	}
2641*4882a593Smuzhiyun 
2642*4882a593Smuzhiyun 	regcache_cache_only(cs43130->regmap, false);
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun 	gpiod_set_value_cansleep(cs43130->reset_gpio, 1);
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun 	usleep_range(2000, 2050);
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun 	ret = regcache_sync(cs43130->regmap);
2649*4882a593Smuzhiyun 	if (ret != 0) {
2650*4882a593Smuzhiyun 		dev_err(dev, "Failed to restore register cache\n");
2651*4882a593Smuzhiyun 		goto err;
2652*4882a593Smuzhiyun 	}
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 	if (cs43130->xtal_ibias != CS43130_XTAL_UNUSED)
2655*4882a593Smuzhiyun 		regmap_update_bits(cs43130->regmap, CS43130_INT_MASK_1,
2656*4882a593Smuzhiyun 				   CS43130_XTAL_ERR_INT, 0);
2657*4882a593Smuzhiyun 
2658*4882a593Smuzhiyun 	return 0;
2659*4882a593Smuzhiyun err:
2660*4882a593Smuzhiyun 	regcache_cache_only(cs43130->regmap, true);
2661*4882a593Smuzhiyun 	regulator_bulk_disable(CS43130_NUM_SUPPLIES, cs43130->supplies);
2662*4882a593Smuzhiyun 
2663*4882a593Smuzhiyun 	return ret;
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun static const struct dev_pm_ops cs43130_runtime_pm = {
2667*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(cs43130_runtime_suspend, cs43130_runtime_resume,
2668*4882a593Smuzhiyun 			   NULL)
2669*4882a593Smuzhiyun };
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun static const struct of_device_id cs43130_of_match[] = {
2672*4882a593Smuzhiyun 	{.compatible = "cirrus,cs43130",},
2673*4882a593Smuzhiyun 	{.compatible = "cirrus,cs4399",},
2674*4882a593Smuzhiyun 	{.compatible = "cirrus,cs43131",},
2675*4882a593Smuzhiyun 	{.compatible = "cirrus,cs43198",},
2676*4882a593Smuzhiyun 	{},
2677*4882a593Smuzhiyun };
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cs43130_of_match);
2680*4882a593Smuzhiyun 
2681*4882a593Smuzhiyun static const struct i2c_device_id cs43130_i2c_id[] = {
2682*4882a593Smuzhiyun 	{"cs43130", 0},
2683*4882a593Smuzhiyun 	{"cs4399", 0},
2684*4882a593Smuzhiyun 	{"cs43131", 0},
2685*4882a593Smuzhiyun 	{"cs43198", 0},
2686*4882a593Smuzhiyun 	{}
2687*4882a593Smuzhiyun };
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, cs43130_i2c_id);
2690*4882a593Smuzhiyun 
2691*4882a593Smuzhiyun static struct i2c_driver cs43130_i2c_driver = {
2692*4882a593Smuzhiyun 	.driver = {
2693*4882a593Smuzhiyun 		.name		= "cs43130",
2694*4882a593Smuzhiyun 		.of_match_table	= cs43130_of_match,
2695*4882a593Smuzhiyun 		.pm             = &cs43130_runtime_pm,
2696*4882a593Smuzhiyun 	},
2697*4882a593Smuzhiyun 	.id_table	= cs43130_i2c_id,
2698*4882a593Smuzhiyun 	.probe		= cs43130_i2c_probe,
2699*4882a593Smuzhiyun 	.remove		= cs43130_i2c_remove,
2700*4882a593Smuzhiyun };
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun module_i2c_driver(cs43130_i2c_driver);
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun MODULE_AUTHOR("Li Xu <li.xu@cirrus.com>");
2705*4882a593Smuzhiyun MODULE_DESCRIPTION("Cirrus Logic CS43130 ALSA SoC Codec Driver");
2706*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2707