1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * cs42l73.c -- CS42L73 ALSA Soc Audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011 Cirrus Logic, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Authors: Georgi Vlaev, Nucleus Systems Ltd, <joe@nucleusys.com>
8*4882a593Smuzhiyun * Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/moduleparam.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/of_gpio.h>
17*4882a593Smuzhiyun #include <linux/pm.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <sound/core.h>
22*4882a593Smuzhiyun #include <sound/pcm.h>
23*4882a593Smuzhiyun #include <sound/pcm_params.h>
24*4882a593Smuzhiyun #include <sound/soc.h>
25*4882a593Smuzhiyun #include <sound/soc-dapm.h>
26*4882a593Smuzhiyun #include <sound/initval.h>
27*4882a593Smuzhiyun #include <sound/tlv.h>
28*4882a593Smuzhiyun #include <sound/cs42l73.h>
29*4882a593Smuzhiyun #include "cs42l73.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct sp_config {
32*4882a593Smuzhiyun u8 spc, mmcc, spfs;
33*4882a593Smuzhiyun u32 srate;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun struct cs42l73_private {
36*4882a593Smuzhiyun struct cs42l73_platform_data pdata;
37*4882a593Smuzhiyun struct sp_config config[3];
38*4882a593Smuzhiyun struct regmap *regmap;
39*4882a593Smuzhiyun u32 sysclk;
40*4882a593Smuzhiyun u8 mclksel;
41*4882a593Smuzhiyun u32 mclk;
42*4882a593Smuzhiyun int shutdwn_delay;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const struct reg_default cs42l73_reg_defaults[] = {
46*4882a593Smuzhiyun { 6, 0xF1 }, /* r06 - Power Ctl 1 */
47*4882a593Smuzhiyun { 7, 0xDF }, /* r07 - Power Ctl 2 */
48*4882a593Smuzhiyun { 8, 0x3F }, /* r08 - Power Ctl 3 */
49*4882a593Smuzhiyun { 9, 0x50 }, /* r09 - Charge Pump Freq */
50*4882a593Smuzhiyun { 10, 0x53 }, /* r0A - Output Load MicBias Short Detect */
51*4882a593Smuzhiyun { 11, 0x00 }, /* r0B - DMIC Master Clock Ctl */
52*4882a593Smuzhiyun { 12, 0x00 }, /* r0C - Aux PCM Ctl */
53*4882a593Smuzhiyun { 13, 0x15 }, /* r0D - Aux PCM Master Clock Ctl */
54*4882a593Smuzhiyun { 14, 0x00 }, /* r0E - Audio PCM Ctl */
55*4882a593Smuzhiyun { 15, 0x15 }, /* r0F - Audio PCM Master Clock Ctl */
56*4882a593Smuzhiyun { 16, 0x00 }, /* r10 - Voice PCM Ctl */
57*4882a593Smuzhiyun { 17, 0x15 }, /* r11 - Voice PCM Master Clock Ctl */
58*4882a593Smuzhiyun { 18, 0x00 }, /* r12 - Voice/Aux Sample Rate */
59*4882a593Smuzhiyun { 19, 0x06 }, /* r13 - Misc I/O Path Ctl */
60*4882a593Smuzhiyun { 20, 0x00 }, /* r14 - ADC Input Path Ctl */
61*4882a593Smuzhiyun { 21, 0x00 }, /* r15 - MICA Preamp, PGA Volume */
62*4882a593Smuzhiyun { 22, 0x00 }, /* r16 - MICB Preamp, PGA Volume */
63*4882a593Smuzhiyun { 23, 0x00 }, /* r17 - Input Path A Digital Volume */
64*4882a593Smuzhiyun { 24, 0x00 }, /* r18 - Input Path B Digital Volume */
65*4882a593Smuzhiyun { 25, 0x00 }, /* r19 - Playback Digital Ctl */
66*4882a593Smuzhiyun { 26, 0x00 }, /* r1A - HP/LO Left Digital Volume */
67*4882a593Smuzhiyun { 27, 0x00 }, /* r1B - HP/LO Right Digital Volume */
68*4882a593Smuzhiyun { 28, 0x00 }, /* r1C - Speakerphone Digital Volume */
69*4882a593Smuzhiyun { 29, 0x00 }, /* r1D - Ear/SPKLO Digital Volume */
70*4882a593Smuzhiyun { 30, 0x00 }, /* r1E - HP Left Analog Volume */
71*4882a593Smuzhiyun { 31, 0x00 }, /* r1F - HP Right Analog Volume */
72*4882a593Smuzhiyun { 32, 0x00 }, /* r20 - LO Left Analog Volume */
73*4882a593Smuzhiyun { 33, 0x00 }, /* r21 - LO Right Analog Volume */
74*4882a593Smuzhiyun { 34, 0x00 }, /* r22 - Stereo Input Path Advisory Volume */
75*4882a593Smuzhiyun { 35, 0x00 }, /* r23 - Aux PCM Input Advisory Volume */
76*4882a593Smuzhiyun { 36, 0x00 }, /* r24 - Audio PCM Input Advisory Volume */
77*4882a593Smuzhiyun { 37, 0x00 }, /* r25 - Voice PCM Input Advisory Volume */
78*4882a593Smuzhiyun { 38, 0x00 }, /* r26 - Limiter Attack Rate HP/LO */
79*4882a593Smuzhiyun { 39, 0x7F }, /* r27 - Limter Ctl, Release Rate HP/LO */
80*4882a593Smuzhiyun { 40, 0x00 }, /* r28 - Limter Threshold HP/LO */
81*4882a593Smuzhiyun { 41, 0x00 }, /* r29 - Limiter Attack Rate Speakerphone */
82*4882a593Smuzhiyun { 42, 0x3F }, /* r2A - Limter Ctl, Release Rate Speakerphone */
83*4882a593Smuzhiyun { 43, 0x00 }, /* r2B - Limter Threshold Speakerphone */
84*4882a593Smuzhiyun { 44, 0x00 }, /* r2C - Limiter Attack Rate Ear/SPKLO */
85*4882a593Smuzhiyun { 45, 0x3F }, /* r2D - Limter Ctl, Release Rate Ear/SPKLO */
86*4882a593Smuzhiyun { 46, 0x00 }, /* r2E - Limter Threshold Ear/SPKLO */
87*4882a593Smuzhiyun { 47, 0x00 }, /* r2F - ALC Enable, Attack Rate Left/Right */
88*4882a593Smuzhiyun { 48, 0x3F }, /* r30 - ALC Release Rate Left/Right */
89*4882a593Smuzhiyun { 49, 0x00 }, /* r31 - ALC Threshold Left/Right */
90*4882a593Smuzhiyun { 50, 0x00 }, /* r32 - Noise Gate Ctl Left/Right */
91*4882a593Smuzhiyun { 51, 0x00 }, /* r33 - ALC/NG Misc Ctl */
92*4882a593Smuzhiyun { 52, 0x18 }, /* r34 - Mixer Ctl */
93*4882a593Smuzhiyun { 53, 0x3F }, /* r35 - HP/LO Left Mixer Input Path Volume */
94*4882a593Smuzhiyun { 54, 0x3F }, /* r36 - HP/LO Right Mixer Input Path Volume */
95*4882a593Smuzhiyun { 55, 0x3F }, /* r37 - HP/LO Left Mixer Aux PCM Volume */
96*4882a593Smuzhiyun { 56, 0x3F }, /* r38 - HP/LO Right Mixer Aux PCM Volume */
97*4882a593Smuzhiyun { 57, 0x3F }, /* r39 - HP/LO Left Mixer Audio PCM Volume */
98*4882a593Smuzhiyun { 58, 0x3F }, /* r3A - HP/LO Right Mixer Audio PCM Volume */
99*4882a593Smuzhiyun { 59, 0x3F }, /* r3B - HP/LO Left Mixer Voice PCM Mono Volume */
100*4882a593Smuzhiyun { 60, 0x3F }, /* r3C - HP/LO Right Mixer Voice PCM Mono Volume */
101*4882a593Smuzhiyun { 61, 0x3F }, /* r3D - Aux PCM Left Mixer Input Path Volume */
102*4882a593Smuzhiyun { 62, 0x3F }, /* r3E - Aux PCM Right Mixer Input Path Volume */
103*4882a593Smuzhiyun { 63, 0x3F }, /* r3F - Aux PCM Left Mixer Volume */
104*4882a593Smuzhiyun { 64, 0x3F }, /* r40 - Aux PCM Left Mixer Volume */
105*4882a593Smuzhiyun { 65, 0x3F }, /* r41 - Aux PCM Left Mixer Audio PCM L Volume */
106*4882a593Smuzhiyun { 66, 0x3F }, /* r42 - Aux PCM Right Mixer Audio PCM R Volume */
107*4882a593Smuzhiyun { 67, 0x3F }, /* r43 - Aux PCM Left Mixer Voice PCM Volume */
108*4882a593Smuzhiyun { 68, 0x3F }, /* r44 - Aux PCM Right Mixer Voice PCM Volume */
109*4882a593Smuzhiyun { 69, 0x3F }, /* r45 - Audio PCM Left Input Path Volume */
110*4882a593Smuzhiyun { 70, 0x3F }, /* r46 - Audio PCM Right Input Path Volume */
111*4882a593Smuzhiyun { 71, 0x3F }, /* r47 - Audio PCM Left Mixer Aux PCM L Volume */
112*4882a593Smuzhiyun { 72, 0x3F }, /* r48 - Audio PCM Right Mixer Aux PCM R Volume */
113*4882a593Smuzhiyun { 73, 0x3F }, /* r49 - Audio PCM Left Mixer Volume */
114*4882a593Smuzhiyun { 74, 0x3F }, /* r4A - Audio PCM Right Mixer Volume */
115*4882a593Smuzhiyun { 75, 0x3F }, /* r4B - Audio PCM Left Mixer Voice PCM Volume */
116*4882a593Smuzhiyun { 76, 0x3F }, /* r4C - Audio PCM Right Mixer Voice PCM Volume */
117*4882a593Smuzhiyun { 77, 0x3F }, /* r4D - Voice PCM Left Input Path Volume */
118*4882a593Smuzhiyun { 78, 0x3F }, /* r4E - Voice PCM Right Input Path Volume */
119*4882a593Smuzhiyun { 79, 0x3F }, /* r4F - Voice PCM Left Mixer Aux PCM L Volume */
120*4882a593Smuzhiyun { 80, 0x3F }, /* r50 - Voice PCM Right Mixer Aux PCM R Volume */
121*4882a593Smuzhiyun { 81, 0x3F }, /* r51 - Voice PCM Left Mixer Audio PCM L Volume */
122*4882a593Smuzhiyun { 82, 0x3F }, /* r52 - Voice PCM Right Mixer Audio PCM R Volume */
123*4882a593Smuzhiyun { 83, 0x3F }, /* r53 - Voice PCM Left Mixer Voice PCM Volume */
124*4882a593Smuzhiyun { 84, 0x3F }, /* r54 - Voice PCM Right Mixer Voice PCM Volume */
125*4882a593Smuzhiyun { 85, 0xAA }, /* r55 - Mono Mixer Ctl */
126*4882a593Smuzhiyun { 86, 0x3F }, /* r56 - SPK Mono Mixer Input Path Volume */
127*4882a593Smuzhiyun { 87, 0x3F }, /* r57 - SPK Mono Mixer Aux PCM Mono/L/R Volume */
128*4882a593Smuzhiyun { 88, 0x3F }, /* r58 - SPK Mono Mixer Audio PCM Mono/L/R Volume */
129*4882a593Smuzhiyun { 89, 0x3F }, /* r59 - SPK Mono Mixer Voice PCM Mono Volume */
130*4882a593Smuzhiyun { 90, 0x3F }, /* r5A - SPKLO Mono Mixer Input Path Mono Volume */
131*4882a593Smuzhiyun { 91, 0x3F }, /* r5B - SPKLO Mono Mixer Aux Mono/L/R Volume */
132*4882a593Smuzhiyun { 92, 0x3F }, /* r5C - SPKLO Mono Mixer Audio Mono/L/R Volume */
133*4882a593Smuzhiyun { 93, 0x3F }, /* r5D - SPKLO Mono Mixer Voice Mono Volume */
134*4882a593Smuzhiyun { 94, 0x00 }, /* r5E - Interrupt Mask 1 */
135*4882a593Smuzhiyun { 95, 0x00 }, /* r5F - Interrupt Mask 2 */
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
cs42l73_volatile_register(struct device * dev,unsigned int reg)138*4882a593Smuzhiyun static bool cs42l73_volatile_register(struct device *dev, unsigned int reg)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun switch (reg) {
141*4882a593Smuzhiyun case CS42L73_IS1:
142*4882a593Smuzhiyun case CS42L73_IS2:
143*4882a593Smuzhiyun return true;
144*4882a593Smuzhiyun default:
145*4882a593Smuzhiyun return false;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
cs42l73_readable_register(struct device * dev,unsigned int reg)149*4882a593Smuzhiyun static bool cs42l73_readable_register(struct device *dev, unsigned int reg)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun switch (reg) {
152*4882a593Smuzhiyun case CS42L73_DEVID_AB ... CS42L73_DEVID_E:
153*4882a593Smuzhiyun case CS42L73_REVID ... CS42L73_IM2:
154*4882a593Smuzhiyun return true;
155*4882a593Smuzhiyun default:
156*4882a593Smuzhiyun return false;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(hpaloa_tlv,
161*4882a593Smuzhiyun 0, 13, TLV_DB_SCALE_ITEM(-7600, 200, 0),
162*4882a593Smuzhiyun 14, 75, TLV_DB_SCALE_ITEM(-4900, 100, 0)
163*4882a593Smuzhiyun );
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(adc_boost_tlv, 0, 2500, 0);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(hl_tlv, -10200, 50, 0);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(ipd_tlv, -9600, 100, 0);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(micpga_tlv, -600, 50, 0);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(limiter_tlv,
174*4882a593Smuzhiyun 0, 2, TLV_DB_SCALE_ITEM(-3000, 600, 0),
175*4882a593Smuzhiyun 3, 7, TLV_DB_SCALE_ITEM(-1200, 300, 0)
176*4882a593Smuzhiyun );
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(attn_tlv, -6300, 100, 1);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const char * const cs42l73_pgaa_text[] = { "Line A", "Mic 1" };
181*4882a593Smuzhiyun static const char * const cs42l73_pgab_text[] = { "Line B", "Mic 2" };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pgaa_enum,
184*4882a593Smuzhiyun CS42L73_ADCIPC, 3,
185*4882a593Smuzhiyun cs42l73_pgaa_text);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pgab_enum,
188*4882a593Smuzhiyun CS42L73_ADCIPC, 7,
189*4882a593Smuzhiyun cs42l73_pgab_text);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const struct snd_kcontrol_new pgaa_mux =
192*4882a593Smuzhiyun SOC_DAPM_ENUM("Left Analog Input Capture Mux", pgaa_enum);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static const struct snd_kcontrol_new pgab_mux =
195*4882a593Smuzhiyun SOC_DAPM_ENUM("Right Analog Input Capture Mux", pgab_enum);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static const struct snd_kcontrol_new input_left_mixer[] = {
198*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC Left Input", CS42L73_PWRCTL1,
199*4882a593Smuzhiyun 5, 1, 1),
200*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC Left Input", CS42L73_PWRCTL1,
201*4882a593Smuzhiyun 4, 1, 1),
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static const struct snd_kcontrol_new input_right_mixer[] = {
205*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC Right Input", CS42L73_PWRCTL1,
206*4882a593Smuzhiyun 7, 1, 1),
207*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC Right Input", CS42L73_PWRCTL1,
208*4882a593Smuzhiyun 6, 1, 1),
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static const char * const cs42l73_ng_delay_text[] = {
212*4882a593Smuzhiyun "50ms", "100ms", "150ms", "200ms" };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(ng_delay_enum,
215*4882a593Smuzhiyun CS42L73_NGCAB, 0,
216*4882a593Smuzhiyun cs42l73_ng_delay_text);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static const char * const cs42l73_mono_mix_texts[] = {
219*4882a593Smuzhiyun "Left", "Right", "Mono Mix"};
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const unsigned int cs42l73_mono_mix_values[] = { 0, 1, 2 };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const struct soc_enum spk_asp_enum =
224*4882a593Smuzhiyun SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 6, 3,
225*4882a593Smuzhiyun ARRAY_SIZE(cs42l73_mono_mix_texts),
226*4882a593Smuzhiyun cs42l73_mono_mix_texts,
227*4882a593Smuzhiyun cs42l73_mono_mix_values);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static const struct snd_kcontrol_new spk_asp_mixer =
230*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", spk_asp_enum);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static const struct soc_enum spk_xsp_enum =
233*4882a593Smuzhiyun SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 4, 3,
234*4882a593Smuzhiyun ARRAY_SIZE(cs42l73_mono_mix_texts),
235*4882a593Smuzhiyun cs42l73_mono_mix_texts,
236*4882a593Smuzhiyun cs42l73_mono_mix_values);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static const struct snd_kcontrol_new spk_xsp_mixer =
239*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", spk_xsp_enum);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun static const struct soc_enum esl_asp_enum =
242*4882a593Smuzhiyun SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 2, 3,
243*4882a593Smuzhiyun ARRAY_SIZE(cs42l73_mono_mix_texts),
244*4882a593Smuzhiyun cs42l73_mono_mix_texts,
245*4882a593Smuzhiyun cs42l73_mono_mix_values);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const struct snd_kcontrol_new esl_asp_mixer =
248*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", esl_asp_enum);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static const struct soc_enum esl_xsp_enum =
251*4882a593Smuzhiyun SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 0, 3,
252*4882a593Smuzhiyun ARRAY_SIZE(cs42l73_mono_mix_texts),
253*4882a593Smuzhiyun cs42l73_mono_mix_texts,
254*4882a593Smuzhiyun cs42l73_mono_mix_values);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static const struct snd_kcontrol_new esl_xsp_mixer =
257*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", esl_xsp_enum);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static const char * const cs42l73_ip_swap_text[] = {
260*4882a593Smuzhiyun "Stereo", "Mono A", "Mono B", "Swap A-B"};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(ip_swap_enum,
263*4882a593Smuzhiyun CS42L73_MIOPC, 6,
264*4882a593Smuzhiyun cs42l73_ip_swap_text);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static const char * const cs42l73_spo_mixer_text[] = {"Mono", "Stereo"};
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(vsp_output_mux_enum,
269*4882a593Smuzhiyun CS42L73_MIXERCTL, 5,
270*4882a593Smuzhiyun cs42l73_spo_mixer_text);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(xsp_output_mux_enum,
273*4882a593Smuzhiyun CS42L73_MIXERCTL, 4,
274*4882a593Smuzhiyun cs42l73_spo_mixer_text);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static const struct snd_kcontrol_new hp_amp_ctl =
277*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 0, 1, 1);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun static const struct snd_kcontrol_new lo_amp_ctl =
280*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 1, 1, 1);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static const struct snd_kcontrol_new spk_amp_ctl =
283*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 2, 1, 1);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static const struct snd_kcontrol_new spklo_amp_ctl =
286*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 4, 1, 1);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static const struct snd_kcontrol_new ear_amp_ctl =
289*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 3, 1, 1);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static const struct snd_kcontrol_new cs42l73_snd_controls[] = {
292*4882a593Smuzhiyun SOC_DOUBLE_R_SX_TLV("Headphone Analog Playback Volume",
293*4882a593Smuzhiyun CS42L73_HPAAVOL, CS42L73_HPBAVOL, 0,
294*4882a593Smuzhiyun 0x41, 0x4B, hpaloa_tlv),
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun SOC_DOUBLE_R_SX_TLV("LineOut Analog Playback Volume", CS42L73_LOAAVOL,
297*4882a593Smuzhiyun CS42L73_LOBAVOL, 0, 0x41, 0x4B, hpaloa_tlv),
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun SOC_DOUBLE_R_SX_TLV("Input PGA Analog Volume", CS42L73_MICAPREPGAAVOL,
300*4882a593Smuzhiyun CS42L73_MICBPREPGABVOL, 0, 0x34,
301*4882a593Smuzhiyun 0x24, micpga_tlv),
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun SOC_DOUBLE_R("MIC Preamp Switch", CS42L73_MICAPREPGAAVOL,
304*4882a593Smuzhiyun CS42L73_MICBPREPGABVOL, 6, 1, 1),
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun SOC_DOUBLE_R_SX_TLV("Input Path Digital Volume", CS42L73_IPADVOL,
307*4882a593Smuzhiyun CS42L73_IPBDVOL, 0, 0xA0, 0x6C, ipd_tlv),
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun SOC_DOUBLE_R_SX_TLV("HL Digital Playback Volume",
310*4882a593Smuzhiyun CS42L73_HLADVOL, CS42L73_HLBDVOL,
311*4882a593Smuzhiyun 0, 0x34, 0xE4, hl_tlv),
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC A Boost Volume",
314*4882a593Smuzhiyun CS42L73_ADCIPC, 2, 0x01, 1, adc_boost_tlv),
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC B Boost Volume",
317*4882a593Smuzhiyun CS42L73_ADCIPC, 6, 0x01, 1, adc_boost_tlv),
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("Speakerphone Digital Volume",
320*4882a593Smuzhiyun CS42L73_SPKDVOL, 0, 0x34, 0xE4, hl_tlv),
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("Ear Speaker Digital Volume",
323*4882a593Smuzhiyun CS42L73_ESLDVOL, 0, 0x34, 0xE4, hl_tlv),
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun SOC_DOUBLE_R("Headphone Analog Playback Switch", CS42L73_HPAAVOL,
326*4882a593Smuzhiyun CS42L73_HPBAVOL, 7, 1, 1),
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun SOC_DOUBLE_R("LineOut Analog Playback Switch", CS42L73_LOAAVOL,
329*4882a593Smuzhiyun CS42L73_LOBAVOL, 7, 1, 1),
330*4882a593Smuzhiyun SOC_DOUBLE("Input Path Digital Switch", CS42L73_ADCIPC, 0, 4, 1, 1),
331*4882a593Smuzhiyun SOC_DOUBLE("HL Digital Playback Switch", CS42L73_PBDC, 0,
332*4882a593Smuzhiyun 1, 1, 1),
333*4882a593Smuzhiyun SOC_SINGLE("Speakerphone Digital Playback Switch", CS42L73_PBDC, 2, 1,
334*4882a593Smuzhiyun 1),
335*4882a593Smuzhiyun SOC_SINGLE("Ear Speaker Digital Playback Switch", CS42L73_PBDC, 3, 1,
336*4882a593Smuzhiyun 1),
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun SOC_SINGLE("PGA Soft-Ramp Switch", CS42L73_MIOPC, 3, 1, 0),
339*4882a593Smuzhiyun SOC_SINGLE("Analog Zero Cross Switch", CS42L73_MIOPC, 2, 1, 0),
340*4882a593Smuzhiyun SOC_SINGLE("Digital Soft-Ramp Switch", CS42L73_MIOPC, 1, 1, 0),
341*4882a593Smuzhiyun SOC_SINGLE("Analog Output Soft-Ramp Switch", CS42L73_MIOPC, 0, 1, 0),
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun SOC_DOUBLE("ADC Signal Polarity Switch", CS42L73_ADCIPC, 1, 5, 1,
344*4882a593Smuzhiyun 0),
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun SOC_SINGLE("HL Limiter Attack Rate", CS42L73_LIMARATEHL, 0, 0x3F,
347*4882a593Smuzhiyun 0),
348*4882a593Smuzhiyun SOC_SINGLE("HL Limiter Release Rate", CS42L73_LIMRRATEHL, 0,
349*4882a593Smuzhiyun 0x3F, 0),
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun SOC_SINGLE("HL Limiter Switch", CS42L73_LIMRRATEHL, 7, 1, 0),
353*4882a593Smuzhiyun SOC_SINGLE("HL Limiter All Channels Switch", CS42L73_LIMRRATEHL, 6, 1,
354*4882a593Smuzhiyun 0),
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun SOC_SINGLE_TLV("HL Limiter Max Threshold Volume", CS42L73_LMAXHL, 5, 7,
357*4882a593Smuzhiyun 1, limiter_tlv),
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun SOC_SINGLE_TLV("HL Limiter Cushion Volume", CS42L73_LMAXHL, 2, 7, 1,
360*4882a593Smuzhiyun limiter_tlv),
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun SOC_SINGLE("SPK Limiter Attack Rate Volume", CS42L73_LIMARATESPK, 0,
363*4882a593Smuzhiyun 0x3F, 0),
364*4882a593Smuzhiyun SOC_SINGLE("SPK Limiter Release Rate Volume", CS42L73_LIMRRATESPK, 0,
365*4882a593Smuzhiyun 0x3F, 0),
366*4882a593Smuzhiyun SOC_SINGLE("SPK Limiter Switch", CS42L73_LIMRRATESPK, 7, 1, 0),
367*4882a593Smuzhiyun SOC_SINGLE("SPK Limiter All Channels Switch", CS42L73_LIMRRATESPK,
368*4882a593Smuzhiyun 6, 1, 0),
369*4882a593Smuzhiyun SOC_SINGLE_TLV("SPK Limiter Max Threshold Volume", CS42L73_LMAXSPK, 5,
370*4882a593Smuzhiyun 7, 1, limiter_tlv),
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun SOC_SINGLE_TLV("SPK Limiter Cushion Volume", CS42L73_LMAXSPK, 2, 7, 1,
373*4882a593Smuzhiyun limiter_tlv),
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun SOC_SINGLE("ESL Limiter Attack Rate Volume", CS42L73_LIMARATEESL, 0,
376*4882a593Smuzhiyun 0x3F, 0),
377*4882a593Smuzhiyun SOC_SINGLE("ESL Limiter Release Rate Volume", CS42L73_LIMRRATEESL, 0,
378*4882a593Smuzhiyun 0x3F, 0),
379*4882a593Smuzhiyun SOC_SINGLE("ESL Limiter Switch", CS42L73_LIMRRATEESL, 7, 1, 0),
380*4882a593Smuzhiyun SOC_SINGLE_TLV("ESL Limiter Max Threshold Volume", CS42L73_LMAXESL, 5,
381*4882a593Smuzhiyun 7, 1, limiter_tlv),
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun SOC_SINGLE_TLV("ESL Limiter Cushion Volume", CS42L73_LMAXESL, 2, 7, 1,
384*4882a593Smuzhiyun limiter_tlv),
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun SOC_SINGLE("ALC Attack Rate Volume", CS42L73_ALCARATE, 0, 0x3F, 0),
387*4882a593Smuzhiyun SOC_SINGLE("ALC Release Rate Volume", CS42L73_ALCRRATE, 0, 0x3F, 0),
388*4882a593Smuzhiyun SOC_DOUBLE("ALC Switch", CS42L73_ALCARATE, 6, 7, 1, 0),
389*4882a593Smuzhiyun SOC_SINGLE_TLV("ALC Max Threshold Volume", CS42L73_ALCMINMAX, 5, 7, 0,
390*4882a593Smuzhiyun limiter_tlv),
391*4882a593Smuzhiyun SOC_SINGLE_TLV("ALC Min Threshold Volume", CS42L73_ALCMINMAX, 2, 7, 0,
392*4882a593Smuzhiyun limiter_tlv),
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun SOC_DOUBLE("NG Enable Switch", CS42L73_NGCAB, 6, 7, 1, 0),
395*4882a593Smuzhiyun SOC_SINGLE("NG Boost Switch", CS42L73_NGCAB, 5, 1, 0),
396*4882a593Smuzhiyun /*
397*4882a593Smuzhiyun NG Threshold depends on NG_BOOTSAB, which selects
398*4882a593Smuzhiyun between two threshold scales in decibels.
399*4882a593Smuzhiyun Set linear values for now ..
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun SOC_SINGLE("NG Threshold", CS42L73_NGCAB, 2, 7, 0),
402*4882a593Smuzhiyun SOC_ENUM("NG Delay", ng_delay_enum),
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("XSP-IP Volume",
405*4882a593Smuzhiyun CS42L73_XSPAIPAA, CS42L73_XSPBIPBA, 0, 0x3F, 1,
406*4882a593Smuzhiyun attn_tlv),
407*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("XSP-XSP Volume",
408*4882a593Smuzhiyun CS42L73_XSPAXSPAA, CS42L73_XSPBXSPBA, 0, 0x3F, 1,
409*4882a593Smuzhiyun attn_tlv),
410*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("XSP-ASP Volume",
411*4882a593Smuzhiyun CS42L73_XSPAASPAA, CS42L73_XSPAASPBA, 0, 0x3F, 1,
412*4882a593Smuzhiyun attn_tlv),
413*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("XSP-VSP Volume",
414*4882a593Smuzhiyun CS42L73_XSPAVSPMA, CS42L73_XSPBVSPMA, 0, 0x3F, 1,
415*4882a593Smuzhiyun attn_tlv),
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("ASP-IP Volume",
418*4882a593Smuzhiyun CS42L73_ASPAIPAA, CS42L73_ASPBIPBA, 0, 0x3F, 1,
419*4882a593Smuzhiyun attn_tlv),
420*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("ASP-XSP Volume",
421*4882a593Smuzhiyun CS42L73_ASPAXSPAA, CS42L73_ASPBXSPBA, 0, 0x3F, 1,
422*4882a593Smuzhiyun attn_tlv),
423*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("ASP-ASP Volume",
424*4882a593Smuzhiyun CS42L73_ASPAASPAA, CS42L73_ASPBASPBA, 0, 0x3F, 1,
425*4882a593Smuzhiyun attn_tlv),
426*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("ASP-VSP Volume",
427*4882a593Smuzhiyun CS42L73_ASPAVSPMA, CS42L73_ASPBVSPMA, 0, 0x3F, 1,
428*4882a593Smuzhiyun attn_tlv),
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("VSP-IP Volume",
431*4882a593Smuzhiyun CS42L73_VSPAIPAA, CS42L73_VSPBIPBA, 0, 0x3F, 1,
432*4882a593Smuzhiyun attn_tlv),
433*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("VSP-XSP Volume",
434*4882a593Smuzhiyun CS42L73_VSPAXSPAA, CS42L73_VSPBXSPBA, 0, 0x3F, 1,
435*4882a593Smuzhiyun attn_tlv),
436*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("VSP-ASP Volume",
437*4882a593Smuzhiyun CS42L73_VSPAASPAA, CS42L73_VSPBASPBA, 0, 0x3F, 1,
438*4882a593Smuzhiyun attn_tlv),
439*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("VSP-VSP Volume",
440*4882a593Smuzhiyun CS42L73_VSPAVSPMA, CS42L73_VSPBVSPMA, 0, 0x3F, 1,
441*4882a593Smuzhiyun attn_tlv),
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HL-IP Volume",
444*4882a593Smuzhiyun CS42L73_HLAIPAA, CS42L73_HLBIPBA, 0, 0x3F, 1,
445*4882a593Smuzhiyun attn_tlv),
446*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HL-XSP Volume",
447*4882a593Smuzhiyun CS42L73_HLAXSPAA, CS42L73_HLBXSPBA, 0, 0x3F, 1,
448*4882a593Smuzhiyun attn_tlv),
449*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HL-ASP Volume",
450*4882a593Smuzhiyun CS42L73_HLAASPAA, CS42L73_HLBASPBA, 0, 0x3F, 1,
451*4882a593Smuzhiyun attn_tlv),
452*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HL-VSP Volume",
453*4882a593Smuzhiyun CS42L73_HLAVSPMA, CS42L73_HLBVSPMA, 0, 0x3F, 1,
454*4882a593Smuzhiyun attn_tlv),
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun SOC_SINGLE_TLV("SPK-IP Mono Volume",
457*4882a593Smuzhiyun CS42L73_SPKMIPMA, 0, 0x3F, 1, attn_tlv),
458*4882a593Smuzhiyun SOC_SINGLE_TLV("SPK-XSP Mono Volume",
459*4882a593Smuzhiyun CS42L73_SPKMXSPA, 0, 0x3F, 1, attn_tlv),
460*4882a593Smuzhiyun SOC_SINGLE_TLV("SPK-ASP Mono Volume",
461*4882a593Smuzhiyun CS42L73_SPKMASPA, 0, 0x3F, 1, attn_tlv),
462*4882a593Smuzhiyun SOC_SINGLE_TLV("SPK-VSP Mono Volume",
463*4882a593Smuzhiyun CS42L73_SPKMVSPMA, 0, 0x3F, 1, attn_tlv),
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun SOC_SINGLE_TLV("ESL-IP Mono Volume",
466*4882a593Smuzhiyun CS42L73_ESLMIPMA, 0, 0x3F, 1, attn_tlv),
467*4882a593Smuzhiyun SOC_SINGLE_TLV("ESL-XSP Mono Volume",
468*4882a593Smuzhiyun CS42L73_ESLMXSPA, 0, 0x3F, 1, attn_tlv),
469*4882a593Smuzhiyun SOC_SINGLE_TLV("ESL-ASP Mono Volume",
470*4882a593Smuzhiyun CS42L73_ESLMASPA, 0, 0x3F, 1, attn_tlv),
471*4882a593Smuzhiyun SOC_SINGLE_TLV("ESL-VSP Mono Volume",
472*4882a593Smuzhiyun CS42L73_ESLMVSPMA, 0, 0x3F, 1, attn_tlv),
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun SOC_ENUM("IP Digital Swap/Mono Select", ip_swap_enum),
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun SOC_ENUM("VSPOUT Mono/Stereo Select", vsp_output_mux_enum),
477*4882a593Smuzhiyun SOC_ENUM("XSPOUT Mono/Stereo Select", xsp_output_mux_enum),
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun
cs42l73_spklo_spk_amp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)480*4882a593Smuzhiyun static int cs42l73_spklo_spk_amp_event(struct snd_soc_dapm_widget *w,
481*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
484*4882a593Smuzhiyun struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
485*4882a593Smuzhiyun switch (event) {
486*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
487*4882a593Smuzhiyun /* 150 ms delay between setting PDN and MCLKDIS */
488*4882a593Smuzhiyun priv->shutdwn_delay = 150;
489*4882a593Smuzhiyun break;
490*4882a593Smuzhiyun default:
491*4882a593Smuzhiyun pr_err("Invalid event = 0x%x\n", event);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
cs42l73_ear_amp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)496*4882a593Smuzhiyun static int cs42l73_ear_amp_event(struct snd_soc_dapm_widget *w,
497*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
500*4882a593Smuzhiyun struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
501*4882a593Smuzhiyun switch (event) {
502*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
503*4882a593Smuzhiyun /* 50 ms delay between setting PDN and MCLKDIS */
504*4882a593Smuzhiyun if (priv->shutdwn_delay < 50)
505*4882a593Smuzhiyun priv->shutdwn_delay = 50;
506*4882a593Smuzhiyun break;
507*4882a593Smuzhiyun default:
508*4882a593Smuzhiyun pr_err("Invalid event = 0x%x\n", event);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun
cs42l73_hp_amp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)514*4882a593Smuzhiyun static int cs42l73_hp_amp_event(struct snd_soc_dapm_widget *w,
515*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
518*4882a593Smuzhiyun struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
519*4882a593Smuzhiyun switch (event) {
520*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
521*4882a593Smuzhiyun /* 30 ms delay between setting PDN and MCLKDIS */
522*4882a593Smuzhiyun if (priv->shutdwn_delay < 30)
523*4882a593Smuzhiyun priv->shutdwn_delay = 30;
524*4882a593Smuzhiyun break;
525*4882a593Smuzhiyun default:
526*4882a593Smuzhiyun pr_err("Invalid event = 0x%x\n", event);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun return 0;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static const struct snd_soc_dapm_widget cs42l73_dapm_widgets[] = {
532*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMICA"),
533*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMICB"),
534*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINEINA"),
535*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINEINB"),
536*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC1"),
537*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC1 Bias", CS42L73_PWRCTL2, 6, 1, NULL, 0),
538*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC2"),
539*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC2 Bias", CS42L73_PWRCTL2, 7, 1, NULL, 0),
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("XSPOUTL", NULL, 0,
542*4882a593Smuzhiyun CS42L73_PWRCTL2, 1, 1),
543*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("XSPOUTR", NULL, 0,
544*4882a593Smuzhiyun CS42L73_PWRCTL2, 1, 1),
545*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("ASPOUTL", NULL, 0,
546*4882a593Smuzhiyun CS42L73_PWRCTL2, 3, 1),
547*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("ASPOUTR", NULL, 0,
548*4882a593Smuzhiyun CS42L73_PWRCTL2, 3, 1),
549*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("VSPINOUT", NULL, 0,
550*4882a593Smuzhiyun CS42L73_PWRCTL2, 4, 1),
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun SND_SOC_DAPM_PGA("PGA Left", SND_SOC_NOPM, 0, 0, NULL, 0),
553*4882a593Smuzhiyun SND_SOC_DAPM_PGA("PGA Right", SND_SOC_NOPM, 0, 0, NULL, 0),
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun SND_SOC_DAPM_MUX("PGA Left Mux", SND_SOC_NOPM, 0, 0, &pgaa_mux),
556*4882a593Smuzhiyun SND_SOC_DAPM_MUX("PGA Right Mux", SND_SOC_NOPM, 0, 0, &pgab_mux),
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC Left", NULL, CS42L73_PWRCTL1, 7, 1),
559*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC Right", NULL, CS42L73_PWRCTL1, 5, 1),
560*4882a593Smuzhiyun SND_SOC_DAPM_ADC("DMIC Left", NULL, CS42L73_PWRCTL1, 6, 1),
561*4882a593Smuzhiyun SND_SOC_DAPM_ADC("DMIC Right", NULL, CS42L73_PWRCTL1, 4, 1),
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun SND_SOC_DAPM_MIXER_NAMED_CTL("Input Left Capture", SND_SOC_NOPM,
564*4882a593Smuzhiyun 0, 0, input_left_mixer,
565*4882a593Smuzhiyun ARRAY_SIZE(input_left_mixer)),
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun SND_SOC_DAPM_MIXER_NAMED_CTL("Input Right Capture", SND_SOC_NOPM,
568*4882a593Smuzhiyun 0, 0, input_right_mixer,
569*4882a593Smuzhiyun ARRAY_SIZE(input_right_mixer)),
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("ASPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
572*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("ASPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
573*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("XSPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
574*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("XSPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
575*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("VSP Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("XSPINL", NULL, 0,
578*4882a593Smuzhiyun CS42L73_PWRCTL2, 0, 1),
579*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("XSPINR", NULL, 0,
580*4882a593Smuzhiyun CS42L73_PWRCTL2, 0, 1),
581*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("XSPINM", NULL, 0,
582*4882a593Smuzhiyun CS42L73_PWRCTL2, 0, 1),
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("ASPINL", NULL, 0,
585*4882a593Smuzhiyun CS42L73_PWRCTL2, 2, 1),
586*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("ASPINR", NULL, 0,
587*4882a593Smuzhiyun CS42L73_PWRCTL2, 2, 1),
588*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("ASPINM", NULL, 0,
589*4882a593Smuzhiyun CS42L73_PWRCTL2, 2, 1),
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("VSPINOUT", NULL, 0,
592*4882a593Smuzhiyun CS42L73_PWRCTL2, 4, 1),
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("HL Left Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
595*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("HL Right Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
596*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SPK Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
597*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("ESL Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ESL-XSP Mux", SND_SOC_NOPM,
600*4882a593Smuzhiyun 0, 0, &esl_xsp_mixer),
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ESL-ASP Mux", SND_SOC_NOPM,
603*4882a593Smuzhiyun 0, 0, &esl_asp_mixer),
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SPK-ASP Mux", SND_SOC_NOPM,
606*4882a593Smuzhiyun 0, 0, &spk_asp_mixer),
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SPK-XSP Mux", SND_SOC_NOPM,
609*4882a593Smuzhiyun 0, 0, &spk_xsp_mixer),
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HL Left DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
612*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HL Right DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
613*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SPK DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
614*4882a593Smuzhiyun SND_SOC_DAPM_PGA("ESL DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH_E("HP Amp", CS42L73_PWRCTL3, 0, 1,
617*4882a593Smuzhiyun &hp_amp_ctl, cs42l73_hp_amp_event,
618*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
619*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("LO Amp", CS42L73_PWRCTL3, 1, 1,
620*4882a593Smuzhiyun &lo_amp_ctl),
621*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH_E("SPK Amp", CS42L73_PWRCTL3, 2, 1,
622*4882a593Smuzhiyun &spk_amp_ctl, cs42l73_spklo_spk_amp_event,
623*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
624*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH_E("EAR Amp", CS42L73_PWRCTL3, 3, 1,
625*4882a593Smuzhiyun &ear_amp_ctl, cs42l73_ear_amp_event,
626*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
627*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH_E("SPKLO Amp", CS42L73_PWRCTL3, 4, 1,
628*4882a593Smuzhiyun &spklo_amp_ctl, cs42l73_spklo_spk_amp_event,
629*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOUTA"),
632*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOUTB"),
633*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUTA"),
634*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUTB"),
635*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("EAROUT"),
636*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKOUT"),
637*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKLINEOUT"),
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs42l73_audio_map[] = {
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* SPKLO EARSPK Paths */
643*4882a593Smuzhiyun {"EAROUT", NULL, "EAR Amp"},
644*4882a593Smuzhiyun {"SPKLINEOUT", NULL, "SPKLO Amp"},
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun {"EAR Amp", "Switch", "ESL DAC"},
647*4882a593Smuzhiyun {"SPKLO Amp", "Switch", "ESL DAC"},
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun {"ESL DAC", "ESL-ASP Mono Volume", "ESL Mixer"},
650*4882a593Smuzhiyun {"ESL DAC", "ESL-XSP Mono Volume", "ESL Mixer"},
651*4882a593Smuzhiyun {"ESL DAC", "ESL-VSP Mono Volume", "VSPINOUT"},
652*4882a593Smuzhiyun /* Loopback */
653*4882a593Smuzhiyun {"ESL DAC", "ESL-IP Mono Volume", "Input Left Capture"},
654*4882a593Smuzhiyun {"ESL DAC", "ESL-IP Mono Volume", "Input Right Capture"},
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun {"ESL Mixer", NULL, "ESL-ASP Mux"},
657*4882a593Smuzhiyun {"ESL Mixer", NULL, "ESL-XSP Mux"},
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun {"ESL-ASP Mux", "Left", "ASPINL"},
660*4882a593Smuzhiyun {"ESL-ASP Mux", "Right", "ASPINR"},
661*4882a593Smuzhiyun {"ESL-ASP Mux", "Mono Mix", "ASPINM"},
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun {"ESL-XSP Mux", "Left", "XSPINL"},
664*4882a593Smuzhiyun {"ESL-XSP Mux", "Right", "XSPINR"},
665*4882a593Smuzhiyun {"ESL-XSP Mux", "Mono Mix", "XSPINM"},
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* Speakerphone Paths */
668*4882a593Smuzhiyun {"SPKOUT", NULL, "SPK Amp"},
669*4882a593Smuzhiyun {"SPK Amp", "Switch", "SPK DAC"},
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun {"SPK DAC", "SPK-ASP Mono Volume", "SPK Mixer"},
672*4882a593Smuzhiyun {"SPK DAC", "SPK-XSP Mono Volume", "SPK Mixer"},
673*4882a593Smuzhiyun {"SPK DAC", "SPK-VSP Mono Volume", "VSPINOUT"},
674*4882a593Smuzhiyun /* Loopback */
675*4882a593Smuzhiyun {"SPK DAC", "SPK-IP Mono Volume", "Input Left Capture"},
676*4882a593Smuzhiyun {"SPK DAC", "SPK-IP Mono Volume", "Input Right Capture"},
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun {"SPK Mixer", NULL, "SPK-ASP Mux"},
679*4882a593Smuzhiyun {"SPK Mixer", NULL, "SPK-XSP Mux"},
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun {"SPK-ASP Mux", "Left", "ASPINL"},
682*4882a593Smuzhiyun {"SPK-ASP Mux", "Mono Mix", "ASPINM"},
683*4882a593Smuzhiyun {"SPK-ASP Mux", "Right", "ASPINR"},
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun {"SPK-XSP Mux", "Left", "XSPINL"},
686*4882a593Smuzhiyun {"SPK-XSP Mux", "Mono Mix", "XSPINM"},
687*4882a593Smuzhiyun {"SPK-XSP Mux", "Right", "XSPINR"},
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /* HP LineOUT Paths */
690*4882a593Smuzhiyun {"HPOUTA", NULL, "HP Amp"},
691*4882a593Smuzhiyun {"HPOUTB", NULL, "HP Amp"},
692*4882a593Smuzhiyun {"LINEOUTA", NULL, "LO Amp"},
693*4882a593Smuzhiyun {"LINEOUTB", NULL, "LO Amp"},
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun {"HP Amp", "Switch", "HL Left DAC"},
696*4882a593Smuzhiyun {"HP Amp", "Switch", "HL Right DAC"},
697*4882a593Smuzhiyun {"LO Amp", "Switch", "HL Left DAC"},
698*4882a593Smuzhiyun {"LO Amp", "Switch", "HL Right DAC"},
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun {"HL Left DAC", "HL-XSP Volume", "HL Left Mixer"},
701*4882a593Smuzhiyun {"HL Right DAC", "HL-XSP Volume", "HL Right Mixer"},
702*4882a593Smuzhiyun {"HL Left DAC", "HL-ASP Volume", "HL Left Mixer"},
703*4882a593Smuzhiyun {"HL Right DAC", "HL-ASP Volume", "HL Right Mixer"},
704*4882a593Smuzhiyun {"HL Left DAC", "HL-VSP Volume", "HL Left Mixer"},
705*4882a593Smuzhiyun {"HL Right DAC", "HL-VSP Volume", "HL Right Mixer"},
706*4882a593Smuzhiyun /* Loopback */
707*4882a593Smuzhiyun {"HL Left DAC", "HL-IP Volume", "HL Left Mixer"},
708*4882a593Smuzhiyun {"HL Right DAC", "HL-IP Volume", "HL Right Mixer"},
709*4882a593Smuzhiyun {"HL Left Mixer", NULL, "Input Left Capture"},
710*4882a593Smuzhiyun {"HL Right Mixer", NULL, "Input Right Capture"},
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun {"HL Left Mixer", NULL, "ASPINL"},
713*4882a593Smuzhiyun {"HL Right Mixer", NULL, "ASPINR"},
714*4882a593Smuzhiyun {"HL Left Mixer", NULL, "XSPINL"},
715*4882a593Smuzhiyun {"HL Right Mixer", NULL, "XSPINR"},
716*4882a593Smuzhiyun {"HL Left Mixer", NULL, "VSPINOUT"},
717*4882a593Smuzhiyun {"HL Right Mixer", NULL, "VSPINOUT"},
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun {"ASPINL", NULL, "ASP Playback"},
720*4882a593Smuzhiyun {"ASPINM", NULL, "ASP Playback"},
721*4882a593Smuzhiyun {"ASPINR", NULL, "ASP Playback"},
722*4882a593Smuzhiyun {"XSPINL", NULL, "XSP Playback"},
723*4882a593Smuzhiyun {"XSPINM", NULL, "XSP Playback"},
724*4882a593Smuzhiyun {"XSPINR", NULL, "XSP Playback"},
725*4882a593Smuzhiyun {"VSPINOUT", NULL, "VSP Playback"},
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* Capture Paths */
728*4882a593Smuzhiyun {"MIC1", NULL, "MIC1 Bias"},
729*4882a593Smuzhiyun {"PGA Left Mux", "Mic 1", "MIC1"},
730*4882a593Smuzhiyun {"MIC2", NULL, "MIC2 Bias"},
731*4882a593Smuzhiyun {"PGA Right Mux", "Mic 2", "MIC2"},
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun {"PGA Left Mux", "Line A", "LINEINA"},
734*4882a593Smuzhiyun {"PGA Right Mux", "Line B", "LINEINB"},
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun {"PGA Left", NULL, "PGA Left Mux"},
737*4882a593Smuzhiyun {"PGA Right", NULL, "PGA Right Mux"},
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun {"ADC Left", NULL, "PGA Left"},
740*4882a593Smuzhiyun {"ADC Right", NULL, "PGA Right"},
741*4882a593Smuzhiyun {"DMIC Left", NULL, "DMICA"},
742*4882a593Smuzhiyun {"DMIC Right", NULL, "DMICB"},
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun {"Input Left Capture", "ADC Left Input", "ADC Left"},
745*4882a593Smuzhiyun {"Input Right Capture", "ADC Right Input", "ADC Right"},
746*4882a593Smuzhiyun {"Input Left Capture", "DMIC Left Input", "DMIC Left"},
747*4882a593Smuzhiyun {"Input Right Capture", "DMIC Right Input", "DMIC Right"},
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* Audio Capture */
750*4882a593Smuzhiyun {"ASPL Output Mixer", NULL, "Input Left Capture"},
751*4882a593Smuzhiyun {"ASPR Output Mixer", NULL, "Input Right Capture"},
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun {"ASPOUTL", "ASP-IP Volume", "ASPL Output Mixer"},
754*4882a593Smuzhiyun {"ASPOUTR", "ASP-IP Volume", "ASPR Output Mixer"},
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* Auxillary Capture */
757*4882a593Smuzhiyun {"XSPL Output Mixer", NULL, "Input Left Capture"},
758*4882a593Smuzhiyun {"XSPR Output Mixer", NULL, "Input Right Capture"},
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun {"XSPOUTL", "XSP-IP Volume", "XSPL Output Mixer"},
761*4882a593Smuzhiyun {"XSPOUTR", "XSP-IP Volume", "XSPR Output Mixer"},
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun {"XSPOUTL", NULL, "XSPL Output Mixer"},
764*4882a593Smuzhiyun {"XSPOUTR", NULL, "XSPR Output Mixer"},
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* Voice Capture */
767*4882a593Smuzhiyun {"VSP Output Mixer", NULL, "Input Left Capture"},
768*4882a593Smuzhiyun {"VSP Output Mixer", NULL, "Input Right Capture"},
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun {"VSPINOUT", "VSP-IP Volume", "VSP Output Mixer"},
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun {"VSPINOUT", NULL, "VSP Output Mixer"},
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun {"ASP Capture", NULL, "ASPOUTL"},
775*4882a593Smuzhiyun {"ASP Capture", NULL, "ASPOUTR"},
776*4882a593Smuzhiyun {"XSP Capture", NULL, "XSPOUTL"},
777*4882a593Smuzhiyun {"XSP Capture", NULL, "XSPOUTR"},
778*4882a593Smuzhiyun {"VSP Capture", NULL, "VSPINOUT"},
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun struct cs42l73_mclk_div {
782*4882a593Smuzhiyun u32 mclk;
783*4882a593Smuzhiyun u32 srate;
784*4882a593Smuzhiyun u8 mmcc;
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun static const struct cs42l73_mclk_div cs42l73_mclk_coeffs[] = {
788*4882a593Smuzhiyun /* MCLK, Sample Rate, xMMCC[5:0] */
789*4882a593Smuzhiyun {5644800, 11025, 0x30},
790*4882a593Smuzhiyun {5644800, 22050, 0x20},
791*4882a593Smuzhiyun {5644800, 44100, 0x10},
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun {6000000, 8000, 0x39},
794*4882a593Smuzhiyun {6000000, 11025, 0x33},
795*4882a593Smuzhiyun {6000000, 12000, 0x31},
796*4882a593Smuzhiyun {6000000, 16000, 0x29},
797*4882a593Smuzhiyun {6000000, 22050, 0x23},
798*4882a593Smuzhiyun {6000000, 24000, 0x21},
799*4882a593Smuzhiyun {6000000, 32000, 0x19},
800*4882a593Smuzhiyun {6000000, 44100, 0x13},
801*4882a593Smuzhiyun {6000000, 48000, 0x11},
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun {6144000, 8000, 0x38},
804*4882a593Smuzhiyun {6144000, 12000, 0x30},
805*4882a593Smuzhiyun {6144000, 16000, 0x28},
806*4882a593Smuzhiyun {6144000, 24000, 0x20},
807*4882a593Smuzhiyun {6144000, 32000, 0x18},
808*4882a593Smuzhiyun {6144000, 48000, 0x10},
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun {6500000, 8000, 0x3C},
811*4882a593Smuzhiyun {6500000, 11025, 0x35},
812*4882a593Smuzhiyun {6500000, 12000, 0x34},
813*4882a593Smuzhiyun {6500000, 16000, 0x2C},
814*4882a593Smuzhiyun {6500000, 22050, 0x25},
815*4882a593Smuzhiyun {6500000, 24000, 0x24},
816*4882a593Smuzhiyun {6500000, 32000, 0x1C},
817*4882a593Smuzhiyun {6500000, 44100, 0x15},
818*4882a593Smuzhiyun {6500000, 48000, 0x14},
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun {6400000, 8000, 0x3E},
821*4882a593Smuzhiyun {6400000, 11025, 0x37},
822*4882a593Smuzhiyun {6400000, 12000, 0x36},
823*4882a593Smuzhiyun {6400000, 16000, 0x2E},
824*4882a593Smuzhiyun {6400000, 22050, 0x27},
825*4882a593Smuzhiyun {6400000, 24000, 0x26},
826*4882a593Smuzhiyun {6400000, 32000, 0x1E},
827*4882a593Smuzhiyun {6400000, 44100, 0x17},
828*4882a593Smuzhiyun {6400000, 48000, 0x16},
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun struct cs42l73_mclkx_div {
832*4882a593Smuzhiyun u32 mclkx;
833*4882a593Smuzhiyun u8 ratio;
834*4882a593Smuzhiyun u8 mclkdiv;
835*4882a593Smuzhiyun };
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun static const struct cs42l73_mclkx_div cs42l73_mclkx_coeffs[] = {
838*4882a593Smuzhiyun {5644800, 1, 0}, /* 5644800 */
839*4882a593Smuzhiyun {6000000, 1, 0}, /* 6000000 */
840*4882a593Smuzhiyun {6144000, 1, 0}, /* 6144000 */
841*4882a593Smuzhiyun {11289600, 2, 2}, /* 5644800 */
842*4882a593Smuzhiyun {12288000, 2, 2}, /* 6144000 */
843*4882a593Smuzhiyun {12000000, 2, 2}, /* 6000000 */
844*4882a593Smuzhiyun {13000000, 2, 2}, /* 6500000 */
845*4882a593Smuzhiyun {19200000, 3, 3}, /* 6400000 */
846*4882a593Smuzhiyun {24000000, 4, 4}, /* 6000000 */
847*4882a593Smuzhiyun {26000000, 4, 4}, /* 6500000 */
848*4882a593Smuzhiyun {38400000, 6, 5} /* 6400000 */
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun
cs42l73_get_mclkx_coeff(int mclkx)851*4882a593Smuzhiyun static int cs42l73_get_mclkx_coeff(int mclkx)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun int i;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cs42l73_mclkx_coeffs); i++) {
856*4882a593Smuzhiyun if (cs42l73_mclkx_coeffs[i].mclkx == mclkx)
857*4882a593Smuzhiyun return i;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun return -EINVAL;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
cs42l73_get_mclk_coeff(int mclk,int srate)862*4882a593Smuzhiyun static int cs42l73_get_mclk_coeff(int mclk, int srate)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun int i;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cs42l73_mclk_coeffs); i++) {
867*4882a593Smuzhiyun if (cs42l73_mclk_coeffs[i].mclk == mclk &&
868*4882a593Smuzhiyun cs42l73_mclk_coeffs[i].srate == srate)
869*4882a593Smuzhiyun return i;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun return -EINVAL;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
cs42l73_set_mclk(struct snd_soc_dai * dai,unsigned int freq)875*4882a593Smuzhiyun static int cs42l73_set_mclk(struct snd_soc_dai *dai, unsigned int freq)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
878*4882a593Smuzhiyun struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun int mclkx_coeff;
881*4882a593Smuzhiyun u32 mclk = 0;
882*4882a593Smuzhiyun u8 dmmcc = 0;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* MCLKX -> MCLK */
885*4882a593Smuzhiyun mclkx_coeff = cs42l73_get_mclkx_coeff(freq);
886*4882a593Smuzhiyun if (mclkx_coeff < 0)
887*4882a593Smuzhiyun return mclkx_coeff;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun mclk = cs42l73_mclkx_coeffs[mclkx_coeff].mclkx /
890*4882a593Smuzhiyun cs42l73_mclkx_coeffs[mclkx_coeff].ratio;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun dev_dbg(component->dev, "MCLK%u %u <-> internal MCLK %u\n",
893*4882a593Smuzhiyun priv->mclksel + 1, cs42l73_mclkx_coeffs[mclkx_coeff].mclkx,
894*4882a593Smuzhiyun mclk);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun dmmcc = (priv->mclksel << 4) |
897*4882a593Smuzhiyun (cs42l73_mclkx_coeffs[mclkx_coeff].mclkdiv << 1);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun snd_soc_component_write(component, CS42L73_DMMCC, dmmcc);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun priv->sysclk = mclkx_coeff;
902*4882a593Smuzhiyun priv->mclk = mclk;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
cs42l73_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)907*4882a593Smuzhiyun static int cs42l73_set_sysclk(struct snd_soc_dai *dai,
908*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
911*4882a593Smuzhiyun struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun switch (clk_id) {
914*4882a593Smuzhiyun case CS42L73_CLKID_MCLK1:
915*4882a593Smuzhiyun break;
916*4882a593Smuzhiyun case CS42L73_CLKID_MCLK2:
917*4882a593Smuzhiyun break;
918*4882a593Smuzhiyun default:
919*4882a593Smuzhiyun return -EINVAL;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if ((cs42l73_set_mclk(dai, freq)) < 0) {
923*4882a593Smuzhiyun dev_err(component->dev, "Unable to set MCLK for dai %s\n",
924*4882a593Smuzhiyun dai->name);
925*4882a593Smuzhiyun return -EINVAL;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun priv->mclksel = clk_id;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
cs42l73_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)933*4882a593Smuzhiyun static int cs42l73_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
936*4882a593Smuzhiyun struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
937*4882a593Smuzhiyun u8 id = codec_dai->id;
938*4882a593Smuzhiyun unsigned int inv, format;
939*4882a593Smuzhiyun u8 spc, mmcc;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun spc = snd_soc_component_read(component, CS42L73_SPC(id));
942*4882a593Smuzhiyun mmcc = snd_soc_component_read(component, CS42L73_MMCC(id));
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
945*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
946*4882a593Smuzhiyun mmcc |= CS42L73_MS_MASTER;
947*4882a593Smuzhiyun break;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
950*4882a593Smuzhiyun mmcc &= ~CS42L73_MS_MASTER;
951*4882a593Smuzhiyun break;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun default:
954*4882a593Smuzhiyun return -EINVAL;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun format = (fmt & SND_SOC_DAIFMT_FORMAT_MASK);
958*4882a593Smuzhiyun inv = (fmt & SND_SOC_DAIFMT_INV_MASK);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun switch (format) {
961*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
962*4882a593Smuzhiyun spc &= ~CS42L73_SPDIF_PCM;
963*4882a593Smuzhiyun break;
964*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
965*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
966*4882a593Smuzhiyun if (mmcc & CS42L73_MS_MASTER) {
967*4882a593Smuzhiyun dev_err(component->dev,
968*4882a593Smuzhiyun "PCM format in slave mode only\n");
969*4882a593Smuzhiyun return -EINVAL;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun if (id == CS42L73_ASP) {
972*4882a593Smuzhiyun dev_err(component->dev,
973*4882a593Smuzhiyun "PCM format is not supported on ASP port\n");
974*4882a593Smuzhiyun return -EINVAL;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun spc |= CS42L73_SPDIF_PCM;
977*4882a593Smuzhiyun break;
978*4882a593Smuzhiyun default:
979*4882a593Smuzhiyun return -EINVAL;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun if (spc & CS42L73_SPDIF_PCM) {
983*4882a593Smuzhiyun /* Clear PCM mode, clear PCM_BIT_ORDER bit for MSB->LSB */
984*4882a593Smuzhiyun spc &= ~(CS42L73_PCM_MODE_MASK | CS42L73_PCM_BIT_ORDER);
985*4882a593Smuzhiyun switch (format) {
986*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
987*4882a593Smuzhiyun if (inv == SND_SOC_DAIFMT_IB_IF)
988*4882a593Smuzhiyun spc |= CS42L73_PCM_MODE0;
989*4882a593Smuzhiyun if (inv == SND_SOC_DAIFMT_IB_NF)
990*4882a593Smuzhiyun spc |= CS42L73_PCM_MODE1;
991*4882a593Smuzhiyun break;
992*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
993*4882a593Smuzhiyun if (inv == SND_SOC_DAIFMT_IB_IF)
994*4882a593Smuzhiyun spc |= CS42L73_PCM_MODE1;
995*4882a593Smuzhiyun break;
996*4882a593Smuzhiyun default:
997*4882a593Smuzhiyun return -EINVAL;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun priv->config[id].spc = spc;
1002*4882a593Smuzhiyun priv->config[id].mmcc = mmcc;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun static const unsigned int cs42l73_asrc_rates[] = {
1008*4882a593Smuzhiyun 8000, 11025, 12000, 16000, 22050,
1009*4882a593Smuzhiyun 24000, 32000, 44100, 48000
1010*4882a593Smuzhiyun };
1011*4882a593Smuzhiyun
cs42l73_get_xspfs_coeff(u32 rate)1012*4882a593Smuzhiyun static unsigned int cs42l73_get_xspfs_coeff(u32 rate)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun int i;
1015*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cs42l73_asrc_rates); i++) {
1016*4882a593Smuzhiyun if (cs42l73_asrc_rates[i] == rate)
1017*4882a593Smuzhiyun return i + 1;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun return 0; /* 0 = Don't know */
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
cs42l73_update_asrc(struct snd_soc_component * component,int id,int srate)1022*4882a593Smuzhiyun static void cs42l73_update_asrc(struct snd_soc_component *component, int id, int srate)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun u8 spfs = 0;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun if (srate > 0)
1027*4882a593Smuzhiyun spfs = cs42l73_get_xspfs_coeff(srate);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun switch (id) {
1030*4882a593Smuzhiyun case CS42L73_XSP:
1031*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS42L73_VXSPFS, 0x0f, spfs);
1032*4882a593Smuzhiyun break;
1033*4882a593Smuzhiyun case CS42L73_ASP:
1034*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS42L73_ASPC, 0x3c, spfs << 2);
1035*4882a593Smuzhiyun break;
1036*4882a593Smuzhiyun case CS42L73_VSP:
1037*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS42L73_VXSPFS, 0xf0, spfs << 4);
1038*4882a593Smuzhiyun break;
1039*4882a593Smuzhiyun default:
1040*4882a593Smuzhiyun break;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
cs42l73_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1044*4882a593Smuzhiyun static int cs42l73_pcm_hw_params(struct snd_pcm_substream *substream,
1045*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
1046*4882a593Smuzhiyun struct snd_soc_dai *dai)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1049*4882a593Smuzhiyun struct cs42l73_private *priv = snd_soc_component_get_drvdata(component);
1050*4882a593Smuzhiyun int id = dai->id;
1051*4882a593Smuzhiyun int mclk_coeff;
1052*4882a593Smuzhiyun int srate = params_rate(params);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun if (priv->config[id].mmcc & CS42L73_MS_MASTER) {
1055*4882a593Smuzhiyun /* CS42L73 Master */
1056*4882a593Smuzhiyun /* MCLK -> srate */
1057*4882a593Smuzhiyun mclk_coeff =
1058*4882a593Smuzhiyun cs42l73_get_mclk_coeff(priv->mclk, srate);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun if (mclk_coeff < 0)
1061*4882a593Smuzhiyun return -EINVAL;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun dev_dbg(component->dev,
1064*4882a593Smuzhiyun "DAI[%d]: MCLK %u, srate %u, MMCC[5:0] = %x\n",
1065*4882a593Smuzhiyun id, priv->mclk, srate,
1066*4882a593Smuzhiyun cs42l73_mclk_coeffs[mclk_coeff].mmcc);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun priv->config[id].mmcc &= 0xC0;
1069*4882a593Smuzhiyun priv->config[id].mmcc |= cs42l73_mclk_coeffs[mclk_coeff].mmcc;
1070*4882a593Smuzhiyun priv->config[id].spc &= 0xFC;
1071*4882a593Smuzhiyun /* Use SCLK=64*Fs if internal MCLK >= 6.4MHz */
1072*4882a593Smuzhiyun if (priv->mclk >= 6400000)
1073*4882a593Smuzhiyun priv->config[id].spc |= CS42L73_MCK_SCLK_64FS;
1074*4882a593Smuzhiyun else
1075*4882a593Smuzhiyun priv->config[id].spc |= CS42L73_MCK_SCLK_MCLK;
1076*4882a593Smuzhiyun } else {
1077*4882a593Smuzhiyun /* CS42L73 Slave */
1078*4882a593Smuzhiyun priv->config[id].spc &= 0xFC;
1079*4882a593Smuzhiyun priv->config[id].spc |= CS42L73_MCK_SCLK_64FS;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun /* Update ASRCs */
1082*4882a593Smuzhiyun priv->config[id].srate = srate;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun snd_soc_component_write(component, CS42L73_SPC(id), priv->config[id].spc);
1085*4882a593Smuzhiyun snd_soc_component_write(component, CS42L73_MMCC(id), priv->config[id].mmcc);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun cs42l73_update_asrc(component, id, srate);
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun return 0;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
cs42l73_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1092*4882a593Smuzhiyun static int cs42l73_set_bias_level(struct snd_soc_component *component,
1093*4882a593Smuzhiyun enum snd_soc_bias_level level)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun struct cs42l73_private *cs42l73 = snd_soc_component_get_drvdata(component);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun switch (level) {
1098*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
1099*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS42L73_DMMCC, CS42L73_MCLKDIS, 0);
1100*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS42L73_PWRCTL1, CS42L73_PDN, 0);
1101*4882a593Smuzhiyun break;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1104*4882a593Smuzhiyun break;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1107*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1108*4882a593Smuzhiyun regcache_cache_only(cs42l73->regmap, false);
1109*4882a593Smuzhiyun regcache_sync(cs42l73->regmap);
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS42L73_PWRCTL1, CS42L73_PDN, 1);
1112*4882a593Smuzhiyun break;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
1115*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS42L73_PWRCTL1, CS42L73_PDN, 1);
1116*4882a593Smuzhiyun if (cs42l73->shutdwn_delay > 0) {
1117*4882a593Smuzhiyun mdelay(cs42l73->shutdwn_delay);
1118*4882a593Smuzhiyun cs42l73->shutdwn_delay = 0;
1119*4882a593Smuzhiyun } else {
1120*4882a593Smuzhiyun mdelay(15); /* Min amount of time requred to power
1121*4882a593Smuzhiyun * down.
1122*4882a593Smuzhiyun */
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS42L73_DMMCC, CS42L73_MCLKDIS, 1);
1125*4882a593Smuzhiyun break;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun return 0;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
cs42l73_set_tristate(struct snd_soc_dai * dai,int tristate)1130*4882a593Smuzhiyun static int cs42l73_set_tristate(struct snd_soc_dai *dai, int tristate)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1133*4882a593Smuzhiyun int id = dai->id;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun return snd_soc_component_update_bits(component, CS42L73_SPC(id), CS42L73_SP_3ST,
1136*4882a593Smuzhiyun tristate << 7);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_list constraints_12_24 = {
1140*4882a593Smuzhiyun .count = ARRAY_SIZE(cs42l73_asrc_rates),
1141*4882a593Smuzhiyun .list = cs42l73_asrc_rates,
1142*4882a593Smuzhiyun };
1143*4882a593Smuzhiyun
cs42l73_pcm_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)1144*4882a593Smuzhiyun static int cs42l73_pcm_startup(struct snd_pcm_substream *substream,
1145*4882a593Smuzhiyun struct snd_soc_dai *dai)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun snd_pcm_hw_constraint_list(substream->runtime, 0,
1148*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_RATE,
1149*4882a593Smuzhiyun &constraints_12_24);
1150*4882a593Smuzhiyun return 0;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun #define CS42L73_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
1155*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE)
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun static const struct snd_soc_dai_ops cs42l73_ops = {
1158*4882a593Smuzhiyun .startup = cs42l73_pcm_startup,
1159*4882a593Smuzhiyun .hw_params = cs42l73_pcm_hw_params,
1160*4882a593Smuzhiyun .set_fmt = cs42l73_set_dai_fmt,
1161*4882a593Smuzhiyun .set_sysclk = cs42l73_set_sysclk,
1162*4882a593Smuzhiyun .set_tristate = cs42l73_set_tristate,
1163*4882a593Smuzhiyun };
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun static struct snd_soc_dai_driver cs42l73_dai[] = {
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun .name = "cs42l73-xsp",
1168*4882a593Smuzhiyun .id = CS42L73_XSP,
1169*4882a593Smuzhiyun .playback = {
1170*4882a593Smuzhiyun .stream_name = "XSP Playback",
1171*4882a593Smuzhiyun .channels_min = 1,
1172*4882a593Smuzhiyun .channels_max = 2,
1173*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_KNOT,
1174*4882a593Smuzhiyun .formats = CS42L73_FORMATS,
1175*4882a593Smuzhiyun },
1176*4882a593Smuzhiyun .capture = {
1177*4882a593Smuzhiyun .stream_name = "XSP Capture",
1178*4882a593Smuzhiyun .channels_min = 1,
1179*4882a593Smuzhiyun .channels_max = 2,
1180*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_KNOT,
1181*4882a593Smuzhiyun .formats = CS42L73_FORMATS,
1182*4882a593Smuzhiyun },
1183*4882a593Smuzhiyun .ops = &cs42l73_ops,
1184*4882a593Smuzhiyun .symmetric_rates = 1,
1185*4882a593Smuzhiyun },
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun .name = "cs42l73-asp",
1188*4882a593Smuzhiyun .id = CS42L73_ASP,
1189*4882a593Smuzhiyun .playback = {
1190*4882a593Smuzhiyun .stream_name = "ASP Playback",
1191*4882a593Smuzhiyun .channels_min = 2,
1192*4882a593Smuzhiyun .channels_max = 2,
1193*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_KNOT,
1194*4882a593Smuzhiyun .formats = CS42L73_FORMATS,
1195*4882a593Smuzhiyun },
1196*4882a593Smuzhiyun .capture = {
1197*4882a593Smuzhiyun .stream_name = "ASP Capture",
1198*4882a593Smuzhiyun .channels_min = 2,
1199*4882a593Smuzhiyun .channels_max = 2,
1200*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_KNOT,
1201*4882a593Smuzhiyun .formats = CS42L73_FORMATS,
1202*4882a593Smuzhiyun },
1203*4882a593Smuzhiyun .ops = &cs42l73_ops,
1204*4882a593Smuzhiyun .symmetric_rates = 1,
1205*4882a593Smuzhiyun },
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun .name = "cs42l73-vsp",
1208*4882a593Smuzhiyun .id = CS42L73_VSP,
1209*4882a593Smuzhiyun .playback = {
1210*4882a593Smuzhiyun .stream_name = "VSP Playback",
1211*4882a593Smuzhiyun .channels_min = 1,
1212*4882a593Smuzhiyun .channels_max = 2,
1213*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_KNOT,
1214*4882a593Smuzhiyun .formats = CS42L73_FORMATS,
1215*4882a593Smuzhiyun },
1216*4882a593Smuzhiyun .capture = {
1217*4882a593Smuzhiyun .stream_name = "VSP Capture",
1218*4882a593Smuzhiyun .channels_min = 1,
1219*4882a593Smuzhiyun .channels_max = 2,
1220*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_KNOT,
1221*4882a593Smuzhiyun .formats = CS42L73_FORMATS,
1222*4882a593Smuzhiyun },
1223*4882a593Smuzhiyun .ops = &cs42l73_ops,
1224*4882a593Smuzhiyun .symmetric_rates = 1,
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun };
1227*4882a593Smuzhiyun
cs42l73_probe(struct snd_soc_component * component)1228*4882a593Smuzhiyun static int cs42l73_probe(struct snd_soc_component *component)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun struct cs42l73_private *cs42l73 = snd_soc_component_get_drvdata(component);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /* Set Charge Pump Frequency */
1233*4882a593Smuzhiyun if (cs42l73->pdata.chgfreq)
1234*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS42L73_CPFCHC,
1235*4882a593Smuzhiyun CS42L73_CHARGEPUMP_MASK,
1236*4882a593Smuzhiyun cs42l73->pdata.chgfreq << 4);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun /* MCLK1 as master clk */
1239*4882a593Smuzhiyun cs42l73->mclksel = CS42L73_CLKID_MCLK1;
1240*4882a593Smuzhiyun cs42l73->mclk = 0;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun return 0;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_cs42l73 = {
1246*4882a593Smuzhiyun .probe = cs42l73_probe,
1247*4882a593Smuzhiyun .set_bias_level = cs42l73_set_bias_level,
1248*4882a593Smuzhiyun .controls = cs42l73_snd_controls,
1249*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(cs42l73_snd_controls),
1250*4882a593Smuzhiyun .dapm_widgets = cs42l73_dapm_widgets,
1251*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(cs42l73_dapm_widgets),
1252*4882a593Smuzhiyun .dapm_routes = cs42l73_audio_map,
1253*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(cs42l73_audio_map),
1254*4882a593Smuzhiyun .suspend_bias_off = 1,
1255*4882a593Smuzhiyun .idle_bias_on = 1,
1256*4882a593Smuzhiyun .use_pmdown_time = 1,
1257*4882a593Smuzhiyun .endianness = 1,
1258*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1259*4882a593Smuzhiyun };
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun static const struct regmap_config cs42l73_regmap = {
1262*4882a593Smuzhiyun .reg_bits = 8,
1263*4882a593Smuzhiyun .val_bits = 8,
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun .max_register = CS42L73_MAX_REGISTER,
1266*4882a593Smuzhiyun .reg_defaults = cs42l73_reg_defaults,
1267*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(cs42l73_reg_defaults),
1268*4882a593Smuzhiyun .volatile_reg = cs42l73_volatile_register,
1269*4882a593Smuzhiyun .readable_reg = cs42l73_readable_register,
1270*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
1271*4882a593Smuzhiyun };
1272*4882a593Smuzhiyun
cs42l73_i2c_probe(struct i2c_client * i2c_client,const struct i2c_device_id * id)1273*4882a593Smuzhiyun static int cs42l73_i2c_probe(struct i2c_client *i2c_client,
1274*4882a593Smuzhiyun const struct i2c_device_id *id)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun struct cs42l73_private *cs42l73;
1277*4882a593Smuzhiyun struct cs42l73_platform_data *pdata = dev_get_platdata(&i2c_client->dev);
1278*4882a593Smuzhiyun int ret;
1279*4882a593Smuzhiyun unsigned int devid = 0;
1280*4882a593Smuzhiyun unsigned int reg;
1281*4882a593Smuzhiyun u32 val32;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun cs42l73 = devm_kzalloc(&i2c_client->dev, sizeof(*cs42l73), GFP_KERNEL);
1284*4882a593Smuzhiyun if (!cs42l73)
1285*4882a593Smuzhiyun return -ENOMEM;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun cs42l73->regmap = devm_regmap_init_i2c(i2c_client, &cs42l73_regmap);
1288*4882a593Smuzhiyun if (IS_ERR(cs42l73->regmap)) {
1289*4882a593Smuzhiyun ret = PTR_ERR(cs42l73->regmap);
1290*4882a593Smuzhiyun dev_err(&i2c_client->dev, "regmap_init() failed: %d\n", ret);
1291*4882a593Smuzhiyun return ret;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun if (pdata) {
1295*4882a593Smuzhiyun cs42l73->pdata = *pdata;
1296*4882a593Smuzhiyun } else {
1297*4882a593Smuzhiyun pdata = devm_kzalloc(&i2c_client->dev, sizeof(*pdata),
1298*4882a593Smuzhiyun GFP_KERNEL);
1299*4882a593Smuzhiyun if (!pdata)
1300*4882a593Smuzhiyun return -ENOMEM;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun if (i2c_client->dev.of_node) {
1303*4882a593Smuzhiyun if (of_property_read_u32(i2c_client->dev.of_node,
1304*4882a593Smuzhiyun "chgfreq", &val32) >= 0)
1305*4882a593Smuzhiyun pdata->chgfreq = val32;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun pdata->reset_gpio = of_get_named_gpio(i2c_client->dev.of_node,
1308*4882a593Smuzhiyun "reset-gpio", 0);
1309*4882a593Smuzhiyun cs42l73->pdata = *pdata;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun i2c_set_clientdata(i2c_client, cs42l73);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun if (cs42l73->pdata.reset_gpio) {
1315*4882a593Smuzhiyun ret = devm_gpio_request_one(&i2c_client->dev,
1316*4882a593Smuzhiyun cs42l73->pdata.reset_gpio,
1317*4882a593Smuzhiyun GPIOF_OUT_INIT_HIGH,
1318*4882a593Smuzhiyun "CS42L73 /RST");
1319*4882a593Smuzhiyun if (ret < 0) {
1320*4882a593Smuzhiyun dev_err(&i2c_client->dev, "Failed to request /RST %d: %d\n",
1321*4882a593Smuzhiyun cs42l73->pdata.reset_gpio, ret);
1322*4882a593Smuzhiyun return ret;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun gpio_set_value_cansleep(cs42l73->pdata.reset_gpio, 0);
1325*4882a593Smuzhiyun gpio_set_value_cansleep(cs42l73->pdata.reset_gpio, 1);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun /* initialize codec */
1329*4882a593Smuzhiyun ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_AB, ®);
1330*4882a593Smuzhiyun devid = (reg & 0xFF) << 12;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_CD, ®);
1333*4882a593Smuzhiyun devid |= (reg & 0xFF) << 4;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_E, ®);
1336*4882a593Smuzhiyun devid |= (reg & 0xF0) >> 4;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun if (devid != CS42L73_DEVID) {
1339*4882a593Smuzhiyun ret = -ENODEV;
1340*4882a593Smuzhiyun dev_err(&i2c_client->dev,
1341*4882a593Smuzhiyun "CS42L73 Device ID (%X). Expected %X\n",
1342*4882a593Smuzhiyun devid, CS42L73_DEVID);
1343*4882a593Smuzhiyun return ret;
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun ret = regmap_read(cs42l73->regmap, CS42L73_REVID, ®);
1347*4882a593Smuzhiyun if (ret < 0) {
1348*4882a593Smuzhiyun dev_err(&i2c_client->dev, "Get Revision ID failed\n");
1349*4882a593Smuzhiyun return ret;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun dev_info(&i2c_client->dev,
1353*4882a593Smuzhiyun "Cirrus Logic CS42L73, Revision: %02X\n", reg & 0xFF);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c_client->dev,
1356*4882a593Smuzhiyun &soc_component_dev_cs42l73, cs42l73_dai,
1357*4882a593Smuzhiyun ARRAY_SIZE(cs42l73_dai));
1358*4882a593Smuzhiyun if (ret < 0)
1359*4882a593Smuzhiyun return ret;
1360*4882a593Smuzhiyun return 0;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun static const struct of_device_id cs42l73_of_match[] = {
1364*4882a593Smuzhiyun { .compatible = "cirrus,cs42l73", },
1365*4882a593Smuzhiyun {},
1366*4882a593Smuzhiyun };
1367*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cs42l73_of_match);
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun static const struct i2c_device_id cs42l73_id[] = {
1370*4882a593Smuzhiyun {"cs42l73", 0},
1371*4882a593Smuzhiyun {}
1372*4882a593Smuzhiyun };
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, cs42l73_id);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun static struct i2c_driver cs42l73_i2c_driver = {
1377*4882a593Smuzhiyun .driver = {
1378*4882a593Smuzhiyun .name = "cs42l73",
1379*4882a593Smuzhiyun .of_match_table = cs42l73_of_match,
1380*4882a593Smuzhiyun },
1381*4882a593Smuzhiyun .id_table = cs42l73_id,
1382*4882a593Smuzhiyun .probe = cs42l73_i2c_probe,
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun };
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun module_i2c_driver(cs42l73_i2c_driver);
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC CS42L73 driver");
1389*4882a593Smuzhiyun MODULE_AUTHOR("Georgi Vlaev, Nucleus Systems Ltd, <joe@nucleusys.com>");
1390*4882a593Smuzhiyun MODULE_AUTHOR("Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>");
1391*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1392