xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/cs42l52.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * cs42l52.c -- CS42L52 ALSA SoC audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2012 CirrusLogic, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Georgi Vlaev <joe@nucleusys.com>
8*4882a593Smuzhiyun  * Author: Brian Austin <brian.austin@cirrus.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/moduleparam.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/of_gpio.h>
17*4882a593Smuzhiyun #include <linux/pm.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/input.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/workqueue.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <sound/core.h>
25*4882a593Smuzhiyun #include <sound/pcm.h>
26*4882a593Smuzhiyun #include <sound/pcm_params.h>
27*4882a593Smuzhiyun #include <sound/soc.h>
28*4882a593Smuzhiyun #include <sound/soc-dapm.h>
29*4882a593Smuzhiyun #include <sound/initval.h>
30*4882a593Smuzhiyun #include <sound/tlv.h>
31*4882a593Smuzhiyun #include <sound/cs42l52.h>
32*4882a593Smuzhiyun #include "cs42l52.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct sp_config {
35*4882a593Smuzhiyun 	u8 spc, format, spfs;
36*4882a593Smuzhiyun 	u32 srate;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct  cs42l52_private {
40*4882a593Smuzhiyun 	struct regmap *regmap;
41*4882a593Smuzhiyun 	struct snd_soc_component *component;
42*4882a593Smuzhiyun 	struct device *dev;
43*4882a593Smuzhiyun 	struct sp_config config;
44*4882a593Smuzhiyun 	struct cs42l52_platform_data pdata;
45*4882a593Smuzhiyun 	u32 sysclk;
46*4882a593Smuzhiyun 	u8 mclksel;
47*4882a593Smuzhiyun 	u32 mclk;
48*4882a593Smuzhiyun 	u8 flags;
49*4882a593Smuzhiyun 	struct input_dev *beep;
50*4882a593Smuzhiyun 	struct work_struct beep_work;
51*4882a593Smuzhiyun 	int beep_rate;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static const struct reg_default cs42l52_reg_defaults[] = {
55*4882a593Smuzhiyun 	{ CS42L52_PWRCTL1, 0x9F },	/* r02 PWRCTL 1 */
56*4882a593Smuzhiyun 	{ CS42L52_PWRCTL2, 0x07 },	/* r03 PWRCTL 2 */
57*4882a593Smuzhiyun 	{ CS42L52_PWRCTL3, 0xFF },	/* r04 PWRCTL 3 */
58*4882a593Smuzhiyun 	{ CS42L52_CLK_CTL, 0xA0 },	/* r05 Clocking Ctl */
59*4882a593Smuzhiyun 	{ CS42L52_IFACE_CTL1, 0x00 },	/* r06 Interface Ctl 1 */
60*4882a593Smuzhiyun 	{ CS42L52_ADC_PGA_A, 0x80 },	/* r08 Input A Select */
61*4882a593Smuzhiyun 	{ CS42L52_ADC_PGA_B, 0x80 },	/* r09 Input B Select */
62*4882a593Smuzhiyun 	{ CS42L52_ANALOG_HPF_CTL, 0xA5 },	/* r0A Analog HPF Ctl */
63*4882a593Smuzhiyun 	{ CS42L52_ADC_HPF_FREQ, 0x00 },	/* r0B ADC HPF Corner Freq */
64*4882a593Smuzhiyun 	{ CS42L52_ADC_MISC_CTL, 0x00 },	/* r0C Misc. ADC Ctl */
65*4882a593Smuzhiyun 	{ CS42L52_PB_CTL1, 0x60 },	/* r0D Playback Ctl 1 */
66*4882a593Smuzhiyun 	{ CS42L52_MISC_CTL, 0x02 },	/* r0E Misc. Ctl */
67*4882a593Smuzhiyun 	{ CS42L52_PB_CTL2, 0x00 },	/* r0F Playback Ctl 2 */
68*4882a593Smuzhiyun 	{ CS42L52_MICA_CTL, 0x00 },	/* r10 MICA Amp Ctl */
69*4882a593Smuzhiyun 	{ CS42L52_MICB_CTL, 0x00 },	/* r11 MICB Amp Ctl */
70*4882a593Smuzhiyun 	{ CS42L52_PGAA_CTL, 0x00 },	/* r12 PGAA Vol, Misc. */
71*4882a593Smuzhiyun 	{ CS42L52_PGAB_CTL, 0x00 },	/* r13 PGAB Vol, Misc. */
72*4882a593Smuzhiyun 	{ CS42L52_PASSTHRUA_VOL, 0x00 },	/* r14 Bypass A Vol */
73*4882a593Smuzhiyun 	{ CS42L52_PASSTHRUB_VOL, 0x00 },	/* r15 Bypass B Vol */
74*4882a593Smuzhiyun 	{ CS42L52_ADCA_VOL, 0x00 },	/* r16 ADCA Volume */
75*4882a593Smuzhiyun 	{ CS42L52_ADCB_VOL, 0x00 },	/* r17 ADCB Volume */
76*4882a593Smuzhiyun 	{ CS42L52_ADCA_MIXER_VOL, 0x80 },	/* r18 ADCA Mixer Volume */
77*4882a593Smuzhiyun 	{ CS42L52_ADCB_MIXER_VOL, 0x80 },	/* r19 ADCB Mixer Volume */
78*4882a593Smuzhiyun 	{ CS42L52_PCMA_MIXER_VOL, 0x00 },	/* r1A PCMA Mixer Volume */
79*4882a593Smuzhiyun 	{ CS42L52_PCMB_MIXER_VOL, 0x00 },	/* r1B PCMB Mixer Volume */
80*4882a593Smuzhiyun 	{ CS42L52_BEEP_FREQ, 0x00 },	/* r1C Beep Freq on Time */
81*4882a593Smuzhiyun 	{ CS42L52_BEEP_VOL, 0x00 },	/* r1D Beep Volume off Time */
82*4882a593Smuzhiyun 	{ CS42L52_BEEP_TONE_CTL, 0x00 },	/* r1E Beep Tone Cfg. */
83*4882a593Smuzhiyun 	{ CS42L52_TONE_CTL, 0x00 },	/* r1F Tone Ctl */
84*4882a593Smuzhiyun 	{ CS42L52_MASTERA_VOL, 0x00 },	/* r20 Master A Volume */
85*4882a593Smuzhiyun 	{ CS42L52_MASTERB_VOL, 0x00 },	/* r21 Master B Volume */
86*4882a593Smuzhiyun 	{ CS42L52_HPA_VOL, 0x00 },	/* r22 Headphone A Volume */
87*4882a593Smuzhiyun 	{ CS42L52_HPB_VOL, 0x00 },	/* r23 Headphone B Volume */
88*4882a593Smuzhiyun 	{ CS42L52_SPKA_VOL, 0x00 },	/* r24 Speaker A Volume */
89*4882a593Smuzhiyun 	{ CS42L52_SPKB_VOL, 0x00 },	/* r25 Speaker B Volume */
90*4882a593Smuzhiyun 	{ CS42L52_ADC_PCM_MIXER, 0x00 },	/* r26 Channel Mixer and Swap */
91*4882a593Smuzhiyun 	{ CS42L52_LIMITER_CTL1, 0x00 },	/* r27 Limit Ctl 1 Thresholds */
92*4882a593Smuzhiyun 	{ CS42L52_LIMITER_CTL2, 0x7F },	/* r28 Limit Ctl 2 Release Rate */
93*4882a593Smuzhiyun 	{ CS42L52_LIMITER_AT_RATE, 0xC0 },	/* r29 Limiter Attack Rate */
94*4882a593Smuzhiyun 	{ CS42L52_ALC_CTL, 0x00 },	/* r2A ALC Ctl 1 Attack Rate */
95*4882a593Smuzhiyun 	{ CS42L52_ALC_RATE, 0x3F },	/* r2B ALC Release Rate */
96*4882a593Smuzhiyun 	{ CS42L52_ALC_THRESHOLD, 0x3f },	/* r2C ALC Thresholds */
97*4882a593Smuzhiyun 	{ CS42L52_NOISE_GATE_CTL, 0x00 },	/* r2D Noise Gate Ctl */
98*4882a593Smuzhiyun 	{ CS42L52_CLK_STATUS, 0x00 },	/* r2E Overflow and Clock Status */
99*4882a593Smuzhiyun 	{ CS42L52_BATT_COMPEN, 0x00 },	/* r2F battery Compensation */
100*4882a593Smuzhiyun 	{ CS42L52_BATT_LEVEL, 0x00 },	/* r30 VP Battery Level */
101*4882a593Smuzhiyun 	{ CS42L52_SPK_STATUS, 0x00 },	/* r31 Speaker Status */
102*4882a593Smuzhiyun 	{ CS42L52_TEM_CTL, 0x3B },	/* r32 Temp Ctl */
103*4882a593Smuzhiyun 	{ CS42L52_THE_FOLDBACK, 0x00 },	/* r33 Foldback */
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
cs42l52_readable_register(struct device * dev,unsigned int reg)106*4882a593Smuzhiyun static bool cs42l52_readable_register(struct device *dev, unsigned int reg)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	switch (reg) {
109*4882a593Smuzhiyun 	case CS42L52_CHIP ... CS42L52_CHARGE_PUMP:
110*4882a593Smuzhiyun 		return true;
111*4882a593Smuzhiyun 	default:
112*4882a593Smuzhiyun 		return false;
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
cs42l52_volatile_register(struct device * dev,unsigned int reg)116*4882a593Smuzhiyun static bool cs42l52_volatile_register(struct device *dev, unsigned int reg)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	switch (reg) {
119*4882a593Smuzhiyun 	case CS42L52_IFACE_CTL2:
120*4882a593Smuzhiyun 	case CS42L52_CLK_STATUS:
121*4882a593Smuzhiyun 	case CS42L52_BATT_LEVEL:
122*4882a593Smuzhiyun 	case CS42L52_SPK_STATUS:
123*4882a593Smuzhiyun 	case CS42L52_CHARGE_PUMP:
124*4882a593Smuzhiyun 		return true;
125*4882a593Smuzhiyun 	default:
126*4882a593Smuzhiyun 		return false;
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(hl_tlv, -10200, 50, 0);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(hpd_tlv, -9600, 50, 1);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(ipd_tlv, -9600, 100, 0);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(mic_tlv, 1600, 100, 0);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(pga_tlv, -600, 50, 0);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(pass_tlv, -6000, 50, 0);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(mix_tlv, -5150, 50, 0);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(beep_tlv, -56, 200, 0);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(limiter_tlv,
147*4882a593Smuzhiyun 	0, 2, TLV_DB_SCALE_ITEM(-3000, 600, 0),
148*4882a593Smuzhiyun 	3, 7, TLV_DB_SCALE_ITEM(-1200, 300, 0)
149*4882a593Smuzhiyun );
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static const char * const cs42l52_adca_text[] = {
152*4882a593Smuzhiyun 	"Input1A", "Input2A", "Input3A", "Input4A", "PGA Input Left"};
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static const char * const cs42l52_adcb_text[] = {
155*4882a593Smuzhiyun 	"Input1B", "Input2B", "Input3B", "Input4B", "PGA Input Right"};
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adca_enum,
158*4882a593Smuzhiyun 			    CS42L52_ADC_PGA_A, 5, cs42l52_adca_text);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcb_enum,
161*4882a593Smuzhiyun 			    CS42L52_ADC_PGA_B, 5, cs42l52_adcb_text);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static const struct snd_kcontrol_new adca_mux =
164*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Left ADC Input Capture Mux", adca_enum);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static const struct snd_kcontrol_new adcb_mux =
167*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Right ADC Input Capture Mux", adcb_enum);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static const char * const mic_bias_level_text[] = {
170*4882a593Smuzhiyun 	"0.5 +VA", "0.6 +VA", "0.7 +VA",
171*4882a593Smuzhiyun 	"0.8 +VA", "0.83 +VA", "0.91 +VA"
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(mic_bias_level_enum,
175*4882a593Smuzhiyun 			    CS42L52_IFACE_CTL2, 0, mic_bias_level_text);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static const char * const cs42l52_mic_text[] = { "MIC1", "MIC2" };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(mica_enum,
180*4882a593Smuzhiyun 			    CS42L52_MICA_CTL, 5, cs42l52_mic_text);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(micb_enum,
183*4882a593Smuzhiyun 			    CS42L52_MICB_CTL, 5, cs42l52_mic_text);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static const char * const digital_output_mux_text[] = {"ADC", "DSP"};
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(digital_output_mux_enum,
188*4882a593Smuzhiyun 			    CS42L52_ADC_MISC_CTL, 6,
189*4882a593Smuzhiyun 			    digital_output_mux_text);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static const struct snd_kcontrol_new digital_output_mux =
192*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Digital Output Mux", digital_output_mux_enum);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static const char * const hp_gain_num_text[] = {
195*4882a593Smuzhiyun 	"0.3959", "0.4571", "0.5111", "0.6047",
196*4882a593Smuzhiyun 	"0.7099", "0.8399", "1.000", "1.1430"
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(hp_gain_enum,
200*4882a593Smuzhiyun 			    CS42L52_PB_CTL1, 5,
201*4882a593Smuzhiyun 			    hp_gain_num_text);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static const char * const beep_pitch_text[] = {
204*4882a593Smuzhiyun 	"C4", "C5", "D5", "E5", "F5", "G5", "A5", "B5",
205*4882a593Smuzhiyun 	"C6", "D6", "E6", "F6", "G6", "A6", "B6", "C7"
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(beep_pitch_enum,
209*4882a593Smuzhiyun 			    CS42L52_BEEP_FREQ, 4,
210*4882a593Smuzhiyun 			    beep_pitch_text);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static const char * const beep_ontime_text[] = {
213*4882a593Smuzhiyun 	"86 ms", "430 ms", "780 ms", "1.20 s", "1.50 s",
214*4882a593Smuzhiyun 	"1.80 s", "2.20 s", "2.50 s", "2.80 s", "3.20 s",
215*4882a593Smuzhiyun 	"3.50 s", "3.80 s", "4.20 s", "4.50 s", "4.80 s", "5.20 s"
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(beep_ontime_enum,
219*4882a593Smuzhiyun 			    CS42L52_BEEP_FREQ, 0,
220*4882a593Smuzhiyun 			    beep_ontime_text);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const char * const beep_offtime_text[] = {
223*4882a593Smuzhiyun 	"1.23 s", "2.58 s", "3.90 s", "5.20 s",
224*4882a593Smuzhiyun 	"6.60 s", "8.05 s", "9.35 s", "10.80 s"
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(beep_offtime_enum,
228*4882a593Smuzhiyun 			    CS42L52_BEEP_VOL, 5,
229*4882a593Smuzhiyun 			    beep_offtime_text);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun static const char * const beep_config_text[] = {
232*4882a593Smuzhiyun 	"Off", "Single", "Multiple", "Continuous"
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(beep_config_enum,
236*4882a593Smuzhiyun 			    CS42L52_BEEP_TONE_CTL, 6,
237*4882a593Smuzhiyun 			    beep_config_text);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static const char * const beep_bass_text[] = {
240*4882a593Smuzhiyun 	"50 Hz", "100 Hz", "200 Hz", "250 Hz"
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(beep_bass_enum,
244*4882a593Smuzhiyun 			    CS42L52_BEEP_TONE_CTL, 1,
245*4882a593Smuzhiyun 			    beep_bass_text);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static const char * const beep_treble_text[] = {
248*4882a593Smuzhiyun 	"5 kHz", "7 kHz", "10 kHz", " 15 kHz"
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(beep_treble_enum,
252*4882a593Smuzhiyun 			    CS42L52_BEEP_TONE_CTL, 3,
253*4882a593Smuzhiyun 			    beep_treble_text);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static const char * const ng_threshold_text[] = {
256*4882a593Smuzhiyun 	"-34dB", "-37dB", "-40dB", "-43dB",
257*4882a593Smuzhiyun 	"-46dB", "-52dB", "-58dB", "-64dB"
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(ng_threshold_enum,
261*4882a593Smuzhiyun 			    CS42L52_NOISE_GATE_CTL, 2,
262*4882a593Smuzhiyun 			    ng_threshold_text);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun static const char * const cs42l52_ng_delay_text[] = {
265*4882a593Smuzhiyun 	"50ms", "100ms", "150ms", "200ms"};
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(ng_delay_enum,
268*4882a593Smuzhiyun 			    CS42L52_NOISE_GATE_CTL, 0,
269*4882a593Smuzhiyun 			    cs42l52_ng_delay_text);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun static const char * const cs42l52_ng_type_text[] = {
272*4882a593Smuzhiyun 	"Apply Specific", "Apply All"
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(ng_type_enum,
276*4882a593Smuzhiyun 			    CS42L52_NOISE_GATE_CTL, 6,
277*4882a593Smuzhiyun 			    cs42l52_ng_type_text);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun static const char * const left_swap_text[] = {
280*4882a593Smuzhiyun 	"Left", "LR 2", "Right"};
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun static const char * const right_swap_text[] = {
283*4882a593Smuzhiyun 	"Right", "LR 2", "Left"};
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun static const unsigned int swap_values[] = { 0, 1, 3 };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static const struct soc_enum adca_swap_enum =
288*4882a593Smuzhiyun 	SOC_VALUE_ENUM_SINGLE(CS42L52_ADC_PCM_MIXER, 2, 3,
289*4882a593Smuzhiyun 			      ARRAY_SIZE(left_swap_text),
290*4882a593Smuzhiyun 			      left_swap_text,
291*4882a593Smuzhiyun 			      swap_values);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static const struct snd_kcontrol_new adca_mixer =
294*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", adca_swap_enum);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun static const struct soc_enum pcma_swap_enum =
297*4882a593Smuzhiyun 	SOC_VALUE_ENUM_SINGLE(CS42L52_ADC_PCM_MIXER, 6, 3,
298*4882a593Smuzhiyun 			      ARRAY_SIZE(left_swap_text),
299*4882a593Smuzhiyun 			      left_swap_text,
300*4882a593Smuzhiyun 			      swap_values);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun static const struct snd_kcontrol_new pcma_mixer =
303*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", pcma_swap_enum);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun static const struct soc_enum adcb_swap_enum =
306*4882a593Smuzhiyun 	SOC_VALUE_ENUM_SINGLE(CS42L52_ADC_PCM_MIXER, 0, 3,
307*4882a593Smuzhiyun 			      ARRAY_SIZE(right_swap_text),
308*4882a593Smuzhiyun 			      right_swap_text,
309*4882a593Smuzhiyun 			      swap_values);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static const struct snd_kcontrol_new adcb_mixer =
312*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", adcb_swap_enum);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static const struct soc_enum pcmb_swap_enum =
315*4882a593Smuzhiyun 	SOC_VALUE_ENUM_SINGLE(CS42L52_ADC_PCM_MIXER, 4, 3,
316*4882a593Smuzhiyun 			      ARRAY_SIZE(right_swap_text),
317*4882a593Smuzhiyun 			      right_swap_text,
318*4882a593Smuzhiyun 			      swap_values);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun static const struct snd_kcontrol_new pcmb_mixer =
321*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", pcmb_swap_enum);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun static const struct snd_kcontrol_new passthrul_ctl =
325*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CS42L52_MISC_CTL, 6, 1, 0);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static const struct snd_kcontrol_new passthrur_ctl =
328*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CS42L52_MISC_CTL, 7, 1, 0);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static const struct snd_kcontrol_new spkl_ctl =
331*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CS42L52_PWRCTL3, 0, 1, 1);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static const struct snd_kcontrol_new spkr_ctl =
334*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CS42L52_PWRCTL3, 2, 1, 1);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static const struct snd_kcontrol_new hpl_ctl =
337*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CS42L52_PWRCTL3, 4, 1, 1);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun static const struct snd_kcontrol_new hpr_ctl =
340*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", CS42L52_PWRCTL3, 6, 1, 1);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static const struct snd_kcontrol_new cs42l52_snd_controls[] = {
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	SOC_DOUBLE_R_SX_TLV("Master Volume", CS42L52_MASTERA_VOL,
345*4882a593Smuzhiyun 			      CS42L52_MASTERB_VOL, 0, 0x34, 0xE4, hl_tlv),
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	SOC_DOUBLE_R_SX_TLV("Headphone Volume", CS42L52_HPA_VOL,
348*4882a593Smuzhiyun 			      CS42L52_HPB_VOL, 0, 0x34, 0xC0, hpd_tlv),
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	SOC_ENUM("Headphone Analog Gain", hp_gain_enum),
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	SOC_DOUBLE_R_SX_TLV("Speaker Volume", CS42L52_SPKA_VOL,
353*4882a593Smuzhiyun 			      CS42L52_SPKB_VOL, 0, 0x40, 0xC0, hl_tlv),
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	SOC_DOUBLE_R_SX_TLV("Bypass Volume", CS42L52_PASSTHRUA_VOL,
356*4882a593Smuzhiyun 			      CS42L52_PASSTHRUB_VOL, 0, 0x88, 0x90, pass_tlv),
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	SOC_DOUBLE("Bypass Mute", CS42L52_MISC_CTL, 4, 5, 1, 0),
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("MIC Gain Volume", CS42L52_MICA_CTL,
361*4882a593Smuzhiyun 			      CS42L52_MICB_CTL, 0, 0x10, 0, mic_tlv),
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	SOC_ENUM("MIC Bias Level", mic_bias_level_enum),
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	SOC_DOUBLE_R_SX_TLV("ADC Volume", CS42L52_ADCA_VOL,
366*4882a593Smuzhiyun 			      CS42L52_ADCB_VOL, 0, 0xA0, 0x78, ipd_tlv),
367*4882a593Smuzhiyun 	SOC_DOUBLE_R_SX_TLV("ADC Mixer Volume",
368*4882a593Smuzhiyun 			     CS42L52_ADCA_MIXER_VOL, CS42L52_ADCB_MIXER_VOL,
369*4882a593Smuzhiyun 				0, 0x19, 0x7F, mix_tlv),
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	SOC_DOUBLE("ADC Switch", CS42L52_ADC_MISC_CTL, 0, 1, 1, 0),
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	SOC_DOUBLE_R("ADC Mixer Switch", CS42L52_ADCA_MIXER_VOL,
374*4882a593Smuzhiyun 		     CS42L52_ADCB_MIXER_VOL, 7, 1, 1),
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	SOC_DOUBLE_R_SX_TLV("PGA Volume", CS42L52_PGAA_CTL,
377*4882a593Smuzhiyun 			    CS42L52_PGAB_CTL, 0, 0x28, 0x24, pga_tlv),
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	SOC_DOUBLE_R_SX_TLV("PCM Mixer Volume",
380*4882a593Smuzhiyun 			    CS42L52_PCMA_MIXER_VOL, CS42L52_PCMB_MIXER_VOL,
381*4882a593Smuzhiyun 				0, 0x19, 0x7f, mix_tlv),
382*4882a593Smuzhiyun 	SOC_DOUBLE_R("PCM Mixer Switch",
383*4882a593Smuzhiyun 		     CS42L52_PCMA_MIXER_VOL, CS42L52_PCMB_MIXER_VOL, 7, 1, 1),
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	SOC_ENUM("Beep Config", beep_config_enum),
386*4882a593Smuzhiyun 	SOC_ENUM("Beep Pitch", beep_pitch_enum),
387*4882a593Smuzhiyun 	SOC_ENUM("Beep on Time", beep_ontime_enum),
388*4882a593Smuzhiyun 	SOC_ENUM("Beep off Time", beep_offtime_enum),
389*4882a593Smuzhiyun 	SOC_SINGLE_SX_TLV("Beep Volume", CS42L52_BEEP_VOL,
390*4882a593Smuzhiyun 			0, 0x07, 0x1f, beep_tlv),
391*4882a593Smuzhiyun 	SOC_SINGLE("Beep Mixer Switch", CS42L52_BEEP_TONE_CTL, 5, 1, 1),
392*4882a593Smuzhiyun 	SOC_ENUM("Beep Treble Corner Freq", beep_treble_enum),
393*4882a593Smuzhiyun 	SOC_ENUM("Beep Bass Corner Freq", beep_bass_enum),
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	SOC_SINGLE("Tone Control Switch", CS42L52_BEEP_TONE_CTL, 0, 1, 1),
396*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Treble Gain Volume",
397*4882a593Smuzhiyun 			    CS42L52_TONE_CTL, 4, 15, 1, hl_tlv),
398*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Bass Gain Volume",
399*4882a593Smuzhiyun 			    CS42L52_TONE_CTL, 0, 15, 1, hl_tlv),
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* Limiter */
402*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Limiter Max Threshold Volume",
403*4882a593Smuzhiyun 		       CS42L52_LIMITER_CTL1, 5, 7, 0, limiter_tlv),
404*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Limiter Cushion Threshold Volume",
405*4882a593Smuzhiyun 		       CS42L52_LIMITER_CTL1, 2, 7, 0, limiter_tlv),
406*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Limiter Release Rate Volume",
407*4882a593Smuzhiyun 		       CS42L52_LIMITER_CTL2, 0, 63, 0, limiter_tlv),
408*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Limiter Attack Rate Volume",
409*4882a593Smuzhiyun 		       CS42L52_LIMITER_AT_RATE, 0, 63, 0, limiter_tlv),
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	SOC_SINGLE("Limiter SR Switch", CS42L52_LIMITER_CTL1, 1, 1, 0),
412*4882a593Smuzhiyun 	SOC_SINGLE("Limiter ZC Switch", CS42L52_LIMITER_CTL1, 0, 1, 0),
413*4882a593Smuzhiyun 	SOC_SINGLE("Limiter Switch", CS42L52_LIMITER_CTL2, 7, 1, 0),
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* ALC */
416*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Attack Rate Volume", CS42L52_ALC_CTL,
417*4882a593Smuzhiyun 		       0, 63, 0, limiter_tlv),
418*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Release Rate Volume", CS42L52_ALC_RATE,
419*4882a593Smuzhiyun 		       0, 63, 0, limiter_tlv),
420*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Max Threshold Volume", CS42L52_ALC_THRESHOLD,
421*4882a593Smuzhiyun 		       5, 7, 0, limiter_tlv),
422*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Min Threshold Volume", CS42L52_ALC_THRESHOLD,
423*4882a593Smuzhiyun 		       2, 7, 0, limiter_tlv),
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	SOC_DOUBLE_R("ALC SR Capture Switch", CS42L52_PGAA_CTL,
426*4882a593Smuzhiyun 		     CS42L52_PGAB_CTL, 7, 1, 1),
427*4882a593Smuzhiyun 	SOC_DOUBLE_R("ALC ZC Capture Switch", CS42L52_PGAA_CTL,
428*4882a593Smuzhiyun 		     CS42L52_PGAB_CTL, 6, 1, 1),
429*4882a593Smuzhiyun 	SOC_DOUBLE("ALC Capture Switch", CS42L52_ALC_CTL, 6, 7, 1, 0),
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* Noise gate */
432*4882a593Smuzhiyun 	SOC_ENUM("NG Type Switch", ng_type_enum),
433*4882a593Smuzhiyun 	SOC_SINGLE("NG Enable Switch", CS42L52_NOISE_GATE_CTL, 6, 1, 0),
434*4882a593Smuzhiyun 	SOC_SINGLE("NG Boost Switch", CS42L52_NOISE_GATE_CTL, 5, 1, 1),
435*4882a593Smuzhiyun 	SOC_ENUM("NG Threshold", ng_threshold_enum),
436*4882a593Smuzhiyun 	SOC_ENUM("NG Delay", ng_delay_enum),
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	SOC_DOUBLE("HPF Switch", CS42L52_ANALOG_HPF_CTL, 5, 7, 1, 0),
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	SOC_DOUBLE("Analog SR Switch", CS42L52_ANALOG_HPF_CTL, 1, 3, 1, 1),
441*4882a593Smuzhiyun 	SOC_DOUBLE("Analog ZC Switch", CS42L52_ANALOG_HPF_CTL, 0, 2, 1, 1),
442*4882a593Smuzhiyun 	SOC_SINGLE("Digital SR Switch", CS42L52_MISC_CTL, 1, 1, 0),
443*4882a593Smuzhiyun 	SOC_SINGLE("Digital ZC Switch", CS42L52_MISC_CTL, 0, 1, 0),
444*4882a593Smuzhiyun 	SOC_SINGLE("Deemphasis Switch", CS42L52_MISC_CTL, 2, 1, 0),
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	SOC_SINGLE("Batt Compensation Switch", CS42L52_BATT_COMPEN, 7, 1, 0),
447*4882a593Smuzhiyun 	SOC_SINGLE("Batt VP Monitor Switch", CS42L52_BATT_COMPEN, 6, 1, 0),
448*4882a593Smuzhiyun 	SOC_SINGLE("Batt VP ref", CS42L52_BATT_COMPEN, 0, 0x0f, 0),
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	SOC_SINGLE("PGA AIN1L Switch", CS42L52_ADC_PGA_A, 0, 1, 0),
451*4882a593Smuzhiyun 	SOC_SINGLE("PGA AIN1R Switch", CS42L52_ADC_PGA_B, 0, 1, 0),
452*4882a593Smuzhiyun 	SOC_SINGLE("PGA AIN2L Switch", CS42L52_ADC_PGA_A, 1, 1, 0),
453*4882a593Smuzhiyun 	SOC_SINGLE("PGA AIN2R Switch", CS42L52_ADC_PGA_B, 1, 1, 0),
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	SOC_SINGLE("PGA AIN3L Switch", CS42L52_ADC_PGA_A, 2, 1, 0),
456*4882a593Smuzhiyun 	SOC_SINGLE("PGA AIN3R Switch", CS42L52_ADC_PGA_B, 2, 1, 0),
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	SOC_SINGLE("PGA AIN4L Switch", CS42L52_ADC_PGA_A, 3, 1, 0),
459*4882a593Smuzhiyun 	SOC_SINGLE("PGA AIN4R Switch", CS42L52_ADC_PGA_B, 3, 1, 0),
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	SOC_SINGLE("PGA MICA Switch", CS42L52_ADC_PGA_A, 4, 1, 0),
462*4882a593Smuzhiyun 	SOC_SINGLE("PGA MICB Switch", CS42L52_ADC_PGA_B, 4, 1, 0),
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun static const struct snd_kcontrol_new cs42l52_mica_controls[] = {
467*4882a593Smuzhiyun 	SOC_ENUM("MICA Select", mica_enum),
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun static const struct snd_kcontrol_new cs42l52_micb_controls[] = {
471*4882a593Smuzhiyun 	SOC_ENUM("MICB Select", micb_enum),
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun 
cs42l52_add_mic_controls(struct snd_soc_component * component)474*4882a593Smuzhiyun static int cs42l52_add_mic_controls(struct snd_soc_component *component)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	struct cs42l52_private *cs42l52 = snd_soc_component_get_drvdata(component);
477*4882a593Smuzhiyun 	struct cs42l52_platform_data *pdata = &cs42l52->pdata;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	if (!pdata->mica_diff_cfg)
480*4882a593Smuzhiyun 		snd_soc_add_component_controls(component, cs42l52_mica_controls,
481*4882a593Smuzhiyun 				     ARRAY_SIZE(cs42l52_mica_controls));
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (!pdata->micb_diff_cfg)
484*4882a593Smuzhiyun 		snd_soc_add_component_controls(component, cs42l52_micb_controls,
485*4882a593Smuzhiyun 				     ARRAY_SIZE(cs42l52_micb_controls));
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun static const struct snd_soc_dapm_widget cs42l52_dapm_widgets[] = {
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN1L"),
493*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN1R"),
494*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN2L"),
495*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN2R"),
496*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN3L"),
497*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN3R"),
498*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN4L"),
499*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN4R"),
500*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MICA"),
501*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MICB"),
502*4882a593Smuzhiyun 	SND_SOC_DAPM_SIGGEN("Beep"),
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("AIFOUTL", NULL,  0,
505*4882a593Smuzhiyun 			SND_SOC_NOPM, 0, 0),
506*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("AIFOUTR", NULL,  0,
507*4882a593Smuzhiyun 			SND_SOC_NOPM, 0, 0),
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("ADC Left", NULL, CS42L52_PWRCTL1, 1, 1),
510*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("ADC Right", NULL, CS42L52_PWRCTL1, 2, 1),
511*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PGA Left", CS42L52_PWRCTL1, 3, 1, NULL, 0),
512*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PGA Right", CS42L52_PWRCTL1, 4, 1, NULL, 0),
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ADC Left Mux", SND_SOC_NOPM, 0, 0, &adca_mux),
515*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ADC Right Mux", SND_SOC_NOPM, 0, 0, &adcb_mux),
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ADC Left Swap", SND_SOC_NOPM,
518*4882a593Smuzhiyun 			 0, 0, &adca_mixer),
519*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ADC Right Swap", SND_SOC_NOPM,
520*4882a593Smuzhiyun 			 0, 0, &adcb_mixer),
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Output Mux", SND_SOC_NOPM,
523*4882a593Smuzhiyun 			 0, 0, &digital_output_mux),
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PGA MICA", CS42L52_PWRCTL2, 1, 1, NULL, 0),
526*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("PGA MICB", CS42L52_PWRCTL2, 2, 1, NULL, 0),
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Mic Bias", CS42L52_PWRCTL2, 0, 1, NULL, 0),
529*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Charge Pump", CS42L52_PWRCTL1, 7, 1, NULL, 0),
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("AIFINL", NULL,  0,
532*4882a593Smuzhiyun 			SND_SOC_NOPM, 0, 0),
533*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("AIFINR", NULL,  0,
534*4882a593Smuzhiyun 			SND_SOC_NOPM, 0, 0),
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DAC Left", NULL, SND_SOC_NOPM, 0, 0),
537*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DAC Right", NULL, SND_SOC_NOPM, 0, 0),
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("Bypass Left", CS42L52_MISC_CTL,
540*4882a593Smuzhiyun 			    6, 0, &passthrul_ctl),
541*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("Bypass Right", CS42L52_MISC_CTL,
542*4882a593Smuzhiyun 			    7, 0, &passthrur_ctl),
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("PCM Left Swap", SND_SOC_NOPM,
545*4882a593Smuzhiyun 			 0, 0, &pcma_mixer),
546*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("PCM Right Swap", SND_SOC_NOPM,
547*4882a593Smuzhiyun 			 0, 0, &pcmb_mixer),
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("HP Left Amp", SND_SOC_NOPM, 0, 0, &hpl_ctl),
550*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("HP Right Amp", SND_SOC_NOPM, 0, 0, &hpr_ctl),
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("SPK Left Amp", SND_SOC_NOPM, 0, 0, &spkl_ctl),
553*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("SPK Right Amp", SND_SOC_NOPM, 0, 0, &spkr_ctl),
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPOUTA"),
556*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPOUTB"),
557*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPKOUTA"),
558*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPKOUTB"),
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs42l52_audio_map[] = {
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	{"Capture", NULL, "AIFOUTL"},
565*4882a593Smuzhiyun 	{"Capture", NULL, "AIFOUTL"},
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	{"AIFOUTL", NULL, "Output Mux"},
568*4882a593Smuzhiyun 	{"AIFOUTR", NULL, "Output Mux"},
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	{"Output Mux", "ADC", "ADC Left"},
571*4882a593Smuzhiyun 	{"Output Mux", "ADC", "ADC Right"},
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	{"ADC Left", NULL, "Charge Pump"},
574*4882a593Smuzhiyun 	{"ADC Right", NULL, "Charge Pump"},
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	{"Charge Pump", NULL, "ADC Left Mux"},
577*4882a593Smuzhiyun 	{"Charge Pump", NULL, "ADC Right Mux"},
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	{"ADC Left Mux", "Input1A", "AIN1L"},
580*4882a593Smuzhiyun 	{"ADC Right Mux", "Input1B", "AIN1R"},
581*4882a593Smuzhiyun 	{"ADC Left Mux", "Input2A", "AIN2L"},
582*4882a593Smuzhiyun 	{"ADC Right Mux", "Input2B", "AIN2R"},
583*4882a593Smuzhiyun 	{"ADC Left Mux", "Input3A", "AIN3L"},
584*4882a593Smuzhiyun 	{"ADC Right Mux", "Input3B", "AIN3R"},
585*4882a593Smuzhiyun 	{"ADC Left Mux", "Input4A", "AIN4L"},
586*4882a593Smuzhiyun 	{"ADC Right Mux", "Input4B", "AIN4R"},
587*4882a593Smuzhiyun 	{"ADC Left Mux", "PGA Input Left", "PGA Left"},
588*4882a593Smuzhiyun 	{"ADC Right Mux", "PGA Input Right" , "PGA Right"},
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	{"PGA Left", "Switch", "AIN1L"},
591*4882a593Smuzhiyun 	{"PGA Right", "Switch", "AIN1R"},
592*4882a593Smuzhiyun 	{"PGA Left", "Switch", "AIN2L"},
593*4882a593Smuzhiyun 	{"PGA Right", "Switch", "AIN2R"},
594*4882a593Smuzhiyun 	{"PGA Left", "Switch", "AIN3L"},
595*4882a593Smuzhiyun 	{"PGA Right", "Switch", "AIN3R"},
596*4882a593Smuzhiyun 	{"PGA Left", "Switch", "AIN4L"},
597*4882a593Smuzhiyun 	{"PGA Right", "Switch", "AIN4R"},
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	{"PGA Left", "Switch", "PGA MICA"},
600*4882a593Smuzhiyun 	{"PGA MICA", NULL, "MICA"},
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	{"PGA Right", "Switch", "PGA MICB"},
603*4882a593Smuzhiyun 	{"PGA MICB", NULL, "MICB"},
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	{"HPOUTA", NULL, "HP Left Amp"},
606*4882a593Smuzhiyun 	{"HPOUTB", NULL, "HP Right Amp"},
607*4882a593Smuzhiyun 	{"HP Left Amp", NULL, "Bypass Left"},
608*4882a593Smuzhiyun 	{"HP Right Amp", NULL, "Bypass Right"},
609*4882a593Smuzhiyun 	{"Bypass Left", "Switch", "PGA Left"},
610*4882a593Smuzhiyun 	{"Bypass Right", "Switch", "PGA Right"},
611*4882a593Smuzhiyun 	{"HP Left Amp", "Switch", "DAC Left"},
612*4882a593Smuzhiyun 	{"HP Right Amp", "Switch", "DAC Right"},
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	{"SPKOUTA", NULL, "SPK Left Amp"},
615*4882a593Smuzhiyun 	{"SPKOUTB", NULL, "SPK Right Amp"},
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	{"SPK Left Amp", NULL, "Beep"},
618*4882a593Smuzhiyun 	{"SPK Right Amp", NULL, "Beep"},
619*4882a593Smuzhiyun 	{"SPK Left Amp", "Switch", "Playback"},
620*4882a593Smuzhiyun 	{"SPK Right Amp", "Switch", "Playback"},
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	{"DAC Left", NULL, "Beep"},
623*4882a593Smuzhiyun 	{"DAC Right", NULL, "Beep"},
624*4882a593Smuzhiyun 	{"DAC Left", NULL, "Playback"},
625*4882a593Smuzhiyun 	{"DAC Right", NULL, "Playback"},
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	{"Output Mux", "DSP", "Playback"},
628*4882a593Smuzhiyun 	{"Output Mux", "DSP", "Playback"},
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	{"AIFINL", NULL, "Playback"},
631*4882a593Smuzhiyun 	{"AIFINR", NULL, "Playback"},
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun };
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun struct cs42l52_clk_para {
636*4882a593Smuzhiyun 	u32 mclk;
637*4882a593Smuzhiyun 	u32 rate;
638*4882a593Smuzhiyun 	u8 speed;
639*4882a593Smuzhiyun 	u8 group;
640*4882a593Smuzhiyun 	u8 videoclk;
641*4882a593Smuzhiyun 	u8 ratio;
642*4882a593Smuzhiyun 	u8 mclkdiv2;
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun static const struct cs42l52_clk_para clk_map_table[] = {
646*4882a593Smuzhiyun 	/*8k*/
647*4882a593Smuzhiyun 	{12288000, 8000, CLK_QS_MODE, CLK_32K, CLK_NO_27M, CLK_R_128, 0},
648*4882a593Smuzhiyun 	{18432000, 8000, CLK_QS_MODE, CLK_32K, CLK_NO_27M, CLK_R_128, 0},
649*4882a593Smuzhiyun 	{12000000, 8000, CLK_QS_MODE, CLK_32K, CLK_NO_27M, CLK_R_125, 0},
650*4882a593Smuzhiyun 	{24000000, 8000, CLK_QS_MODE, CLK_32K, CLK_NO_27M, CLK_R_125, 1},
651*4882a593Smuzhiyun 	{27000000, 8000, CLK_QS_MODE, CLK_32K, CLK_27M_MCLK, CLK_R_125, 0},
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	/*11.025k*/
654*4882a593Smuzhiyun 	{11289600, 11025, CLK_QS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_128, 0},
655*4882a593Smuzhiyun 	{16934400, 11025, CLK_QS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_128, 0},
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	/*16k*/
658*4882a593Smuzhiyun 	{12288000, 16000, CLK_HS_MODE, CLK_32K, CLK_NO_27M, CLK_R_128, 0},
659*4882a593Smuzhiyun 	{18432000, 16000, CLK_HS_MODE, CLK_32K, CLK_NO_27M, CLK_R_128, 0},
660*4882a593Smuzhiyun 	{12000000, 16000, CLK_HS_MODE, CLK_32K, CLK_NO_27M, CLK_R_125, 0},
661*4882a593Smuzhiyun 	{24000000, 16000, CLK_HS_MODE, CLK_32K, CLK_NO_27M, CLK_R_125, 1},
662*4882a593Smuzhiyun 	{27000000, 16000, CLK_HS_MODE, CLK_32K, CLK_27M_MCLK, CLK_R_125, 1},
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/*22.05k*/
665*4882a593Smuzhiyun 	{11289600, 22050, CLK_HS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_128, 0},
666*4882a593Smuzhiyun 	{16934400, 22050, CLK_HS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_128, 0},
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	/* 32k */
669*4882a593Smuzhiyun 	{12288000, 32000, CLK_SS_MODE, CLK_32K, CLK_NO_27M, CLK_R_128, 0},
670*4882a593Smuzhiyun 	{18432000, 32000, CLK_SS_MODE, CLK_32K, CLK_NO_27M, CLK_R_128, 0},
671*4882a593Smuzhiyun 	{12000000, 32000, CLK_SS_MODE, CLK_32K, CLK_NO_27M, CLK_R_125, 0},
672*4882a593Smuzhiyun 	{24000000, 32000, CLK_SS_MODE, CLK_32K, CLK_NO_27M, CLK_R_125, 1},
673*4882a593Smuzhiyun 	{27000000, 32000, CLK_SS_MODE, CLK_32K, CLK_27M_MCLK, CLK_R_125, 0},
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* 44.1k */
676*4882a593Smuzhiyun 	{11289600, 44100, CLK_SS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_128, 0},
677*4882a593Smuzhiyun 	{16934400, 44100, CLK_SS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_128, 0},
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	/* 48k */
680*4882a593Smuzhiyun 	{12288000, 48000, CLK_SS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_128, 0},
681*4882a593Smuzhiyun 	{18432000, 48000, CLK_SS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_128, 0},
682*4882a593Smuzhiyun 	{12000000, 48000, CLK_SS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_125, 0},
683*4882a593Smuzhiyun 	{24000000, 48000, CLK_SS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_125, 1},
684*4882a593Smuzhiyun 	{27000000, 48000, CLK_SS_MODE, CLK_NO_32K, CLK_27M_MCLK, CLK_R_125, 1},
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	/* 88.2k */
687*4882a593Smuzhiyun 	{11289600, 88200, CLK_DS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_128, 0},
688*4882a593Smuzhiyun 	{16934400, 88200, CLK_DS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_128, 0},
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	/* 96k */
691*4882a593Smuzhiyun 	{12288000, 96000, CLK_DS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_128, 0},
692*4882a593Smuzhiyun 	{18432000, 96000, CLK_DS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_128, 0},
693*4882a593Smuzhiyun 	{12000000, 96000, CLK_DS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_125, 0},
694*4882a593Smuzhiyun 	{24000000, 96000, CLK_DS_MODE, CLK_NO_32K, CLK_NO_27M, CLK_R_125, 1},
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun 
cs42l52_get_clk(int mclk,int rate)697*4882a593Smuzhiyun static int cs42l52_get_clk(int mclk, int rate)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun 	int i, ret = -EINVAL;
700*4882a593Smuzhiyun 	u_int mclk1, mclk2 = 0;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(clk_map_table); i++) {
703*4882a593Smuzhiyun 		if (clk_map_table[i].rate == rate) {
704*4882a593Smuzhiyun 			mclk1 = clk_map_table[i].mclk;
705*4882a593Smuzhiyun 			if (abs(mclk - mclk1) < abs(mclk - mclk2)) {
706*4882a593Smuzhiyun 				mclk2 = mclk1;
707*4882a593Smuzhiyun 				ret = i;
708*4882a593Smuzhiyun 			}
709*4882a593Smuzhiyun 		}
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 	return ret;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
cs42l52_set_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)714*4882a593Smuzhiyun static int cs42l52_set_sysclk(struct snd_soc_dai *codec_dai,
715*4882a593Smuzhiyun 			int clk_id, unsigned int freq, int dir)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
718*4882a593Smuzhiyun 	struct cs42l52_private *cs42l52 = snd_soc_component_get_drvdata(component);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	if ((freq >= CS42L52_MIN_CLK) && (freq <= CS42L52_MAX_CLK)) {
721*4882a593Smuzhiyun 		cs42l52->sysclk = freq;
722*4882a593Smuzhiyun 	} else {
723*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid freq parameter\n");
724*4882a593Smuzhiyun 		return -EINVAL;
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun 	return 0;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
cs42l52_set_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)729*4882a593Smuzhiyun static int cs42l52_set_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
732*4882a593Smuzhiyun 	struct cs42l52_private *cs42l52 = snd_soc_component_get_drvdata(component);
733*4882a593Smuzhiyun 	u8 iface = 0;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
736*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
737*4882a593Smuzhiyun 		iface = CS42L52_IFACE_CTL1_MASTER;
738*4882a593Smuzhiyun 		break;
739*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
740*4882a593Smuzhiyun 		iface = CS42L52_IFACE_CTL1_SLAVE;
741*4882a593Smuzhiyun 		break;
742*4882a593Smuzhiyun 	default:
743*4882a593Smuzhiyun 		return -EINVAL;
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	 /* interface format */
747*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
748*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
749*4882a593Smuzhiyun 		iface |= CS42L52_IFACE_CTL1_ADC_FMT_I2S |
750*4882a593Smuzhiyun 				CS42L52_IFACE_CTL1_DAC_FMT_I2S;
751*4882a593Smuzhiyun 		break;
752*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
753*4882a593Smuzhiyun 		iface |= CS42L52_IFACE_CTL1_DAC_FMT_RIGHT_J;
754*4882a593Smuzhiyun 		break;
755*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
756*4882a593Smuzhiyun 		iface |= CS42L52_IFACE_CTL1_ADC_FMT_LEFT_J |
757*4882a593Smuzhiyun 				CS42L52_IFACE_CTL1_DAC_FMT_LEFT_J;
758*4882a593Smuzhiyun 		break;
759*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
760*4882a593Smuzhiyun 		iface |= CS42L52_IFACE_CTL1_DSP_MODE_EN;
761*4882a593Smuzhiyun 		break;
762*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
763*4882a593Smuzhiyun 		break;
764*4882a593Smuzhiyun 	default:
765*4882a593Smuzhiyun 		return -EINVAL;
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	/* clock inversion */
769*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
770*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
771*4882a593Smuzhiyun 		break;
772*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
773*4882a593Smuzhiyun 		iface |= CS42L52_IFACE_CTL1_INV_SCLK;
774*4882a593Smuzhiyun 		break;
775*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
776*4882a593Smuzhiyun 		iface |= CS42L52_IFACE_CTL1_INV_SCLK;
777*4882a593Smuzhiyun 		break;
778*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
779*4882a593Smuzhiyun 		break;
780*4882a593Smuzhiyun 	default:
781*4882a593Smuzhiyun 		return -EINVAL;
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 	cs42l52->config.format = iface;
784*4882a593Smuzhiyun 	snd_soc_component_write(component, CS42L52_IFACE_CTL1, cs42l52->config.format);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	return 0;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
cs42l52_mute(struct snd_soc_dai * dai,int mute,int direction)789*4882a593Smuzhiyun static int cs42l52_mute(struct snd_soc_dai *dai, int mute, int direction)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	if (mute)
794*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L52_PB_CTL1,
795*4882a593Smuzhiyun 				    CS42L52_PB_CTL1_MUTE_MASK,
796*4882a593Smuzhiyun 				CS42L52_PB_CTL1_MUTE);
797*4882a593Smuzhiyun 	else
798*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L52_PB_CTL1,
799*4882a593Smuzhiyun 				    CS42L52_PB_CTL1_MUTE_MASK,
800*4882a593Smuzhiyun 				CS42L52_PB_CTL1_UNMUTE);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	return 0;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
cs42l52_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)805*4882a593Smuzhiyun static int cs42l52_pcm_hw_params(struct snd_pcm_substream *substream,
806*4882a593Smuzhiyun 				     struct snd_pcm_hw_params *params,
807*4882a593Smuzhiyun 				     struct snd_soc_dai *dai)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
810*4882a593Smuzhiyun 	struct cs42l52_private *cs42l52 = snd_soc_component_get_drvdata(component);
811*4882a593Smuzhiyun 	u32 clk = 0;
812*4882a593Smuzhiyun 	int index;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	index = cs42l52_get_clk(cs42l52->sysclk, params_rate(params));
815*4882a593Smuzhiyun 	if (index >= 0) {
816*4882a593Smuzhiyun 		cs42l52->sysclk = clk_map_table[index].mclk;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 		clk |= (clk_map_table[index].speed << CLK_SPEED_SHIFT) |
819*4882a593Smuzhiyun 		(clk_map_table[index].group << CLK_32K_SR_SHIFT) |
820*4882a593Smuzhiyun 		(clk_map_table[index].videoclk << CLK_27M_MCLK_SHIFT) |
821*4882a593Smuzhiyun 		(clk_map_table[index].ratio << CLK_RATIO_SHIFT) |
822*4882a593Smuzhiyun 		clk_map_table[index].mclkdiv2;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 		snd_soc_component_write(component, CS42L52_CLK_CTL, clk);
825*4882a593Smuzhiyun 	} else {
826*4882a593Smuzhiyun 		dev_err(component->dev, "can't get correct mclk\n");
827*4882a593Smuzhiyun 		return -EINVAL;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	return 0;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
cs42l52_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)833*4882a593Smuzhiyun static int cs42l52_set_bias_level(struct snd_soc_component *component,
834*4882a593Smuzhiyun 					enum snd_soc_bias_level level)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	struct cs42l52_private *cs42l52 = snd_soc_component_get_drvdata(component);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	switch (level) {
839*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
840*4882a593Smuzhiyun 		break;
841*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
842*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L52_PWRCTL1,
843*4882a593Smuzhiyun 				    CS42L52_PWRCTL1_PDN_CODEC, 0);
844*4882a593Smuzhiyun 		break;
845*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
846*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
847*4882a593Smuzhiyun 			regcache_cache_only(cs42l52->regmap, false);
848*4882a593Smuzhiyun 			regcache_sync(cs42l52->regmap);
849*4882a593Smuzhiyun 		}
850*4882a593Smuzhiyun 		snd_soc_component_write(component, CS42L52_PWRCTL1, CS42L52_PWRCTL1_PDN_ALL);
851*4882a593Smuzhiyun 		break;
852*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
853*4882a593Smuzhiyun 		snd_soc_component_write(component, CS42L52_PWRCTL1, CS42L52_PWRCTL1_PDN_ALL);
854*4882a593Smuzhiyun 		regcache_cache_only(cs42l52->regmap, true);
855*4882a593Smuzhiyun 		break;
856*4882a593Smuzhiyun 	}
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	return 0;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun #define CS42L52_RATES (SNDRV_PCM_RATE_8000_96000)
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun #define CS42L52_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_U16_LE | \
864*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S18_3LE | SNDRV_PCM_FMTBIT_U18_3LE | \
865*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_U20_3LE | \
866*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_U24_LE)
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun static const struct snd_soc_dai_ops cs42l52_ops = {
869*4882a593Smuzhiyun 	.hw_params	= cs42l52_pcm_hw_params,
870*4882a593Smuzhiyun 	.mute_stream	= cs42l52_mute,
871*4882a593Smuzhiyun 	.set_fmt	= cs42l52_set_fmt,
872*4882a593Smuzhiyun 	.set_sysclk	= cs42l52_set_sysclk,
873*4882a593Smuzhiyun 	.no_capture_mute = 1,
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun static struct snd_soc_dai_driver cs42l52_dai = {
877*4882a593Smuzhiyun 		.name = "cs42l52",
878*4882a593Smuzhiyun 		.playback = {
879*4882a593Smuzhiyun 			.stream_name = "Playback",
880*4882a593Smuzhiyun 			.channels_min = 1,
881*4882a593Smuzhiyun 			.channels_max = 2,
882*4882a593Smuzhiyun 			.rates = CS42L52_RATES,
883*4882a593Smuzhiyun 			.formats = CS42L52_FORMATS,
884*4882a593Smuzhiyun 		},
885*4882a593Smuzhiyun 		.capture = {
886*4882a593Smuzhiyun 			.stream_name = "Capture",
887*4882a593Smuzhiyun 			.channels_min = 1,
888*4882a593Smuzhiyun 			.channels_max = 2,
889*4882a593Smuzhiyun 			.rates = CS42L52_RATES,
890*4882a593Smuzhiyun 			.formats = CS42L52_FORMATS,
891*4882a593Smuzhiyun 		},
892*4882a593Smuzhiyun 		.ops = &cs42l52_ops,
893*4882a593Smuzhiyun };
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun static int beep_rates[] = {
896*4882a593Smuzhiyun 	261, 522, 585, 667, 706, 774, 889, 1000,
897*4882a593Smuzhiyun 	1043, 1200, 1333, 1412, 1600, 1714, 2000, 2182
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun 
cs42l52_beep_work(struct work_struct * work)900*4882a593Smuzhiyun static void cs42l52_beep_work(struct work_struct *work)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	struct cs42l52_private *cs42l52 =
903*4882a593Smuzhiyun 		container_of(work, struct cs42l52_private, beep_work);
904*4882a593Smuzhiyun 	struct snd_soc_component *component = cs42l52->component;
905*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
906*4882a593Smuzhiyun 	int i;
907*4882a593Smuzhiyun 	int val = 0;
908*4882a593Smuzhiyun 	int best = 0;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	if (cs42l52->beep_rate) {
911*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(beep_rates); i++) {
912*4882a593Smuzhiyun 			if (abs(cs42l52->beep_rate - beep_rates[i]) <
913*4882a593Smuzhiyun 			    abs(cs42l52->beep_rate - beep_rates[best]))
914*4882a593Smuzhiyun 				best = i;
915*4882a593Smuzhiyun 		}
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 		dev_dbg(component->dev, "Set beep rate %dHz for requested %dHz\n",
918*4882a593Smuzhiyun 			beep_rates[best], cs42l52->beep_rate);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 		val = (best << CS42L52_BEEP_RATE_SHIFT);
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 		snd_soc_dapm_enable_pin(dapm, "Beep");
923*4882a593Smuzhiyun 	} else {
924*4882a593Smuzhiyun 		dev_dbg(component->dev, "Disabling beep\n");
925*4882a593Smuzhiyun 		snd_soc_dapm_disable_pin(dapm, "Beep");
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, CS42L52_BEEP_FREQ,
929*4882a593Smuzhiyun 			    CS42L52_BEEP_RATE_MASK, val);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	snd_soc_dapm_sync(dapm);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun /* For usability define a way of injecting beep events for the device -
935*4882a593Smuzhiyun  * many systems will not have a keyboard.
936*4882a593Smuzhiyun  */
cs42l52_beep_event(struct input_dev * dev,unsigned int type,unsigned int code,int hz)937*4882a593Smuzhiyun static int cs42l52_beep_event(struct input_dev *dev, unsigned int type,
938*4882a593Smuzhiyun 			     unsigned int code, int hz)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun 	struct snd_soc_component *component = input_get_drvdata(dev);
941*4882a593Smuzhiyun 	struct cs42l52_private *cs42l52 = snd_soc_component_get_drvdata(component);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	dev_dbg(component->dev, "Beep event %x %x\n", code, hz);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	switch (code) {
946*4882a593Smuzhiyun 	case SND_BELL:
947*4882a593Smuzhiyun 		if (hz)
948*4882a593Smuzhiyun 			hz = 261;
949*4882a593Smuzhiyun 	case SND_TONE:
950*4882a593Smuzhiyun 		break;
951*4882a593Smuzhiyun 	default:
952*4882a593Smuzhiyun 		return -1;
953*4882a593Smuzhiyun 	}
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	/* Kick the beep from a workqueue */
956*4882a593Smuzhiyun 	cs42l52->beep_rate = hz;
957*4882a593Smuzhiyun 	schedule_work(&cs42l52->beep_work);
958*4882a593Smuzhiyun 	return 0;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
cs42l52_beep_set(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)961*4882a593Smuzhiyun static ssize_t cs42l52_beep_set(struct device *dev,
962*4882a593Smuzhiyun 			       struct device_attribute *attr,
963*4882a593Smuzhiyun 			       const char *buf, size_t count)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun 	struct cs42l52_private *cs42l52 = dev_get_drvdata(dev);
966*4882a593Smuzhiyun 	long int time;
967*4882a593Smuzhiyun 	int ret;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	ret = kstrtol(buf, 10, &time);
970*4882a593Smuzhiyun 	if (ret != 0)
971*4882a593Smuzhiyun 		return ret;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	input_event(cs42l52->beep, EV_SND, SND_TONE, time);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	return count;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun static DEVICE_ATTR(beep, 0200, NULL, cs42l52_beep_set);
979*4882a593Smuzhiyun 
cs42l52_init_beep(struct snd_soc_component * component)980*4882a593Smuzhiyun static void cs42l52_init_beep(struct snd_soc_component *component)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	struct cs42l52_private *cs42l52 = snd_soc_component_get_drvdata(component);
983*4882a593Smuzhiyun 	int ret;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	cs42l52->beep = devm_input_allocate_device(component->dev);
986*4882a593Smuzhiyun 	if (!cs42l52->beep) {
987*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to allocate beep device\n");
988*4882a593Smuzhiyun 		return;
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	INIT_WORK(&cs42l52->beep_work, cs42l52_beep_work);
992*4882a593Smuzhiyun 	cs42l52->beep_rate = 0;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	cs42l52->beep->name = "CS42L52 Beep Generator";
995*4882a593Smuzhiyun 	cs42l52->beep->phys = dev_name(component->dev);
996*4882a593Smuzhiyun 	cs42l52->beep->id.bustype = BUS_I2C;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	cs42l52->beep->evbit[0] = BIT_MASK(EV_SND);
999*4882a593Smuzhiyun 	cs42l52->beep->sndbit[0] = BIT_MASK(SND_BELL) | BIT_MASK(SND_TONE);
1000*4882a593Smuzhiyun 	cs42l52->beep->event = cs42l52_beep_event;
1001*4882a593Smuzhiyun 	cs42l52->beep->dev.parent = component->dev;
1002*4882a593Smuzhiyun 	input_set_drvdata(cs42l52->beep, component);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	ret = input_register_device(cs42l52->beep);
1005*4882a593Smuzhiyun 	if (ret != 0) {
1006*4882a593Smuzhiyun 		cs42l52->beep = NULL;
1007*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to register beep device\n");
1008*4882a593Smuzhiyun 	}
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	ret = device_create_file(component->dev, &dev_attr_beep);
1011*4882a593Smuzhiyun 	if (ret != 0) {
1012*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to create keyclick file: %d\n",
1013*4882a593Smuzhiyun 			ret);
1014*4882a593Smuzhiyun 	}
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun 
cs42l52_free_beep(struct snd_soc_component * component)1017*4882a593Smuzhiyun static void cs42l52_free_beep(struct snd_soc_component *component)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun 	struct cs42l52_private *cs42l52 = snd_soc_component_get_drvdata(component);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	device_remove_file(component->dev, &dev_attr_beep);
1022*4882a593Smuzhiyun 	cancel_work_sync(&cs42l52->beep_work);
1023*4882a593Smuzhiyun 	cs42l52->beep = NULL;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, CS42L52_BEEP_TONE_CTL,
1026*4882a593Smuzhiyun 			    CS42L52_BEEP_EN_MASK, 0);
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun 
cs42l52_probe(struct snd_soc_component * component)1029*4882a593Smuzhiyun static int cs42l52_probe(struct snd_soc_component *component)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun 	struct cs42l52_private *cs42l52 = snd_soc_component_get_drvdata(component);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	regcache_cache_only(cs42l52->regmap, true);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	cs42l52_add_mic_controls(component);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	cs42l52_init_beep(component);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	cs42l52->sysclk = CS42L52_DEFAULT_CLK;
1040*4882a593Smuzhiyun 	cs42l52->config.format = CS42L52_DEFAULT_FORMAT;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	return 0;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun 
cs42l52_remove(struct snd_soc_component * component)1045*4882a593Smuzhiyun static void cs42l52_remove(struct snd_soc_component *component)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	cs42l52_free_beep(component);
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_cs42l52 = {
1051*4882a593Smuzhiyun 	.probe			= cs42l52_probe,
1052*4882a593Smuzhiyun 	.remove			= cs42l52_remove,
1053*4882a593Smuzhiyun 	.set_bias_level		= cs42l52_set_bias_level,
1054*4882a593Smuzhiyun 	.controls		= cs42l52_snd_controls,
1055*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(cs42l52_snd_controls),
1056*4882a593Smuzhiyun 	.dapm_widgets		= cs42l52_dapm_widgets,
1057*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(cs42l52_dapm_widgets),
1058*4882a593Smuzhiyun 	.dapm_routes		= cs42l52_audio_map,
1059*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(cs42l52_audio_map),
1060*4882a593Smuzhiyun 	.suspend_bias_off	= 1,
1061*4882a593Smuzhiyun 	.idle_bias_on		= 1,
1062*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
1063*4882a593Smuzhiyun 	.endianness		= 1,
1064*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
1065*4882a593Smuzhiyun };
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun /* Current and threshold powerup sequence Pg37 */
1068*4882a593Smuzhiyun static const struct reg_sequence cs42l52_threshold_patch[] = {
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	{ 0x00, 0x99 },
1071*4882a593Smuzhiyun 	{ 0x3E, 0xBA },
1072*4882a593Smuzhiyun 	{ 0x47, 0x80 },
1073*4882a593Smuzhiyun 	{ 0x32, 0xBB },
1074*4882a593Smuzhiyun 	{ 0x32, 0x3B },
1075*4882a593Smuzhiyun 	{ 0x00, 0x00 },
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun };
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun static const struct regmap_config cs42l52_regmap = {
1080*4882a593Smuzhiyun 	.reg_bits = 8,
1081*4882a593Smuzhiyun 	.val_bits = 8,
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	.max_register = CS42L52_MAX_REGISTER,
1084*4882a593Smuzhiyun 	.reg_defaults = cs42l52_reg_defaults,
1085*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(cs42l52_reg_defaults),
1086*4882a593Smuzhiyun 	.readable_reg = cs42l52_readable_register,
1087*4882a593Smuzhiyun 	.volatile_reg = cs42l52_volatile_register,
1088*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun 
cs42l52_i2c_probe(struct i2c_client * i2c_client,const struct i2c_device_id * id)1091*4882a593Smuzhiyun static int cs42l52_i2c_probe(struct i2c_client *i2c_client,
1092*4882a593Smuzhiyun 			     const struct i2c_device_id *id)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	struct cs42l52_private *cs42l52;
1095*4882a593Smuzhiyun 	struct cs42l52_platform_data *pdata = dev_get_platdata(&i2c_client->dev);
1096*4882a593Smuzhiyun 	int ret;
1097*4882a593Smuzhiyun 	unsigned int devid = 0;
1098*4882a593Smuzhiyun 	unsigned int reg;
1099*4882a593Smuzhiyun 	u32 val32;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	cs42l52 = devm_kzalloc(&i2c_client->dev, sizeof(*cs42l52), GFP_KERNEL);
1102*4882a593Smuzhiyun 	if (cs42l52 == NULL)
1103*4882a593Smuzhiyun 		return -ENOMEM;
1104*4882a593Smuzhiyun 	cs42l52->dev = &i2c_client->dev;
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	cs42l52->regmap = devm_regmap_init_i2c(i2c_client, &cs42l52_regmap);
1107*4882a593Smuzhiyun 	if (IS_ERR(cs42l52->regmap)) {
1108*4882a593Smuzhiyun 		ret = PTR_ERR(cs42l52->regmap);
1109*4882a593Smuzhiyun 		dev_err(&i2c_client->dev, "regmap_init() failed: %d\n", ret);
1110*4882a593Smuzhiyun 		return ret;
1111*4882a593Smuzhiyun 	}
1112*4882a593Smuzhiyun 	if (pdata) {
1113*4882a593Smuzhiyun 		cs42l52->pdata = *pdata;
1114*4882a593Smuzhiyun 	} else {
1115*4882a593Smuzhiyun 		pdata = devm_kzalloc(&i2c_client->dev, sizeof(*pdata),
1116*4882a593Smuzhiyun 				     GFP_KERNEL);
1117*4882a593Smuzhiyun 		if (!pdata)
1118*4882a593Smuzhiyun 			return -ENOMEM;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 		if (i2c_client->dev.of_node) {
1121*4882a593Smuzhiyun 			if (of_property_read_bool(i2c_client->dev.of_node,
1122*4882a593Smuzhiyun 				"cirrus,mica-differential-cfg"))
1123*4882a593Smuzhiyun 				pdata->mica_diff_cfg = true;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 			if (of_property_read_bool(i2c_client->dev.of_node,
1126*4882a593Smuzhiyun 				"cirrus,micb-differential-cfg"))
1127*4882a593Smuzhiyun 				pdata->micb_diff_cfg = true;
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 			if (of_property_read_u32(i2c_client->dev.of_node,
1130*4882a593Smuzhiyun 				"cirrus,micbias-lvl", &val32) >= 0)
1131*4882a593Smuzhiyun 				pdata->micbias_lvl = val32;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 			if (of_property_read_u32(i2c_client->dev.of_node,
1134*4882a593Smuzhiyun 				"cirrus,chgfreq-divisor", &val32) >= 0)
1135*4882a593Smuzhiyun 				pdata->chgfreq = val32;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 			pdata->reset_gpio =
1138*4882a593Smuzhiyun 				of_get_named_gpio(i2c_client->dev.of_node,
1139*4882a593Smuzhiyun 						"cirrus,reset-gpio", 0);
1140*4882a593Smuzhiyun 		}
1141*4882a593Smuzhiyun 		cs42l52->pdata = *pdata;
1142*4882a593Smuzhiyun 	}
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	if (cs42l52->pdata.reset_gpio) {
1145*4882a593Smuzhiyun 		ret = devm_gpio_request_one(&i2c_client->dev,
1146*4882a593Smuzhiyun 					    cs42l52->pdata.reset_gpio,
1147*4882a593Smuzhiyun 					    GPIOF_OUT_INIT_HIGH,
1148*4882a593Smuzhiyun 					    "CS42L52 /RST");
1149*4882a593Smuzhiyun 		if (ret < 0) {
1150*4882a593Smuzhiyun 			dev_err(&i2c_client->dev, "Failed to request /RST %d: %d\n",
1151*4882a593Smuzhiyun 				cs42l52->pdata.reset_gpio, ret);
1152*4882a593Smuzhiyun 			return ret;
1153*4882a593Smuzhiyun 		}
1154*4882a593Smuzhiyun 		gpio_set_value_cansleep(cs42l52->pdata.reset_gpio, 0);
1155*4882a593Smuzhiyun 		gpio_set_value_cansleep(cs42l52->pdata.reset_gpio, 1);
1156*4882a593Smuzhiyun 	}
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	i2c_set_clientdata(i2c_client, cs42l52);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	ret = regmap_register_patch(cs42l52->regmap, cs42l52_threshold_patch,
1161*4882a593Smuzhiyun 				    ARRAY_SIZE(cs42l52_threshold_patch));
1162*4882a593Smuzhiyun 	if (ret != 0)
1163*4882a593Smuzhiyun 		dev_warn(cs42l52->dev, "Failed to apply regmap patch: %d\n",
1164*4882a593Smuzhiyun 			 ret);
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	ret = regmap_read(cs42l52->regmap, CS42L52_CHIP, &reg);
1167*4882a593Smuzhiyun 	devid = reg & CS42L52_CHIP_ID_MASK;
1168*4882a593Smuzhiyun 	if (devid != CS42L52_CHIP_ID) {
1169*4882a593Smuzhiyun 		ret = -ENODEV;
1170*4882a593Smuzhiyun 		dev_err(&i2c_client->dev,
1171*4882a593Smuzhiyun 			"CS42L52 Device ID (%X). Expected %X\n",
1172*4882a593Smuzhiyun 			devid, CS42L52_CHIP_ID);
1173*4882a593Smuzhiyun 		return ret;
1174*4882a593Smuzhiyun 	}
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	dev_info(&i2c_client->dev, "Cirrus Logic CS42L52, Revision: %02X\n",
1177*4882a593Smuzhiyun 		 reg & CS42L52_CHIP_REV_MASK);
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	/* Set Platform Data */
1180*4882a593Smuzhiyun 	if (cs42l52->pdata.mica_diff_cfg)
1181*4882a593Smuzhiyun 		regmap_update_bits(cs42l52->regmap, CS42L52_MICA_CTL,
1182*4882a593Smuzhiyun 				   CS42L52_MIC_CTL_TYPE_MASK,
1183*4882a593Smuzhiyun 				cs42l52->pdata.mica_diff_cfg <<
1184*4882a593Smuzhiyun 				CS42L52_MIC_CTL_TYPE_SHIFT);
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	if (cs42l52->pdata.micb_diff_cfg)
1187*4882a593Smuzhiyun 		regmap_update_bits(cs42l52->regmap, CS42L52_MICB_CTL,
1188*4882a593Smuzhiyun 				   CS42L52_MIC_CTL_TYPE_MASK,
1189*4882a593Smuzhiyun 				cs42l52->pdata.micb_diff_cfg <<
1190*4882a593Smuzhiyun 				CS42L52_MIC_CTL_TYPE_SHIFT);
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	if (cs42l52->pdata.chgfreq)
1193*4882a593Smuzhiyun 		regmap_update_bits(cs42l52->regmap, CS42L52_CHARGE_PUMP,
1194*4882a593Smuzhiyun 				   CS42L52_CHARGE_PUMP_MASK,
1195*4882a593Smuzhiyun 				cs42l52->pdata.chgfreq <<
1196*4882a593Smuzhiyun 				CS42L52_CHARGE_PUMP_SHIFT);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	if (cs42l52->pdata.micbias_lvl)
1199*4882a593Smuzhiyun 		regmap_update_bits(cs42l52->regmap, CS42L52_IFACE_CTL2,
1200*4882a593Smuzhiyun 				   CS42L52_IFACE_CTL2_BIAS_LVL,
1201*4882a593Smuzhiyun 				cs42l52->pdata.micbias_lvl);
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	ret =  devm_snd_soc_register_component(&i2c_client->dev,
1204*4882a593Smuzhiyun 			&soc_component_dev_cs42l52, &cs42l52_dai, 1);
1205*4882a593Smuzhiyun 	if (ret < 0)
1206*4882a593Smuzhiyun 		return ret;
1207*4882a593Smuzhiyun 	return 0;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun static const struct of_device_id cs42l52_of_match[] = {
1211*4882a593Smuzhiyun 	{ .compatible = "cirrus,cs42l52", },
1212*4882a593Smuzhiyun 	{},
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cs42l52_of_match);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun static const struct i2c_device_id cs42l52_id[] = {
1218*4882a593Smuzhiyun 	{ "cs42l52", 0 },
1219*4882a593Smuzhiyun 	{ }
1220*4882a593Smuzhiyun };
1221*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, cs42l52_id);
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun static struct i2c_driver cs42l52_i2c_driver = {
1224*4882a593Smuzhiyun 	.driver = {
1225*4882a593Smuzhiyun 		.name = "cs42l52",
1226*4882a593Smuzhiyun 		.of_match_table = cs42l52_of_match,
1227*4882a593Smuzhiyun 	},
1228*4882a593Smuzhiyun 	.id_table = cs42l52_id,
1229*4882a593Smuzhiyun 	.probe =    cs42l52_i2c_probe,
1230*4882a593Smuzhiyun };
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun module_i2c_driver(cs42l52_i2c_driver);
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC CS42L52 driver");
1235*4882a593Smuzhiyun MODULE_AUTHOR("Georgi Vlaev, Nucleus Systems Ltd, <joe@nucleusys.com>");
1236*4882a593Smuzhiyun MODULE_AUTHOR("Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>");
1237*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1238