1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * cs42l51.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * ASoC Driver for Cirrus Logic CS42L51 codecs 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (c) 2010 Arnaud Patard <apatard@mandriva.com> 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun #ifndef _CS42L51_H 10*4882a593Smuzhiyun #define _CS42L51_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun struct device; 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun extern const struct regmap_config cs42l51_regmap; 15*4882a593Smuzhiyun int cs42l51_probe(struct device *dev, struct regmap *regmap); 16*4882a593Smuzhiyun int cs42l51_remove(struct device *dev); 17*4882a593Smuzhiyun int __maybe_unused cs42l51_suspend(struct device *dev); 18*4882a593Smuzhiyun int __maybe_unused cs42l51_resume(struct device *dev); 19*4882a593Smuzhiyun extern const struct of_device_id cs42l51_of_match[]; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define CS42L51_CHIP_ID 0x1B 22*4882a593Smuzhiyun #define CS42L51_CHIP_REV_A 0x00 23*4882a593Smuzhiyun #define CS42L51_CHIP_REV_B 0x01 24*4882a593Smuzhiyun #define CS42L51_CHIP_REV_MASK 0x07 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define CS42L51_CHIP_REV_ID 0x01 27*4882a593Smuzhiyun #define CS42L51_MK_CHIP_REV(a, b) ((a)<<3|(b)) 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define CS42L51_POWER_CTL1 0x02 30*4882a593Smuzhiyun #define CS42L51_POWER_CTL1_PDN_DACB (1<<6) 31*4882a593Smuzhiyun #define CS42L51_POWER_CTL1_PDN_DACA (1<<5) 32*4882a593Smuzhiyun #define CS42L51_POWER_CTL1_PDN_PGAB (1<<4) 33*4882a593Smuzhiyun #define CS42L51_POWER_CTL1_PDN_PGAA (1<<3) 34*4882a593Smuzhiyun #define CS42L51_POWER_CTL1_PDN_ADCB (1<<2) 35*4882a593Smuzhiyun #define CS42L51_POWER_CTL1_PDN_ADCA (1<<1) 36*4882a593Smuzhiyun #define CS42L51_POWER_CTL1_PDN (1<<0) 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define CS42L51_MIC_POWER_CTL 0x03 39*4882a593Smuzhiyun #define CS42L51_MIC_POWER_CTL_AUTO (1<<7) 40*4882a593Smuzhiyun #define CS42L51_MIC_POWER_CTL_SPEED(x) (((x)&3)<<5) 41*4882a593Smuzhiyun #define CS42L51_QSM_MODE 3 42*4882a593Smuzhiyun #define CS42L51_HSM_MODE 2 43*4882a593Smuzhiyun #define CS42L51_SSM_MODE 1 44*4882a593Smuzhiyun #define CS42L51_DSM_MODE 0 45*4882a593Smuzhiyun #define CS42L51_MIC_POWER_CTL_3ST_SP (1<<4) 46*4882a593Smuzhiyun #define CS42L51_MIC_POWER_CTL_PDN_MICB (1<<3) 47*4882a593Smuzhiyun #define CS42L51_MIC_POWER_CTL_PDN_MICA (1<<2) 48*4882a593Smuzhiyun #define CS42L51_MIC_POWER_CTL_PDN_BIAS (1<<1) 49*4882a593Smuzhiyun #define CS42L51_MIC_POWER_CTL_MCLK_DIV2 (1<<0) 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define CS42L51_INTF_CTL 0x04 52*4882a593Smuzhiyun #define CS42L51_INTF_CTL_LOOPBACK (1<<7) 53*4882a593Smuzhiyun #define CS42L51_INTF_CTL_MASTER (1<<6) 54*4882a593Smuzhiyun #define CS42L51_INTF_CTL_DAC_FORMAT(x) (((x)&7)<<3) 55*4882a593Smuzhiyun #define CS42L51_DAC_DIF_LJ24 0x00 56*4882a593Smuzhiyun #define CS42L51_DAC_DIF_I2S 0x01 57*4882a593Smuzhiyun #define CS42L51_DAC_DIF_RJ24 0x02 58*4882a593Smuzhiyun #define CS42L51_DAC_DIF_RJ20 0x03 59*4882a593Smuzhiyun #define CS42L51_DAC_DIF_RJ18 0x04 60*4882a593Smuzhiyun #define CS42L51_DAC_DIF_RJ16 0x05 61*4882a593Smuzhiyun #define CS42L51_INTF_CTL_ADC_I2S (1<<2) 62*4882a593Smuzhiyun #define CS42L51_INTF_CTL_DIGMIX (1<<1) 63*4882a593Smuzhiyun #define CS42L51_INTF_CTL_MICMIX (1<<0) 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define CS42L51_MIC_CTL 0x05 66*4882a593Smuzhiyun #define CS42L51_MIC_CTL_ADC_SNGVOL (1<<7) 67*4882a593Smuzhiyun #define CS42L51_MIC_CTL_ADCD_DBOOST (1<<6) 68*4882a593Smuzhiyun #define CS42L51_MIC_CTL_ADCA_DBOOST (1<<5) 69*4882a593Smuzhiyun #define CS42L51_MIC_CTL_MICBIAS_SEL (1<<4) 70*4882a593Smuzhiyun #define CS42L51_MIC_CTL_MICBIAS_LVL(x) (((x)&3)<<2) 71*4882a593Smuzhiyun #define CS42L51_MIC_CTL_MICB_BOOST (1<<1) 72*4882a593Smuzhiyun #define CS42L51_MIC_CTL_MICA_BOOST (1<<0) 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define CS42L51_ADC_CTL 0x06 75*4882a593Smuzhiyun #define CS42L51_ADC_CTL_ADCB_HPFEN (1<<7) 76*4882a593Smuzhiyun #define CS42L51_ADC_CTL_ADCB_HPFRZ (1<<6) 77*4882a593Smuzhiyun #define CS42L51_ADC_CTL_ADCA_HPFEN (1<<5) 78*4882a593Smuzhiyun #define CS42L51_ADC_CTL_ADCA_HPFRZ (1<<4) 79*4882a593Smuzhiyun #define CS42L51_ADC_CTL_SOFTB (1<<3) 80*4882a593Smuzhiyun #define CS42L51_ADC_CTL_ZCROSSB (1<<2) 81*4882a593Smuzhiyun #define CS42L51_ADC_CTL_SOFTA (1<<1) 82*4882a593Smuzhiyun #define CS42L51_ADC_CTL_ZCROSSA (1<<0) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define CS42L51_ADC_INPUT 0x07 85*4882a593Smuzhiyun #define CS42L51_ADC_INPUT_AINB_MUX(x) (((x)&3)<<6) 86*4882a593Smuzhiyun #define CS42L51_ADC_INPUT_AINA_MUX(x) (((x)&3)<<4) 87*4882a593Smuzhiyun #define CS42L51_ADC_INPUT_INV_ADCB (1<<3) 88*4882a593Smuzhiyun #define CS42L51_ADC_INPUT_INV_ADCA (1<<2) 89*4882a593Smuzhiyun #define CS42L51_ADC_INPUT_ADCB_MUTE (1<<1) 90*4882a593Smuzhiyun #define CS42L51_ADC_INPUT_ADCA_MUTE (1<<0) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define CS42L51_DAC_OUT_CTL 0x08 93*4882a593Smuzhiyun #define CS42L51_DAC_OUT_CTL_HP_GAIN(x) (((x)&7)<<5) 94*4882a593Smuzhiyun #define CS42L51_DAC_OUT_CTL_DAC_SNGVOL (1<<4) 95*4882a593Smuzhiyun #define CS42L51_DAC_OUT_CTL_INV_PCMB (1<<3) 96*4882a593Smuzhiyun #define CS42L51_DAC_OUT_CTL_INV_PCMA (1<<2) 97*4882a593Smuzhiyun #define CS42L51_DAC_OUT_CTL_DACB_MUTE (1<<1) 98*4882a593Smuzhiyun #define CS42L51_DAC_OUT_CTL_DACA_MUTE (1<<0) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define CS42L51_DAC_CTL 0x09 101*4882a593Smuzhiyun #define CS42L51_DAC_CTL_DATA_SEL(x) (((x)&3)<<6) 102*4882a593Smuzhiyun #define CS42L51_DAC_CTL_FREEZE (1<<5) 103*4882a593Smuzhiyun #define CS42L51_DAC_CTL_DEEMPH (1<<3) 104*4882a593Smuzhiyun #define CS42L51_DAC_CTL_AMUTE (1<<2) 105*4882a593Smuzhiyun #define CS42L51_DAC_CTL_DACSZ(x) (((x)&3)<<0) 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define CS42L51_ALC_PGA_CTL 0x0A 108*4882a593Smuzhiyun #define CS42L51_ALC_PGB_CTL 0x0B 109*4882a593Smuzhiyun #define CS42L51_ALC_PGX_ALCX_SRDIS (1<<7) 110*4882a593Smuzhiyun #define CS42L51_ALC_PGX_ALCX_ZCDIS (1<<6) 111*4882a593Smuzhiyun #define CS42L51_ALC_PGX_PGX_VOL(x) (((x)&0x1f)<<0) 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define CS42L51_ADCA_ATT 0x0C 114*4882a593Smuzhiyun #define CS42L51_ADCB_ATT 0x0D 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define CS42L51_ADCA_VOL 0x0E 117*4882a593Smuzhiyun #define CS42L51_ADCB_VOL 0x0F 118*4882a593Smuzhiyun #define CS42L51_PCMA_VOL 0x10 119*4882a593Smuzhiyun #define CS42L51_PCMB_VOL 0x11 120*4882a593Smuzhiyun #define CS42L51_MIX_MUTE_ADCMIX (1<<7) 121*4882a593Smuzhiyun #define CS42L51_MIX_VOLUME(x) (((x)&0x7f)<<0) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define CS42L51_BEEP_FREQ 0x12 124*4882a593Smuzhiyun #define CS42L51_BEEP_VOL 0x13 125*4882a593Smuzhiyun #define CS42L51_BEEP_CONF 0x14 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define CS42L51_TONE_CTL 0x15 128*4882a593Smuzhiyun #define CS42L51_TONE_CTL_TREB(x) (((x)&0xf)<<4) 129*4882a593Smuzhiyun #define CS42L51_TONE_CTL_BASS(x) (((x)&0xf)<<0) 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define CS42L51_AOUTA_VOL 0x16 132*4882a593Smuzhiyun #define CS42L51_AOUTB_VOL 0x17 133*4882a593Smuzhiyun #define CS42L51_PCM_MIXER 0x18 134*4882a593Smuzhiyun #define CS42L51_LIMIT_THRES_DIS 0x19 135*4882a593Smuzhiyun #define CS42L51_LIMIT_REL 0x1A 136*4882a593Smuzhiyun #define CS42L51_LIMIT_ATT 0x1B 137*4882a593Smuzhiyun #define CS42L51_ALC_EN 0x1C 138*4882a593Smuzhiyun #define CS42L51_ALC_REL 0x1D 139*4882a593Smuzhiyun #define CS42L51_ALC_THRES 0x1E 140*4882a593Smuzhiyun #define CS42L51_NOISE_CONF 0x1F 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #define CS42L51_STATUS 0x20 143*4882a593Smuzhiyun #define CS42L51_STATUS_SP_CLKERR (1<<6) 144*4882a593Smuzhiyun #define CS42L51_STATUS_SPEA_OVFL (1<<5) 145*4882a593Smuzhiyun #define CS42L51_STATUS_SPEB_OVFL (1<<4) 146*4882a593Smuzhiyun #define CS42L51_STATUS_PCMA_OVFL (1<<3) 147*4882a593Smuzhiyun #define CS42L51_STATUS_PCMB_OVFL (1<<2) 148*4882a593Smuzhiyun #define CS42L51_STATUS_ADCA_OVFL (1<<1) 149*4882a593Smuzhiyun #define CS42L51_STATUS_ADCB_OVFL (1<<0) 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define CS42L51_CHARGE_FREQ 0x21 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define CS42L51_FIRSTREG 0x01 154*4882a593Smuzhiyun /* 155*4882a593Smuzhiyun * Hack: with register 0x21, it makes 33 registers. Looks like someone in the 156*4882a593Smuzhiyun * i2c layer doesn't like i2c smbus block read of 33 regs. Workaround by using 157*4882a593Smuzhiyun * 32 regs 158*4882a593Smuzhiyun */ 159*4882a593Smuzhiyun #define CS42L51_LASTREG 0x20 160*4882a593Smuzhiyun #define CS42L51_NUMREGS (CS42L51_LASTREG - CS42L51_FIRSTREG + 1) 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #endif 163