1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * cs42l51.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * ASoC Driver for Cirrus Logic CS42L51 codecs
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2010 Arnaud Patard <apatard@mandriva.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on cs4270.c - Copyright (c) Freescale Semiconductor
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * For now:
12*4882a593Smuzhiyun * - Only I2C is support. Not SPI
13*4882a593Smuzhiyun * - master mode *NOT* supported
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <sound/core.h>
20*4882a593Smuzhiyun #include <sound/soc.h>
21*4882a593Smuzhiyun #include <sound/tlv.h>
22*4882a593Smuzhiyun #include <sound/initval.h>
23*4882a593Smuzhiyun #include <sound/pcm_params.h>
24*4882a593Smuzhiyun #include <sound/pcm.h>
25*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
26*4882a593Smuzhiyun #include <linux/regmap.h>
27*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "cs42l51.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun enum master_slave_mode {
32*4882a593Smuzhiyun MODE_SLAVE,
33*4882a593Smuzhiyun MODE_SLAVE_AUTO,
34*4882a593Smuzhiyun MODE_MASTER,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static const char * const cs42l51_supply_names[] = {
38*4882a593Smuzhiyun "VL",
39*4882a593Smuzhiyun "VD",
40*4882a593Smuzhiyun "VA",
41*4882a593Smuzhiyun "VAHP",
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct cs42l51_private {
45*4882a593Smuzhiyun unsigned int mclk;
46*4882a593Smuzhiyun struct clk *mclk_handle;
47*4882a593Smuzhiyun unsigned int audio_mode; /* The mode (I2S or left-justified) */
48*4882a593Smuzhiyun enum master_slave_mode func;
49*4882a593Smuzhiyun struct regulator_bulk_data supplies[ARRAY_SIZE(cs42l51_supply_names)];
50*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
51*4882a593Smuzhiyun struct regmap *regmap;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define CS42L51_FORMATS ( \
55*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S16_BE | \
56*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S18_3LE | SNDRV_PCM_FMTBIT_S18_3BE | \
57*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S20_3BE | \
58*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S24_BE)
59*4882a593Smuzhiyun
cs42l51_get_chan_mix(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)60*4882a593Smuzhiyun static int cs42l51_get_chan_mix(struct snd_kcontrol *kcontrol,
61*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
64*4882a593Smuzhiyun unsigned long value = snd_soc_component_read(component, CS42L51_PCM_MIXER)&3;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun switch (value) {
67*4882a593Smuzhiyun default:
68*4882a593Smuzhiyun case 0:
69*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = 0;
70*4882a593Smuzhiyun break;
71*4882a593Smuzhiyun /* same value : (L+R)/2 and (R+L)/2 */
72*4882a593Smuzhiyun case 1:
73*4882a593Smuzhiyun case 2:
74*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = 1;
75*4882a593Smuzhiyun break;
76*4882a593Smuzhiyun case 3:
77*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = 2;
78*4882a593Smuzhiyun break;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define CHAN_MIX_NORMAL 0x00
85*4882a593Smuzhiyun #define CHAN_MIX_BOTH 0x55
86*4882a593Smuzhiyun #define CHAN_MIX_SWAP 0xFF
87*4882a593Smuzhiyun
cs42l51_set_chan_mix(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)88*4882a593Smuzhiyun static int cs42l51_set_chan_mix(struct snd_kcontrol *kcontrol,
89*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
92*4882a593Smuzhiyun unsigned char val;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun switch (ucontrol->value.enumerated.item[0]) {
95*4882a593Smuzhiyun default:
96*4882a593Smuzhiyun case 0:
97*4882a593Smuzhiyun val = CHAN_MIX_NORMAL;
98*4882a593Smuzhiyun break;
99*4882a593Smuzhiyun case 1:
100*4882a593Smuzhiyun val = CHAN_MIX_BOTH;
101*4882a593Smuzhiyun break;
102*4882a593Smuzhiyun case 2:
103*4882a593Smuzhiyun val = CHAN_MIX_SWAP;
104*4882a593Smuzhiyun break;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun snd_soc_component_write(component, CS42L51_PCM_MIXER, val);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return 1;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_pcm_tlv, -5150, 50, 0);
113*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(tone_tlv, -1050, 150, 0);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(aout_tlv, -10200, 50, 0);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(boost_tlv, 1600, 1600, 0);
118*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_boost_tlv, 2000, 2000, 0);
119*4882a593Smuzhiyun static const char *chan_mix[] = {
120*4882a593Smuzhiyun "L R",
121*4882a593Smuzhiyun "L+R",
122*4882a593Smuzhiyun "R L",
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(pga_tlv, -300, 50, 0);
126*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_att_tlv, -9600, 100, 0);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static SOC_ENUM_SINGLE_EXT_DECL(cs42l51_chan_mix, chan_mix);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const struct snd_kcontrol_new cs42l51_snd_controls[] = {
131*4882a593Smuzhiyun SOC_DOUBLE_R_SX_TLV("PCM Playback Volume",
132*4882a593Smuzhiyun CS42L51_PCMA_VOL, CS42L51_PCMB_VOL,
133*4882a593Smuzhiyun 0, 0x19, 0x7F, adc_pcm_tlv),
134*4882a593Smuzhiyun SOC_DOUBLE_R("PCM Playback Switch",
135*4882a593Smuzhiyun CS42L51_PCMA_VOL, CS42L51_PCMB_VOL, 7, 1, 1),
136*4882a593Smuzhiyun SOC_DOUBLE_R_SX_TLV("Analog Playback Volume",
137*4882a593Smuzhiyun CS42L51_AOUTA_VOL, CS42L51_AOUTB_VOL,
138*4882a593Smuzhiyun 0, 0x34, 0xE4, aout_tlv),
139*4882a593Smuzhiyun SOC_DOUBLE_R_SX_TLV("ADC Mixer Volume",
140*4882a593Smuzhiyun CS42L51_ADCA_VOL, CS42L51_ADCB_VOL,
141*4882a593Smuzhiyun 0, 0x19, 0x7F, adc_pcm_tlv),
142*4882a593Smuzhiyun SOC_DOUBLE_R("ADC Mixer Switch",
143*4882a593Smuzhiyun CS42L51_ADCA_VOL, CS42L51_ADCB_VOL, 7, 1, 1),
144*4882a593Smuzhiyun SOC_DOUBLE_R_SX_TLV("ADC Attenuator Volume",
145*4882a593Smuzhiyun CS42L51_ADCA_ATT, CS42L51_ADCB_ATT,
146*4882a593Smuzhiyun 0, 0xA0, 96, adc_att_tlv),
147*4882a593Smuzhiyun SOC_DOUBLE_R_SX_TLV("PGA Volume",
148*4882a593Smuzhiyun CS42L51_ALC_PGA_CTL, CS42L51_ALC_PGB_CTL,
149*4882a593Smuzhiyun 0, 0x1A, 30, pga_tlv),
150*4882a593Smuzhiyun SOC_SINGLE("Playback Deemphasis Switch", CS42L51_DAC_CTL, 3, 1, 0),
151*4882a593Smuzhiyun SOC_SINGLE("Auto-Mute Switch", CS42L51_DAC_CTL, 2, 1, 0),
152*4882a593Smuzhiyun SOC_SINGLE("Soft Ramp Switch", CS42L51_DAC_CTL, 1, 1, 0),
153*4882a593Smuzhiyun SOC_SINGLE("Zero Cross Switch", CS42L51_DAC_CTL, 0, 0, 0),
154*4882a593Smuzhiyun SOC_DOUBLE_TLV("Mic Boost Volume",
155*4882a593Smuzhiyun CS42L51_MIC_CTL, 0, 1, 1, 0, boost_tlv),
156*4882a593Smuzhiyun SOC_DOUBLE_TLV("ADC Boost Volume",
157*4882a593Smuzhiyun CS42L51_MIC_CTL, 5, 6, 1, 0, adc_boost_tlv),
158*4882a593Smuzhiyun SOC_SINGLE_TLV("Bass Volume", CS42L51_TONE_CTL, 0, 0xf, 1, tone_tlv),
159*4882a593Smuzhiyun SOC_SINGLE_TLV("Treble Volume", CS42L51_TONE_CTL, 4, 0xf, 1, tone_tlv),
160*4882a593Smuzhiyun SOC_ENUM_EXT("PCM channel mixer",
161*4882a593Smuzhiyun cs42l51_chan_mix,
162*4882a593Smuzhiyun cs42l51_get_chan_mix, cs42l51_set_chan_mix),
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * to power down, one must:
167*4882a593Smuzhiyun * 1.) Enable the PDN bit
168*4882a593Smuzhiyun * 2.) enable power-down for the select channels
169*4882a593Smuzhiyun * 3.) disable the PDN bit.
170*4882a593Smuzhiyun */
cs42l51_pdn_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)171*4882a593Smuzhiyun static int cs42l51_pdn_event(struct snd_soc_dapm_widget *w,
172*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun switch (event) {
177*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
178*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS42L51_POWER_CTL1,
179*4882a593Smuzhiyun CS42L51_POWER_CTL1_PDN,
180*4882a593Smuzhiyun CS42L51_POWER_CTL1_PDN);
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun default:
183*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
184*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS42L51_POWER_CTL1,
185*4882a593Smuzhiyun CS42L51_POWER_CTL1_PDN, 0);
186*4882a593Smuzhiyun break;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static const char *cs42l51_dac_names[] = {"Direct PCM",
193*4882a593Smuzhiyun "DSP PCM", "ADC"};
194*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cs42l51_dac_mux_enum,
195*4882a593Smuzhiyun CS42L51_DAC_CTL, 6, cs42l51_dac_names);
196*4882a593Smuzhiyun static const struct snd_kcontrol_new cs42l51_dac_mux_controls =
197*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", cs42l51_dac_mux_enum);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun static const char *cs42l51_adcl_names[] = {"AIN1 Left", "AIN2 Left",
200*4882a593Smuzhiyun "MIC Left", "MIC+preamp Left"};
201*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cs42l51_adcl_mux_enum,
202*4882a593Smuzhiyun CS42L51_ADC_INPUT, 4, cs42l51_adcl_names);
203*4882a593Smuzhiyun static const struct snd_kcontrol_new cs42l51_adcl_mux_controls =
204*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", cs42l51_adcl_mux_enum);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static const char *cs42l51_adcr_names[] = {"AIN1 Right", "AIN2 Right",
207*4882a593Smuzhiyun "MIC Right", "MIC+preamp Right"};
208*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cs42l51_adcr_mux_enum,
209*4882a593Smuzhiyun CS42L51_ADC_INPUT, 6, cs42l51_adcr_names);
210*4882a593Smuzhiyun static const struct snd_kcontrol_new cs42l51_adcr_mux_controls =
211*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", cs42l51_adcr_mux_enum);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun static const struct snd_soc_dapm_widget cs42l51_dapm_widgets[] = {
214*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Mic Bias", CS42L51_MIC_POWER_CTL, 1, 1, NULL,
215*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
216*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("Left PGA", CS42L51_POWER_CTL1, 3, 1, NULL, 0,
217*4882a593Smuzhiyun cs42l51_pdn_event, SND_SOC_DAPM_PRE_POST_PMD),
218*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("Right PGA", CS42L51_POWER_CTL1, 4, 1, NULL, 0,
219*4882a593Smuzhiyun cs42l51_pdn_event, SND_SOC_DAPM_PRE_POST_PMD),
220*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("Left ADC", "Left HiFi Capture",
221*4882a593Smuzhiyun CS42L51_POWER_CTL1, 1, 1,
222*4882a593Smuzhiyun cs42l51_pdn_event, SND_SOC_DAPM_PRE_POST_PMD),
223*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("Right ADC", "Right HiFi Capture",
224*4882a593Smuzhiyun CS42L51_POWER_CTL1, 2, 1,
225*4882a593Smuzhiyun cs42l51_pdn_event, SND_SOC_DAPM_PRE_POST_PMD),
226*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("Left DAC", NULL, CS42L51_POWER_CTL1, 5, 1,
227*4882a593Smuzhiyun cs42l51_pdn_event, SND_SOC_DAPM_PRE_POST_PMD),
228*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("Right DAC", NULL, CS42L51_POWER_CTL1, 6, 1,
229*4882a593Smuzhiyun cs42l51_pdn_event, SND_SOC_DAPM_PRE_POST_PMD),
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* analog/mic */
232*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN1L"),
233*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN1R"),
234*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN2L"),
235*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN2R"),
236*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MICL"),
237*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MICR"),
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Mic Preamp Left",
240*4882a593Smuzhiyun CS42L51_MIC_POWER_CTL, 2, 1, NULL, 0),
241*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Mic Preamp Right",
242*4882a593Smuzhiyun CS42L51_MIC_POWER_CTL, 3, 1, NULL, 0),
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* HP */
245*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPL"),
246*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPR"),
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* mux */
249*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC Mux", SND_SOC_NOPM, 0, 0,
250*4882a593Smuzhiyun &cs42l51_dac_mux_controls),
251*4882a593Smuzhiyun SND_SOC_DAPM_MUX("PGA-ADC Mux Left", SND_SOC_NOPM, 0, 0,
252*4882a593Smuzhiyun &cs42l51_adcl_mux_controls),
253*4882a593Smuzhiyun SND_SOC_DAPM_MUX("PGA-ADC Mux Right", SND_SOC_NOPM, 0, 0,
254*4882a593Smuzhiyun &cs42l51_adcr_mux_controls),
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
mclk_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)257*4882a593Smuzhiyun static int mclk_event(struct snd_soc_dapm_widget *w,
258*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
261*4882a593Smuzhiyun struct cs42l51_private *cs42l51 = snd_soc_component_get_drvdata(comp);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun switch (event) {
264*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
265*4882a593Smuzhiyun return clk_prepare_enable(cs42l51->mclk_handle);
266*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
267*4882a593Smuzhiyun /* Delay mclk shutdown to fulfill power-down sequence requirements */
268*4882a593Smuzhiyun msleep(20);
269*4882a593Smuzhiyun clk_disable_unprepare(cs42l51->mclk_handle);
270*4882a593Smuzhiyun break;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static const struct snd_soc_dapm_widget cs42l51_dapm_mclk_widgets[] = {
277*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MCLK", SND_SOC_NOPM, 0, 0, mclk_event,
278*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs42l51_routes[] = {
282*4882a593Smuzhiyun {"HPL", NULL, "Left DAC"},
283*4882a593Smuzhiyun {"HPR", NULL, "Right DAC"},
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun {"Right DAC", NULL, "DAC Mux"},
286*4882a593Smuzhiyun {"Left DAC", NULL, "DAC Mux"},
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun {"DAC Mux", "Direct PCM", "Playback"},
289*4882a593Smuzhiyun {"DAC Mux", "DSP PCM", "Playback"},
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun {"Left ADC", NULL, "Left PGA"},
292*4882a593Smuzhiyun {"Right ADC", NULL, "Right PGA"},
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun {"Mic Preamp Left", NULL, "MICL"},
295*4882a593Smuzhiyun {"Mic Preamp Right", NULL, "MICR"},
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun {"PGA-ADC Mux Left", "AIN1 Left", "AIN1L" },
298*4882a593Smuzhiyun {"PGA-ADC Mux Left", "AIN2 Left", "AIN2L" },
299*4882a593Smuzhiyun {"PGA-ADC Mux Left", "MIC Left", "MICL" },
300*4882a593Smuzhiyun {"PGA-ADC Mux Left", "MIC+preamp Left", "Mic Preamp Left" },
301*4882a593Smuzhiyun {"PGA-ADC Mux Right", "AIN1 Right", "AIN1R" },
302*4882a593Smuzhiyun {"PGA-ADC Mux Right", "AIN2 Right", "AIN2R" },
303*4882a593Smuzhiyun {"PGA-ADC Mux Right", "MIC Right", "MICR" },
304*4882a593Smuzhiyun {"PGA-ADC Mux Right", "MIC+preamp Right", "Mic Preamp Right" },
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun {"Left PGA", NULL, "PGA-ADC Mux Left"},
307*4882a593Smuzhiyun {"Right PGA", NULL, "PGA-ADC Mux Right"},
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun
cs42l51_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int format)310*4882a593Smuzhiyun static int cs42l51_set_dai_fmt(struct snd_soc_dai *codec_dai,
311*4882a593Smuzhiyun unsigned int format)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
314*4882a593Smuzhiyun struct cs42l51_private *cs42l51 = snd_soc_component_get_drvdata(component);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun switch (format & SND_SOC_DAIFMT_FORMAT_MASK) {
317*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
318*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
319*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
320*4882a593Smuzhiyun cs42l51->audio_mode = format & SND_SOC_DAIFMT_FORMAT_MASK;
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun default:
323*4882a593Smuzhiyun dev_err(component->dev, "invalid DAI format\n");
324*4882a593Smuzhiyun return -EINVAL;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun switch (format & SND_SOC_DAIFMT_MASTER_MASK) {
328*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
329*4882a593Smuzhiyun cs42l51->func = MODE_MASTER;
330*4882a593Smuzhiyun break;
331*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
332*4882a593Smuzhiyun cs42l51->func = MODE_SLAVE_AUTO;
333*4882a593Smuzhiyun break;
334*4882a593Smuzhiyun default:
335*4882a593Smuzhiyun dev_err(component->dev, "Unknown master/slave configuration\n");
336*4882a593Smuzhiyun return -EINVAL;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun struct cs42l51_ratios {
343*4882a593Smuzhiyun unsigned int ratio;
344*4882a593Smuzhiyun unsigned char speed_mode;
345*4882a593Smuzhiyun unsigned char mclk;
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun static struct cs42l51_ratios slave_ratios[] = {
349*4882a593Smuzhiyun { 512, CS42L51_QSM_MODE, 0 }, { 768, CS42L51_QSM_MODE, 0 },
350*4882a593Smuzhiyun { 1024, CS42L51_QSM_MODE, 0 }, { 1536, CS42L51_QSM_MODE, 0 },
351*4882a593Smuzhiyun { 2048, CS42L51_QSM_MODE, 0 }, { 3072, CS42L51_QSM_MODE, 0 },
352*4882a593Smuzhiyun { 256, CS42L51_HSM_MODE, 0 }, { 384, CS42L51_HSM_MODE, 0 },
353*4882a593Smuzhiyun { 512, CS42L51_HSM_MODE, 0 }, { 768, CS42L51_HSM_MODE, 0 },
354*4882a593Smuzhiyun { 1024, CS42L51_HSM_MODE, 0 }, { 1536, CS42L51_HSM_MODE, 0 },
355*4882a593Smuzhiyun { 128, CS42L51_SSM_MODE, 0 }, { 192, CS42L51_SSM_MODE, 0 },
356*4882a593Smuzhiyun { 256, CS42L51_SSM_MODE, 0 }, { 384, CS42L51_SSM_MODE, 0 },
357*4882a593Smuzhiyun { 512, CS42L51_SSM_MODE, 0 }, { 768, CS42L51_SSM_MODE, 0 },
358*4882a593Smuzhiyun { 128, CS42L51_DSM_MODE, 0 }, { 192, CS42L51_DSM_MODE, 0 },
359*4882a593Smuzhiyun { 256, CS42L51_DSM_MODE, 0 }, { 384, CS42L51_DSM_MODE, 0 },
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static struct cs42l51_ratios slave_auto_ratios[] = {
363*4882a593Smuzhiyun { 1024, CS42L51_QSM_MODE, 0 }, { 1536, CS42L51_QSM_MODE, 0 },
364*4882a593Smuzhiyun { 2048, CS42L51_QSM_MODE, 1 }, { 3072, CS42L51_QSM_MODE, 1 },
365*4882a593Smuzhiyun { 512, CS42L51_HSM_MODE, 0 }, { 768, CS42L51_HSM_MODE, 0 },
366*4882a593Smuzhiyun { 1024, CS42L51_HSM_MODE, 1 }, { 1536, CS42L51_HSM_MODE, 1 },
367*4882a593Smuzhiyun { 256, CS42L51_SSM_MODE, 0 }, { 384, CS42L51_SSM_MODE, 0 },
368*4882a593Smuzhiyun { 512, CS42L51_SSM_MODE, 1 }, { 768, CS42L51_SSM_MODE, 1 },
369*4882a593Smuzhiyun { 128, CS42L51_DSM_MODE, 0 }, { 192, CS42L51_DSM_MODE, 0 },
370*4882a593Smuzhiyun { 256, CS42L51_DSM_MODE, 1 }, { 384, CS42L51_DSM_MODE, 1 },
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /*
374*4882a593Smuzhiyun * Master mode mclk/fs ratios.
375*4882a593Smuzhiyun * Recommended configurations are SSM for 4-50khz and DSM for 50-100kHz ranges
376*4882a593Smuzhiyun * The table below provides support of following ratios:
377*4882a593Smuzhiyun * 128: SSM (%128) with div2 disabled
378*4882a593Smuzhiyun * 256: SSM (%128) with div2 enabled
379*4882a593Smuzhiyun * In both cases, if sampling rate is above 50kHz, SSM is overridden
380*4882a593Smuzhiyun * with DSM (%128) configuration
381*4882a593Smuzhiyun */
382*4882a593Smuzhiyun static struct cs42l51_ratios master_ratios[] = {
383*4882a593Smuzhiyun { 128, CS42L51_SSM_MODE, 0 }, { 256, CS42L51_SSM_MODE, 1 },
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
cs42l51_set_dai_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)386*4882a593Smuzhiyun static int cs42l51_set_dai_sysclk(struct snd_soc_dai *codec_dai,
387*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
390*4882a593Smuzhiyun struct cs42l51_private *cs42l51 = snd_soc_component_get_drvdata(component);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun cs42l51->mclk = freq;
393*4882a593Smuzhiyun return 0;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
cs42l51_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)396*4882a593Smuzhiyun static int cs42l51_hw_params(struct snd_pcm_substream *substream,
397*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
398*4882a593Smuzhiyun struct snd_soc_dai *dai)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
401*4882a593Smuzhiyun struct cs42l51_private *cs42l51 = snd_soc_component_get_drvdata(component);
402*4882a593Smuzhiyun int ret;
403*4882a593Smuzhiyun unsigned int i;
404*4882a593Smuzhiyun unsigned int rate;
405*4882a593Smuzhiyun unsigned int ratio;
406*4882a593Smuzhiyun struct cs42l51_ratios *ratios = NULL;
407*4882a593Smuzhiyun int nr_ratios = 0;
408*4882a593Smuzhiyun int intf_ctl, power_ctl, fmt, mode;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun switch (cs42l51->func) {
411*4882a593Smuzhiyun case MODE_MASTER:
412*4882a593Smuzhiyun ratios = master_ratios;
413*4882a593Smuzhiyun nr_ratios = ARRAY_SIZE(master_ratios);
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun case MODE_SLAVE:
416*4882a593Smuzhiyun ratios = slave_ratios;
417*4882a593Smuzhiyun nr_ratios = ARRAY_SIZE(slave_ratios);
418*4882a593Smuzhiyun break;
419*4882a593Smuzhiyun case MODE_SLAVE_AUTO:
420*4882a593Smuzhiyun ratios = slave_auto_ratios;
421*4882a593Smuzhiyun nr_ratios = ARRAY_SIZE(slave_auto_ratios);
422*4882a593Smuzhiyun break;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* Figure out which MCLK/LRCK ratio to use */
426*4882a593Smuzhiyun rate = params_rate(params); /* Sampling rate, in Hz */
427*4882a593Smuzhiyun ratio = cs42l51->mclk / rate; /* MCLK/LRCK ratio */
428*4882a593Smuzhiyun for (i = 0; i < nr_ratios; i++) {
429*4882a593Smuzhiyun if (ratios[i].ratio == ratio)
430*4882a593Smuzhiyun break;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (i == nr_ratios) {
434*4882a593Smuzhiyun /* We did not find a matching ratio */
435*4882a593Smuzhiyun dev_err(component->dev, "could not find matching ratio\n");
436*4882a593Smuzhiyun return -EINVAL;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun intf_ctl = snd_soc_component_read(component, CS42L51_INTF_CTL);
440*4882a593Smuzhiyun power_ctl = snd_soc_component_read(component, CS42L51_MIC_POWER_CTL);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun intf_ctl &= ~(CS42L51_INTF_CTL_MASTER | CS42L51_INTF_CTL_ADC_I2S
443*4882a593Smuzhiyun | CS42L51_INTF_CTL_DAC_FORMAT(7));
444*4882a593Smuzhiyun power_ctl &= ~(CS42L51_MIC_POWER_CTL_SPEED(3)
445*4882a593Smuzhiyun | CS42L51_MIC_POWER_CTL_MCLK_DIV2);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun switch (cs42l51->func) {
448*4882a593Smuzhiyun case MODE_MASTER:
449*4882a593Smuzhiyun intf_ctl |= CS42L51_INTF_CTL_MASTER;
450*4882a593Smuzhiyun mode = ratios[i].speed_mode;
451*4882a593Smuzhiyun /* Force DSM mode if sampling rate is above 50kHz */
452*4882a593Smuzhiyun if (rate > 50000)
453*4882a593Smuzhiyun mode = CS42L51_DSM_MODE;
454*4882a593Smuzhiyun power_ctl |= CS42L51_MIC_POWER_CTL_SPEED(mode);
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * Auto detect mode is not applicable for master mode and has to
457*4882a593Smuzhiyun * be disabled. Otherwise SPEED[1:0] bits will be ignored.
458*4882a593Smuzhiyun */
459*4882a593Smuzhiyun power_ctl &= ~CS42L51_MIC_POWER_CTL_AUTO;
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun case MODE_SLAVE:
462*4882a593Smuzhiyun power_ctl |= CS42L51_MIC_POWER_CTL_SPEED(ratios[i].speed_mode);
463*4882a593Smuzhiyun break;
464*4882a593Smuzhiyun case MODE_SLAVE_AUTO:
465*4882a593Smuzhiyun power_ctl |= CS42L51_MIC_POWER_CTL_AUTO;
466*4882a593Smuzhiyun break;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun switch (cs42l51->audio_mode) {
470*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
471*4882a593Smuzhiyun intf_ctl |= CS42L51_INTF_CTL_ADC_I2S;
472*4882a593Smuzhiyun intf_ctl |= CS42L51_INTF_CTL_DAC_FORMAT(CS42L51_DAC_DIF_I2S);
473*4882a593Smuzhiyun break;
474*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
475*4882a593Smuzhiyun intf_ctl |= CS42L51_INTF_CTL_DAC_FORMAT(CS42L51_DAC_DIF_LJ24);
476*4882a593Smuzhiyun break;
477*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
478*4882a593Smuzhiyun switch (params_width(params)) {
479*4882a593Smuzhiyun case 16:
480*4882a593Smuzhiyun fmt = CS42L51_DAC_DIF_RJ16;
481*4882a593Smuzhiyun break;
482*4882a593Smuzhiyun case 18:
483*4882a593Smuzhiyun fmt = CS42L51_DAC_DIF_RJ18;
484*4882a593Smuzhiyun break;
485*4882a593Smuzhiyun case 20:
486*4882a593Smuzhiyun fmt = CS42L51_DAC_DIF_RJ20;
487*4882a593Smuzhiyun break;
488*4882a593Smuzhiyun case 24:
489*4882a593Smuzhiyun fmt = CS42L51_DAC_DIF_RJ24;
490*4882a593Smuzhiyun break;
491*4882a593Smuzhiyun default:
492*4882a593Smuzhiyun dev_err(component->dev, "unknown format\n");
493*4882a593Smuzhiyun return -EINVAL;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun intf_ctl |= CS42L51_INTF_CTL_DAC_FORMAT(fmt);
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun default:
498*4882a593Smuzhiyun dev_err(component->dev, "unknown format\n");
499*4882a593Smuzhiyun return -EINVAL;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (ratios[i].mclk)
503*4882a593Smuzhiyun power_ctl |= CS42L51_MIC_POWER_CTL_MCLK_DIV2;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun ret = snd_soc_component_write(component, CS42L51_INTF_CTL, intf_ctl);
506*4882a593Smuzhiyun if (ret < 0)
507*4882a593Smuzhiyun return ret;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun ret = snd_soc_component_write(component, CS42L51_MIC_POWER_CTL, power_ctl);
510*4882a593Smuzhiyun if (ret < 0)
511*4882a593Smuzhiyun return ret;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
cs42l51_dai_mute(struct snd_soc_dai * dai,int mute,int direction)516*4882a593Smuzhiyun static int cs42l51_dai_mute(struct snd_soc_dai *dai, int mute, int direction)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
519*4882a593Smuzhiyun int reg;
520*4882a593Smuzhiyun int mask = CS42L51_DAC_OUT_CTL_DACA_MUTE|CS42L51_DAC_OUT_CTL_DACB_MUTE;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun reg = snd_soc_component_read(component, CS42L51_DAC_OUT_CTL);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (mute)
525*4882a593Smuzhiyun reg |= mask;
526*4882a593Smuzhiyun else
527*4882a593Smuzhiyun reg &= ~mask;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun return snd_soc_component_write(component, CS42L51_DAC_OUT_CTL, reg);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
cs42l51_of_xlate_dai_id(struct snd_soc_component * component,struct device_node * endpoint)532*4882a593Smuzhiyun static int cs42l51_of_xlate_dai_id(struct snd_soc_component *component,
533*4882a593Smuzhiyun struct device_node *endpoint)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun /* return dai id 0, whatever the endpoint index */
536*4882a593Smuzhiyun return 0;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static const struct snd_soc_dai_ops cs42l51_dai_ops = {
540*4882a593Smuzhiyun .hw_params = cs42l51_hw_params,
541*4882a593Smuzhiyun .set_sysclk = cs42l51_set_dai_sysclk,
542*4882a593Smuzhiyun .set_fmt = cs42l51_set_dai_fmt,
543*4882a593Smuzhiyun .mute_stream = cs42l51_dai_mute,
544*4882a593Smuzhiyun .no_capture_mute = 1,
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun static struct snd_soc_dai_driver cs42l51_dai = {
548*4882a593Smuzhiyun .name = "cs42l51-hifi",
549*4882a593Smuzhiyun .playback = {
550*4882a593Smuzhiyun .stream_name = "Playback",
551*4882a593Smuzhiyun .channels_min = 1,
552*4882a593Smuzhiyun .channels_max = 2,
553*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
554*4882a593Smuzhiyun .formats = CS42L51_FORMATS,
555*4882a593Smuzhiyun },
556*4882a593Smuzhiyun .capture = {
557*4882a593Smuzhiyun .stream_name = "Capture",
558*4882a593Smuzhiyun .channels_min = 1,
559*4882a593Smuzhiyun .channels_max = 2,
560*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
561*4882a593Smuzhiyun .formats = CS42L51_FORMATS,
562*4882a593Smuzhiyun },
563*4882a593Smuzhiyun .ops = &cs42l51_dai_ops,
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun
cs42l51_component_probe(struct snd_soc_component * component)566*4882a593Smuzhiyun static int cs42l51_component_probe(struct snd_soc_component *component)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun int ret, reg;
569*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm;
570*4882a593Smuzhiyun struct cs42l51_private *cs42l51;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun cs42l51 = snd_soc_component_get_drvdata(component);
573*4882a593Smuzhiyun dapm = snd_soc_component_get_dapm(component);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (cs42l51->mclk_handle)
576*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, cs42l51_dapm_mclk_widgets, 1);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /*
579*4882a593Smuzhiyun * DAC configuration
580*4882a593Smuzhiyun * - Use signal processor
581*4882a593Smuzhiyun * - auto mute
582*4882a593Smuzhiyun * - vol changes immediate
583*4882a593Smuzhiyun * - no de-emphasize
584*4882a593Smuzhiyun */
585*4882a593Smuzhiyun reg = CS42L51_DAC_CTL_DATA_SEL(1)
586*4882a593Smuzhiyun | CS42L51_DAC_CTL_AMUTE | CS42L51_DAC_CTL_DACSZ(0);
587*4882a593Smuzhiyun ret = snd_soc_component_write(component, CS42L51_DAC_CTL, reg);
588*4882a593Smuzhiyun if (ret < 0)
589*4882a593Smuzhiyun return ret;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun return 0;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_device_cs42l51 = {
595*4882a593Smuzhiyun .probe = cs42l51_component_probe,
596*4882a593Smuzhiyun .controls = cs42l51_snd_controls,
597*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(cs42l51_snd_controls),
598*4882a593Smuzhiyun .dapm_widgets = cs42l51_dapm_widgets,
599*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(cs42l51_dapm_widgets),
600*4882a593Smuzhiyun .dapm_routes = cs42l51_routes,
601*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(cs42l51_routes),
602*4882a593Smuzhiyun .of_xlate_dai_id = cs42l51_of_xlate_dai_id,
603*4882a593Smuzhiyun .idle_bias_on = 1,
604*4882a593Smuzhiyun .use_pmdown_time = 1,
605*4882a593Smuzhiyun .endianness = 1,
606*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun
cs42l51_writeable_reg(struct device * dev,unsigned int reg)609*4882a593Smuzhiyun static bool cs42l51_writeable_reg(struct device *dev, unsigned int reg)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun switch (reg) {
612*4882a593Smuzhiyun case CS42L51_POWER_CTL1:
613*4882a593Smuzhiyun case CS42L51_MIC_POWER_CTL:
614*4882a593Smuzhiyun case CS42L51_INTF_CTL:
615*4882a593Smuzhiyun case CS42L51_MIC_CTL:
616*4882a593Smuzhiyun case CS42L51_ADC_CTL:
617*4882a593Smuzhiyun case CS42L51_ADC_INPUT:
618*4882a593Smuzhiyun case CS42L51_DAC_OUT_CTL:
619*4882a593Smuzhiyun case CS42L51_DAC_CTL:
620*4882a593Smuzhiyun case CS42L51_ALC_PGA_CTL:
621*4882a593Smuzhiyun case CS42L51_ALC_PGB_CTL:
622*4882a593Smuzhiyun case CS42L51_ADCA_ATT:
623*4882a593Smuzhiyun case CS42L51_ADCB_ATT:
624*4882a593Smuzhiyun case CS42L51_ADCA_VOL:
625*4882a593Smuzhiyun case CS42L51_ADCB_VOL:
626*4882a593Smuzhiyun case CS42L51_PCMA_VOL:
627*4882a593Smuzhiyun case CS42L51_PCMB_VOL:
628*4882a593Smuzhiyun case CS42L51_BEEP_FREQ:
629*4882a593Smuzhiyun case CS42L51_BEEP_VOL:
630*4882a593Smuzhiyun case CS42L51_BEEP_CONF:
631*4882a593Smuzhiyun case CS42L51_TONE_CTL:
632*4882a593Smuzhiyun case CS42L51_AOUTA_VOL:
633*4882a593Smuzhiyun case CS42L51_AOUTB_VOL:
634*4882a593Smuzhiyun case CS42L51_PCM_MIXER:
635*4882a593Smuzhiyun case CS42L51_LIMIT_THRES_DIS:
636*4882a593Smuzhiyun case CS42L51_LIMIT_REL:
637*4882a593Smuzhiyun case CS42L51_LIMIT_ATT:
638*4882a593Smuzhiyun case CS42L51_ALC_EN:
639*4882a593Smuzhiyun case CS42L51_ALC_REL:
640*4882a593Smuzhiyun case CS42L51_ALC_THRES:
641*4882a593Smuzhiyun case CS42L51_NOISE_CONF:
642*4882a593Smuzhiyun case CS42L51_CHARGE_FREQ:
643*4882a593Smuzhiyun return true;
644*4882a593Smuzhiyun default:
645*4882a593Smuzhiyun return false;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
cs42l51_volatile_reg(struct device * dev,unsigned int reg)649*4882a593Smuzhiyun static bool cs42l51_volatile_reg(struct device *dev, unsigned int reg)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun switch (reg) {
652*4882a593Smuzhiyun case CS42L51_STATUS:
653*4882a593Smuzhiyun return true;
654*4882a593Smuzhiyun default:
655*4882a593Smuzhiyun return false;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
cs42l51_readable_reg(struct device * dev,unsigned int reg)659*4882a593Smuzhiyun static bool cs42l51_readable_reg(struct device *dev, unsigned int reg)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun switch (reg) {
662*4882a593Smuzhiyun case CS42L51_CHIP_REV_ID:
663*4882a593Smuzhiyun case CS42L51_POWER_CTL1:
664*4882a593Smuzhiyun case CS42L51_MIC_POWER_CTL:
665*4882a593Smuzhiyun case CS42L51_INTF_CTL:
666*4882a593Smuzhiyun case CS42L51_MIC_CTL:
667*4882a593Smuzhiyun case CS42L51_ADC_CTL:
668*4882a593Smuzhiyun case CS42L51_ADC_INPUT:
669*4882a593Smuzhiyun case CS42L51_DAC_OUT_CTL:
670*4882a593Smuzhiyun case CS42L51_DAC_CTL:
671*4882a593Smuzhiyun case CS42L51_ALC_PGA_CTL:
672*4882a593Smuzhiyun case CS42L51_ALC_PGB_CTL:
673*4882a593Smuzhiyun case CS42L51_ADCA_ATT:
674*4882a593Smuzhiyun case CS42L51_ADCB_ATT:
675*4882a593Smuzhiyun case CS42L51_ADCA_VOL:
676*4882a593Smuzhiyun case CS42L51_ADCB_VOL:
677*4882a593Smuzhiyun case CS42L51_PCMA_VOL:
678*4882a593Smuzhiyun case CS42L51_PCMB_VOL:
679*4882a593Smuzhiyun case CS42L51_BEEP_FREQ:
680*4882a593Smuzhiyun case CS42L51_BEEP_VOL:
681*4882a593Smuzhiyun case CS42L51_BEEP_CONF:
682*4882a593Smuzhiyun case CS42L51_TONE_CTL:
683*4882a593Smuzhiyun case CS42L51_AOUTA_VOL:
684*4882a593Smuzhiyun case CS42L51_AOUTB_VOL:
685*4882a593Smuzhiyun case CS42L51_PCM_MIXER:
686*4882a593Smuzhiyun case CS42L51_LIMIT_THRES_DIS:
687*4882a593Smuzhiyun case CS42L51_LIMIT_REL:
688*4882a593Smuzhiyun case CS42L51_LIMIT_ATT:
689*4882a593Smuzhiyun case CS42L51_ALC_EN:
690*4882a593Smuzhiyun case CS42L51_ALC_REL:
691*4882a593Smuzhiyun case CS42L51_ALC_THRES:
692*4882a593Smuzhiyun case CS42L51_NOISE_CONF:
693*4882a593Smuzhiyun case CS42L51_STATUS:
694*4882a593Smuzhiyun case CS42L51_CHARGE_FREQ:
695*4882a593Smuzhiyun return true;
696*4882a593Smuzhiyun default:
697*4882a593Smuzhiyun return false;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun const struct regmap_config cs42l51_regmap = {
702*4882a593Smuzhiyun .reg_bits = 8,
703*4882a593Smuzhiyun .reg_stride = 1,
704*4882a593Smuzhiyun .val_bits = 8,
705*4882a593Smuzhiyun .use_single_write = true,
706*4882a593Smuzhiyun .readable_reg = cs42l51_readable_reg,
707*4882a593Smuzhiyun .volatile_reg = cs42l51_volatile_reg,
708*4882a593Smuzhiyun .writeable_reg = cs42l51_writeable_reg,
709*4882a593Smuzhiyun .max_register = CS42L51_CHARGE_FREQ,
710*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs42l51_regmap);
713*4882a593Smuzhiyun
cs42l51_probe(struct device * dev,struct regmap * regmap)714*4882a593Smuzhiyun int cs42l51_probe(struct device *dev, struct regmap *regmap)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun struct cs42l51_private *cs42l51;
717*4882a593Smuzhiyun unsigned int val;
718*4882a593Smuzhiyun int ret, i;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (IS_ERR(regmap))
721*4882a593Smuzhiyun return PTR_ERR(regmap);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun cs42l51 = devm_kzalloc(dev, sizeof(struct cs42l51_private),
724*4882a593Smuzhiyun GFP_KERNEL);
725*4882a593Smuzhiyun if (!cs42l51)
726*4882a593Smuzhiyun return -ENOMEM;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun dev_set_drvdata(dev, cs42l51);
729*4882a593Smuzhiyun cs42l51->regmap = regmap;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun cs42l51->mclk_handle = devm_clk_get(dev, "MCLK");
732*4882a593Smuzhiyun if (IS_ERR(cs42l51->mclk_handle)) {
733*4882a593Smuzhiyun if (PTR_ERR(cs42l51->mclk_handle) != -ENOENT)
734*4882a593Smuzhiyun return PTR_ERR(cs42l51->mclk_handle);
735*4882a593Smuzhiyun cs42l51->mclk_handle = NULL;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cs42l51->supplies); i++)
739*4882a593Smuzhiyun cs42l51->supplies[i].supply = cs42l51_supply_names[i];
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(cs42l51->supplies),
742*4882a593Smuzhiyun cs42l51->supplies);
743*4882a593Smuzhiyun if (ret != 0) {
744*4882a593Smuzhiyun dev_err(dev, "Failed to request supplies: %d\n", ret);
745*4882a593Smuzhiyun return ret;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(cs42l51->supplies),
749*4882a593Smuzhiyun cs42l51->supplies);
750*4882a593Smuzhiyun if (ret != 0) {
751*4882a593Smuzhiyun dev_err(dev, "Failed to enable supplies: %d\n", ret);
752*4882a593Smuzhiyun return ret;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun cs42l51->reset_gpio = devm_gpiod_get_optional(dev, "reset",
756*4882a593Smuzhiyun GPIOD_OUT_LOW);
757*4882a593Smuzhiyun if (IS_ERR(cs42l51->reset_gpio))
758*4882a593Smuzhiyun return PTR_ERR(cs42l51->reset_gpio);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun if (cs42l51->reset_gpio) {
761*4882a593Smuzhiyun dev_dbg(dev, "Release reset gpio\n");
762*4882a593Smuzhiyun gpiod_set_value_cansleep(cs42l51->reset_gpio, 0);
763*4882a593Smuzhiyun mdelay(2);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* Verify that we have a CS42L51 */
767*4882a593Smuzhiyun ret = regmap_read(regmap, CS42L51_CHIP_REV_ID, &val);
768*4882a593Smuzhiyun if (ret < 0) {
769*4882a593Smuzhiyun dev_err(dev, "failed to read I2C\n");
770*4882a593Smuzhiyun goto error;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if ((val != CS42L51_MK_CHIP_REV(CS42L51_CHIP_ID, CS42L51_CHIP_REV_A)) &&
774*4882a593Smuzhiyun (val != CS42L51_MK_CHIP_REV(CS42L51_CHIP_ID, CS42L51_CHIP_REV_B))) {
775*4882a593Smuzhiyun dev_err(dev, "Invalid chip id: %x\n", val);
776*4882a593Smuzhiyun ret = -ENODEV;
777*4882a593Smuzhiyun goto error;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun dev_info(dev, "Cirrus Logic CS42L51, Revision: %02X\n",
780*4882a593Smuzhiyun val & CS42L51_CHIP_REV_MASK);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev,
783*4882a593Smuzhiyun &soc_component_device_cs42l51, &cs42l51_dai, 1);
784*4882a593Smuzhiyun if (ret < 0)
785*4882a593Smuzhiyun goto error;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun return 0;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun error:
790*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(cs42l51->supplies),
791*4882a593Smuzhiyun cs42l51->supplies);
792*4882a593Smuzhiyun return ret;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs42l51_probe);
795*4882a593Smuzhiyun
cs42l51_remove(struct device * dev)796*4882a593Smuzhiyun int cs42l51_remove(struct device *dev)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun struct cs42l51_private *cs42l51 = dev_get_drvdata(dev);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun gpiod_set_value_cansleep(cs42l51->reset_gpio, 1);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun return regulator_bulk_disable(ARRAY_SIZE(cs42l51->supplies),
803*4882a593Smuzhiyun cs42l51->supplies);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs42l51_remove);
806*4882a593Smuzhiyun
cs42l51_suspend(struct device * dev)807*4882a593Smuzhiyun int __maybe_unused cs42l51_suspend(struct device *dev)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun struct cs42l51_private *cs42l51 = dev_get_drvdata(dev);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun regcache_cache_only(cs42l51->regmap, true);
812*4882a593Smuzhiyun regcache_mark_dirty(cs42l51->regmap);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun return 0;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs42l51_suspend);
817*4882a593Smuzhiyun
cs42l51_resume(struct device * dev)818*4882a593Smuzhiyun int __maybe_unused cs42l51_resume(struct device *dev)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun struct cs42l51_private *cs42l51 = dev_get_drvdata(dev);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun regcache_cache_only(cs42l51->regmap, false);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun return regcache_sync(cs42l51->regmap);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs42l51_resume);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun const struct of_device_id cs42l51_of_match[] = {
829*4882a593Smuzhiyun { .compatible = "cirrus,cs42l51", },
830*4882a593Smuzhiyun { }
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cs42l51_of_match);
833*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs42l51_of_match);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun MODULE_AUTHOR("Arnaud Patard <arnaud.patard@rtp-net.org>");
836*4882a593Smuzhiyun MODULE_DESCRIPTION("Cirrus Logic CS42L51 ALSA SoC Codec Driver");
837*4882a593Smuzhiyun MODULE_LICENSE("GPL");
838