xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/cs42l42.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * cs42l42.h -- CS42L42 ALSA SoC audio driver header
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2016 Cirrus Logic, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: James Schulman <james.schulman@cirrus.com>
8*4882a593Smuzhiyun  * Author: Brian Austin <brian.austin@cirrus.com>
9*4882a593Smuzhiyun  * Author: Michael White <michael.white@cirrus.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef __CS42L42_H__
13*4882a593Smuzhiyun #define __CS42L42_H__
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define CS42L42_PAGE_REGISTER	0x00	/* Page Select Register */
16*4882a593Smuzhiyun #define CS42L42_WIN_START	0x00
17*4882a593Smuzhiyun #define CS42L42_WIN_LEN		0x100
18*4882a593Smuzhiyun #define CS42L42_RANGE_MIN	0x00
19*4882a593Smuzhiyun #define CS42L42_RANGE_MAX	0x7F
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define CS42L42_PAGE_10		0x1000
22*4882a593Smuzhiyun #define CS42L42_PAGE_11		0x1100
23*4882a593Smuzhiyun #define CS42L42_PAGE_12		0x1200
24*4882a593Smuzhiyun #define CS42L42_PAGE_13		0x1300
25*4882a593Smuzhiyun #define CS42L42_PAGE_15		0x1500
26*4882a593Smuzhiyun #define CS42L42_PAGE_19		0x1900
27*4882a593Smuzhiyun #define CS42L42_PAGE_1B		0x1B00
28*4882a593Smuzhiyun #define CS42L42_PAGE_1C		0x1C00
29*4882a593Smuzhiyun #define CS42L42_PAGE_1D		0x1D00
30*4882a593Smuzhiyun #define CS42L42_PAGE_1F		0x1F00
31*4882a593Smuzhiyun #define CS42L42_PAGE_20		0x2000
32*4882a593Smuzhiyun #define CS42L42_PAGE_21		0x2100
33*4882a593Smuzhiyun #define CS42L42_PAGE_23		0x2300
34*4882a593Smuzhiyun #define CS42L42_PAGE_24		0x2400
35*4882a593Smuzhiyun #define CS42L42_PAGE_25		0x2500
36*4882a593Smuzhiyun #define CS42L42_PAGE_26		0x2600
37*4882a593Smuzhiyun #define CS42L42_PAGE_28		0x2800
38*4882a593Smuzhiyun #define CS42L42_PAGE_29		0x2900
39*4882a593Smuzhiyun #define CS42L42_PAGE_2A		0x2A00
40*4882a593Smuzhiyun #define CS42L42_PAGE_30		0x3000
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define CS42L42_CHIP_ID		0x42A42
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Page 0x10 Global Registers */
45*4882a593Smuzhiyun #define CS42L42_DEVID_AB		(CS42L42_PAGE_10 + 0x01)
46*4882a593Smuzhiyun #define CS42L42_DEVID_CD		(CS42L42_PAGE_10 + 0x02)
47*4882a593Smuzhiyun #define CS42L42_DEVID_E			(CS42L42_PAGE_10 + 0x03)
48*4882a593Smuzhiyun #define CS42L42_FABID			(CS42L42_PAGE_10 + 0x04)
49*4882a593Smuzhiyun #define CS42L42_REVID			(CS42L42_PAGE_10 + 0x05)
50*4882a593Smuzhiyun #define CS42L42_FRZ_CTL			(CS42L42_PAGE_10 + 0x06)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define CS42L42_SRC_CTL			(CS42L42_PAGE_10 + 0x07)
53*4882a593Smuzhiyun #define CS42L42_SRC_BYPASS_DAC_SHIFT	1
54*4882a593Smuzhiyun #define CS42L42_SRC_BYPASS_DAC_MASK	(1 << CS42L42_SRC_BYPASS_DAC_SHIFT)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define CS42L42_MCLK_STATUS		(CS42L42_PAGE_10 + 0x08)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define CS42L42_MCLK_CTL		(CS42L42_PAGE_10 + 0x09)
59*4882a593Smuzhiyun #define CS42L42_INTERNAL_FS_SHIFT	1
60*4882a593Smuzhiyun #define CS42L42_INTERNAL_FS_MASK	(1 << CS42L42_INTERNAL_FS_SHIFT)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define CS42L42_SFTRAMP_RATE		(CS42L42_PAGE_10 + 0x0A)
63*4882a593Smuzhiyun #define CS42L42_I2C_DEBOUNCE		(CS42L42_PAGE_10 + 0x0E)
64*4882a593Smuzhiyun #define CS42L42_I2C_STRETCH		(CS42L42_PAGE_10 + 0x0F)
65*4882a593Smuzhiyun #define CS42L42_I2C_TIMEOUT		(CS42L42_PAGE_10 + 0x10)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Page 0x11 Power and Headset Detect Registers */
68*4882a593Smuzhiyun #define CS42L42_PWR_CTL1		(CS42L42_PAGE_11 + 0x01)
69*4882a593Smuzhiyun #define CS42L42_ASP_DAO_PDN_SHIFT	7
70*4882a593Smuzhiyun #define CS42L42_ASP_DAO_PDN_MASK	(1 << CS42L42_ASP_DAO_PDN_SHIFT)
71*4882a593Smuzhiyun #define CS42L42_ASP_DAI_PDN_SHIFT	6
72*4882a593Smuzhiyun #define CS42L42_ASP_DAI_PDN_MASK	(1 << CS42L42_ASP_DAI_PDN_SHIFT)
73*4882a593Smuzhiyun #define CS42L42_MIXER_PDN_SHIFT		5
74*4882a593Smuzhiyun #define CS42L42_MIXER_PDN_MASK		(1 << CS42L42_MIXER_PDN_SHIFT)
75*4882a593Smuzhiyun #define CS42L42_EQ_PDN_SHIFT		4
76*4882a593Smuzhiyun #define CS42L42_EQ_PDN_MASK		(1 << CS42L42_EQ_PDN_SHIFT)
77*4882a593Smuzhiyun #define CS42L42_HP_PDN_SHIFT		3
78*4882a593Smuzhiyun #define CS42L42_HP_PDN_MASK		(1 << CS42L42_HP_PDN_SHIFT)
79*4882a593Smuzhiyun #define CS42L42_ADC_PDN_SHIFT		2
80*4882a593Smuzhiyun #define CS42L42_ADC_PDN_MASK		(1 << CS42L42_ADC_PDN_SHIFT)
81*4882a593Smuzhiyun #define CS42L42_PDN_ALL_SHIFT		0
82*4882a593Smuzhiyun #define CS42L42_PDN_ALL_MASK		(1 << CS42L42_PDN_ALL_SHIFT)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define CS42L42_PWR_CTL2		(CS42L42_PAGE_11 + 0x02)
85*4882a593Smuzhiyun #define CS42L42_ADC_SRC_PDNB_SHIFT	0
86*4882a593Smuzhiyun #define CS42L42_ADC_SRC_PDNB_MASK	(1 << CS42L42_ADC_SRC_PDNB_SHIFT)
87*4882a593Smuzhiyun #define CS42L42_DAC_SRC_PDNB_SHIFT	1
88*4882a593Smuzhiyun #define CS42L42_DAC_SRC_PDNB_MASK	(1 << CS42L42_DAC_SRC_PDNB_SHIFT)
89*4882a593Smuzhiyun #define CS42L42_ASP_DAI1_PDN_SHIFT	2
90*4882a593Smuzhiyun #define CS42L42_ASP_DAI1_PDN_MASK	(1 << CS42L42_ASP_DAI1_PDN_SHIFT)
91*4882a593Smuzhiyun #define CS42L42_SRC_PDN_OVERRIDE_SHIFT	3
92*4882a593Smuzhiyun #define CS42L42_SRC_PDN_OVERRIDE_MASK	(1 << CS42L42_SRC_PDN_OVERRIDE_SHIFT)
93*4882a593Smuzhiyun #define CS42L42_DISCHARGE_FILT_SHIFT	4
94*4882a593Smuzhiyun #define CS42L42_DISCHARGE_FILT_MASK	(1 << CS42L42_DISCHARGE_FILT_SHIFT)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define CS42L42_PWR_CTL3			(CS42L42_PAGE_11 + 0x03)
97*4882a593Smuzhiyun #define CS42L42_RING_SENSE_PDNB_SHIFT		1
98*4882a593Smuzhiyun #define CS42L42_RING_SENSE_PDNB_MASK		(1 << \
99*4882a593Smuzhiyun 					CS42L42_RING_SENSE_PDNB_SHIFT)
100*4882a593Smuzhiyun #define CS42L42_VPMON_PDNB_SHIFT		2
101*4882a593Smuzhiyun #define CS42L42_VPMON_PDNB_MASK			(1 << \
102*4882a593Smuzhiyun 					CS42L42_VPMON_PDNB_SHIFT)
103*4882a593Smuzhiyun #define CS42L42_SW_CLK_STP_STAT_SEL_SHIFT	5
104*4882a593Smuzhiyun #define CS42L42_SW_CLK_STP_STAT_SEL_MASK	(3 << \
105*4882a593Smuzhiyun 					CS42L42_SW_CLK_STP_STAT_SEL_SHIFT)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define CS42L42_RSENSE_CTL1			(CS42L42_PAGE_11 + 0x04)
108*4882a593Smuzhiyun #define CS42L42_RS_TRIM_R_SHIFT			0
109*4882a593Smuzhiyun #define CS42L42_RS_TRIM_R_MASK			(1 << \
110*4882a593Smuzhiyun 					CS42L42_RS_TRIM_R_SHIFT)
111*4882a593Smuzhiyun #define CS42L42_RS_TRIM_T_SHIFT			1
112*4882a593Smuzhiyun #define CS42L42_RS_TRIM_T_MASK			(1 << \
113*4882a593Smuzhiyun 					CS42L42_RS_TRIM_T_SHIFT)
114*4882a593Smuzhiyun #define CS42L42_HPREF_RS_SHIFT			2
115*4882a593Smuzhiyun #define CS42L42_HPREF_RS_MASK			(1 << \
116*4882a593Smuzhiyun 					CS42L42_HPREF_RS_SHIFT)
117*4882a593Smuzhiyun #define CS42L42_HSBIAS_FILT_REF_RS_SHIFT	3
118*4882a593Smuzhiyun #define CS42L42_HSBIAS_FILT_REF_RS_MASK		(1 << \
119*4882a593Smuzhiyun 					CS42L42_HSBIAS_FILT_REF_RS_SHIFT)
120*4882a593Smuzhiyun #define CS42L42_RING_SENSE_PU_HIZ_SHIFT		6
121*4882a593Smuzhiyun #define CS42L42_RING_SENSE_PU_HIZ_MASK		(1 << \
122*4882a593Smuzhiyun 					CS42L42_RING_SENSE_PU_HIZ_SHIFT)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define CS42L42_RSENSE_CTL2		(CS42L42_PAGE_11 + 0x05)
125*4882a593Smuzhiyun #define CS42L42_TS_RS_GATE_SHIFT	7
126*4882a593Smuzhiyun #define CS42L42_TS_RS_GATE_MAS		(1 << CS42L42_TS_RS_GATE_SHIFT)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define CS42L42_OSC_SWITCH		(CS42L42_PAGE_11 + 0x07)
129*4882a593Smuzhiyun #define CS42L42_SCLK_PRESENT_SHIFT	0
130*4882a593Smuzhiyun #define CS42L42_SCLK_PRESENT_MASK	(1 << CS42L42_SCLK_PRESENT_SHIFT)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define CS42L42_OSC_SWITCH_STATUS	(CS42L42_PAGE_11 + 0x09)
133*4882a593Smuzhiyun #define CS42L42_OSC_SW_SEL_STAT_SHIFT	0
134*4882a593Smuzhiyun #define CS42L42_OSC_SW_SEL_STAT_MASK	(3 << CS42L42_OSC_SW_SEL_STAT_SHIFT)
135*4882a593Smuzhiyun #define CS42L42_OSC_PDNB_STAT_SHIFT	2
136*4882a593Smuzhiyun #define CS42L42_OSC_PDNB_STAT_MASK	(1 << CS42L42_OSC_SW_SEL_STAT_SHIFT)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define CS42L42_RSENSE_CTL3			(CS42L42_PAGE_11 + 0x12)
139*4882a593Smuzhiyun #define CS42L42_RS_RISE_DBNCE_TIME_SHIFT	0
140*4882a593Smuzhiyun #define CS42L42_RS_RISE_DBNCE_TIME_MASK		(7 << \
141*4882a593Smuzhiyun 					CS42L42_RS_RISE_DBNCE_TIME_SHIFT)
142*4882a593Smuzhiyun #define CS42L42_RS_FALL_DBNCE_TIME_SHIFT	3
143*4882a593Smuzhiyun #define CS42L42_RS_FALL_DBNCE_TIME_MASK		(7 << \
144*4882a593Smuzhiyun 					CS42L42_RS_FALL_DBNCE_TIME_SHIFT)
145*4882a593Smuzhiyun #define CS42L42_RS_PU_EN_SHIFT			6
146*4882a593Smuzhiyun #define CS42L42_RS_PU_EN_MASK			(1 << \
147*4882a593Smuzhiyun 					CS42L42_RS_PU_EN_SHIFT)
148*4882a593Smuzhiyun #define CS42L42_RS_INV_SHIFT			7
149*4882a593Smuzhiyun #define CS42L42_RS_INV_MASK			(1 << \
150*4882a593Smuzhiyun 					CS42L42_RS_INV_SHIFT)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define CS42L42_TSENSE_CTL			(CS42L42_PAGE_11 + 0x13)
153*4882a593Smuzhiyun #define CS42L42_TS_RISE_DBNCE_TIME_SHIFT	0
154*4882a593Smuzhiyun #define CS42L42_TS_RISE_DBNCE_TIME_MASK		(7 << \
155*4882a593Smuzhiyun 					CS42L42_TS_RISE_DBNCE_TIME_SHIFT)
156*4882a593Smuzhiyun #define CS42L42_TS_FALL_DBNCE_TIME_SHIFT	3
157*4882a593Smuzhiyun #define CS42L42_TS_FALL_DBNCE_TIME_MASK		(7 << \
158*4882a593Smuzhiyun 					CS42L42_TS_FALL_DBNCE_TIME_SHIFT)
159*4882a593Smuzhiyun #define CS42L42_TS_INV_SHIFT			7
160*4882a593Smuzhiyun #define CS42L42_TS_INV_MASK			(1 << \
161*4882a593Smuzhiyun 					CS42L42_TS_INV_SHIFT)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define CS42L42_TSRS_INT_DISABLE	(CS42L42_PAGE_11 + 0x14)
164*4882a593Smuzhiyun #define CS42L42_D_RS_PLUG_DBNC_SHIFT	0
165*4882a593Smuzhiyun #define CS42L42_D_RS_PLUG_DBNC_MASK	(1 << CS42L42_D_RS_PLUG_DBNC_SHIFT)
166*4882a593Smuzhiyun #define CS42L42_D_RS_UNPLUG_DBNC_SHIFT	1
167*4882a593Smuzhiyun #define CS42L42_D_RS_UNPLUG_DBNC_MASK	(1 << CS42L42_D_RS_UNPLUG_DBNC_SHIFT)
168*4882a593Smuzhiyun #define CS42L42_D_TS_PLUG_DBNC_SHIFT	2
169*4882a593Smuzhiyun #define CS42L42_D_TS_PLUG_DBNC_MASK	(1 << CS42L42_D_TS_PLUG_DBNC_SHIFT)
170*4882a593Smuzhiyun #define CS42L42_D_TS_UNPLUG_DBNC_SHIFT	3
171*4882a593Smuzhiyun #define CS42L42_D_TS_UNPLUG_DBNC_MASK	(1 << CS42L42_D_TS_UNPLUG_DBNC_SHIFT)
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define CS42L42_TRSENSE_STATUS		(CS42L42_PAGE_11 + 0x15)
174*4882a593Smuzhiyun #define CS42L42_RS_PLUG_DBNC_SHIFT	0
175*4882a593Smuzhiyun #define CS42L42_RS_PLUG_DBNC_MASK	(1 << CS42L42_RS_PLUG_DBNC_SHIFT)
176*4882a593Smuzhiyun #define CS42L42_RS_UNPLUG_DBNC_SHIFT	1
177*4882a593Smuzhiyun #define CS42L42_RS_UNPLUG_DBNC_MASK	(1 << CS42L42_RS_UNPLUG_DBNC_SHIFT)
178*4882a593Smuzhiyun #define CS42L42_TS_PLUG_DBNC_SHIFT	2
179*4882a593Smuzhiyun #define CS42L42_TS_PLUG_DBNC_MASK	(1 << CS42L42_TS_PLUG_DBNC_SHIFT)
180*4882a593Smuzhiyun #define CS42L42_TS_UNPLUG_DBNC_SHIFT	3
181*4882a593Smuzhiyun #define CS42L42_TS_UNPLUG_DBNC_MASK	(1 << CS42L42_TS_UNPLUG_DBNC_SHIFT)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define CS42L42_HSDET_CTL1		(CS42L42_PAGE_11 + 0x1F)
184*4882a593Smuzhiyun #define CS42L42_HSDET_COMP1_LVL_SHIFT	0
185*4882a593Smuzhiyun #define CS42L42_HSDET_COMP1_LVL_MASK	(15 << CS42L42_HSDET_COMP1_LVL_SHIFT)
186*4882a593Smuzhiyun #define CS42L42_HSDET_COMP2_LVL_SHIFT	4
187*4882a593Smuzhiyun #define CS42L42_HSDET_COMP2_LVL_MASK	(15 << CS42L42_HSDET_COMP2_LVL_SHIFT)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define CS42L42_HSDET_CTL2		(CS42L42_PAGE_11 + 0x20)
190*4882a593Smuzhiyun #define CS42L42_HSDET_AUTO_TIME_SHIFT	0
191*4882a593Smuzhiyun #define CS42L42_HSDET_AUTO_TIME_MASK	(3 << CS42L42_HSDET_AUTO_TIME_SHIFT)
192*4882a593Smuzhiyun #define CS42L42_HSBIAS_REF_SHIFT	3
193*4882a593Smuzhiyun #define CS42L42_HSBIAS_REF_MASK		(1 << CS42L42_HSBIAS_REF_SHIFT)
194*4882a593Smuzhiyun #define CS42L42_HSDET_SET_SHIFT		4
195*4882a593Smuzhiyun #define CS42L42_HSDET_SET_MASK		(3 << CS42L42_HSDET_SET_SHIFT)
196*4882a593Smuzhiyun #define CS42L42_HSDET_CTRL_SHIFT	6
197*4882a593Smuzhiyun #define CS42L42_HSDET_CTRL_MASK		(3 << CS42L42_HSDET_CTRL_SHIFT)
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define CS42L42_HS_SWITCH_CTL		(CS42L42_PAGE_11 + 0x21)
200*4882a593Smuzhiyun #define CS42L42_SW_GNDHS_HS4_SHIFT	0
201*4882a593Smuzhiyun #define CS42L42_SW_GNDHS_HS4_MASK	(1 << CS42L42_SW_GNDHS_HS4_SHIFT)
202*4882a593Smuzhiyun #define CS42L42_SW_GNDHS_HS3_SHIFT	1
203*4882a593Smuzhiyun #define CS42L42_SW_GNDHS_HS3_MASK	(1 << CS42L42_SW_GNDHS_HS3_SHIFT)
204*4882a593Smuzhiyun #define CS42L42_SW_HSB_HS4_SHIFT	2
205*4882a593Smuzhiyun #define CS42L42_SW_HSB_HS4_MASK		(1 << CS42L42_SW_HSB_HS4_SHIFT)
206*4882a593Smuzhiyun #define CS42L42_SW_HSB_HS3_SHIFT	3
207*4882a593Smuzhiyun #define CS42L42_SW_HSB_HS3_MASK		(1 << CS42L42_SW_HSB_HS3_SHIFT)
208*4882a593Smuzhiyun #define CS42L42_SW_HSB_FILT_HS4_SHIFT	4
209*4882a593Smuzhiyun #define CS42L42_SW_HSB_FILT_HS4_MASK	(1 << CS42L42_SW_HSB_FILT_HS4_SHIFT)
210*4882a593Smuzhiyun #define CS42L42_SW_HSB_FILT_HS3_SHIFT	5
211*4882a593Smuzhiyun #define CS42L42_SW_HSB_FILT_HS3_MASK	(1 << CS42L42_SW_HSB_FILT_HS3_SHIFT)
212*4882a593Smuzhiyun #define CS42L42_SW_REF_HS4_SHIFT	6
213*4882a593Smuzhiyun #define CS42L42_SW_REF_HS4_MASK		(1 << CS42L42_SW_REF_HS4_SHIFT)
214*4882a593Smuzhiyun #define CS42L42_SW_REF_HS3_SHIFT	7
215*4882a593Smuzhiyun #define CS42L42_SW_REF_HS3_MASK		(1 << CS42L42_SW_REF_HS3_SHIFT)
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define CS42L42_HS_DET_STATUS		(CS42L42_PAGE_11 + 0x24)
218*4882a593Smuzhiyun #define CS42L42_HSDET_TYPE_SHIFT	0
219*4882a593Smuzhiyun #define CS42L42_HSDET_TYPE_MASK		(3 << CS42L42_HSDET_TYPE_SHIFT)
220*4882a593Smuzhiyun #define CS42L42_HSDET_COMP1_OUT_SHIFT	6
221*4882a593Smuzhiyun #define CS42L42_HSDET_COMP1_OUT_MASK	(1 << CS42L42_HSDET_COMP1_OUT_SHIFT)
222*4882a593Smuzhiyun #define CS42L42_HSDET_COMP2_OUT_SHIFT	7
223*4882a593Smuzhiyun #define CS42L42_HSDET_COMP2_OUT_MASK	(1 << CS42L42_HSDET_COMP2_OUT_SHIFT)
224*4882a593Smuzhiyun #define CS42L42_PLUG_CTIA		0
225*4882a593Smuzhiyun #define CS42L42_PLUG_OMTP		1
226*4882a593Smuzhiyun #define CS42L42_PLUG_HEADPHONE		2
227*4882a593Smuzhiyun #define CS42L42_PLUG_INVALID		3
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define CS42L42_HS_CLAMP_DISABLE	(CS42L42_PAGE_11 + 0x29)
230*4882a593Smuzhiyun #define CS42L42_HS_CLAMP_DISABLE_SHIFT	0
231*4882a593Smuzhiyun #define CS42L42_HS_CLAMP_DISABLE_MASK	(1 << CS42L42_HS_CLAMP_DISABLE_SHIFT)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* Page 0x12 Clocking Registers */
234*4882a593Smuzhiyun #define CS42L42_MCLK_SRC_SEL		(CS42L42_PAGE_12 + 0x01)
235*4882a593Smuzhiyun #define CS42L42_MCLKDIV_SHIFT		1
236*4882a593Smuzhiyun #define CS42L42_MCLKDIV_MASK		(1 << CS42L42_MCLKDIV_SHIFT)
237*4882a593Smuzhiyun #define CS42L42_MCLK_SRC_SEL_SHIFT	0
238*4882a593Smuzhiyun #define CS42L42_MCLK_SRC_SEL_MASK	(1 << CS42L42_MCLK_SRC_SEL_SHIFT)
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define CS42L42_SPDIF_CLK_CFG		(CS42L42_PAGE_12 + 0x02)
241*4882a593Smuzhiyun #define CS42L42_FSYNC_PW_LOWER		(CS42L42_PAGE_12 + 0x03)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define CS42L42_FSYNC_PW_UPPER			(CS42L42_PAGE_12 + 0x04)
244*4882a593Smuzhiyun #define CS42L42_FSYNC_PULSE_WIDTH_SHIFT		0
245*4882a593Smuzhiyun #define CS42L42_FSYNC_PULSE_WIDTH_MASK		(0xff << \
246*4882a593Smuzhiyun 					CS42L42_FSYNC_PULSE_WIDTH_SHIFT)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define CS42L42_FSYNC_P_LOWER		(CS42L42_PAGE_12 + 0x05)
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define CS42L42_FSYNC_P_UPPER		(CS42L42_PAGE_12 + 0x06)
251*4882a593Smuzhiyun #define CS42L42_FSYNC_PERIOD_SHIFT	0
252*4882a593Smuzhiyun #define CS42L42_FSYNC_PERIOD_MASK	(0xff << CS42L42_FSYNC_PERIOD_SHIFT)
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define CS42L42_ASP_CLK_CFG		(CS42L42_PAGE_12 + 0x07)
255*4882a593Smuzhiyun #define CS42L42_ASP_SCLK_EN_SHIFT	5
256*4882a593Smuzhiyun #define CS42L42_ASP_SCLK_EN_MASK	(1 << CS42L42_ASP_SCLK_EN_SHIFT)
257*4882a593Smuzhiyun #define CS42L42_ASP_MASTER_MODE		0x01
258*4882a593Smuzhiyun #define CS42L42_ASP_SLAVE_MODE		0x00
259*4882a593Smuzhiyun #define CS42L42_ASP_MODE_SHIFT		4
260*4882a593Smuzhiyun #define CS42L42_ASP_MODE_MASK		(1 << CS42L42_ASP_MODE_SHIFT)
261*4882a593Smuzhiyun #define CS42L42_ASP_SCPOL_SHIFT		2
262*4882a593Smuzhiyun #define CS42L42_ASP_SCPOL_MASK		(3 << CS42L42_ASP_SCPOL_SHIFT)
263*4882a593Smuzhiyun #define CS42L42_ASP_SCPOL_NOR		3
264*4882a593Smuzhiyun #define CS42L42_ASP_LCPOL_SHIFT		0
265*4882a593Smuzhiyun #define CS42L42_ASP_LCPOL_MASK		(3 << CS42L42_ASP_LCPOL_SHIFT)
266*4882a593Smuzhiyun #define CS42L42_ASP_LCPOL_INV		3
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #define CS42L42_ASP_FRM_CFG		(CS42L42_PAGE_12 + 0x08)
269*4882a593Smuzhiyun #define CS42L42_ASP_STP_SHIFT		4
270*4882a593Smuzhiyun #define CS42L42_ASP_STP_MASK		(1 << CS42L42_ASP_STP_SHIFT)
271*4882a593Smuzhiyun #define CS42L42_ASP_5050_SHIFT		3
272*4882a593Smuzhiyun #define CS42L42_ASP_5050_MASK		(1 << CS42L42_ASP_5050_SHIFT)
273*4882a593Smuzhiyun #define CS42L42_ASP_FSD_SHIFT		0
274*4882a593Smuzhiyun #define CS42L42_ASP_FSD_MASK		(7 << CS42L42_ASP_FSD_SHIFT)
275*4882a593Smuzhiyun #define CS42L42_ASP_FSD_0_5		1
276*4882a593Smuzhiyun #define CS42L42_ASP_FSD_1_0		2
277*4882a593Smuzhiyun #define CS42L42_ASP_FSD_1_5		3
278*4882a593Smuzhiyun #define CS42L42_ASP_FSD_2_0		4
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define CS42L42_FS_RATE_EN		(CS42L42_PAGE_12 + 0x09)
281*4882a593Smuzhiyun #define CS42L42_FS_EN_SHIFT		0
282*4882a593Smuzhiyun #define CS42L42_FS_EN_MASK		(0xf << CS42L42_FS_EN_SHIFT)
283*4882a593Smuzhiyun #define CS42L42_FS_EN_IASRC_96K		0x1
284*4882a593Smuzhiyun #define CS42L42_FS_EN_OASRC_96K		0x2
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define CS42L42_IN_ASRC_CLK		(CS42L42_PAGE_12 + 0x0A)
287*4882a593Smuzhiyun #define CS42L42_CLK_IASRC_SEL_SHIFT	0
288*4882a593Smuzhiyun #define CS42L42_CLK_IASRC_SEL_MASK	(1 << CS42L42_CLK_IASRC_SEL_SHIFT)
289*4882a593Smuzhiyun #define CS42L42_CLK_IASRC_SEL_12	1
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define CS42L42_OUT_ASRC_CLK		(CS42L42_PAGE_12 + 0x0B)
292*4882a593Smuzhiyun #define CS42L42_CLK_OASRC_SEL_SHIFT	0
293*4882a593Smuzhiyun #define CS42L42_CLK_OASRC_SEL_MASK	(1 << CS42L42_CLK_OASRC_SEL_SHIFT)
294*4882a593Smuzhiyun #define CS42L42_CLK_OASRC_SEL_12	1
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun #define CS42L42_PLL_DIV_CFG1		(CS42L42_PAGE_12 + 0x0C)
297*4882a593Smuzhiyun #define CS42L42_SCLK_PREDIV_SHIFT	0
298*4882a593Smuzhiyun #define CS42L42_SCLK_PREDIV_MASK	(3 << CS42L42_SCLK_PREDIV_SHIFT)
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /* Page 0x13 Interrupt Registers */
301*4882a593Smuzhiyun /* Interrupts */
302*4882a593Smuzhiyun #define CS42L42_ADC_OVFL_STATUS		(CS42L42_PAGE_13 + 0x01)
303*4882a593Smuzhiyun #define CS42L42_MIXER_STATUS		(CS42L42_PAGE_13 + 0x02)
304*4882a593Smuzhiyun #define CS42L42_SRC_STATUS		(CS42L42_PAGE_13 + 0x03)
305*4882a593Smuzhiyun #define CS42L42_ASP_RX_STATUS		(CS42L42_PAGE_13 + 0x04)
306*4882a593Smuzhiyun #define CS42L42_ASP_TX_STATUS		(CS42L42_PAGE_13 + 0x05)
307*4882a593Smuzhiyun #define CS42L42_CODEC_STATUS		(CS42L42_PAGE_13 + 0x08)
308*4882a593Smuzhiyun #define CS42L42_DET_INT_STATUS1		(CS42L42_PAGE_13 + 0x09)
309*4882a593Smuzhiyun #define CS42L42_DET_INT_STATUS2		(CS42L42_PAGE_13 + 0x0A)
310*4882a593Smuzhiyun #define CS42L42_SRCPL_INT_STATUS	(CS42L42_PAGE_13 + 0x0B)
311*4882a593Smuzhiyun #define CS42L42_VPMON_STATUS		(CS42L42_PAGE_13 + 0x0D)
312*4882a593Smuzhiyun #define CS42L42_PLL_LOCK_STATUS		(CS42L42_PAGE_13 + 0x0E)
313*4882a593Smuzhiyun #define CS42L42_TSRS_PLUG_STATUS	(CS42L42_PAGE_13 + 0x0F)
314*4882a593Smuzhiyun /* Masks */
315*4882a593Smuzhiyun #define CS42L42_ADC_OVFL_INT_MASK	(CS42L42_PAGE_13 + 0x16)
316*4882a593Smuzhiyun #define CS42L42_ADC_OVFL_SHIFT		0
317*4882a593Smuzhiyun #define CS42L42_ADC_OVFL_MASK		(1 << CS42L42_ADC_OVFL_SHIFT)
318*4882a593Smuzhiyun #define CS42L42_ADC_OVFL_VAL_MASK	CS42L42_ADC_OVFL_MASK
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #define CS42L42_MIXER_INT_MASK		(CS42L42_PAGE_13 + 0x17)
321*4882a593Smuzhiyun #define CS42L42_MIX_CHB_OVFL_SHIFT	0
322*4882a593Smuzhiyun #define CS42L42_MIX_CHB_OVFL_MASK	(1 << CS42L42_MIX_CHB_OVFL_SHIFT)
323*4882a593Smuzhiyun #define CS42L42_MIX_CHA_OVFL_SHIFT	1
324*4882a593Smuzhiyun #define CS42L42_MIX_CHA_OVFL_MASK	(1 << CS42L42_MIX_CHA_OVFL_SHIFT)
325*4882a593Smuzhiyun #define CS42L42_EQ_OVFL_SHIFT		2
326*4882a593Smuzhiyun #define CS42L42_EQ_OVFL_MASK		(1 << CS42L42_EQ_OVFL_SHIFT)
327*4882a593Smuzhiyun #define CS42L42_EQ_BIQUAD_OVFL_SHIFT	3
328*4882a593Smuzhiyun #define CS42L42_EQ_BIQUAD_OVFL_MASK	(1 << CS42L42_EQ_BIQUAD_OVFL_SHIFT)
329*4882a593Smuzhiyun #define CS42L42_MIXER_VAL_MASK		(CS42L42_MIX_CHB_OVFL_MASK | \
330*4882a593Smuzhiyun 					CS42L42_MIX_CHA_OVFL_MASK | \
331*4882a593Smuzhiyun 					CS42L42_EQ_OVFL_MASK | \
332*4882a593Smuzhiyun 					CS42L42_EQ_BIQUAD_OVFL_MASK)
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #define CS42L42_SRC_INT_MASK		(CS42L42_PAGE_13 + 0x18)
335*4882a593Smuzhiyun #define CS42L42_SRC_ILK_SHIFT		0
336*4882a593Smuzhiyun #define CS42L42_SRC_ILK_MASK		(1 << CS42L42_SRC_ILK_SHIFT)
337*4882a593Smuzhiyun #define CS42L42_SRC_OLK_SHIFT		1
338*4882a593Smuzhiyun #define CS42L42_SRC_OLK_MASK		(1 << CS42L42_SRC_OLK_SHIFT)
339*4882a593Smuzhiyun #define CS42L42_SRC_IUNLK_SHIFT		2
340*4882a593Smuzhiyun #define CS42L42_SRC_IUNLK_MASK		(1 << CS42L42_SRC_IUNLK_SHIFT)
341*4882a593Smuzhiyun #define CS42L42_SRC_OUNLK_SHIFT		3
342*4882a593Smuzhiyun #define CS42L42_SRC_OUNLK_MASK		(1 << CS42L42_SRC_OUNLK_SHIFT)
343*4882a593Smuzhiyun #define CS42L42_SRC_VAL_MASK		(CS42L42_SRC_ILK_MASK | \
344*4882a593Smuzhiyun 					CS42L42_SRC_OLK_MASK | \
345*4882a593Smuzhiyun 					CS42L42_SRC_IUNLK_MASK | \
346*4882a593Smuzhiyun 					CS42L42_SRC_OUNLK_MASK)
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun #define CS42L42_ASP_RX_INT_MASK		(CS42L42_PAGE_13 + 0x19)
349*4882a593Smuzhiyun #define CS42L42_ASPRX_NOLRCK_SHIFT	0
350*4882a593Smuzhiyun #define CS42L42_ASPRX_NOLRCK_MASK	(1 << CS42L42_ASPRX_NOLRCK_SHIFT)
351*4882a593Smuzhiyun #define CS42L42_ASPRX_EARLY_SHIFT	1
352*4882a593Smuzhiyun #define CS42L42_ASPRX_EARLY_MASK	(1 << CS42L42_ASPRX_EARLY_SHIFT)
353*4882a593Smuzhiyun #define CS42L42_ASPRX_LATE_SHIFT	2
354*4882a593Smuzhiyun #define CS42L42_ASPRX_LATE_MASK		(1 << CS42L42_ASPRX_LATE_SHIFT)
355*4882a593Smuzhiyun #define CS42L42_ASPRX_ERROR_SHIFT	3
356*4882a593Smuzhiyun #define CS42L42_ASPRX_ERROR_MASK	(1 << CS42L42_ASPRX_ERROR_SHIFT)
357*4882a593Smuzhiyun #define CS42L42_ASPRX_OVLD_SHIFT	4
358*4882a593Smuzhiyun #define CS42L42_ASPRX_OVLD_MASK		(1 << CS42L42_ASPRX_OVLD_SHIFT)
359*4882a593Smuzhiyun #define CS42L42_ASP_RX_VAL_MASK		(CS42L42_ASPRX_NOLRCK_MASK | \
360*4882a593Smuzhiyun 					CS42L42_ASPRX_EARLY_MASK | \
361*4882a593Smuzhiyun 					CS42L42_ASPRX_LATE_MASK | \
362*4882a593Smuzhiyun 					CS42L42_ASPRX_ERROR_MASK | \
363*4882a593Smuzhiyun 					CS42L42_ASPRX_OVLD_MASK)
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #define CS42L42_ASP_TX_INT_MASK		(CS42L42_PAGE_13 + 0x1A)
366*4882a593Smuzhiyun #define CS42L42_ASPTX_NOLRCK_SHIFT	0
367*4882a593Smuzhiyun #define CS42L42_ASPTX_NOLRCK_MASK	(1 << CS42L42_ASPTX_NOLRCK_SHIFT)
368*4882a593Smuzhiyun #define CS42L42_ASPTX_EARLY_SHIFT	1
369*4882a593Smuzhiyun #define CS42L42_ASPTX_EARLY_MASK	(1 << CS42L42_ASPTX_EARLY_SHIFT)
370*4882a593Smuzhiyun #define CS42L42_ASPTX_LATE_SHIFT	2
371*4882a593Smuzhiyun #define CS42L42_ASPTX_LATE_MASK		(1 << CS42L42_ASPTX_LATE_SHIFT)
372*4882a593Smuzhiyun #define CS42L42_ASPTX_SMERROR_SHIFT	3
373*4882a593Smuzhiyun #define CS42L42_ASPTX_SMERROR_MASK	(1 << CS42L42_ASPTX_SMERROR_SHIFT)
374*4882a593Smuzhiyun #define CS42L42_ASP_TX_VAL_MASK		(CS42L42_ASPTX_NOLRCK_MASK | \
375*4882a593Smuzhiyun 					CS42L42_ASPTX_EARLY_MASK | \
376*4882a593Smuzhiyun 					CS42L42_ASPTX_LATE_MASK | \
377*4882a593Smuzhiyun 					CS42L42_ASPTX_SMERROR_MASK)
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun #define CS42L42_CODEC_INT_MASK		(CS42L42_PAGE_13 + 0x1B)
380*4882a593Smuzhiyun #define CS42L42_PDN_DONE_SHIFT		0
381*4882a593Smuzhiyun #define CS42L42_PDN_DONE_MASK		(1 << CS42L42_PDN_DONE_SHIFT)
382*4882a593Smuzhiyun #define CS42L42_HSDET_AUTO_DONE_SHIFT	1
383*4882a593Smuzhiyun #define CS42L42_HSDET_AUTO_DONE_MASK	(1 << CS42L42_HSDET_AUTO_DONE_SHIFT)
384*4882a593Smuzhiyun #define CS42L42_CODEC_VAL_MASK		(CS42L42_PDN_DONE_MASK | \
385*4882a593Smuzhiyun 					CS42L42_HSDET_AUTO_DONE_MASK)
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #define CS42L42_SRCPL_INT_MASK		(CS42L42_PAGE_13 + 0x1C)
388*4882a593Smuzhiyun #define CS42L42_SRCPL_ADC_LK_SHIFT	0
389*4882a593Smuzhiyun #define CS42L42_SRCPL_ADC_LK_MASK	(1 << CS42L42_SRCPL_ADC_LK_SHIFT)
390*4882a593Smuzhiyun #define CS42L42_SRCPL_DAC_LK_SHIFT	2
391*4882a593Smuzhiyun #define CS42L42_SRCPL_DAC_LK_MASK	(1 << CS42L42_SRCPL_DAC_LK_SHIFT)
392*4882a593Smuzhiyun #define CS42L42_SRCPL_ADC_UNLK_SHIFT	5
393*4882a593Smuzhiyun #define CS42L42_SRCPL_ADC_UNLK_MASK	(1 << CS42L42_SRCPL_ADC_UNLK_SHIFT)
394*4882a593Smuzhiyun #define CS42L42_SRCPL_DAC_UNLK_SHIFT	6
395*4882a593Smuzhiyun #define CS42L42_SRCPL_DAC_UNLK_MASK	(1 << CS42L42_SRCPL_DAC_UNLK_SHIFT)
396*4882a593Smuzhiyun #define CS42L42_SRCPL_VAL_MASK		(CS42L42_SRCPL_ADC_LK_MASK | \
397*4882a593Smuzhiyun 					CS42L42_SRCPL_DAC_LK_MASK | \
398*4882a593Smuzhiyun 					CS42L42_SRCPL_ADC_UNLK_MASK | \
399*4882a593Smuzhiyun 					CS42L42_SRCPL_DAC_UNLK_MASK)
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #define CS42L42_VPMON_INT_MASK		(CS42L42_PAGE_13 + 0x1E)
402*4882a593Smuzhiyun #define CS42L42_VPMON_SHIFT		0
403*4882a593Smuzhiyun #define CS42L42_VPMON_MASK		(1 << CS42L42_VPMON_SHIFT)
404*4882a593Smuzhiyun #define CS42L42_VPMON_VAL_MASK		CS42L42_VPMON_MASK
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun #define CS42L42_PLL_LOCK_INT_MASK	(CS42L42_PAGE_13 + 0x1F)
407*4882a593Smuzhiyun #define CS42L42_PLL_LOCK_SHIFT		0
408*4882a593Smuzhiyun #define CS42L42_PLL_LOCK_MASK		(1 << CS42L42_PLL_LOCK_SHIFT)
409*4882a593Smuzhiyun #define CS42L42_PLL_LOCK_VAL_MASK	CS42L42_PLL_LOCK_MASK
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun #define CS42L42_TSRS_PLUG_INT_MASK	(CS42L42_PAGE_13 + 0x20)
412*4882a593Smuzhiyun #define CS42L42_RS_PLUG_SHIFT		0
413*4882a593Smuzhiyun #define CS42L42_RS_PLUG_MASK		(1 << CS42L42_RS_PLUG_SHIFT)
414*4882a593Smuzhiyun #define CS42L42_RS_UNPLUG_SHIFT		1
415*4882a593Smuzhiyun #define CS42L42_RS_UNPLUG_MASK		(1 << CS42L42_RS_UNPLUG_SHIFT)
416*4882a593Smuzhiyun #define CS42L42_TS_PLUG_SHIFT		2
417*4882a593Smuzhiyun #define CS42L42_TS_PLUG_MASK		(1 << CS42L42_TS_PLUG_SHIFT)
418*4882a593Smuzhiyun #define CS42L42_TS_UNPLUG_SHIFT		3
419*4882a593Smuzhiyun #define CS42L42_TS_UNPLUG_MASK		(1 << CS42L42_TS_UNPLUG_SHIFT)
420*4882a593Smuzhiyun #define CS42L42_TSRS_PLUG_VAL_MASK	(CS42L42_RS_PLUG_MASK | \
421*4882a593Smuzhiyun 					CS42L42_RS_UNPLUG_MASK | \
422*4882a593Smuzhiyun 					CS42L42_TS_PLUG_MASK | \
423*4882a593Smuzhiyun 					CS42L42_TS_UNPLUG_MASK)
424*4882a593Smuzhiyun #define CS42L42_TS_PLUG			3
425*4882a593Smuzhiyun #define CS42L42_TS_UNPLUG		0
426*4882a593Smuzhiyun #define CS42L42_TS_TRANS		1
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun /* Page 0x15 Fractional-N PLL Registers */
429*4882a593Smuzhiyun #define CS42L42_PLL_CTL1		(CS42L42_PAGE_15 + 0x01)
430*4882a593Smuzhiyun #define CS42L42_PLL_START_SHIFT		0
431*4882a593Smuzhiyun #define CS42L42_PLL_START_MASK		(1 << CS42L42_PLL_START_SHIFT)
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun #define CS42L42_PLL_DIV_FRAC0		(CS42L42_PAGE_15 + 0x02)
434*4882a593Smuzhiyun #define CS42L42_PLL_DIV_FRAC_SHIFT	0
435*4882a593Smuzhiyun #define CS42L42_PLL_DIV_FRAC_MASK	(0xff << CS42L42_PLL_DIV_FRAC_SHIFT)
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun #define CS42L42_PLL_DIV_FRAC1		(CS42L42_PAGE_15 + 0x03)
438*4882a593Smuzhiyun #define CS42L42_PLL_DIV_FRAC2		(CS42L42_PAGE_15 + 0x04)
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun #define CS42L42_PLL_DIV_INT		(CS42L42_PAGE_15 + 0x05)
441*4882a593Smuzhiyun #define CS42L42_PLL_DIV_INT_SHIFT	0
442*4882a593Smuzhiyun #define CS42L42_PLL_DIV_INT_MASK	(0xff << CS42L42_PLL_DIV_INT_SHIFT)
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun #define CS42L42_PLL_CTL3		(CS42L42_PAGE_15 + 0x08)
445*4882a593Smuzhiyun #define CS42L42_PLL_DIVOUT_SHIFT	0
446*4882a593Smuzhiyun #define CS42L42_PLL_DIVOUT_MASK		(0xff << CS42L42_PLL_DIVOUT_SHIFT)
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #define CS42L42_PLL_CAL_RATIO		(CS42L42_PAGE_15 + 0x0A)
449*4882a593Smuzhiyun #define CS42L42_PLL_CAL_RATIO_SHIFT	0
450*4882a593Smuzhiyun #define CS42L42_PLL_CAL_RATIO_MASK	(0xff << CS42L42_PLL_CAL_RATIO_SHIFT)
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #define CS42L42_PLL_CTL4		(CS42L42_PAGE_15 + 0x1B)
453*4882a593Smuzhiyun #define CS42L42_PLL_MODE_SHIFT		0
454*4882a593Smuzhiyun #define CS42L42_PLL_MODE_MASK		(3 << CS42L42_PLL_MODE_SHIFT)
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /* Page 0x19 HP Load Detect Registers */
457*4882a593Smuzhiyun #define CS42L42_LOAD_DET_RCSTAT		(CS42L42_PAGE_19 + 0x25)
458*4882a593Smuzhiyun #define CS42L42_RLA_STAT_SHIFT		0
459*4882a593Smuzhiyun #define CS42L42_RLA_STAT_MASK		(3 << CS42L42_RLA_STAT_SHIFT)
460*4882a593Smuzhiyun #define CS42L42_RLA_STAT_15_OHM		0
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun #define CS42L42_LOAD_DET_DONE		(CS42L42_PAGE_19 + 0x26)
463*4882a593Smuzhiyun #define CS42L42_HPLOAD_DET_DONE_SHIFT	0
464*4882a593Smuzhiyun #define CS42L42_HPLOAD_DET_DONE_MASK	(1 << CS42L42_HPLOAD_DET_DONE_SHIFT)
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun #define CS42L42_LOAD_DET_EN		(CS42L42_PAGE_19 + 0x27)
467*4882a593Smuzhiyun #define CS42L42_HP_LD_EN_SHIFT		0
468*4882a593Smuzhiyun #define CS42L42_HP_LD_EN_MASK		(1 << CS42L42_HP_LD_EN_SHIFT)
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /* Page 0x1B Headset Interface Registers */
471*4882a593Smuzhiyun #define CS42L42_HSBIAS_SC_AUTOCTL		(CS42L42_PAGE_1B + 0x70)
472*4882a593Smuzhiyun #define CS42L42_HSBIAS_SENSE_TRIP_SHIFT		0
473*4882a593Smuzhiyun #define CS42L42_HSBIAS_SENSE_TRIP_MASK		(7 << \
474*4882a593Smuzhiyun 					CS42L42_HSBIAS_SENSE_TRIP_SHIFT)
475*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_EN_SHIFT		5
476*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_EN_MASK		(1 << \
477*4882a593Smuzhiyun 					CS42L42_TIP_SENSE_EN_SHIFT)
478*4882a593Smuzhiyun #define CS42L42_AUTO_HSBIAS_HIZ_SHIFT		6
479*4882a593Smuzhiyun #define CS42L42_AUTO_HSBIAS_HIZ_MASK		(1 << \
480*4882a593Smuzhiyun 					CS42L42_AUTO_HSBIAS_HIZ_SHIFT)
481*4882a593Smuzhiyun #define CS42L42_HSBIAS_SENSE_EN_SHIFT		7
482*4882a593Smuzhiyun #define CS42L42_HSBIAS_SENSE_EN_MASK		(1 << \
483*4882a593Smuzhiyun 					CS42L42_HSBIAS_SENSE_EN_SHIFT)
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun #define CS42L42_WAKE_CTL		(CS42L42_PAGE_1B + 0x71)
486*4882a593Smuzhiyun #define CS42L42_WAKEB_CLEAR_SHIFT	0
487*4882a593Smuzhiyun #define CS42L42_WAKEB_CLEAR_MASK	(1 << CS42L42_WAKEB_CLEAR_SHIFT)
488*4882a593Smuzhiyun #define CS42L42_WAKEB_MODE_SHIFT	5
489*4882a593Smuzhiyun #define CS42L42_WAKEB_MODE_MASK		(1 << CS42L42_WAKEB_MODE_SHIFT)
490*4882a593Smuzhiyun #define CS42L42_M_HP_WAKE_SHIFT		6
491*4882a593Smuzhiyun #define CS42L42_M_HP_WAKE_MASK		(1 << CS42L42_M_HP_WAKE_SHIFT)
492*4882a593Smuzhiyun #define CS42L42_M_MIC_WAKE_SHIFT	7
493*4882a593Smuzhiyun #define CS42L42_M_MIC_WAKE_MASK		(1 << CS42L42_M_MIC_WAKE_SHIFT)
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun #define CS42L42_ADC_DISABLE_MUTE		(CS42L42_PAGE_1B + 0x72)
496*4882a593Smuzhiyun #define CS42L42_ADC_DISABLE_S0_MUTE_SHIFT	7
497*4882a593Smuzhiyun #define CS42L42_ADC_DISABLE_S0_MUTE_MASK	(1 << \
498*4882a593Smuzhiyun 					CS42L42_ADC_DISABLE_S0_MUTE_SHIFT)
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun #define CS42L42_TIPSENSE_CTL			(CS42L42_PAGE_1B + 0x73)
501*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_DEBOUNCE_SHIFT	0
502*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_DEBOUNCE_MASK		(3 << \
503*4882a593Smuzhiyun 					CS42L42_TIP_SENSE_DEBOUNCE_SHIFT)
504*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_INV_SHIFT		5
505*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_INV_MASK		(1 << \
506*4882a593Smuzhiyun 					CS42L42_TIP_SENSE_INV_SHIFT)
507*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_CTRL_SHIFT		6
508*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_CTRL_MASK		(3 << \
509*4882a593Smuzhiyun 					CS42L42_TIP_SENSE_CTRL_SHIFT)
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun #define CS42L42_MISC_DET_CTL		(CS42L42_PAGE_1B + 0x74)
512*4882a593Smuzhiyun #define CS42L42_PDN_MIC_LVL_DET_SHIFT	0
513*4882a593Smuzhiyun #define CS42L42_PDN_MIC_LVL_DET_MASK	(1 << CS42L42_PDN_MIC_LVL_DET_SHIFT)
514*4882a593Smuzhiyun #define CS42L42_HSBIAS_CTL_SHIFT	1
515*4882a593Smuzhiyun #define CS42L42_HSBIAS_CTL_MASK		(3 << CS42L42_HSBIAS_CTL_SHIFT)
516*4882a593Smuzhiyun #define CS42L42_DETECT_MODE_SHIFT	3
517*4882a593Smuzhiyun #define CS42L42_DETECT_MODE_MASK	(3 << CS42L42_DETECT_MODE_SHIFT)
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun #define CS42L42_MIC_DET_CTL1		(CS42L42_PAGE_1B + 0x75)
520*4882a593Smuzhiyun #define CS42L42_HS_DET_LEVEL_SHIFT	0
521*4882a593Smuzhiyun #define CS42L42_HS_DET_LEVEL_MASK	(0x3F << CS42L42_HS_DET_LEVEL_SHIFT)
522*4882a593Smuzhiyun #define CS42L42_EVENT_STAT_SEL_SHIFT	6
523*4882a593Smuzhiyun #define CS42L42_EVENT_STAT_SEL_MASK	(1 << CS42L42_EVENT_STAT_SEL_SHIFT)
524*4882a593Smuzhiyun #define CS42L42_LATCH_TO_VP_SHIFT	7
525*4882a593Smuzhiyun #define CS42L42_LATCH_TO_VP_MASK	(1 << CS42L42_LATCH_TO_VP_SHIFT)
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun #define CS42L42_MIC_DET_CTL2		(CS42L42_PAGE_1B + 0x76)
528*4882a593Smuzhiyun #define CS42L42_DEBOUNCE_TIME_SHIFT	5
529*4882a593Smuzhiyun #define CS42L42_DEBOUNCE_TIME_MASK	(0x07 << CS42L42_DEBOUNCE_TIME_SHIFT)
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun #define CS42L42_DET_STATUS1		(CS42L42_PAGE_1B + 0x77)
532*4882a593Smuzhiyun #define CS42L42_HSBIAS_HIZ_MODE_SHIFT	6
533*4882a593Smuzhiyun #define CS42L42_HSBIAS_HIZ_MODE_MASK	(1 << CS42L42_HSBIAS_HIZ_MODE_SHIFT)
534*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_SHIFT		7
535*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_MASK		(1 << CS42L42_TIP_SENSE_SHIFT)
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun #define CS42L42_DET_STATUS2		(CS42L42_PAGE_1B + 0x78)
538*4882a593Smuzhiyun #define CS42L42_SHORT_TRUE_SHIFT	0
539*4882a593Smuzhiyun #define CS42L42_SHORT_TRUE_MASK		(1 << CS42L42_SHORT_TRUE_SHIFT)
540*4882a593Smuzhiyun #define CS42L42_HS_TRUE_SHIFT	1
541*4882a593Smuzhiyun #define CS42L42_HS_TRUE_MASK		(1 << CS42L42_HS_TRUE_SHIFT)
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun #define CS42L42_DET_INT1_MASK		(CS42L42_PAGE_1B + 0x79)
544*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_UNPLUG_SHIFT	5
545*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_UNPLUG_MASK	(1 << CS42L42_TIP_SENSE_UNPLUG_SHIFT)
546*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_PLUG_SHIFT	6
547*4882a593Smuzhiyun #define CS42L42_TIP_SENSE_PLUG_MASK	(1 << CS42L42_TIP_SENSE_PLUG_SHIFT)
548*4882a593Smuzhiyun #define CS42L42_HSBIAS_SENSE_SHIFT	7
549*4882a593Smuzhiyun #define CS42L42_HSBIAS_SENSE_MASK	(1 << CS42L42_HSBIAS_SENSE_SHIFT)
550*4882a593Smuzhiyun #define CS42L42_DET_INT_VAL1_MASK	(CS42L42_TIP_SENSE_UNPLUG_MASK | \
551*4882a593Smuzhiyun 					CS42L42_TIP_SENSE_PLUG_MASK | \
552*4882a593Smuzhiyun 					CS42L42_HSBIAS_SENSE_MASK)
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun #define CS42L42_DET_INT2_MASK		(CS42L42_PAGE_1B + 0x7A)
555*4882a593Smuzhiyun #define CS42L42_M_SHORT_DET_SHIFT	0
556*4882a593Smuzhiyun #define CS42L42_M_SHORT_DET_MASK	(1 << \
557*4882a593Smuzhiyun 					CS42L42_M_SHORT_DET_SHIFT)
558*4882a593Smuzhiyun #define CS42L42_M_SHORT_RLS_SHIFT	1
559*4882a593Smuzhiyun #define CS42L42_M_SHORT_RLS_MASK	(1 << \
560*4882a593Smuzhiyun 					CS42L42_M_SHORT_RLS_SHIFT)
561*4882a593Smuzhiyun #define CS42L42_M_HSBIAS_HIZ_SHIFT	2
562*4882a593Smuzhiyun #define CS42L42_M_HSBIAS_HIZ_MASK	(1 << \
563*4882a593Smuzhiyun 					CS42L42_M_HSBIAS_HIZ_SHIFT)
564*4882a593Smuzhiyun #define CS42L42_M_DETECT_FT_SHIFT	6
565*4882a593Smuzhiyun #define CS42L42_M_DETECT_FT_MASK	(1 << \
566*4882a593Smuzhiyun 					CS42L42_M_DETECT_FT_SHIFT)
567*4882a593Smuzhiyun #define CS42L42_M_DETECT_TF_SHIFT	7
568*4882a593Smuzhiyun #define CS42L42_M_DETECT_TF_MASK	(1 << \
569*4882a593Smuzhiyun 					CS42L42_M_DETECT_TF_SHIFT)
570*4882a593Smuzhiyun #define CS42L42_DET_INT_VAL2_MASK	(CS42L42_M_SHORT_DET_MASK | \
571*4882a593Smuzhiyun 					CS42L42_M_SHORT_RLS_MASK | \
572*4882a593Smuzhiyun 					CS42L42_M_HSBIAS_HIZ_MASK | \
573*4882a593Smuzhiyun 					CS42L42_M_DETECT_FT_MASK | \
574*4882a593Smuzhiyun 					CS42L42_M_DETECT_TF_MASK)
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun /* Page 0x1C Headset Bias Registers */
577*4882a593Smuzhiyun #define CS42L42_HS_BIAS_CTL		(CS42L42_PAGE_1C + 0x03)
578*4882a593Smuzhiyun #define CS42L42_HSBIAS_RAMP_SHIFT	0
579*4882a593Smuzhiyun #define CS42L42_HSBIAS_RAMP_MASK	(3 << CS42L42_HSBIAS_RAMP_SHIFT)
580*4882a593Smuzhiyun #define CS42L42_HSBIAS_PD_SHIFT		4
581*4882a593Smuzhiyun #define CS42L42_HSBIAS_PD_MASK		(1 << CS42L42_HSBIAS_PD_SHIFT)
582*4882a593Smuzhiyun #define CS42L42_HSBIAS_CAPLESS_SHIFT	7
583*4882a593Smuzhiyun #define CS42L42_HSBIAS_CAPLESS_MASK	(1 << CS42L42_HSBIAS_CAPLESS_SHIFT)
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun /* Page 0x1D ADC Registers */
586*4882a593Smuzhiyun #define CS42L42_ADC_CTL			(CS42L42_PAGE_1D + 0x01)
587*4882a593Smuzhiyun #define CS42L42_ADC_NOTCH_DIS_SHIFT		5
588*4882a593Smuzhiyun #define CS42L42_ADC_FORCE_WEAK_VCM_SHIFT	4
589*4882a593Smuzhiyun #define CS42L42_ADC_INV_SHIFT			2
590*4882a593Smuzhiyun #define CS42L42_ADC_DIG_BOOST_SHIFT		0
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun #define CS42L42_ADC_VOLUME		(CS42L42_PAGE_1D + 0x03)
593*4882a593Smuzhiyun #define CS42L42_ADC_VOL_SHIFT		0
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun #define CS42L42_ADC_WNF_HPF_CTL		(CS42L42_PAGE_1D + 0x04)
596*4882a593Smuzhiyun #define CS42L42_ADC_WNF_CF_SHIFT	4
597*4882a593Smuzhiyun #define CS42L42_ADC_WNF_EN_SHIFT	3
598*4882a593Smuzhiyun #define CS42L42_ADC_HPF_CF_SHIFT	1
599*4882a593Smuzhiyun #define CS42L42_ADC_HPF_EN_SHIFT	0
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun /* Page 0x1F DAC Registers */
602*4882a593Smuzhiyun #define CS42L42_DAC_CTL1		(CS42L42_PAGE_1F + 0x01)
603*4882a593Smuzhiyun #define CS42L42_DACB_INV_SHIFT		1
604*4882a593Smuzhiyun #define CS42L42_DACA_INV_SHIFT		0
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun #define CS42L42_DAC_CTL2		(CS42L42_PAGE_1F + 0x06)
607*4882a593Smuzhiyun #define CS42L42_HPOUT_PULLDOWN_SHIFT	4
608*4882a593Smuzhiyun #define CS42L42_HPOUT_PULLDOWN_MASK	(15 << CS42L42_HPOUT_PULLDOWN_SHIFT)
609*4882a593Smuzhiyun #define CS42L42_HPOUT_LOAD_SHIFT	3
610*4882a593Smuzhiyun #define CS42L42_HPOUT_LOAD_MASK		(1 << CS42L42_HPOUT_LOAD_SHIFT)
611*4882a593Smuzhiyun #define CS42L42_HPOUT_CLAMP_SHIFT	2
612*4882a593Smuzhiyun #define CS42L42_HPOUT_CLAMP_MASK	(1 << CS42L42_HPOUT_CLAMP_SHIFT)
613*4882a593Smuzhiyun #define CS42L42_DAC_HPF_EN_SHIFT	1
614*4882a593Smuzhiyun #define CS42L42_DAC_HPF_EN_MASK		(1 << CS42L42_DAC_HPF_EN_SHIFT)
615*4882a593Smuzhiyun #define CS42L42_DAC_MON_EN_SHIFT	0
616*4882a593Smuzhiyun #define CS42L42_DAC_MON_EN_MASK		(1 << CS42L42_DAC_MON_EN_SHIFT)
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun /* Page 0x20 HP CTL Registers */
619*4882a593Smuzhiyun #define CS42L42_HP_CTL			(CS42L42_PAGE_20 + 0x01)
620*4882a593Smuzhiyun #define CS42L42_HP_ANA_BMUTE_SHIFT	3
621*4882a593Smuzhiyun #define CS42L42_HP_ANA_BMUTE_MASK	(1 << CS42L42_HP_ANA_BMUTE_SHIFT)
622*4882a593Smuzhiyun #define CS42L42_HP_ANA_AMUTE_SHIFT	2
623*4882a593Smuzhiyun #define CS42L42_HP_ANA_AMUTE_MASK	(1 << CS42L42_HP_ANA_AMUTE_SHIFT)
624*4882a593Smuzhiyun #define CS42L42_HP_FULL_SCALE_VOL_SHIFT	1
625*4882a593Smuzhiyun #define CS42L42_HP_FULL_SCALE_VOL_MASK	(1 << CS42L42_HP_FULL_SCALE_VOL_SHIFT)
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun /* Page 0x21 Class H Registers */
628*4882a593Smuzhiyun #define CS42L42_CLASSH_CTL		(CS42L42_PAGE_21 + 0x01)
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun /* Page 0x23 Mixer Volume Registers */
631*4882a593Smuzhiyun #define CS42L42_MIXER_CHA_VOL		(CS42L42_PAGE_23 + 0x01)
632*4882a593Smuzhiyun #define CS42L42_MIXER_ADC_VOL		(CS42L42_PAGE_23 + 0x02)
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun #define CS42L42_MIXER_CHB_VOL		(CS42L42_PAGE_23 + 0x03)
635*4882a593Smuzhiyun #define CS42L42_MIXER_CH_VOL_SHIFT	0
636*4882a593Smuzhiyun #define CS42L42_MIXER_CH_VOL_MASK	(0x3f << CS42L42_MIXER_CH_VOL_SHIFT)
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun /* Page 0x24 EQ Registers */
639*4882a593Smuzhiyun #define CS42L42_EQ_COEF_IN0		(CS42L42_PAGE_24 + 0x01)
640*4882a593Smuzhiyun #define CS42L42_EQ_COEF_IN1		(CS42L42_PAGE_24 + 0x02)
641*4882a593Smuzhiyun #define CS42L42_EQ_COEF_IN2		(CS42L42_PAGE_24 + 0x03)
642*4882a593Smuzhiyun #define CS42L42_EQ_COEF_IN3		(CS42L42_PAGE_24 + 0x04)
643*4882a593Smuzhiyun #define CS42L42_EQ_COEF_RW		(CS42L42_PAGE_24 + 0x06)
644*4882a593Smuzhiyun #define CS42L42_EQ_COEF_OUT0		(CS42L42_PAGE_24 + 0x07)
645*4882a593Smuzhiyun #define CS42L42_EQ_COEF_OUT1		(CS42L42_PAGE_24 + 0x08)
646*4882a593Smuzhiyun #define CS42L42_EQ_COEF_OUT2		(CS42L42_PAGE_24 + 0x09)
647*4882a593Smuzhiyun #define CS42L42_EQ_COEF_OUT3		(CS42L42_PAGE_24 + 0x0A)
648*4882a593Smuzhiyun #define CS42L42_EQ_INIT_STAT		(CS42L42_PAGE_24 + 0x0B)
649*4882a593Smuzhiyun #define CS42L42_EQ_START_FILT		(CS42L42_PAGE_24 + 0x0C)
650*4882a593Smuzhiyun #define CS42L42_EQ_MUTE_CTL		(CS42L42_PAGE_24 + 0x0E)
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun /* Page 0x25 Audio Port Registers */
653*4882a593Smuzhiyun #define CS42L42_SP_RX_CH_SEL		(CS42L42_PAGE_25 + 0x01)
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun #define CS42L42_SP_RX_ISOC_CTL		(CS42L42_PAGE_25 + 0x02)
656*4882a593Smuzhiyun #define CS42L42_SP_RX_RSYNC_SHIFT	6
657*4882a593Smuzhiyun #define CS42L42_SP_RX_RSYNC_MASK	(1 << CS42L42_SP_RX_RSYNC_SHIFT)
658*4882a593Smuzhiyun #define CS42L42_SP_RX_NSB_POS_SHIFT	3
659*4882a593Smuzhiyun #define CS42L42_SP_RX_NSB_POS_MASK	(7 << CS42L42_SP_RX_NSB_POS_SHIFT)
660*4882a593Smuzhiyun #define CS42L42_SP_RX_NFS_NSBB_SHIFT	2
661*4882a593Smuzhiyun #define CS42L42_SP_RX_NFS_NSBB_MASK	(1 << CS42L42_SP_RX_NFS_NSBB_SHIFT)
662*4882a593Smuzhiyun #define CS42L42_SP_RX_ISOC_MODE_SHIFT	0
663*4882a593Smuzhiyun #define CS42L42_SP_RX_ISOC_MODE_MASK	(3 << CS42L42_SP_RX_ISOC_MODE_SHIFT)
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun #define CS42L42_SP_RX_FS		(CS42L42_PAGE_25 + 0x03)
666*4882a593Smuzhiyun #define CS42l42_SPDIF_CH_SEL		(CS42L42_PAGE_25 + 0x04)
667*4882a593Smuzhiyun #define CS42L42_SP_TX_ISOC_CTL		(CS42L42_PAGE_25 + 0x05)
668*4882a593Smuzhiyun #define CS42L42_SP_TX_FS		(CS42L42_PAGE_25 + 0x06)
669*4882a593Smuzhiyun #define CS42L42_SPDIF_SW_CTL1		(CS42L42_PAGE_25 + 0x07)
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun /* Page 0x26 SRC Registers */
672*4882a593Smuzhiyun #define CS42L42_SRC_SDIN_FS		(CS42L42_PAGE_26 + 0x01)
673*4882a593Smuzhiyun #define CS42L42_SRC_SDIN_FS_SHIFT	0
674*4882a593Smuzhiyun #define CS42L42_SRC_SDIN_FS_MASK	(0x1f << CS42L42_SRC_SDIN_FS_SHIFT)
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun #define CS42L42_SRC_SDOUT_FS		(CS42L42_PAGE_26 + 0x09)
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun /* Page 0x28 S/PDIF Registers */
679*4882a593Smuzhiyun #define CS42L42_SPDIF_CTL1		(CS42L42_PAGE_28 + 0x01)
680*4882a593Smuzhiyun #define CS42L42_SPDIF_CTL2		(CS42L42_PAGE_28 + 0x02)
681*4882a593Smuzhiyun #define CS42L42_SPDIF_CTL3		(CS42L42_PAGE_28 + 0x03)
682*4882a593Smuzhiyun #define CS42L42_SPDIF_CTL4		(CS42L42_PAGE_28 + 0x04)
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun /* Page 0x29 Serial Port TX Registers */
685*4882a593Smuzhiyun #define CS42L42_ASP_TX_SZ_EN		(CS42L42_PAGE_29 + 0x01)
686*4882a593Smuzhiyun #define CS42L42_ASP_TX_CH_EN		(CS42L42_PAGE_29 + 0x02)
687*4882a593Smuzhiyun #define CS42L42_ASP_TX_CH_AP_RES	(CS42L42_PAGE_29 + 0x03)
688*4882a593Smuzhiyun #define CS42L42_ASP_TX_CH1_BIT_MSB	(CS42L42_PAGE_29 + 0x04)
689*4882a593Smuzhiyun #define CS42L42_ASP_TX_CH1_BIT_LSB	(CS42L42_PAGE_29 + 0x05)
690*4882a593Smuzhiyun #define CS42L42_ASP_TX_HIZ_DLY_CFG	(CS42L42_PAGE_29 + 0x06)
691*4882a593Smuzhiyun #define CS42L42_ASP_TX_CH2_BIT_MSB	(CS42L42_PAGE_29 + 0x0A)
692*4882a593Smuzhiyun #define CS42L42_ASP_TX_CH2_BIT_LSB	(CS42L42_PAGE_29 + 0x0B)
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun /* Page 0x2A Serial Port RX Registers */
695*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_EN		(CS42L42_PAGE_2A + 0x01)
696*4882a593Smuzhiyun #define CS42L42_ASP_RX0_CH_EN_SHIFT	2
697*4882a593Smuzhiyun #define CS42L42_ASP_RX0_CH_EN_MASK	(0xf << CS42L42_ASP_RX0_CH_EN_SHIFT)
698*4882a593Smuzhiyun #define CS42L42_ASP_RX0_CH1_EN		1
699*4882a593Smuzhiyun #define CS42L42_ASP_RX0_CH2_EN		2
700*4882a593Smuzhiyun #define CS42L42_ASP_RX0_CH3_EN		4
701*4882a593Smuzhiyun #define CS42L42_ASP_RX0_CH4_EN		8
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_CH1_AP_RES	(CS42L42_PAGE_2A + 0x02)
704*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_CH1_BIT_MSB	(CS42L42_PAGE_2A + 0x03)
705*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_CH1_BIT_LSB	(CS42L42_PAGE_2A + 0x04)
706*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_CH2_AP_RES	(CS42L42_PAGE_2A + 0x05)
707*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_CH2_BIT_MSB	(CS42L42_PAGE_2A + 0x06)
708*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_CH2_BIT_LSB	(CS42L42_PAGE_2A + 0x07)
709*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_CH3_AP_RES	(CS42L42_PAGE_2A + 0x08)
710*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_CH3_BIT_MSB	(CS42L42_PAGE_2A + 0x09)
711*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_CH3_BIT_LSB	(CS42L42_PAGE_2A + 0x0A)
712*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_CH4_AP_RES	(CS42L42_PAGE_2A + 0x0B)
713*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_CH4_BIT_MSB	(CS42L42_PAGE_2A + 0x0C)
714*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI0_CH4_BIT_LSB	(CS42L42_PAGE_2A + 0x0D)
715*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI1_CH1_AP_RES	(CS42L42_PAGE_2A + 0x0E)
716*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI1_CH1_BIT_MSB	(CS42L42_PAGE_2A + 0x0F)
717*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI1_CH1_BIT_LSB	(CS42L42_PAGE_2A + 0x10)
718*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI1_CH2_AP_RES	(CS42L42_PAGE_2A + 0x11)
719*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI1_CH2_BIT_MSB	(CS42L42_PAGE_2A + 0x12)
720*4882a593Smuzhiyun #define CS42L42_ASP_RX_DAI1_CH2_BIT_LSB	(CS42L42_PAGE_2A + 0x13)
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun #define CS42L42_ASP_RX_CH_AP_SHIFT	6
723*4882a593Smuzhiyun #define CS42L42_ASP_RX_CH_AP_MASK	(1 << CS42L42_ASP_RX_CH_AP_SHIFT)
724*4882a593Smuzhiyun #define CS42L42_ASP_RX_CH_AP_LOW	0
725*4882a593Smuzhiyun #define CS42L42_ASP_RX_CH_AP_HI		1
726*4882a593Smuzhiyun #define CS42L42_ASP_RX_CH_RES_SHIFT	0
727*4882a593Smuzhiyun #define CS42L42_ASP_RX_CH_RES_MASK	(3 << CS42L42_ASP_RX_CH_RES_SHIFT)
728*4882a593Smuzhiyun #define CS42L42_ASP_RX_CH_RES_32	3
729*4882a593Smuzhiyun #define CS42L42_ASP_RX_CH_RES_16	1
730*4882a593Smuzhiyun #define CS42L42_ASP_RX_CH_BIT_ST_SHIFT	0
731*4882a593Smuzhiyun #define CS42L42_ASP_RX_CH_BIT_ST_MASK	(0xff << CS42L42_ASP_RX_CH_BIT_ST_SHIFT)
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun /* Page 0x30 ID Registers */
734*4882a593Smuzhiyun #define CS42L42_SUB_REVID		(CS42L42_PAGE_30 + 0x14)
735*4882a593Smuzhiyun #define CS42L42_MAX_REGISTER		(CS42L42_PAGE_30 + 0x14)
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun /* Defines for fracturing values spread across multiple registers */
738*4882a593Smuzhiyun #define CS42L42_FRAC0_VAL(val)	((val) & 0x0000ff)
739*4882a593Smuzhiyun #define CS42L42_FRAC1_VAL(val)	(((val) & 0x00ff00) >> 8)
740*4882a593Smuzhiyun #define CS42L42_FRAC2_VAL(val)	(((val) & 0xff0000) >> 16)
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun #define CS42L42_NUM_SUPPLIES	5
743*4882a593Smuzhiyun #define CS42L42_BOOT_TIME_US	3000
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun static const char *const cs42l42_supply_names[CS42L42_NUM_SUPPLIES] = {
746*4882a593Smuzhiyun 	"VA",
747*4882a593Smuzhiyun 	"VP",
748*4882a593Smuzhiyun 	"VCP",
749*4882a593Smuzhiyun 	"VD_FILT",
750*4882a593Smuzhiyun 	"VL",
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun struct  cs42l42_private {
754*4882a593Smuzhiyun 	struct regmap *regmap;
755*4882a593Smuzhiyun 	struct snd_soc_component *component;
756*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[CS42L42_NUM_SUPPLIES];
757*4882a593Smuzhiyun 	struct gpio_desc *reset_gpio;
758*4882a593Smuzhiyun 	struct completion pdn_done;
759*4882a593Smuzhiyun 	u32 sclk;
760*4882a593Smuzhiyun 	u32 srate;
761*4882a593Smuzhiyun 	u8 plug_state;
762*4882a593Smuzhiyun 	u8 hs_type;
763*4882a593Smuzhiyun 	u8 ts_inv;
764*4882a593Smuzhiyun 	u8 ts_dbnc_rise;
765*4882a593Smuzhiyun 	u8 ts_dbnc_fall;
766*4882a593Smuzhiyun 	u8 btn_det_init_dbnce;
767*4882a593Smuzhiyun 	u8 btn_det_event_dbnce;
768*4882a593Smuzhiyun 	u8 bias_thresholds[CS42L42_NUM_BIASES];
769*4882a593Smuzhiyun 	u8 hs_bias_ramp_rate;
770*4882a593Smuzhiyun 	u8 hs_bias_ramp_time;
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun #endif /* __CS42L42_H__ */
774