xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/cs42l42.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * cs42l42.c -- CS42L42 ALSA SoC audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2016 Cirrus Logic, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: James Schulman <james.schulman@cirrus.com>
8*4882a593Smuzhiyun  * Author: Brian Austin <brian.austin@cirrus.com>
9*4882a593Smuzhiyun  * Author: Michael White <michael.white@cirrus.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/moduleparam.h>
14*4882a593Smuzhiyun #include <linux/version.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/gpio.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/property.h>
24*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
25*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
26*4882a593Smuzhiyun #include <linux/of_device.h>
27*4882a593Smuzhiyun #include <sound/core.h>
28*4882a593Smuzhiyun #include <sound/pcm.h>
29*4882a593Smuzhiyun #include <sound/pcm_params.h>
30*4882a593Smuzhiyun #include <sound/soc.h>
31*4882a593Smuzhiyun #include <sound/soc-dapm.h>
32*4882a593Smuzhiyun #include <sound/initval.h>
33*4882a593Smuzhiyun #include <sound/tlv.h>
34*4882a593Smuzhiyun #include <dt-bindings/sound/cs42l42.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "cs42l42.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static const struct reg_default cs42l42_reg_defaults[] = {
39*4882a593Smuzhiyun 	{ CS42L42_FRZ_CTL,			0x00 },
40*4882a593Smuzhiyun 	{ CS42L42_SRC_CTL,			0x10 },
41*4882a593Smuzhiyun 	{ CS42L42_MCLK_STATUS,			0x02 },
42*4882a593Smuzhiyun 	{ CS42L42_MCLK_CTL,			0x02 },
43*4882a593Smuzhiyun 	{ CS42L42_SFTRAMP_RATE,			0xA4 },
44*4882a593Smuzhiyun 	{ CS42L42_I2C_DEBOUNCE,			0x88 },
45*4882a593Smuzhiyun 	{ CS42L42_I2C_STRETCH,			0x03 },
46*4882a593Smuzhiyun 	{ CS42L42_I2C_TIMEOUT,			0xB7 },
47*4882a593Smuzhiyun 	{ CS42L42_PWR_CTL1,			0xFF },
48*4882a593Smuzhiyun 	{ CS42L42_PWR_CTL2,			0x84 },
49*4882a593Smuzhiyun 	{ CS42L42_PWR_CTL3,			0x20 },
50*4882a593Smuzhiyun 	{ CS42L42_RSENSE_CTL1,			0x40 },
51*4882a593Smuzhiyun 	{ CS42L42_RSENSE_CTL2,			0x00 },
52*4882a593Smuzhiyun 	{ CS42L42_OSC_SWITCH,			0x00 },
53*4882a593Smuzhiyun 	{ CS42L42_OSC_SWITCH_STATUS,		0x05 },
54*4882a593Smuzhiyun 	{ CS42L42_RSENSE_CTL3,			0x1B },
55*4882a593Smuzhiyun 	{ CS42L42_TSENSE_CTL,			0x1B },
56*4882a593Smuzhiyun 	{ CS42L42_TSRS_INT_DISABLE,		0x00 },
57*4882a593Smuzhiyun 	{ CS42L42_TRSENSE_STATUS,		0x00 },
58*4882a593Smuzhiyun 	{ CS42L42_HSDET_CTL1,			0x77 },
59*4882a593Smuzhiyun 	{ CS42L42_HSDET_CTL2,			0x00 },
60*4882a593Smuzhiyun 	{ CS42L42_HS_SWITCH_CTL,		0xF3 },
61*4882a593Smuzhiyun 	{ CS42L42_HS_DET_STATUS,		0x00 },
62*4882a593Smuzhiyun 	{ CS42L42_HS_CLAMP_DISABLE,		0x00 },
63*4882a593Smuzhiyun 	{ CS42L42_MCLK_SRC_SEL,			0x00 },
64*4882a593Smuzhiyun 	{ CS42L42_SPDIF_CLK_CFG,		0x00 },
65*4882a593Smuzhiyun 	{ CS42L42_FSYNC_PW_LOWER,		0x00 },
66*4882a593Smuzhiyun 	{ CS42L42_FSYNC_PW_UPPER,		0x00 },
67*4882a593Smuzhiyun 	{ CS42L42_FSYNC_P_LOWER,		0xF9 },
68*4882a593Smuzhiyun 	{ CS42L42_FSYNC_P_UPPER,		0x00 },
69*4882a593Smuzhiyun 	{ CS42L42_ASP_CLK_CFG,			0x00 },
70*4882a593Smuzhiyun 	{ CS42L42_ASP_FRM_CFG,			0x10 },
71*4882a593Smuzhiyun 	{ CS42L42_FS_RATE_EN,			0x00 },
72*4882a593Smuzhiyun 	{ CS42L42_IN_ASRC_CLK,			0x00 },
73*4882a593Smuzhiyun 	{ CS42L42_OUT_ASRC_CLK,			0x00 },
74*4882a593Smuzhiyun 	{ CS42L42_PLL_DIV_CFG1,			0x00 },
75*4882a593Smuzhiyun 	{ CS42L42_ADC_OVFL_STATUS,		0x00 },
76*4882a593Smuzhiyun 	{ CS42L42_MIXER_STATUS,			0x00 },
77*4882a593Smuzhiyun 	{ CS42L42_SRC_STATUS,			0x00 },
78*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_STATUS,		0x00 },
79*4882a593Smuzhiyun 	{ CS42L42_ASP_TX_STATUS,		0x00 },
80*4882a593Smuzhiyun 	{ CS42L42_CODEC_STATUS,			0x00 },
81*4882a593Smuzhiyun 	{ CS42L42_DET_INT_STATUS1,		0x00 },
82*4882a593Smuzhiyun 	{ CS42L42_DET_INT_STATUS2,		0x00 },
83*4882a593Smuzhiyun 	{ CS42L42_SRCPL_INT_STATUS,		0x00 },
84*4882a593Smuzhiyun 	{ CS42L42_VPMON_STATUS,			0x00 },
85*4882a593Smuzhiyun 	{ CS42L42_PLL_LOCK_STATUS,		0x00 },
86*4882a593Smuzhiyun 	{ CS42L42_TSRS_PLUG_STATUS,		0x00 },
87*4882a593Smuzhiyun 	{ CS42L42_ADC_OVFL_INT_MASK,		0x01 },
88*4882a593Smuzhiyun 	{ CS42L42_MIXER_INT_MASK,		0x0F },
89*4882a593Smuzhiyun 	{ CS42L42_SRC_INT_MASK,			0x0F },
90*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_INT_MASK,		0x1F },
91*4882a593Smuzhiyun 	{ CS42L42_ASP_TX_INT_MASK,		0x0F },
92*4882a593Smuzhiyun 	{ CS42L42_CODEC_INT_MASK,		0x03 },
93*4882a593Smuzhiyun 	{ CS42L42_SRCPL_INT_MASK,		0x7F },
94*4882a593Smuzhiyun 	{ CS42L42_VPMON_INT_MASK,		0x01 },
95*4882a593Smuzhiyun 	{ CS42L42_PLL_LOCK_INT_MASK,		0x01 },
96*4882a593Smuzhiyun 	{ CS42L42_TSRS_PLUG_INT_MASK,		0x0F },
97*4882a593Smuzhiyun 	{ CS42L42_PLL_CTL1,			0x00 },
98*4882a593Smuzhiyun 	{ CS42L42_PLL_DIV_FRAC0,		0x00 },
99*4882a593Smuzhiyun 	{ CS42L42_PLL_DIV_FRAC1,		0x00 },
100*4882a593Smuzhiyun 	{ CS42L42_PLL_DIV_FRAC2,		0x00 },
101*4882a593Smuzhiyun 	{ CS42L42_PLL_DIV_INT,			0x40 },
102*4882a593Smuzhiyun 	{ CS42L42_PLL_CTL3,			0x10 },
103*4882a593Smuzhiyun 	{ CS42L42_PLL_CAL_RATIO,		0x80 },
104*4882a593Smuzhiyun 	{ CS42L42_PLL_CTL4,			0x03 },
105*4882a593Smuzhiyun 	{ CS42L42_LOAD_DET_RCSTAT,		0x00 },
106*4882a593Smuzhiyun 	{ CS42L42_LOAD_DET_DONE,		0x00 },
107*4882a593Smuzhiyun 	{ CS42L42_LOAD_DET_EN,			0x00 },
108*4882a593Smuzhiyun 	{ CS42L42_HSBIAS_SC_AUTOCTL,		0x03 },
109*4882a593Smuzhiyun 	{ CS42L42_WAKE_CTL,			0xC0 },
110*4882a593Smuzhiyun 	{ CS42L42_ADC_DISABLE_MUTE,		0x00 },
111*4882a593Smuzhiyun 	{ CS42L42_TIPSENSE_CTL,			0x02 },
112*4882a593Smuzhiyun 	{ CS42L42_MISC_DET_CTL,			0x03 },
113*4882a593Smuzhiyun 	{ CS42L42_MIC_DET_CTL1,			0x1F },
114*4882a593Smuzhiyun 	{ CS42L42_MIC_DET_CTL2,			0x2F },
115*4882a593Smuzhiyun 	{ CS42L42_DET_STATUS1,			0x00 },
116*4882a593Smuzhiyun 	{ CS42L42_DET_STATUS2,			0x00 },
117*4882a593Smuzhiyun 	{ CS42L42_DET_INT1_MASK,		0xE0 },
118*4882a593Smuzhiyun 	{ CS42L42_DET_INT2_MASK,		0xFF },
119*4882a593Smuzhiyun 	{ CS42L42_HS_BIAS_CTL,			0xC2 },
120*4882a593Smuzhiyun 	{ CS42L42_ADC_CTL,			0x00 },
121*4882a593Smuzhiyun 	{ CS42L42_ADC_VOLUME,			0x00 },
122*4882a593Smuzhiyun 	{ CS42L42_ADC_WNF_HPF_CTL,		0x71 },
123*4882a593Smuzhiyun 	{ CS42L42_DAC_CTL1,			0x00 },
124*4882a593Smuzhiyun 	{ CS42L42_DAC_CTL2,			0x02 },
125*4882a593Smuzhiyun 	{ CS42L42_HP_CTL,			0x0D },
126*4882a593Smuzhiyun 	{ CS42L42_CLASSH_CTL,			0x07 },
127*4882a593Smuzhiyun 	{ CS42L42_MIXER_CHA_VOL,		0x3F },
128*4882a593Smuzhiyun 	{ CS42L42_MIXER_ADC_VOL,		0x3F },
129*4882a593Smuzhiyun 	{ CS42L42_MIXER_CHB_VOL,		0x3F },
130*4882a593Smuzhiyun 	{ CS42L42_EQ_COEF_IN0,			0x00 },
131*4882a593Smuzhiyun 	{ CS42L42_EQ_COEF_IN1,			0x00 },
132*4882a593Smuzhiyun 	{ CS42L42_EQ_COEF_IN2,			0x00 },
133*4882a593Smuzhiyun 	{ CS42L42_EQ_COEF_IN3,			0x00 },
134*4882a593Smuzhiyun 	{ CS42L42_EQ_COEF_RW,			0x00 },
135*4882a593Smuzhiyun 	{ CS42L42_EQ_COEF_OUT0,			0x00 },
136*4882a593Smuzhiyun 	{ CS42L42_EQ_COEF_OUT1,			0x00 },
137*4882a593Smuzhiyun 	{ CS42L42_EQ_COEF_OUT2,			0x00 },
138*4882a593Smuzhiyun 	{ CS42L42_EQ_COEF_OUT3,			0x00 },
139*4882a593Smuzhiyun 	{ CS42L42_EQ_INIT_STAT,			0x00 },
140*4882a593Smuzhiyun 	{ CS42L42_EQ_START_FILT,		0x00 },
141*4882a593Smuzhiyun 	{ CS42L42_EQ_MUTE_CTL,			0x00 },
142*4882a593Smuzhiyun 	{ CS42L42_SP_RX_CH_SEL,			0x04 },
143*4882a593Smuzhiyun 	{ CS42L42_SP_RX_ISOC_CTL,		0x04 },
144*4882a593Smuzhiyun 	{ CS42L42_SP_RX_FS,			0x8C },
145*4882a593Smuzhiyun 	{ CS42l42_SPDIF_CH_SEL,			0x0E },
146*4882a593Smuzhiyun 	{ CS42L42_SP_TX_ISOC_CTL,		0x04 },
147*4882a593Smuzhiyun 	{ CS42L42_SP_TX_FS,			0xCC },
148*4882a593Smuzhiyun 	{ CS42L42_SPDIF_SW_CTL1,		0x3F },
149*4882a593Smuzhiyun 	{ CS42L42_SRC_SDIN_FS,			0x40 },
150*4882a593Smuzhiyun 	{ CS42L42_SRC_SDOUT_FS,			0x40 },
151*4882a593Smuzhiyun 	{ CS42L42_SPDIF_CTL1,			0x01 },
152*4882a593Smuzhiyun 	{ CS42L42_SPDIF_CTL2,			0x00 },
153*4882a593Smuzhiyun 	{ CS42L42_SPDIF_CTL3,			0x00 },
154*4882a593Smuzhiyun 	{ CS42L42_SPDIF_CTL4,			0x42 },
155*4882a593Smuzhiyun 	{ CS42L42_ASP_TX_SZ_EN,			0x00 },
156*4882a593Smuzhiyun 	{ CS42L42_ASP_TX_CH_EN,			0x00 },
157*4882a593Smuzhiyun 	{ CS42L42_ASP_TX_CH_AP_RES,		0x0F },
158*4882a593Smuzhiyun 	{ CS42L42_ASP_TX_CH1_BIT_MSB,		0x00 },
159*4882a593Smuzhiyun 	{ CS42L42_ASP_TX_CH1_BIT_LSB,		0x00 },
160*4882a593Smuzhiyun 	{ CS42L42_ASP_TX_HIZ_DLY_CFG,		0x00 },
161*4882a593Smuzhiyun 	{ CS42L42_ASP_TX_CH2_BIT_MSB,		0x00 },
162*4882a593Smuzhiyun 	{ CS42L42_ASP_TX_CH2_BIT_LSB,		0x00 },
163*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_EN,		0x00 },
164*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_CH1_AP_RES,	0x03 },
165*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_CH1_BIT_MSB,	0x00 },
166*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_CH1_BIT_LSB,	0x00 },
167*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_CH2_AP_RES,	0x03 },
168*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_CH2_BIT_MSB,	0x00 },
169*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_CH2_BIT_LSB,	0x00 },
170*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_CH3_AP_RES,	0x03 },
171*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_CH3_BIT_MSB,	0x00 },
172*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_CH3_BIT_LSB,	0x00 },
173*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_CH4_AP_RES,	0x03 },
174*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_CH4_BIT_MSB,	0x00 },
175*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI0_CH4_BIT_LSB,	0x00 },
176*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI1_CH1_AP_RES,	0x03 },
177*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI1_CH1_BIT_MSB,	0x00 },
178*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI1_CH1_BIT_LSB,	0x00 },
179*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI1_CH2_AP_RES,	0x03 },
180*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI1_CH2_BIT_MSB,	0x00 },
181*4882a593Smuzhiyun 	{ CS42L42_ASP_RX_DAI1_CH2_BIT_LSB,	0x00 },
182*4882a593Smuzhiyun 	{ CS42L42_SUB_REVID,			0x03 },
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
cs42l42_readable_register(struct device * dev,unsigned int reg)185*4882a593Smuzhiyun static bool cs42l42_readable_register(struct device *dev, unsigned int reg)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	switch (reg) {
188*4882a593Smuzhiyun 	case CS42L42_PAGE_REGISTER:
189*4882a593Smuzhiyun 	case CS42L42_DEVID_AB:
190*4882a593Smuzhiyun 	case CS42L42_DEVID_CD:
191*4882a593Smuzhiyun 	case CS42L42_DEVID_E:
192*4882a593Smuzhiyun 	case CS42L42_FABID:
193*4882a593Smuzhiyun 	case CS42L42_REVID:
194*4882a593Smuzhiyun 	case CS42L42_FRZ_CTL:
195*4882a593Smuzhiyun 	case CS42L42_SRC_CTL:
196*4882a593Smuzhiyun 	case CS42L42_MCLK_STATUS:
197*4882a593Smuzhiyun 	case CS42L42_MCLK_CTL:
198*4882a593Smuzhiyun 	case CS42L42_SFTRAMP_RATE:
199*4882a593Smuzhiyun 	case CS42L42_I2C_DEBOUNCE:
200*4882a593Smuzhiyun 	case CS42L42_I2C_STRETCH:
201*4882a593Smuzhiyun 	case CS42L42_I2C_TIMEOUT:
202*4882a593Smuzhiyun 	case CS42L42_PWR_CTL1:
203*4882a593Smuzhiyun 	case CS42L42_PWR_CTL2:
204*4882a593Smuzhiyun 	case CS42L42_PWR_CTL3:
205*4882a593Smuzhiyun 	case CS42L42_RSENSE_CTL1:
206*4882a593Smuzhiyun 	case CS42L42_RSENSE_CTL2:
207*4882a593Smuzhiyun 	case CS42L42_OSC_SWITCH:
208*4882a593Smuzhiyun 	case CS42L42_OSC_SWITCH_STATUS:
209*4882a593Smuzhiyun 	case CS42L42_RSENSE_CTL3:
210*4882a593Smuzhiyun 	case CS42L42_TSENSE_CTL:
211*4882a593Smuzhiyun 	case CS42L42_TSRS_INT_DISABLE:
212*4882a593Smuzhiyun 	case CS42L42_TRSENSE_STATUS:
213*4882a593Smuzhiyun 	case CS42L42_HSDET_CTL1:
214*4882a593Smuzhiyun 	case CS42L42_HSDET_CTL2:
215*4882a593Smuzhiyun 	case CS42L42_HS_SWITCH_CTL:
216*4882a593Smuzhiyun 	case CS42L42_HS_DET_STATUS:
217*4882a593Smuzhiyun 	case CS42L42_HS_CLAMP_DISABLE:
218*4882a593Smuzhiyun 	case CS42L42_MCLK_SRC_SEL:
219*4882a593Smuzhiyun 	case CS42L42_SPDIF_CLK_CFG:
220*4882a593Smuzhiyun 	case CS42L42_FSYNC_PW_LOWER:
221*4882a593Smuzhiyun 	case CS42L42_FSYNC_PW_UPPER:
222*4882a593Smuzhiyun 	case CS42L42_FSYNC_P_LOWER:
223*4882a593Smuzhiyun 	case CS42L42_FSYNC_P_UPPER:
224*4882a593Smuzhiyun 	case CS42L42_ASP_CLK_CFG:
225*4882a593Smuzhiyun 	case CS42L42_ASP_FRM_CFG:
226*4882a593Smuzhiyun 	case CS42L42_FS_RATE_EN:
227*4882a593Smuzhiyun 	case CS42L42_IN_ASRC_CLK:
228*4882a593Smuzhiyun 	case CS42L42_OUT_ASRC_CLK:
229*4882a593Smuzhiyun 	case CS42L42_PLL_DIV_CFG1:
230*4882a593Smuzhiyun 	case CS42L42_ADC_OVFL_STATUS:
231*4882a593Smuzhiyun 	case CS42L42_MIXER_STATUS:
232*4882a593Smuzhiyun 	case CS42L42_SRC_STATUS:
233*4882a593Smuzhiyun 	case CS42L42_ASP_RX_STATUS:
234*4882a593Smuzhiyun 	case CS42L42_ASP_TX_STATUS:
235*4882a593Smuzhiyun 	case CS42L42_CODEC_STATUS:
236*4882a593Smuzhiyun 	case CS42L42_DET_INT_STATUS1:
237*4882a593Smuzhiyun 	case CS42L42_DET_INT_STATUS2:
238*4882a593Smuzhiyun 	case CS42L42_SRCPL_INT_STATUS:
239*4882a593Smuzhiyun 	case CS42L42_VPMON_STATUS:
240*4882a593Smuzhiyun 	case CS42L42_PLL_LOCK_STATUS:
241*4882a593Smuzhiyun 	case CS42L42_TSRS_PLUG_STATUS:
242*4882a593Smuzhiyun 	case CS42L42_ADC_OVFL_INT_MASK:
243*4882a593Smuzhiyun 	case CS42L42_MIXER_INT_MASK:
244*4882a593Smuzhiyun 	case CS42L42_SRC_INT_MASK:
245*4882a593Smuzhiyun 	case CS42L42_ASP_RX_INT_MASK:
246*4882a593Smuzhiyun 	case CS42L42_ASP_TX_INT_MASK:
247*4882a593Smuzhiyun 	case CS42L42_CODEC_INT_MASK:
248*4882a593Smuzhiyun 	case CS42L42_SRCPL_INT_MASK:
249*4882a593Smuzhiyun 	case CS42L42_VPMON_INT_MASK:
250*4882a593Smuzhiyun 	case CS42L42_PLL_LOCK_INT_MASK:
251*4882a593Smuzhiyun 	case CS42L42_TSRS_PLUG_INT_MASK:
252*4882a593Smuzhiyun 	case CS42L42_PLL_CTL1:
253*4882a593Smuzhiyun 	case CS42L42_PLL_DIV_FRAC0:
254*4882a593Smuzhiyun 	case CS42L42_PLL_DIV_FRAC1:
255*4882a593Smuzhiyun 	case CS42L42_PLL_DIV_FRAC2:
256*4882a593Smuzhiyun 	case CS42L42_PLL_DIV_INT:
257*4882a593Smuzhiyun 	case CS42L42_PLL_CTL3:
258*4882a593Smuzhiyun 	case CS42L42_PLL_CAL_RATIO:
259*4882a593Smuzhiyun 	case CS42L42_PLL_CTL4:
260*4882a593Smuzhiyun 	case CS42L42_LOAD_DET_RCSTAT:
261*4882a593Smuzhiyun 	case CS42L42_LOAD_DET_DONE:
262*4882a593Smuzhiyun 	case CS42L42_LOAD_DET_EN:
263*4882a593Smuzhiyun 	case CS42L42_HSBIAS_SC_AUTOCTL:
264*4882a593Smuzhiyun 	case CS42L42_WAKE_CTL:
265*4882a593Smuzhiyun 	case CS42L42_ADC_DISABLE_MUTE:
266*4882a593Smuzhiyun 	case CS42L42_TIPSENSE_CTL:
267*4882a593Smuzhiyun 	case CS42L42_MISC_DET_CTL:
268*4882a593Smuzhiyun 	case CS42L42_MIC_DET_CTL1:
269*4882a593Smuzhiyun 	case CS42L42_MIC_DET_CTL2:
270*4882a593Smuzhiyun 	case CS42L42_DET_STATUS1:
271*4882a593Smuzhiyun 	case CS42L42_DET_STATUS2:
272*4882a593Smuzhiyun 	case CS42L42_DET_INT1_MASK:
273*4882a593Smuzhiyun 	case CS42L42_DET_INT2_MASK:
274*4882a593Smuzhiyun 	case CS42L42_HS_BIAS_CTL:
275*4882a593Smuzhiyun 	case CS42L42_ADC_CTL:
276*4882a593Smuzhiyun 	case CS42L42_ADC_VOLUME:
277*4882a593Smuzhiyun 	case CS42L42_ADC_WNF_HPF_CTL:
278*4882a593Smuzhiyun 	case CS42L42_DAC_CTL1:
279*4882a593Smuzhiyun 	case CS42L42_DAC_CTL2:
280*4882a593Smuzhiyun 	case CS42L42_HP_CTL:
281*4882a593Smuzhiyun 	case CS42L42_CLASSH_CTL:
282*4882a593Smuzhiyun 	case CS42L42_MIXER_CHA_VOL:
283*4882a593Smuzhiyun 	case CS42L42_MIXER_ADC_VOL:
284*4882a593Smuzhiyun 	case CS42L42_MIXER_CHB_VOL:
285*4882a593Smuzhiyun 	case CS42L42_EQ_COEF_IN0:
286*4882a593Smuzhiyun 	case CS42L42_EQ_COEF_IN1:
287*4882a593Smuzhiyun 	case CS42L42_EQ_COEF_IN2:
288*4882a593Smuzhiyun 	case CS42L42_EQ_COEF_IN3:
289*4882a593Smuzhiyun 	case CS42L42_EQ_COEF_RW:
290*4882a593Smuzhiyun 	case CS42L42_EQ_COEF_OUT0:
291*4882a593Smuzhiyun 	case CS42L42_EQ_COEF_OUT1:
292*4882a593Smuzhiyun 	case CS42L42_EQ_COEF_OUT2:
293*4882a593Smuzhiyun 	case CS42L42_EQ_COEF_OUT3:
294*4882a593Smuzhiyun 	case CS42L42_EQ_INIT_STAT:
295*4882a593Smuzhiyun 	case CS42L42_EQ_START_FILT:
296*4882a593Smuzhiyun 	case CS42L42_EQ_MUTE_CTL:
297*4882a593Smuzhiyun 	case CS42L42_SP_RX_CH_SEL:
298*4882a593Smuzhiyun 	case CS42L42_SP_RX_ISOC_CTL:
299*4882a593Smuzhiyun 	case CS42L42_SP_RX_FS:
300*4882a593Smuzhiyun 	case CS42l42_SPDIF_CH_SEL:
301*4882a593Smuzhiyun 	case CS42L42_SP_TX_ISOC_CTL:
302*4882a593Smuzhiyun 	case CS42L42_SP_TX_FS:
303*4882a593Smuzhiyun 	case CS42L42_SPDIF_SW_CTL1:
304*4882a593Smuzhiyun 	case CS42L42_SRC_SDIN_FS:
305*4882a593Smuzhiyun 	case CS42L42_SRC_SDOUT_FS:
306*4882a593Smuzhiyun 	case CS42L42_SPDIF_CTL1:
307*4882a593Smuzhiyun 	case CS42L42_SPDIF_CTL2:
308*4882a593Smuzhiyun 	case CS42L42_SPDIF_CTL3:
309*4882a593Smuzhiyun 	case CS42L42_SPDIF_CTL4:
310*4882a593Smuzhiyun 	case CS42L42_ASP_TX_SZ_EN:
311*4882a593Smuzhiyun 	case CS42L42_ASP_TX_CH_EN:
312*4882a593Smuzhiyun 	case CS42L42_ASP_TX_CH_AP_RES:
313*4882a593Smuzhiyun 	case CS42L42_ASP_TX_CH1_BIT_MSB:
314*4882a593Smuzhiyun 	case CS42L42_ASP_TX_CH1_BIT_LSB:
315*4882a593Smuzhiyun 	case CS42L42_ASP_TX_HIZ_DLY_CFG:
316*4882a593Smuzhiyun 	case CS42L42_ASP_TX_CH2_BIT_MSB:
317*4882a593Smuzhiyun 	case CS42L42_ASP_TX_CH2_BIT_LSB:
318*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_EN:
319*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_CH1_AP_RES:
320*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_CH1_BIT_MSB:
321*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_CH1_BIT_LSB:
322*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_CH2_AP_RES:
323*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_CH2_BIT_MSB:
324*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_CH2_BIT_LSB:
325*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_CH3_AP_RES:
326*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_CH3_BIT_MSB:
327*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_CH3_BIT_LSB:
328*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_CH4_AP_RES:
329*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_CH4_BIT_MSB:
330*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI0_CH4_BIT_LSB:
331*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI1_CH1_AP_RES:
332*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI1_CH1_BIT_MSB:
333*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI1_CH1_BIT_LSB:
334*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI1_CH2_AP_RES:
335*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI1_CH2_BIT_MSB:
336*4882a593Smuzhiyun 	case CS42L42_ASP_RX_DAI1_CH2_BIT_LSB:
337*4882a593Smuzhiyun 	case CS42L42_SUB_REVID:
338*4882a593Smuzhiyun 		return true;
339*4882a593Smuzhiyun 	default:
340*4882a593Smuzhiyun 		return false;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
cs42l42_volatile_register(struct device * dev,unsigned int reg)344*4882a593Smuzhiyun static bool cs42l42_volatile_register(struct device *dev, unsigned int reg)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	switch (reg) {
347*4882a593Smuzhiyun 	case CS42L42_DEVID_AB:
348*4882a593Smuzhiyun 	case CS42L42_DEVID_CD:
349*4882a593Smuzhiyun 	case CS42L42_DEVID_E:
350*4882a593Smuzhiyun 	case CS42L42_MCLK_STATUS:
351*4882a593Smuzhiyun 	case CS42L42_TRSENSE_STATUS:
352*4882a593Smuzhiyun 	case CS42L42_HS_DET_STATUS:
353*4882a593Smuzhiyun 	case CS42L42_ADC_OVFL_STATUS:
354*4882a593Smuzhiyun 	case CS42L42_MIXER_STATUS:
355*4882a593Smuzhiyun 	case CS42L42_SRC_STATUS:
356*4882a593Smuzhiyun 	case CS42L42_ASP_RX_STATUS:
357*4882a593Smuzhiyun 	case CS42L42_ASP_TX_STATUS:
358*4882a593Smuzhiyun 	case CS42L42_CODEC_STATUS:
359*4882a593Smuzhiyun 	case CS42L42_DET_INT_STATUS1:
360*4882a593Smuzhiyun 	case CS42L42_DET_INT_STATUS2:
361*4882a593Smuzhiyun 	case CS42L42_SRCPL_INT_STATUS:
362*4882a593Smuzhiyun 	case CS42L42_VPMON_STATUS:
363*4882a593Smuzhiyun 	case CS42L42_PLL_LOCK_STATUS:
364*4882a593Smuzhiyun 	case CS42L42_TSRS_PLUG_STATUS:
365*4882a593Smuzhiyun 	case CS42L42_LOAD_DET_RCSTAT:
366*4882a593Smuzhiyun 	case CS42L42_LOAD_DET_DONE:
367*4882a593Smuzhiyun 	case CS42L42_DET_STATUS1:
368*4882a593Smuzhiyun 	case CS42L42_DET_STATUS2:
369*4882a593Smuzhiyun 		return true;
370*4882a593Smuzhiyun 	default:
371*4882a593Smuzhiyun 		return false;
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun static const struct regmap_range_cfg cs42l42_page_range = {
376*4882a593Smuzhiyun 	.name = "Pages",
377*4882a593Smuzhiyun 	.range_min = 0,
378*4882a593Smuzhiyun 	.range_max = CS42L42_MAX_REGISTER,
379*4882a593Smuzhiyun 	.selector_reg = CS42L42_PAGE_REGISTER,
380*4882a593Smuzhiyun 	.selector_mask = 0xff,
381*4882a593Smuzhiyun 	.selector_shift = 0,
382*4882a593Smuzhiyun 	.window_start = 0,
383*4882a593Smuzhiyun 	.window_len = 256,
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static const struct regmap_config cs42l42_regmap = {
387*4882a593Smuzhiyun 	.reg_bits = 8,
388*4882a593Smuzhiyun 	.val_bits = 8,
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	.readable_reg = cs42l42_readable_register,
391*4882a593Smuzhiyun 	.volatile_reg = cs42l42_volatile_register,
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	.ranges = &cs42l42_page_range,
394*4882a593Smuzhiyun 	.num_ranges = 1,
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	.max_register = CS42L42_MAX_REGISTER,
397*4882a593Smuzhiyun 	.reg_defaults = cs42l42_reg_defaults,
398*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(cs42l42_reg_defaults),
399*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	.use_single_read = true,
402*4882a593Smuzhiyun 	.use_single_write = true,
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(adc_tlv, -9700, 100, true);
406*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(mixer_tlv, -6300, 100, true);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun static const char * const cs42l42_hpf_freq_text[] = {
409*4882a593Smuzhiyun 	"1.86Hz", "120Hz", "235Hz", "466Hz"
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cs42l42_hpf_freq_enum, CS42L42_ADC_WNF_HPF_CTL,
413*4882a593Smuzhiyun 			    CS42L42_ADC_HPF_CF_SHIFT,
414*4882a593Smuzhiyun 			    cs42l42_hpf_freq_text);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun static const char * const cs42l42_wnf3_freq_text[] = {
417*4882a593Smuzhiyun 	"160Hz", "180Hz", "200Hz", "220Hz",
418*4882a593Smuzhiyun 	"240Hz", "260Hz", "280Hz", "300Hz"
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cs42l42_wnf3_freq_enum, CS42L42_ADC_WNF_HPF_CTL,
422*4882a593Smuzhiyun 			    CS42L42_ADC_WNF_CF_SHIFT,
423*4882a593Smuzhiyun 			    cs42l42_wnf3_freq_text);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static const struct snd_kcontrol_new cs42l42_snd_controls[] = {
426*4882a593Smuzhiyun 	/* ADC Volume and Filter Controls */
427*4882a593Smuzhiyun 	SOC_SINGLE("ADC Notch Switch", CS42L42_ADC_CTL,
428*4882a593Smuzhiyun 				CS42L42_ADC_NOTCH_DIS_SHIFT, true, true),
429*4882a593Smuzhiyun 	SOC_SINGLE("ADC Weak Force Switch", CS42L42_ADC_CTL,
430*4882a593Smuzhiyun 				CS42L42_ADC_FORCE_WEAK_VCM_SHIFT, true, false),
431*4882a593Smuzhiyun 	SOC_SINGLE("ADC Invert Switch", CS42L42_ADC_CTL,
432*4882a593Smuzhiyun 				CS42L42_ADC_INV_SHIFT, true, false),
433*4882a593Smuzhiyun 	SOC_SINGLE("ADC Boost Switch", CS42L42_ADC_CTL,
434*4882a593Smuzhiyun 				CS42L42_ADC_DIG_BOOST_SHIFT, true, false),
435*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("ADC Volume", CS42L42_ADC_VOLUME, -97, 12, adc_tlv),
436*4882a593Smuzhiyun 	SOC_SINGLE("ADC WNF Switch", CS42L42_ADC_WNF_HPF_CTL,
437*4882a593Smuzhiyun 				CS42L42_ADC_WNF_EN_SHIFT, true, false),
438*4882a593Smuzhiyun 	SOC_SINGLE("ADC HPF Switch", CS42L42_ADC_WNF_HPF_CTL,
439*4882a593Smuzhiyun 				CS42L42_ADC_HPF_EN_SHIFT, true, false),
440*4882a593Smuzhiyun 	SOC_ENUM("HPF Corner Freq", cs42l42_hpf_freq_enum),
441*4882a593Smuzhiyun 	SOC_ENUM("WNF 3dB Freq", cs42l42_wnf3_freq_enum),
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* DAC Volume and Filter Controls */
444*4882a593Smuzhiyun 	SOC_SINGLE("DACA Invert Switch", CS42L42_DAC_CTL1,
445*4882a593Smuzhiyun 				CS42L42_DACA_INV_SHIFT, true, false),
446*4882a593Smuzhiyun 	SOC_SINGLE("DACB Invert Switch", CS42L42_DAC_CTL1,
447*4882a593Smuzhiyun 				CS42L42_DACB_INV_SHIFT, true, false),
448*4882a593Smuzhiyun 	SOC_SINGLE("DAC HPF Switch", CS42L42_DAC_CTL2,
449*4882a593Smuzhiyun 				CS42L42_DAC_HPF_EN_SHIFT, true, false),
450*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Mixer Volume", CS42L42_MIXER_CHA_VOL,
451*4882a593Smuzhiyun 			 CS42L42_MIXER_CHB_VOL, CS42L42_MIXER_CH_VOL_SHIFT,
452*4882a593Smuzhiyun 				0x3f, 1, mixer_tlv)
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
cs42l42_hpdrv_evt(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)455*4882a593Smuzhiyun static int cs42l42_hpdrv_evt(struct snd_soc_dapm_widget *w,
456*4882a593Smuzhiyun 				struct snd_kcontrol *kcontrol, int event)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	if (event & SND_SOC_DAPM_POST_PMU) {
461*4882a593Smuzhiyun 		/* Enable the channels */
462*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L42_ASP_RX_DAI0_EN,
463*4882a593Smuzhiyun 				CS42L42_ASP_RX0_CH_EN_MASK,
464*4882a593Smuzhiyun 				(CS42L42_ASP_RX0_CH1_EN |
465*4882a593Smuzhiyun 				CS42L42_ASP_RX0_CH2_EN) <<
466*4882a593Smuzhiyun 				CS42L42_ASP_RX0_CH_EN_SHIFT);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 		/* Power up */
469*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L42_PWR_CTL1,
470*4882a593Smuzhiyun 			CS42L42_ASP_DAI_PDN_MASK | CS42L42_MIXER_PDN_MASK |
471*4882a593Smuzhiyun 				CS42L42_HP_PDN_MASK, 0);
472*4882a593Smuzhiyun 	} else if (event & SND_SOC_DAPM_PRE_PMD) {
473*4882a593Smuzhiyun 		/* Disable the channels */
474*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L42_ASP_RX_DAI0_EN,
475*4882a593Smuzhiyun 				CS42L42_ASP_RX0_CH_EN_MASK, 0);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 		/* Power down */
478*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L42_PWR_CTL1,
479*4882a593Smuzhiyun 			CS42L42_ASP_DAI_PDN_MASK | CS42L42_MIXER_PDN_MASK |
480*4882a593Smuzhiyun 				CS42L42_HP_PDN_MASK,
481*4882a593Smuzhiyun 			CS42L42_ASP_DAI_PDN_MASK | CS42L42_MIXER_PDN_MASK |
482*4882a593Smuzhiyun 				CS42L42_HP_PDN_MASK);
483*4882a593Smuzhiyun 	} else {
484*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid event 0x%x\n", event);
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun static const struct snd_soc_dapm_widget cs42l42_dapm_widgets[] = {
490*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HP"),
491*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("SDIN", NULL, 0, CS42L42_ASP_CLK_CFG,
492*4882a593Smuzhiyun 					CS42L42_ASP_SCLK_EN_SHIFT, false),
493*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV_E("HPDRV", SND_SOC_NOPM, 0,
494*4882a593Smuzhiyun 					0, NULL, 0, cs42l42_hpdrv_evt,
495*4882a593Smuzhiyun 					SND_SOC_DAPM_POST_PMU |
496*4882a593Smuzhiyun 					SND_SOC_DAPM_PRE_PMD)
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs42l42_audio_map[] = {
500*4882a593Smuzhiyun 	{"SDIN", NULL, "Playback"},
501*4882a593Smuzhiyun 	{"HPDRV", NULL, "SDIN"},
502*4882a593Smuzhiyun 	{"HP", NULL, "HPDRV"}
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun 
cs42l42_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)505*4882a593Smuzhiyun static int cs42l42_set_bias_level(struct snd_soc_component *component,
506*4882a593Smuzhiyun 					enum snd_soc_bias_level level)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	struct cs42l42_private *cs42l42 = snd_soc_component_get_drvdata(component);
509*4882a593Smuzhiyun 	int ret;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	switch (level) {
512*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
513*4882a593Smuzhiyun 		break;
514*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
515*4882a593Smuzhiyun 		break;
516*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
517*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
518*4882a593Smuzhiyun 			regcache_cache_only(cs42l42->regmap, false);
519*4882a593Smuzhiyun 			regcache_sync(cs42l42->regmap);
520*4882a593Smuzhiyun 			ret = regulator_bulk_enable(
521*4882a593Smuzhiyun 						ARRAY_SIZE(cs42l42->supplies),
522*4882a593Smuzhiyun 						cs42l42->supplies);
523*4882a593Smuzhiyun 			if (ret != 0) {
524*4882a593Smuzhiyun 				dev_err(component->dev,
525*4882a593Smuzhiyun 					"Failed to enable regulators: %d\n",
526*4882a593Smuzhiyun 					ret);
527*4882a593Smuzhiyun 				return ret;
528*4882a593Smuzhiyun 			}
529*4882a593Smuzhiyun 		}
530*4882a593Smuzhiyun 		break;
531*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 		regcache_cache_only(cs42l42->regmap, true);
534*4882a593Smuzhiyun 		regulator_bulk_disable(ARRAY_SIZE(cs42l42->supplies),
535*4882a593Smuzhiyun 						    cs42l42->supplies);
536*4882a593Smuzhiyun 		break;
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return 0;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
cs42l42_component_probe(struct snd_soc_component * component)542*4882a593Smuzhiyun static int cs42l42_component_probe(struct snd_soc_component *component)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	struct cs42l42_private *cs42l42 =
545*4882a593Smuzhiyun 		(struct cs42l42_private *)snd_soc_component_get_drvdata(component);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	cs42l42->component = component;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_cs42l42 = {
553*4882a593Smuzhiyun 	.probe			= cs42l42_component_probe,
554*4882a593Smuzhiyun 	.set_bias_level		= cs42l42_set_bias_level,
555*4882a593Smuzhiyun 	.dapm_widgets		= cs42l42_dapm_widgets,
556*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(cs42l42_dapm_widgets),
557*4882a593Smuzhiyun 	.dapm_routes		= cs42l42_audio_map,
558*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(cs42l42_audio_map),
559*4882a593Smuzhiyun 	.controls		= cs42l42_snd_controls,
560*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(cs42l42_snd_controls),
561*4882a593Smuzhiyun 	.idle_bias_on		= 1,
562*4882a593Smuzhiyun 	.endianness		= 1,
563*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun struct cs42l42_pll_params {
567*4882a593Smuzhiyun 	u32 sclk;
568*4882a593Smuzhiyun 	u8 mclk_div;
569*4882a593Smuzhiyun 	u8 mclk_src_sel;
570*4882a593Smuzhiyun 	u8 sclk_prediv;
571*4882a593Smuzhiyun 	u8 pll_div_int;
572*4882a593Smuzhiyun 	u32 pll_div_frac;
573*4882a593Smuzhiyun 	u8 pll_mode;
574*4882a593Smuzhiyun 	u8 pll_divout;
575*4882a593Smuzhiyun 	u32 mclk_int;
576*4882a593Smuzhiyun 	u8 pll_cal_ratio;
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun /*
580*4882a593Smuzhiyun  * Common PLL Settings for given SCLK
581*4882a593Smuzhiyun  * Table 4-5 from the Datasheet
582*4882a593Smuzhiyun  */
583*4882a593Smuzhiyun static const struct cs42l42_pll_params pll_ratio_table[] = {
584*4882a593Smuzhiyun 	{ 1536000, 0, 1, 0x00, 0x7D, 0x000000, 0x03, 0x10, 12000000, 125 },
585*4882a593Smuzhiyun 	{ 2822400, 0, 1, 0x00, 0x40, 0x000000, 0x03, 0x10, 11289600, 128 },
586*4882a593Smuzhiyun 	{ 3000000, 0, 1, 0x00, 0x40, 0x000000, 0x03, 0x10, 12000000, 128 },
587*4882a593Smuzhiyun 	{ 3072000, 0, 1, 0x00, 0x3E, 0x800000, 0x03, 0x10, 12000000, 125 },
588*4882a593Smuzhiyun 	{ 4000000, 0, 1, 0x00, 0x30, 0x800000, 0x03, 0x10, 12000000, 96 },
589*4882a593Smuzhiyun 	{ 4096000, 0, 1, 0x00, 0x2E, 0xE00000, 0x03, 0x10, 12000000, 94 },
590*4882a593Smuzhiyun 	{ 5644800, 0, 1, 0x01, 0x40, 0x000000, 0x03, 0x10, 11289600, 128 },
591*4882a593Smuzhiyun 	{ 6000000, 0, 1, 0x01, 0x40, 0x000000, 0x03, 0x10, 12000000, 128 },
592*4882a593Smuzhiyun 	{ 6144000, 0, 1, 0x01, 0x3E, 0x800000, 0x03, 0x10, 12000000, 125 },
593*4882a593Smuzhiyun 	{ 11289600, 0, 0, 0, 0, 0, 0, 0, 11289600, 0 },
594*4882a593Smuzhiyun 	{ 12000000, 0, 0, 0, 0, 0, 0, 0, 12000000, 0 },
595*4882a593Smuzhiyun 	{ 12288000, 0, 0, 0, 0, 0, 0, 0, 12288000, 0 },
596*4882a593Smuzhiyun 	{ 22579200, 1, 0, 0, 0, 0, 0, 0, 22579200, 0 },
597*4882a593Smuzhiyun 	{ 24000000, 1, 0, 0, 0, 0, 0, 0, 24000000, 0 },
598*4882a593Smuzhiyun 	{ 24576000, 1, 0, 0, 0, 0, 0, 0, 24576000, 0 }
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
cs42l42_pll_config(struct snd_soc_component * component)601*4882a593Smuzhiyun static int cs42l42_pll_config(struct snd_soc_component *component)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	struct cs42l42_private *cs42l42 = snd_soc_component_get_drvdata(component);
604*4882a593Smuzhiyun 	int i;
605*4882a593Smuzhiyun 	u32 fsync;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pll_ratio_table); i++) {
608*4882a593Smuzhiyun 		if (pll_ratio_table[i].sclk == cs42l42->sclk) {
609*4882a593Smuzhiyun 			/* Configure the internal sample rate */
610*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, CS42L42_MCLK_CTL,
611*4882a593Smuzhiyun 					CS42L42_INTERNAL_FS_MASK,
612*4882a593Smuzhiyun 					((pll_ratio_table[i].mclk_int !=
613*4882a593Smuzhiyun 					12000000) &&
614*4882a593Smuzhiyun 					(pll_ratio_table[i].mclk_int !=
615*4882a593Smuzhiyun 					24000000)) <<
616*4882a593Smuzhiyun 					CS42L42_INTERNAL_FS_SHIFT);
617*4882a593Smuzhiyun 			/* Set the MCLK src (PLL or SCLK) and the divide
618*4882a593Smuzhiyun 			 * ratio
619*4882a593Smuzhiyun 			 */
620*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, CS42L42_MCLK_SRC_SEL,
621*4882a593Smuzhiyun 					CS42L42_MCLK_SRC_SEL_MASK |
622*4882a593Smuzhiyun 					CS42L42_MCLKDIV_MASK,
623*4882a593Smuzhiyun 					(pll_ratio_table[i].mclk_src_sel
624*4882a593Smuzhiyun 					<< CS42L42_MCLK_SRC_SEL_SHIFT) |
625*4882a593Smuzhiyun 					(pll_ratio_table[i].mclk_div <<
626*4882a593Smuzhiyun 					CS42L42_MCLKDIV_SHIFT));
627*4882a593Smuzhiyun 			/* Set up the LRCLK */
628*4882a593Smuzhiyun 			fsync = cs42l42->sclk / cs42l42->srate;
629*4882a593Smuzhiyun 			if (((fsync * cs42l42->srate) != cs42l42->sclk)
630*4882a593Smuzhiyun 				|| ((fsync % 2) != 0)) {
631*4882a593Smuzhiyun 				dev_err(component->dev,
632*4882a593Smuzhiyun 					"Unsupported sclk %d/sample rate %d\n",
633*4882a593Smuzhiyun 					cs42l42->sclk,
634*4882a593Smuzhiyun 					cs42l42->srate);
635*4882a593Smuzhiyun 				return -EINVAL;
636*4882a593Smuzhiyun 			}
637*4882a593Smuzhiyun 			/* Set the LRCLK period */
638*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
639*4882a593Smuzhiyun 					CS42L42_FSYNC_P_LOWER,
640*4882a593Smuzhiyun 					CS42L42_FSYNC_PERIOD_MASK,
641*4882a593Smuzhiyun 					CS42L42_FRAC0_VAL(fsync - 1) <<
642*4882a593Smuzhiyun 					CS42L42_FSYNC_PERIOD_SHIFT);
643*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
644*4882a593Smuzhiyun 					CS42L42_FSYNC_P_UPPER,
645*4882a593Smuzhiyun 					CS42L42_FSYNC_PERIOD_MASK,
646*4882a593Smuzhiyun 					CS42L42_FRAC1_VAL(fsync - 1) <<
647*4882a593Smuzhiyun 					CS42L42_FSYNC_PERIOD_SHIFT);
648*4882a593Smuzhiyun 			/* Set the LRCLK to 50% duty cycle */
649*4882a593Smuzhiyun 			fsync = fsync / 2;
650*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
651*4882a593Smuzhiyun 					CS42L42_FSYNC_PW_LOWER,
652*4882a593Smuzhiyun 					CS42L42_FSYNC_PULSE_WIDTH_MASK,
653*4882a593Smuzhiyun 					CS42L42_FRAC0_VAL(fsync - 1) <<
654*4882a593Smuzhiyun 					CS42L42_FSYNC_PULSE_WIDTH_SHIFT);
655*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
656*4882a593Smuzhiyun 					CS42L42_FSYNC_PW_UPPER,
657*4882a593Smuzhiyun 					CS42L42_FSYNC_PULSE_WIDTH_MASK,
658*4882a593Smuzhiyun 					CS42L42_FRAC1_VAL(fsync - 1) <<
659*4882a593Smuzhiyun 					CS42L42_FSYNC_PULSE_WIDTH_SHIFT);
660*4882a593Smuzhiyun 			/* Set the sample rates (96k or lower) */
661*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, CS42L42_FS_RATE_EN,
662*4882a593Smuzhiyun 					CS42L42_FS_EN_MASK,
663*4882a593Smuzhiyun 					(CS42L42_FS_EN_IASRC_96K |
664*4882a593Smuzhiyun 					CS42L42_FS_EN_OASRC_96K) <<
665*4882a593Smuzhiyun 					CS42L42_FS_EN_SHIFT);
666*4882a593Smuzhiyun 			/* Set the input/output internal MCLK clock ~12 MHz */
667*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, CS42L42_IN_ASRC_CLK,
668*4882a593Smuzhiyun 					CS42L42_CLK_IASRC_SEL_MASK,
669*4882a593Smuzhiyun 					CS42L42_CLK_IASRC_SEL_12 <<
670*4882a593Smuzhiyun 					CS42L42_CLK_IASRC_SEL_SHIFT);
671*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
672*4882a593Smuzhiyun 					CS42L42_OUT_ASRC_CLK,
673*4882a593Smuzhiyun 					CS42L42_CLK_OASRC_SEL_MASK,
674*4882a593Smuzhiyun 					CS42L42_CLK_OASRC_SEL_12 <<
675*4882a593Smuzhiyun 					CS42L42_CLK_OASRC_SEL_SHIFT);
676*4882a593Smuzhiyun 			if (pll_ratio_table[i].mclk_src_sel == 0) {
677*4882a593Smuzhiyun 				/* Pass the clock straight through */
678*4882a593Smuzhiyun 				snd_soc_component_update_bits(component,
679*4882a593Smuzhiyun 					CS42L42_PLL_CTL1,
680*4882a593Smuzhiyun 					CS42L42_PLL_START_MASK,	0);
681*4882a593Smuzhiyun 			} else {
682*4882a593Smuzhiyun 				/* Configure PLL per table 4-5 */
683*4882a593Smuzhiyun 				snd_soc_component_update_bits(component,
684*4882a593Smuzhiyun 					CS42L42_PLL_DIV_CFG1,
685*4882a593Smuzhiyun 					CS42L42_SCLK_PREDIV_MASK,
686*4882a593Smuzhiyun 					pll_ratio_table[i].sclk_prediv
687*4882a593Smuzhiyun 					<< CS42L42_SCLK_PREDIV_SHIFT);
688*4882a593Smuzhiyun 				snd_soc_component_update_bits(component,
689*4882a593Smuzhiyun 					CS42L42_PLL_DIV_INT,
690*4882a593Smuzhiyun 					CS42L42_PLL_DIV_INT_MASK,
691*4882a593Smuzhiyun 					pll_ratio_table[i].pll_div_int
692*4882a593Smuzhiyun 					<< CS42L42_PLL_DIV_INT_SHIFT);
693*4882a593Smuzhiyun 				snd_soc_component_update_bits(component,
694*4882a593Smuzhiyun 					CS42L42_PLL_DIV_FRAC0,
695*4882a593Smuzhiyun 					CS42L42_PLL_DIV_FRAC_MASK,
696*4882a593Smuzhiyun 					CS42L42_FRAC0_VAL(
697*4882a593Smuzhiyun 					pll_ratio_table[i].pll_div_frac)
698*4882a593Smuzhiyun 					<< CS42L42_PLL_DIV_FRAC_SHIFT);
699*4882a593Smuzhiyun 				snd_soc_component_update_bits(component,
700*4882a593Smuzhiyun 					CS42L42_PLL_DIV_FRAC1,
701*4882a593Smuzhiyun 					CS42L42_PLL_DIV_FRAC_MASK,
702*4882a593Smuzhiyun 					CS42L42_FRAC1_VAL(
703*4882a593Smuzhiyun 					pll_ratio_table[i].pll_div_frac)
704*4882a593Smuzhiyun 					<< CS42L42_PLL_DIV_FRAC_SHIFT);
705*4882a593Smuzhiyun 				snd_soc_component_update_bits(component,
706*4882a593Smuzhiyun 					CS42L42_PLL_DIV_FRAC2,
707*4882a593Smuzhiyun 					CS42L42_PLL_DIV_FRAC_MASK,
708*4882a593Smuzhiyun 					CS42L42_FRAC2_VAL(
709*4882a593Smuzhiyun 					pll_ratio_table[i].pll_div_frac)
710*4882a593Smuzhiyun 					<< CS42L42_PLL_DIV_FRAC_SHIFT);
711*4882a593Smuzhiyun 				snd_soc_component_update_bits(component,
712*4882a593Smuzhiyun 					CS42L42_PLL_CTL4,
713*4882a593Smuzhiyun 					CS42L42_PLL_MODE_MASK,
714*4882a593Smuzhiyun 					pll_ratio_table[i].pll_mode
715*4882a593Smuzhiyun 					<< CS42L42_PLL_MODE_SHIFT);
716*4882a593Smuzhiyun 				snd_soc_component_update_bits(component,
717*4882a593Smuzhiyun 					CS42L42_PLL_CTL3,
718*4882a593Smuzhiyun 					CS42L42_PLL_DIVOUT_MASK,
719*4882a593Smuzhiyun 					pll_ratio_table[i].pll_divout
720*4882a593Smuzhiyun 					<< CS42L42_PLL_DIVOUT_SHIFT);
721*4882a593Smuzhiyun 				snd_soc_component_update_bits(component,
722*4882a593Smuzhiyun 					CS42L42_PLL_CAL_RATIO,
723*4882a593Smuzhiyun 					CS42L42_PLL_CAL_RATIO_MASK,
724*4882a593Smuzhiyun 					pll_ratio_table[i].pll_cal_ratio
725*4882a593Smuzhiyun 					<< CS42L42_PLL_CAL_RATIO_SHIFT);
726*4882a593Smuzhiyun 			}
727*4882a593Smuzhiyun 			return 0;
728*4882a593Smuzhiyun 		}
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	return -EINVAL;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
cs42l42_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)734*4882a593Smuzhiyun static int cs42l42_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
737*4882a593Smuzhiyun 	u32 asp_cfg_val = 0;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
740*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFM:
741*4882a593Smuzhiyun 		asp_cfg_val |= CS42L42_ASP_MASTER_MODE <<
742*4882a593Smuzhiyun 				CS42L42_ASP_MODE_SHIFT;
743*4882a593Smuzhiyun 		break;
744*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
745*4882a593Smuzhiyun 		asp_cfg_val |= CS42L42_ASP_SLAVE_MODE <<
746*4882a593Smuzhiyun 				CS42L42_ASP_MODE_SHIFT;
747*4882a593Smuzhiyun 		break;
748*4882a593Smuzhiyun 	default:
749*4882a593Smuzhiyun 		return -EINVAL;
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* interface format */
753*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
754*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
755*4882a593Smuzhiyun 		/*
756*4882a593Smuzhiyun 		 * 5050 mode, frame starts on falling edge of LRCLK,
757*4882a593Smuzhiyun 		 * frame delayed by 1.0 SCLKs
758*4882a593Smuzhiyun 		 */
759*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
760*4882a593Smuzhiyun 					      CS42L42_ASP_FRM_CFG,
761*4882a593Smuzhiyun 					      CS42L42_ASP_STP_MASK |
762*4882a593Smuzhiyun 					      CS42L42_ASP_5050_MASK |
763*4882a593Smuzhiyun 					      CS42L42_ASP_FSD_MASK,
764*4882a593Smuzhiyun 					      CS42L42_ASP_5050_MASK |
765*4882a593Smuzhiyun 					      (CS42L42_ASP_FSD_1_0 <<
766*4882a593Smuzhiyun 						CS42L42_ASP_FSD_SHIFT));
767*4882a593Smuzhiyun 		break;
768*4882a593Smuzhiyun 	default:
769*4882a593Smuzhiyun 		return -EINVAL;
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	/* Bitclock/frame inversion */
773*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
774*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
775*4882a593Smuzhiyun 		asp_cfg_val |= CS42L42_ASP_SCPOL_NOR << CS42L42_ASP_SCPOL_SHIFT;
776*4882a593Smuzhiyun 		break;
777*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
778*4882a593Smuzhiyun 		asp_cfg_val |= CS42L42_ASP_SCPOL_NOR << CS42L42_ASP_SCPOL_SHIFT;
779*4882a593Smuzhiyun 		asp_cfg_val |= CS42L42_ASP_LCPOL_INV << CS42L42_ASP_LCPOL_SHIFT;
780*4882a593Smuzhiyun 		break;
781*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
782*4882a593Smuzhiyun 		break;
783*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
784*4882a593Smuzhiyun 		asp_cfg_val |= CS42L42_ASP_LCPOL_INV << CS42L42_ASP_LCPOL_SHIFT;
785*4882a593Smuzhiyun 		break;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, CS42L42_ASP_CLK_CFG, CS42L42_ASP_MODE_MASK |
789*4882a593Smuzhiyun 								      CS42L42_ASP_SCPOL_MASK |
790*4882a593Smuzhiyun 								      CS42L42_ASP_LCPOL_MASK,
791*4882a593Smuzhiyun 								      asp_cfg_val);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
cs42l42_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)796*4882a593Smuzhiyun static int cs42l42_pcm_hw_params(struct snd_pcm_substream *substream,
797*4882a593Smuzhiyun 				struct snd_pcm_hw_params *params,
798*4882a593Smuzhiyun 				struct snd_soc_dai *dai)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
801*4882a593Smuzhiyun 	struct cs42l42_private *cs42l42 = snd_soc_component_get_drvdata(component);
802*4882a593Smuzhiyun 	unsigned int width = (params_width(params) / 8) - 1;
803*4882a593Smuzhiyun 	unsigned int val = 0;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	cs42l42->srate = params_rate(params);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	switch(substream->stream) {
808*4882a593Smuzhiyun 	case SNDRV_PCM_STREAM_PLAYBACK:
809*4882a593Smuzhiyun 		val |= width << CS42L42_ASP_RX_CH_RES_SHIFT;
810*4882a593Smuzhiyun 		/* channel 1 on low LRCLK */
811*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L42_ASP_RX_DAI0_CH1_AP_RES,
812*4882a593Smuzhiyun 							 CS42L42_ASP_RX_CH_AP_MASK |
813*4882a593Smuzhiyun 							 CS42L42_ASP_RX_CH_RES_MASK, val);
814*4882a593Smuzhiyun 		/* Channel 2 on high LRCLK */
815*4882a593Smuzhiyun 		val |= CS42L42_ASP_RX_CH_AP_HI << CS42L42_ASP_RX_CH_AP_SHIFT;
816*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L42_ASP_RX_DAI0_CH2_AP_RES,
817*4882a593Smuzhiyun 							 CS42L42_ASP_RX_CH_AP_MASK |
818*4882a593Smuzhiyun 							 CS42L42_ASP_RX_CH_RES_MASK, val);
819*4882a593Smuzhiyun 		break;
820*4882a593Smuzhiyun 	default:
821*4882a593Smuzhiyun 		break;
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	return cs42l42_pll_config(component);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun 
cs42l42_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)827*4882a593Smuzhiyun static int cs42l42_set_sysclk(struct snd_soc_dai *dai,
828*4882a593Smuzhiyun 				int clk_id, unsigned int freq, int dir)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
831*4882a593Smuzhiyun 	struct cs42l42_private *cs42l42 = snd_soc_component_get_drvdata(component);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	cs42l42->sclk = freq;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	return 0;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun 
cs42l42_mute(struct snd_soc_dai * dai,int mute,int direction)838*4882a593Smuzhiyun static int cs42l42_mute(struct snd_soc_dai *dai, int mute, int direction)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
841*4882a593Smuzhiyun 	unsigned int regval;
842*4882a593Smuzhiyun 	u8 fullScaleVol;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (mute) {
845*4882a593Smuzhiyun 		/* Mark SCLK as not present to turn on the internal
846*4882a593Smuzhiyun 		 * oscillator.
847*4882a593Smuzhiyun 		 */
848*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L42_OSC_SWITCH,
849*4882a593Smuzhiyun 						CS42L42_SCLK_PRESENT_MASK, 0);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L42_PLL_CTL1,
852*4882a593Smuzhiyun 				CS42L42_PLL_START_MASK,
853*4882a593Smuzhiyun 				0 << CS42L42_PLL_START_SHIFT);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 		/* Mute the headphone */
856*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L42_HP_CTL,
857*4882a593Smuzhiyun 				CS42L42_HP_ANA_AMUTE_MASK |
858*4882a593Smuzhiyun 				CS42L42_HP_ANA_BMUTE_MASK,
859*4882a593Smuzhiyun 				CS42L42_HP_ANA_AMUTE_MASK |
860*4882a593Smuzhiyun 				CS42L42_HP_ANA_BMUTE_MASK);
861*4882a593Smuzhiyun 	} else {
862*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L42_PLL_CTL1,
863*4882a593Smuzhiyun 				CS42L42_PLL_START_MASK,
864*4882a593Smuzhiyun 				1 << CS42L42_PLL_START_SHIFT);
865*4882a593Smuzhiyun 		/* Read the headphone load */
866*4882a593Smuzhiyun 		regval = snd_soc_component_read(component, CS42L42_LOAD_DET_RCSTAT);
867*4882a593Smuzhiyun 		if (((regval & CS42L42_RLA_STAT_MASK) >>
868*4882a593Smuzhiyun 			CS42L42_RLA_STAT_SHIFT) == CS42L42_RLA_STAT_15_OHM) {
869*4882a593Smuzhiyun 			fullScaleVol = CS42L42_HP_FULL_SCALE_VOL_MASK;
870*4882a593Smuzhiyun 		} else {
871*4882a593Smuzhiyun 			fullScaleVol = 0;
872*4882a593Smuzhiyun 		}
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 		/* Un-mute the headphone, set the full scale volume flag */
875*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L42_HP_CTL,
876*4882a593Smuzhiyun 				CS42L42_HP_ANA_AMUTE_MASK |
877*4882a593Smuzhiyun 				CS42L42_HP_ANA_BMUTE_MASK |
878*4882a593Smuzhiyun 				CS42L42_HP_FULL_SCALE_VOL_MASK, fullScaleVol);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 		/* Mark SCLK as present, turn off internal oscillator */
881*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, CS42L42_OSC_SWITCH,
882*4882a593Smuzhiyun 				CS42L42_SCLK_PRESENT_MASK,
883*4882a593Smuzhiyun 				CS42L42_SCLK_PRESENT_MASK);
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	return 0;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun #define CS42L42_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
890*4882a593Smuzhiyun 			 SNDRV_PCM_FMTBIT_S24_LE |\
891*4882a593Smuzhiyun 			 SNDRV_PCM_FMTBIT_S32_LE )
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun static const struct snd_soc_dai_ops cs42l42_ops = {
895*4882a593Smuzhiyun 	.hw_params	= cs42l42_pcm_hw_params,
896*4882a593Smuzhiyun 	.set_fmt	= cs42l42_set_dai_fmt,
897*4882a593Smuzhiyun 	.set_sysclk	= cs42l42_set_sysclk,
898*4882a593Smuzhiyun 	.mute_stream	= cs42l42_mute,
899*4882a593Smuzhiyun 	.no_capture_mute = 1,
900*4882a593Smuzhiyun };
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun static struct snd_soc_dai_driver cs42l42_dai = {
903*4882a593Smuzhiyun 		.name = "cs42l42",
904*4882a593Smuzhiyun 		.playback = {
905*4882a593Smuzhiyun 			.stream_name = "Playback",
906*4882a593Smuzhiyun 			.channels_min = 1,
907*4882a593Smuzhiyun 			.channels_max = 2,
908*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_192000,
909*4882a593Smuzhiyun 			.formats = CS42L42_FORMATS,
910*4882a593Smuzhiyun 		},
911*4882a593Smuzhiyun 		.capture = {
912*4882a593Smuzhiyun 			.stream_name = "Capture",
913*4882a593Smuzhiyun 			.channels_min = 1,
914*4882a593Smuzhiyun 			.channels_max = 2,
915*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_192000,
916*4882a593Smuzhiyun 			.formats = CS42L42_FORMATS,
917*4882a593Smuzhiyun 		},
918*4882a593Smuzhiyun 		.ops = &cs42l42_ops,
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun 
cs42l42_process_hs_type_detect(struct cs42l42_private * cs42l42)921*4882a593Smuzhiyun static void cs42l42_process_hs_type_detect(struct cs42l42_private *cs42l42)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun 	unsigned int hs_det_status;
924*4882a593Smuzhiyun 	unsigned int int_status;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	/* Mask the auto detect interrupt */
927*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
928*4882a593Smuzhiyun 		CS42L42_CODEC_INT_MASK,
929*4882a593Smuzhiyun 		CS42L42_PDN_DONE_MASK |
930*4882a593Smuzhiyun 		CS42L42_HSDET_AUTO_DONE_MASK,
931*4882a593Smuzhiyun 		(1 << CS42L42_PDN_DONE_SHIFT) |
932*4882a593Smuzhiyun 		(1 << CS42L42_HSDET_AUTO_DONE_SHIFT));
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	/* Set hs detect to automatic, disabled mode */
935*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
936*4882a593Smuzhiyun 		CS42L42_HSDET_CTL2,
937*4882a593Smuzhiyun 		CS42L42_HSDET_CTRL_MASK |
938*4882a593Smuzhiyun 		CS42L42_HSDET_SET_MASK |
939*4882a593Smuzhiyun 		CS42L42_HSBIAS_REF_MASK |
940*4882a593Smuzhiyun 		CS42L42_HSDET_AUTO_TIME_MASK,
941*4882a593Smuzhiyun 		(2 << CS42L42_HSDET_CTRL_SHIFT) |
942*4882a593Smuzhiyun 		(2 << CS42L42_HSDET_SET_SHIFT) |
943*4882a593Smuzhiyun 		(0 << CS42L42_HSBIAS_REF_SHIFT) |
944*4882a593Smuzhiyun 		(3 << CS42L42_HSDET_AUTO_TIME_SHIFT));
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	/* Read and save the hs detection result */
947*4882a593Smuzhiyun 	regmap_read(cs42l42->regmap, CS42L42_HS_DET_STATUS, &hs_det_status);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	cs42l42->hs_type = (hs_det_status & CS42L42_HSDET_TYPE_MASK) >>
950*4882a593Smuzhiyun 				CS42L42_HSDET_TYPE_SHIFT;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	/* Set up button detection */
953*4882a593Smuzhiyun 	if ((cs42l42->hs_type == CS42L42_PLUG_CTIA) ||
954*4882a593Smuzhiyun 	      (cs42l42->hs_type == CS42L42_PLUG_OMTP)) {
955*4882a593Smuzhiyun 		/* Set auto HS bias settings to default */
956*4882a593Smuzhiyun 		regmap_update_bits(cs42l42->regmap,
957*4882a593Smuzhiyun 			CS42L42_HSBIAS_SC_AUTOCTL,
958*4882a593Smuzhiyun 			CS42L42_HSBIAS_SENSE_EN_MASK |
959*4882a593Smuzhiyun 			CS42L42_AUTO_HSBIAS_HIZ_MASK |
960*4882a593Smuzhiyun 			CS42L42_TIP_SENSE_EN_MASK |
961*4882a593Smuzhiyun 			CS42L42_HSBIAS_SENSE_TRIP_MASK,
962*4882a593Smuzhiyun 			(0 << CS42L42_HSBIAS_SENSE_EN_SHIFT) |
963*4882a593Smuzhiyun 			(0 << CS42L42_AUTO_HSBIAS_HIZ_SHIFT) |
964*4882a593Smuzhiyun 			(0 << CS42L42_TIP_SENSE_EN_SHIFT) |
965*4882a593Smuzhiyun 			(3 << CS42L42_HSBIAS_SENSE_TRIP_SHIFT));
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 		/* Set up hs detect level sensitivity */
968*4882a593Smuzhiyun 		regmap_update_bits(cs42l42->regmap,
969*4882a593Smuzhiyun 			CS42L42_MIC_DET_CTL1,
970*4882a593Smuzhiyun 			CS42L42_LATCH_TO_VP_MASK |
971*4882a593Smuzhiyun 			CS42L42_EVENT_STAT_SEL_MASK |
972*4882a593Smuzhiyun 			CS42L42_HS_DET_LEVEL_MASK,
973*4882a593Smuzhiyun 			(1 << CS42L42_LATCH_TO_VP_SHIFT) |
974*4882a593Smuzhiyun 			(0 << CS42L42_EVENT_STAT_SEL_SHIFT) |
975*4882a593Smuzhiyun 			(cs42l42->bias_thresholds[0] <<
976*4882a593Smuzhiyun 			CS42L42_HS_DET_LEVEL_SHIFT));
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 		/* Set auto HS bias settings to default */
979*4882a593Smuzhiyun 		regmap_update_bits(cs42l42->regmap,
980*4882a593Smuzhiyun 			CS42L42_HSBIAS_SC_AUTOCTL,
981*4882a593Smuzhiyun 			CS42L42_HSBIAS_SENSE_EN_MASK |
982*4882a593Smuzhiyun 			CS42L42_AUTO_HSBIAS_HIZ_MASK |
983*4882a593Smuzhiyun 			CS42L42_TIP_SENSE_EN_MASK |
984*4882a593Smuzhiyun 			CS42L42_HSBIAS_SENSE_TRIP_MASK,
985*4882a593Smuzhiyun 			(1 << CS42L42_HSBIAS_SENSE_EN_SHIFT) |
986*4882a593Smuzhiyun 			(1 << CS42L42_AUTO_HSBIAS_HIZ_SHIFT) |
987*4882a593Smuzhiyun 			(0 << CS42L42_TIP_SENSE_EN_SHIFT) |
988*4882a593Smuzhiyun 			(3 << CS42L42_HSBIAS_SENSE_TRIP_SHIFT));
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 		/* Turn on level detect circuitry */
991*4882a593Smuzhiyun 		regmap_update_bits(cs42l42->regmap,
992*4882a593Smuzhiyun 			CS42L42_MISC_DET_CTL,
993*4882a593Smuzhiyun 			CS42L42_DETECT_MODE_MASK |
994*4882a593Smuzhiyun 			CS42L42_HSBIAS_CTL_MASK |
995*4882a593Smuzhiyun 			CS42L42_PDN_MIC_LVL_DET_MASK,
996*4882a593Smuzhiyun 			(0 << CS42L42_DETECT_MODE_SHIFT) |
997*4882a593Smuzhiyun 			(3 << CS42L42_HSBIAS_CTL_SHIFT) |
998*4882a593Smuzhiyun 			(0 << CS42L42_PDN_MIC_LVL_DET_SHIFT));
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 		msleep(cs42l42->btn_det_init_dbnce);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 		/* Clear any button interrupts before unmasking them */
1003*4882a593Smuzhiyun 		regmap_read(cs42l42->regmap, CS42L42_DET_INT_STATUS2,
1004*4882a593Smuzhiyun 			    &int_status);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 		/* Unmask button detect interrupts */
1007*4882a593Smuzhiyun 		regmap_update_bits(cs42l42->regmap,
1008*4882a593Smuzhiyun 			CS42L42_DET_INT2_MASK,
1009*4882a593Smuzhiyun 			CS42L42_M_DETECT_TF_MASK |
1010*4882a593Smuzhiyun 			CS42L42_M_DETECT_FT_MASK |
1011*4882a593Smuzhiyun 			CS42L42_M_HSBIAS_HIZ_MASK |
1012*4882a593Smuzhiyun 			CS42L42_M_SHORT_RLS_MASK |
1013*4882a593Smuzhiyun 			CS42L42_M_SHORT_DET_MASK,
1014*4882a593Smuzhiyun 			(0 << CS42L42_M_DETECT_TF_SHIFT) |
1015*4882a593Smuzhiyun 			(0 << CS42L42_M_DETECT_FT_SHIFT) |
1016*4882a593Smuzhiyun 			(0 << CS42L42_M_HSBIAS_HIZ_SHIFT) |
1017*4882a593Smuzhiyun 			(1 << CS42L42_M_SHORT_RLS_SHIFT) |
1018*4882a593Smuzhiyun 			(1 << CS42L42_M_SHORT_DET_SHIFT));
1019*4882a593Smuzhiyun 	} else {
1020*4882a593Smuzhiyun 		/* Make sure button detect and HS bias circuits are off */
1021*4882a593Smuzhiyun 		regmap_update_bits(cs42l42->regmap,
1022*4882a593Smuzhiyun 			CS42L42_MISC_DET_CTL,
1023*4882a593Smuzhiyun 			CS42L42_DETECT_MODE_MASK |
1024*4882a593Smuzhiyun 			CS42L42_HSBIAS_CTL_MASK |
1025*4882a593Smuzhiyun 			CS42L42_PDN_MIC_LVL_DET_MASK,
1026*4882a593Smuzhiyun 			(0 << CS42L42_DETECT_MODE_SHIFT) |
1027*4882a593Smuzhiyun 			(1 << CS42L42_HSBIAS_CTL_SHIFT) |
1028*4882a593Smuzhiyun 			(1 << CS42L42_PDN_MIC_LVL_DET_SHIFT));
1029*4882a593Smuzhiyun 	}
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1032*4882a593Smuzhiyun 				CS42L42_DAC_CTL2,
1033*4882a593Smuzhiyun 				CS42L42_HPOUT_PULLDOWN_MASK |
1034*4882a593Smuzhiyun 				CS42L42_HPOUT_LOAD_MASK |
1035*4882a593Smuzhiyun 				CS42L42_HPOUT_CLAMP_MASK |
1036*4882a593Smuzhiyun 				CS42L42_DAC_HPF_EN_MASK |
1037*4882a593Smuzhiyun 				CS42L42_DAC_MON_EN_MASK,
1038*4882a593Smuzhiyun 				(0 << CS42L42_HPOUT_PULLDOWN_SHIFT) |
1039*4882a593Smuzhiyun 				(0 << CS42L42_HPOUT_LOAD_SHIFT) |
1040*4882a593Smuzhiyun 				(0 << CS42L42_HPOUT_CLAMP_SHIFT) |
1041*4882a593Smuzhiyun 				(1 << CS42L42_DAC_HPF_EN_SHIFT) |
1042*4882a593Smuzhiyun 				(0 << CS42L42_DAC_MON_EN_SHIFT));
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	/* Unmask tip sense interrupts */
1045*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1046*4882a593Smuzhiyun 		CS42L42_TSRS_PLUG_INT_MASK,
1047*4882a593Smuzhiyun 		CS42L42_RS_PLUG_MASK |
1048*4882a593Smuzhiyun 		CS42L42_RS_UNPLUG_MASK |
1049*4882a593Smuzhiyun 		CS42L42_TS_PLUG_MASK |
1050*4882a593Smuzhiyun 		CS42L42_TS_UNPLUG_MASK,
1051*4882a593Smuzhiyun 		(1 << CS42L42_RS_PLUG_SHIFT) |
1052*4882a593Smuzhiyun 		(1 << CS42L42_RS_UNPLUG_SHIFT) |
1053*4882a593Smuzhiyun 		(0 << CS42L42_TS_PLUG_SHIFT) |
1054*4882a593Smuzhiyun 		(0 << CS42L42_TS_UNPLUG_SHIFT));
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
cs42l42_init_hs_type_detect(struct cs42l42_private * cs42l42)1057*4882a593Smuzhiyun static void cs42l42_init_hs_type_detect(struct cs42l42_private *cs42l42)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	/* Mask tip sense interrupts */
1060*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1061*4882a593Smuzhiyun 				CS42L42_TSRS_PLUG_INT_MASK,
1062*4882a593Smuzhiyun 				CS42L42_RS_PLUG_MASK |
1063*4882a593Smuzhiyun 				CS42L42_RS_UNPLUG_MASK |
1064*4882a593Smuzhiyun 				CS42L42_TS_PLUG_MASK |
1065*4882a593Smuzhiyun 				CS42L42_TS_UNPLUG_MASK,
1066*4882a593Smuzhiyun 				(1 << CS42L42_RS_PLUG_SHIFT) |
1067*4882a593Smuzhiyun 				(1 << CS42L42_RS_UNPLUG_SHIFT) |
1068*4882a593Smuzhiyun 				(1 << CS42L42_TS_PLUG_SHIFT) |
1069*4882a593Smuzhiyun 				(1 << CS42L42_TS_UNPLUG_SHIFT));
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	/* Make sure button detect and HS bias circuits are off */
1072*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1073*4882a593Smuzhiyun 				CS42L42_MISC_DET_CTL,
1074*4882a593Smuzhiyun 				CS42L42_DETECT_MODE_MASK |
1075*4882a593Smuzhiyun 				CS42L42_HSBIAS_CTL_MASK |
1076*4882a593Smuzhiyun 				CS42L42_PDN_MIC_LVL_DET_MASK,
1077*4882a593Smuzhiyun 				(0 << CS42L42_DETECT_MODE_SHIFT) |
1078*4882a593Smuzhiyun 				(1 << CS42L42_HSBIAS_CTL_SHIFT) |
1079*4882a593Smuzhiyun 				(1 << CS42L42_PDN_MIC_LVL_DET_SHIFT));
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	/* Set auto HS bias settings to default */
1082*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1083*4882a593Smuzhiyun 				CS42L42_HSBIAS_SC_AUTOCTL,
1084*4882a593Smuzhiyun 				CS42L42_HSBIAS_SENSE_EN_MASK |
1085*4882a593Smuzhiyun 				CS42L42_AUTO_HSBIAS_HIZ_MASK |
1086*4882a593Smuzhiyun 				CS42L42_TIP_SENSE_EN_MASK |
1087*4882a593Smuzhiyun 				CS42L42_HSBIAS_SENSE_TRIP_MASK,
1088*4882a593Smuzhiyun 				(0 << CS42L42_HSBIAS_SENSE_EN_SHIFT) |
1089*4882a593Smuzhiyun 				(0 << CS42L42_AUTO_HSBIAS_HIZ_SHIFT) |
1090*4882a593Smuzhiyun 				(0 << CS42L42_TIP_SENSE_EN_SHIFT) |
1091*4882a593Smuzhiyun 				(3 << CS42L42_HSBIAS_SENSE_TRIP_SHIFT));
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	/* Set hs detect to manual, disabled mode */
1094*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1095*4882a593Smuzhiyun 				CS42L42_HSDET_CTL2,
1096*4882a593Smuzhiyun 				CS42L42_HSDET_CTRL_MASK |
1097*4882a593Smuzhiyun 				CS42L42_HSDET_SET_MASK |
1098*4882a593Smuzhiyun 				CS42L42_HSBIAS_REF_MASK |
1099*4882a593Smuzhiyun 				CS42L42_HSDET_AUTO_TIME_MASK,
1100*4882a593Smuzhiyun 				(0 << CS42L42_HSDET_CTRL_SHIFT) |
1101*4882a593Smuzhiyun 				(2 << CS42L42_HSDET_SET_SHIFT) |
1102*4882a593Smuzhiyun 				(0 << CS42L42_HSBIAS_REF_SHIFT) |
1103*4882a593Smuzhiyun 				(3 << CS42L42_HSDET_AUTO_TIME_SHIFT));
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1106*4882a593Smuzhiyun 				CS42L42_DAC_CTL2,
1107*4882a593Smuzhiyun 				CS42L42_HPOUT_PULLDOWN_MASK |
1108*4882a593Smuzhiyun 				CS42L42_HPOUT_LOAD_MASK |
1109*4882a593Smuzhiyun 				CS42L42_HPOUT_CLAMP_MASK |
1110*4882a593Smuzhiyun 				CS42L42_DAC_HPF_EN_MASK |
1111*4882a593Smuzhiyun 				CS42L42_DAC_MON_EN_MASK,
1112*4882a593Smuzhiyun 				(8 << CS42L42_HPOUT_PULLDOWN_SHIFT) |
1113*4882a593Smuzhiyun 				(0 << CS42L42_HPOUT_LOAD_SHIFT) |
1114*4882a593Smuzhiyun 				(1 << CS42L42_HPOUT_CLAMP_SHIFT) |
1115*4882a593Smuzhiyun 				(1 << CS42L42_DAC_HPF_EN_SHIFT) |
1116*4882a593Smuzhiyun 				(1 << CS42L42_DAC_MON_EN_SHIFT));
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	/* Power up HS bias to 2.7V */
1119*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1120*4882a593Smuzhiyun 				CS42L42_MISC_DET_CTL,
1121*4882a593Smuzhiyun 				CS42L42_DETECT_MODE_MASK |
1122*4882a593Smuzhiyun 				CS42L42_HSBIAS_CTL_MASK |
1123*4882a593Smuzhiyun 				CS42L42_PDN_MIC_LVL_DET_MASK,
1124*4882a593Smuzhiyun 				(0 << CS42L42_DETECT_MODE_SHIFT) |
1125*4882a593Smuzhiyun 				(3 << CS42L42_HSBIAS_CTL_SHIFT) |
1126*4882a593Smuzhiyun 				(1 << CS42L42_PDN_MIC_LVL_DET_SHIFT));
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	/* Wait for HS bias to ramp up */
1129*4882a593Smuzhiyun 	msleep(cs42l42->hs_bias_ramp_time);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	/* Unmask auto detect interrupt */
1132*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1133*4882a593Smuzhiyun 				CS42L42_CODEC_INT_MASK,
1134*4882a593Smuzhiyun 				CS42L42_PDN_DONE_MASK |
1135*4882a593Smuzhiyun 				CS42L42_HSDET_AUTO_DONE_MASK,
1136*4882a593Smuzhiyun 				(1 << CS42L42_PDN_DONE_SHIFT) |
1137*4882a593Smuzhiyun 				(0 << CS42L42_HSDET_AUTO_DONE_SHIFT));
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/* Set hs detect to automatic, enabled mode */
1140*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1141*4882a593Smuzhiyun 				CS42L42_HSDET_CTL2,
1142*4882a593Smuzhiyun 				CS42L42_HSDET_CTRL_MASK |
1143*4882a593Smuzhiyun 				CS42L42_HSDET_SET_MASK |
1144*4882a593Smuzhiyun 				CS42L42_HSBIAS_REF_MASK |
1145*4882a593Smuzhiyun 				CS42L42_HSDET_AUTO_TIME_MASK,
1146*4882a593Smuzhiyun 				(3 << CS42L42_HSDET_CTRL_SHIFT) |
1147*4882a593Smuzhiyun 				(2 << CS42L42_HSDET_SET_SHIFT) |
1148*4882a593Smuzhiyun 				(0 << CS42L42_HSBIAS_REF_SHIFT) |
1149*4882a593Smuzhiyun 				(3 << CS42L42_HSDET_AUTO_TIME_SHIFT));
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun 
cs42l42_cancel_hs_type_detect(struct cs42l42_private * cs42l42)1152*4882a593Smuzhiyun static void cs42l42_cancel_hs_type_detect(struct cs42l42_private *cs42l42)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun 	/* Mask button detect interrupts */
1155*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1156*4882a593Smuzhiyun 		CS42L42_DET_INT2_MASK,
1157*4882a593Smuzhiyun 		CS42L42_M_DETECT_TF_MASK |
1158*4882a593Smuzhiyun 		CS42L42_M_DETECT_FT_MASK |
1159*4882a593Smuzhiyun 		CS42L42_M_HSBIAS_HIZ_MASK |
1160*4882a593Smuzhiyun 		CS42L42_M_SHORT_RLS_MASK |
1161*4882a593Smuzhiyun 		CS42L42_M_SHORT_DET_MASK,
1162*4882a593Smuzhiyun 		(1 << CS42L42_M_DETECT_TF_SHIFT) |
1163*4882a593Smuzhiyun 		(1 << CS42L42_M_DETECT_FT_SHIFT) |
1164*4882a593Smuzhiyun 		(1 << CS42L42_M_HSBIAS_HIZ_SHIFT) |
1165*4882a593Smuzhiyun 		(1 << CS42L42_M_SHORT_RLS_SHIFT) |
1166*4882a593Smuzhiyun 		(1 << CS42L42_M_SHORT_DET_SHIFT));
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/* Ground HS bias */
1169*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1170*4882a593Smuzhiyun 				CS42L42_MISC_DET_CTL,
1171*4882a593Smuzhiyun 				CS42L42_DETECT_MODE_MASK |
1172*4882a593Smuzhiyun 				CS42L42_HSBIAS_CTL_MASK |
1173*4882a593Smuzhiyun 				CS42L42_PDN_MIC_LVL_DET_MASK,
1174*4882a593Smuzhiyun 				(0 << CS42L42_DETECT_MODE_SHIFT) |
1175*4882a593Smuzhiyun 				(1 << CS42L42_HSBIAS_CTL_SHIFT) |
1176*4882a593Smuzhiyun 				(1 << CS42L42_PDN_MIC_LVL_DET_SHIFT));
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	/* Set auto HS bias settings to default */
1179*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1180*4882a593Smuzhiyun 				CS42L42_HSBIAS_SC_AUTOCTL,
1181*4882a593Smuzhiyun 				CS42L42_HSBIAS_SENSE_EN_MASK |
1182*4882a593Smuzhiyun 				CS42L42_AUTO_HSBIAS_HIZ_MASK |
1183*4882a593Smuzhiyun 				CS42L42_TIP_SENSE_EN_MASK |
1184*4882a593Smuzhiyun 				CS42L42_HSBIAS_SENSE_TRIP_MASK,
1185*4882a593Smuzhiyun 				(0 << CS42L42_HSBIAS_SENSE_EN_SHIFT) |
1186*4882a593Smuzhiyun 				(0 << CS42L42_AUTO_HSBIAS_HIZ_SHIFT) |
1187*4882a593Smuzhiyun 				(0 << CS42L42_TIP_SENSE_EN_SHIFT) |
1188*4882a593Smuzhiyun 				(3 << CS42L42_HSBIAS_SENSE_TRIP_SHIFT));
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	/* Set hs detect to manual, disabled mode */
1191*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1192*4882a593Smuzhiyun 				CS42L42_HSDET_CTL2,
1193*4882a593Smuzhiyun 				CS42L42_HSDET_CTRL_MASK |
1194*4882a593Smuzhiyun 				CS42L42_HSDET_SET_MASK |
1195*4882a593Smuzhiyun 				CS42L42_HSBIAS_REF_MASK |
1196*4882a593Smuzhiyun 				CS42L42_HSDET_AUTO_TIME_MASK,
1197*4882a593Smuzhiyun 				(0 << CS42L42_HSDET_CTRL_SHIFT) |
1198*4882a593Smuzhiyun 				(2 << CS42L42_HSDET_SET_SHIFT) |
1199*4882a593Smuzhiyun 				(0 << CS42L42_HSBIAS_REF_SHIFT) |
1200*4882a593Smuzhiyun 				(3 << CS42L42_HSDET_AUTO_TIME_SHIFT));
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun 
cs42l42_handle_button_press(struct cs42l42_private * cs42l42)1203*4882a593Smuzhiyun static void cs42l42_handle_button_press(struct cs42l42_private *cs42l42)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun 	int bias_level;
1206*4882a593Smuzhiyun 	unsigned int detect_status;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	/* Mask button detect interrupts */
1209*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1210*4882a593Smuzhiyun 		CS42L42_DET_INT2_MASK,
1211*4882a593Smuzhiyun 		CS42L42_M_DETECT_TF_MASK |
1212*4882a593Smuzhiyun 		CS42L42_M_DETECT_FT_MASK |
1213*4882a593Smuzhiyun 		CS42L42_M_HSBIAS_HIZ_MASK |
1214*4882a593Smuzhiyun 		CS42L42_M_SHORT_RLS_MASK |
1215*4882a593Smuzhiyun 		CS42L42_M_SHORT_DET_MASK,
1216*4882a593Smuzhiyun 		(1 << CS42L42_M_DETECT_TF_SHIFT) |
1217*4882a593Smuzhiyun 		(1 << CS42L42_M_DETECT_FT_SHIFT) |
1218*4882a593Smuzhiyun 		(1 << CS42L42_M_HSBIAS_HIZ_SHIFT) |
1219*4882a593Smuzhiyun 		(1 << CS42L42_M_SHORT_RLS_SHIFT) |
1220*4882a593Smuzhiyun 		(1 << CS42L42_M_SHORT_DET_SHIFT));
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	usleep_range(cs42l42->btn_det_event_dbnce * 1000,
1223*4882a593Smuzhiyun 		     cs42l42->btn_det_event_dbnce * 2000);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	/* Test all 4 level detect biases */
1226*4882a593Smuzhiyun 	bias_level = 1;
1227*4882a593Smuzhiyun 	do {
1228*4882a593Smuzhiyun 		/* Adjust button detect level sensitivity */
1229*4882a593Smuzhiyun 		regmap_update_bits(cs42l42->regmap,
1230*4882a593Smuzhiyun 			CS42L42_MIC_DET_CTL1,
1231*4882a593Smuzhiyun 			CS42L42_LATCH_TO_VP_MASK |
1232*4882a593Smuzhiyun 			CS42L42_EVENT_STAT_SEL_MASK |
1233*4882a593Smuzhiyun 			CS42L42_HS_DET_LEVEL_MASK,
1234*4882a593Smuzhiyun 			(1 << CS42L42_LATCH_TO_VP_SHIFT) |
1235*4882a593Smuzhiyun 			(0 << CS42L42_EVENT_STAT_SEL_SHIFT) |
1236*4882a593Smuzhiyun 			(cs42l42->bias_thresholds[bias_level] <<
1237*4882a593Smuzhiyun 			CS42L42_HS_DET_LEVEL_SHIFT));
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 		regmap_read(cs42l42->regmap, CS42L42_DET_STATUS2,
1240*4882a593Smuzhiyun 				&detect_status);
1241*4882a593Smuzhiyun 	} while ((detect_status & CS42L42_HS_TRUE_MASK) &&
1242*4882a593Smuzhiyun 		(++bias_level < CS42L42_NUM_BIASES));
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	switch (bias_level) {
1245*4882a593Smuzhiyun 	case 1: /* Function C button press */
1246*4882a593Smuzhiyun 		dev_dbg(cs42l42->component->dev, "Function C button press\n");
1247*4882a593Smuzhiyun 		break;
1248*4882a593Smuzhiyun 	case 2: /* Function B button press */
1249*4882a593Smuzhiyun 		dev_dbg(cs42l42->component->dev, "Function B button press\n");
1250*4882a593Smuzhiyun 		break;
1251*4882a593Smuzhiyun 	case 3: /* Function D button press */
1252*4882a593Smuzhiyun 		dev_dbg(cs42l42->component->dev, "Function D button press\n");
1253*4882a593Smuzhiyun 		break;
1254*4882a593Smuzhiyun 	case 4: /* Function A button press */
1255*4882a593Smuzhiyun 		dev_dbg(cs42l42->component->dev, "Function A button press\n");
1256*4882a593Smuzhiyun 		break;
1257*4882a593Smuzhiyun 	}
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/* Set button detect level sensitivity back to default */
1260*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1261*4882a593Smuzhiyun 		CS42L42_MIC_DET_CTL1,
1262*4882a593Smuzhiyun 		CS42L42_LATCH_TO_VP_MASK |
1263*4882a593Smuzhiyun 		CS42L42_EVENT_STAT_SEL_MASK |
1264*4882a593Smuzhiyun 		CS42L42_HS_DET_LEVEL_MASK,
1265*4882a593Smuzhiyun 		(1 << CS42L42_LATCH_TO_VP_SHIFT) |
1266*4882a593Smuzhiyun 		(0 << CS42L42_EVENT_STAT_SEL_SHIFT) |
1267*4882a593Smuzhiyun 		(cs42l42->bias_thresholds[0] << CS42L42_HS_DET_LEVEL_SHIFT));
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	/* Clear any button interrupts before unmasking them */
1270*4882a593Smuzhiyun 	regmap_read(cs42l42->regmap, CS42L42_DET_INT_STATUS2,
1271*4882a593Smuzhiyun 		    &detect_status);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	/* Unmask button detect interrupts */
1274*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1275*4882a593Smuzhiyun 		CS42L42_DET_INT2_MASK,
1276*4882a593Smuzhiyun 		CS42L42_M_DETECT_TF_MASK |
1277*4882a593Smuzhiyun 		CS42L42_M_DETECT_FT_MASK |
1278*4882a593Smuzhiyun 		CS42L42_M_HSBIAS_HIZ_MASK |
1279*4882a593Smuzhiyun 		CS42L42_M_SHORT_RLS_MASK |
1280*4882a593Smuzhiyun 		CS42L42_M_SHORT_DET_MASK,
1281*4882a593Smuzhiyun 		(0 << CS42L42_M_DETECT_TF_SHIFT) |
1282*4882a593Smuzhiyun 		(0 << CS42L42_M_DETECT_FT_SHIFT) |
1283*4882a593Smuzhiyun 		(0 << CS42L42_M_HSBIAS_HIZ_SHIFT) |
1284*4882a593Smuzhiyun 		(1 << CS42L42_M_SHORT_RLS_SHIFT) |
1285*4882a593Smuzhiyun 		(1 << CS42L42_M_SHORT_DET_SHIFT));
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun struct cs42l42_irq_params {
1289*4882a593Smuzhiyun 	u16 status_addr;
1290*4882a593Smuzhiyun 	u16 mask_addr;
1291*4882a593Smuzhiyun 	u8 mask;
1292*4882a593Smuzhiyun };
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun static const struct cs42l42_irq_params irq_params_table[] = {
1295*4882a593Smuzhiyun 	{CS42L42_ADC_OVFL_STATUS, CS42L42_ADC_OVFL_INT_MASK,
1296*4882a593Smuzhiyun 		CS42L42_ADC_OVFL_VAL_MASK},
1297*4882a593Smuzhiyun 	{CS42L42_MIXER_STATUS, CS42L42_MIXER_INT_MASK,
1298*4882a593Smuzhiyun 		CS42L42_MIXER_VAL_MASK},
1299*4882a593Smuzhiyun 	{CS42L42_SRC_STATUS, CS42L42_SRC_INT_MASK,
1300*4882a593Smuzhiyun 		CS42L42_SRC_VAL_MASK},
1301*4882a593Smuzhiyun 	{CS42L42_ASP_RX_STATUS, CS42L42_ASP_RX_INT_MASK,
1302*4882a593Smuzhiyun 		CS42L42_ASP_RX_VAL_MASK},
1303*4882a593Smuzhiyun 	{CS42L42_ASP_TX_STATUS, CS42L42_ASP_TX_INT_MASK,
1304*4882a593Smuzhiyun 		CS42L42_ASP_TX_VAL_MASK},
1305*4882a593Smuzhiyun 	{CS42L42_CODEC_STATUS, CS42L42_CODEC_INT_MASK,
1306*4882a593Smuzhiyun 		CS42L42_CODEC_VAL_MASK},
1307*4882a593Smuzhiyun 	{CS42L42_DET_INT_STATUS1, CS42L42_DET_INT1_MASK,
1308*4882a593Smuzhiyun 		CS42L42_DET_INT_VAL1_MASK},
1309*4882a593Smuzhiyun 	{CS42L42_DET_INT_STATUS2, CS42L42_DET_INT2_MASK,
1310*4882a593Smuzhiyun 		CS42L42_DET_INT_VAL2_MASK},
1311*4882a593Smuzhiyun 	{CS42L42_SRCPL_INT_STATUS, CS42L42_SRCPL_INT_MASK,
1312*4882a593Smuzhiyun 		CS42L42_SRCPL_VAL_MASK},
1313*4882a593Smuzhiyun 	{CS42L42_VPMON_STATUS, CS42L42_VPMON_INT_MASK,
1314*4882a593Smuzhiyun 		CS42L42_VPMON_VAL_MASK},
1315*4882a593Smuzhiyun 	{CS42L42_PLL_LOCK_STATUS, CS42L42_PLL_LOCK_INT_MASK,
1316*4882a593Smuzhiyun 		CS42L42_PLL_LOCK_VAL_MASK},
1317*4882a593Smuzhiyun 	{CS42L42_TSRS_PLUG_STATUS, CS42L42_TSRS_PLUG_INT_MASK,
1318*4882a593Smuzhiyun 		CS42L42_TSRS_PLUG_VAL_MASK}
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun 
cs42l42_irq_thread(int irq,void * data)1321*4882a593Smuzhiyun static irqreturn_t cs42l42_irq_thread(int irq, void *data)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun 	struct cs42l42_private *cs42l42 = (struct cs42l42_private *)data;
1324*4882a593Smuzhiyun 	struct snd_soc_component *component = cs42l42->component;
1325*4882a593Smuzhiyun 	unsigned int stickies[12];
1326*4882a593Smuzhiyun 	unsigned int masks[12];
1327*4882a593Smuzhiyun 	unsigned int current_plug_status;
1328*4882a593Smuzhiyun 	unsigned int current_button_status;
1329*4882a593Smuzhiyun 	unsigned int i;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	/* Read sticky registers to clear interurpt */
1332*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(stickies); i++) {
1333*4882a593Smuzhiyun 		regmap_read(cs42l42->regmap, irq_params_table[i].status_addr,
1334*4882a593Smuzhiyun 				&(stickies[i]));
1335*4882a593Smuzhiyun 		regmap_read(cs42l42->regmap, irq_params_table[i].mask_addr,
1336*4882a593Smuzhiyun 				&(masks[i]));
1337*4882a593Smuzhiyun 		stickies[i] = stickies[i] & (~masks[i]) &
1338*4882a593Smuzhiyun 				irq_params_table[i].mask;
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	/* Read tip sense status before handling type detect */
1342*4882a593Smuzhiyun 	current_plug_status = (stickies[11] &
1343*4882a593Smuzhiyun 		(CS42L42_TS_PLUG_MASK | CS42L42_TS_UNPLUG_MASK)) >>
1344*4882a593Smuzhiyun 		CS42L42_TS_PLUG_SHIFT;
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	/* Read button sense status */
1347*4882a593Smuzhiyun 	current_button_status = stickies[7] &
1348*4882a593Smuzhiyun 		(CS42L42_M_DETECT_TF_MASK |
1349*4882a593Smuzhiyun 		CS42L42_M_DETECT_FT_MASK |
1350*4882a593Smuzhiyun 		CS42L42_M_HSBIAS_HIZ_MASK);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	/* Check auto-detect status */
1353*4882a593Smuzhiyun 	if ((~masks[5]) & irq_params_table[5].mask) {
1354*4882a593Smuzhiyun 		if (stickies[5] & CS42L42_HSDET_AUTO_DONE_MASK) {
1355*4882a593Smuzhiyun 			cs42l42_process_hs_type_detect(cs42l42);
1356*4882a593Smuzhiyun 			dev_dbg(component->dev,
1357*4882a593Smuzhiyun 				"Auto detect done (%d)\n",
1358*4882a593Smuzhiyun 				cs42l42->hs_type);
1359*4882a593Smuzhiyun 		}
1360*4882a593Smuzhiyun 	}
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	/* Check tip sense status */
1363*4882a593Smuzhiyun 	if ((~masks[11]) & irq_params_table[11].mask) {
1364*4882a593Smuzhiyun 		switch (current_plug_status) {
1365*4882a593Smuzhiyun 		case CS42L42_TS_PLUG:
1366*4882a593Smuzhiyun 			if (cs42l42->plug_state != CS42L42_TS_PLUG) {
1367*4882a593Smuzhiyun 				cs42l42->plug_state = CS42L42_TS_PLUG;
1368*4882a593Smuzhiyun 				cs42l42_init_hs_type_detect(cs42l42);
1369*4882a593Smuzhiyun 			}
1370*4882a593Smuzhiyun 			break;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 		case CS42L42_TS_UNPLUG:
1373*4882a593Smuzhiyun 			if (cs42l42->plug_state != CS42L42_TS_UNPLUG) {
1374*4882a593Smuzhiyun 				cs42l42->plug_state = CS42L42_TS_UNPLUG;
1375*4882a593Smuzhiyun 				cs42l42_cancel_hs_type_detect(cs42l42);
1376*4882a593Smuzhiyun 				dev_dbg(component->dev,
1377*4882a593Smuzhiyun 					"Unplug event\n");
1378*4882a593Smuzhiyun 			}
1379*4882a593Smuzhiyun 			break;
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 		default:
1382*4882a593Smuzhiyun 			if (cs42l42->plug_state != CS42L42_TS_TRANS)
1383*4882a593Smuzhiyun 				cs42l42->plug_state = CS42L42_TS_TRANS;
1384*4882a593Smuzhiyun 		}
1385*4882a593Smuzhiyun 	}
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	/* Check button detect status */
1388*4882a593Smuzhiyun 	if ((~masks[7]) & irq_params_table[7].mask) {
1389*4882a593Smuzhiyun 		if (!(current_button_status &
1390*4882a593Smuzhiyun 			CS42L42_M_HSBIAS_HIZ_MASK)) {
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 			if (current_button_status &
1393*4882a593Smuzhiyun 				CS42L42_M_DETECT_TF_MASK) {
1394*4882a593Smuzhiyun 				dev_dbg(component->dev,
1395*4882a593Smuzhiyun 					"Button released\n");
1396*4882a593Smuzhiyun 			} else if (current_button_status &
1397*4882a593Smuzhiyun 				CS42L42_M_DETECT_FT_MASK) {
1398*4882a593Smuzhiyun 				cs42l42_handle_button_press(cs42l42);
1399*4882a593Smuzhiyun 			}
1400*4882a593Smuzhiyun 		}
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	return IRQ_HANDLED;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun 
cs42l42_set_interrupt_masks(struct cs42l42_private * cs42l42)1406*4882a593Smuzhiyun static void cs42l42_set_interrupt_masks(struct cs42l42_private *cs42l42)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_ADC_OVFL_INT_MASK,
1409*4882a593Smuzhiyun 			CS42L42_ADC_OVFL_MASK,
1410*4882a593Smuzhiyun 			(1 << CS42L42_ADC_OVFL_SHIFT));
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_MIXER_INT_MASK,
1413*4882a593Smuzhiyun 			CS42L42_MIX_CHB_OVFL_MASK |
1414*4882a593Smuzhiyun 			CS42L42_MIX_CHA_OVFL_MASK |
1415*4882a593Smuzhiyun 			CS42L42_EQ_OVFL_MASK |
1416*4882a593Smuzhiyun 			CS42L42_EQ_BIQUAD_OVFL_MASK,
1417*4882a593Smuzhiyun 			(1 << CS42L42_MIX_CHB_OVFL_SHIFT) |
1418*4882a593Smuzhiyun 			(1 << CS42L42_MIX_CHA_OVFL_SHIFT) |
1419*4882a593Smuzhiyun 			(1 << CS42L42_EQ_OVFL_SHIFT) |
1420*4882a593Smuzhiyun 			(1 << CS42L42_EQ_BIQUAD_OVFL_SHIFT));
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_SRC_INT_MASK,
1423*4882a593Smuzhiyun 			CS42L42_SRC_ILK_MASK |
1424*4882a593Smuzhiyun 			CS42L42_SRC_OLK_MASK |
1425*4882a593Smuzhiyun 			CS42L42_SRC_IUNLK_MASK |
1426*4882a593Smuzhiyun 			CS42L42_SRC_OUNLK_MASK,
1427*4882a593Smuzhiyun 			(1 << CS42L42_SRC_ILK_SHIFT) |
1428*4882a593Smuzhiyun 			(1 << CS42L42_SRC_OLK_SHIFT) |
1429*4882a593Smuzhiyun 			(1 << CS42L42_SRC_IUNLK_SHIFT) |
1430*4882a593Smuzhiyun 			(1 << CS42L42_SRC_OUNLK_SHIFT));
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_ASP_RX_INT_MASK,
1433*4882a593Smuzhiyun 			CS42L42_ASPRX_NOLRCK_MASK |
1434*4882a593Smuzhiyun 			CS42L42_ASPRX_EARLY_MASK |
1435*4882a593Smuzhiyun 			CS42L42_ASPRX_LATE_MASK |
1436*4882a593Smuzhiyun 			CS42L42_ASPRX_ERROR_MASK |
1437*4882a593Smuzhiyun 			CS42L42_ASPRX_OVLD_MASK,
1438*4882a593Smuzhiyun 			(1 << CS42L42_ASPRX_NOLRCK_SHIFT) |
1439*4882a593Smuzhiyun 			(1 << CS42L42_ASPRX_EARLY_SHIFT) |
1440*4882a593Smuzhiyun 			(1 << CS42L42_ASPRX_LATE_SHIFT) |
1441*4882a593Smuzhiyun 			(1 << CS42L42_ASPRX_ERROR_SHIFT) |
1442*4882a593Smuzhiyun 			(1 << CS42L42_ASPRX_OVLD_SHIFT));
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_ASP_TX_INT_MASK,
1445*4882a593Smuzhiyun 			CS42L42_ASPTX_NOLRCK_MASK |
1446*4882a593Smuzhiyun 			CS42L42_ASPTX_EARLY_MASK |
1447*4882a593Smuzhiyun 			CS42L42_ASPTX_LATE_MASK |
1448*4882a593Smuzhiyun 			CS42L42_ASPTX_SMERROR_MASK,
1449*4882a593Smuzhiyun 			(1 << CS42L42_ASPTX_NOLRCK_SHIFT) |
1450*4882a593Smuzhiyun 			(1 << CS42L42_ASPTX_EARLY_SHIFT) |
1451*4882a593Smuzhiyun 			(1 << CS42L42_ASPTX_LATE_SHIFT) |
1452*4882a593Smuzhiyun 			(1 << CS42L42_ASPTX_SMERROR_SHIFT));
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_CODEC_INT_MASK,
1455*4882a593Smuzhiyun 			CS42L42_PDN_DONE_MASK |
1456*4882a593Smuzhiyun 			CS42L42_HSDET_AUTO_DONE_MASK,
1457*4882a593Smuzhiyun 			(1 << CS42L42_PDN_DONE_SHIFT) |
1458*4882a593Smuzhiyun 			(1 << CS42L42_HSDET_AUTO_DONE_SHIFT));
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_SRCPL_INT_MASK,
1461*4882a593Smuzhiyun 			CS42L42_SRCPL_ADC_LK_MASK |
1462*4882a593Smuzhiyun 			CS42L42_SRCPL_DAC_LK_MASK |
1463*4882a593Smuzhiyun 			CS42L42_SRCPL_ADC_UNLK_MASK |
1464*4882a593Smuzhiyun 			CS42L42_SRCPL_DAC_UNLK_MASK,
1465*4882a593Smuzhiyun 			(1 << CS42L42_SRCPL_ADC_LK_SHIFT) |
1466*4882a593Smuzhiyun 			(1 << CS42L42_SRCPL_DAC_LK_SHIFT) |
1467*4882a593Smuzhiyun 			(1 << CS42L42_SRCPL_ADC_UNLK_SHIFT) |
1468*4882a593Smuzhiyun 			(1 << CS42L42_SRCPL_DAC_UNLK_SHIFT));
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_DET_INT1_MASK,
1471*4882a593Smuzhiyun 			CS42L42_TIP_SENSE_UNPLUG_MASK |
1472*4882a593Smuzhiyun 			CS42L42_TIP_SENSE_PLUG_MASK |
1473*4882a593Smuzhiyun 			CS42L42_HSBIAS_SENSE_MASK,
1474*4882a593Smuzhiyun 			(1 << CS42L42_TIP_SENSE_UNPLUG_SHIFT) |
1475*4882a593Smuzhiyun 			(1 << CS42L42_TIP_SENSE_PLUG_SHIFT) |
1476*4882a593Smuzhiyun 			(1 << CS42L42_HSBIAS_SENSE_SHIFT));
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_DET_INT2_MASK,
1479*4882a593Smuzhiyun 			CS42L42_M_DETECT_TF_MASK |
1480*4882a593Smuzhiyun 			CS42L42_M_DETECT_FT_MASK |
1481*4882a593Smuzhiyun 			CS42L42_M_HSBIAS_HIZ_MASK |
1482*4882a593Smuzhiyun 			CS42L42_M_SHORT_RLS_MASK |
1483*4882a593Smuzhiyun 			CS42L42_M_SHORT_DET_MASK,
1484*4882a593Smuzhiyun 			(1 << CS42L42_M_DETECT_TF_SHIFT) |
1485*4882a593Smuzhiyun 			(1 << CS42L42_M_DETECT_FT_SHIFT) |
1486*4882a593Smuzhiyun 			(1 << CS42L42_M_HSBIAS_HIZ_SHIFT) |
1487*4882a593Smuzhiyun 			(1 << CS42L42_M_SHORT_RLS_SHIFT) |
1488*4882a593Smuzhiyun 			(1 << CS42L42_M_SHORT_DET_SHIFT));
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_VPMON_INT_MASK,
1491*4882a593Smuzhiyun 			CS42L42_VPMON_MASK,
1492*4882a593Smuzhiyun 			(1 << CS42L42_VPMON_SHIFT));
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_PLL_LOCK_INT_MASK,
1495*4882a593Smuzhiyun 			CS42L42_PLL_LOCK_MASK,
1496*4882a593Smuzhiyun 			(1 << CS42L42_PLL_LOCK_SHIFT));
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_TSRS_PLUG_INT_MASK,
1499*4882a593Smuzhiyun 			CS42L42_RS_PLUG_MASK |
1500*4882a593Smuzhiyun 			CS42L42_RS_UNPLUG_MASK |
1501*4882a593Smuzhiyun 			CS42L42_TS_PLUG_MASK |
1502*4882a593Smuzhiyun 			CS42L42_TS_UNPLUG_MASK,
1503*4882a593Smuzhiyun 			(1 << CS42L42_RS_PLUG_SHIFT) |
1504*4882a593Smuzhiyun 			(1 << CS42L42_RS_UNPLUG_SHIFT) |
1505*4882a593Smuzhiyun 			(0 << CS42L42_TS_PLUG_SHIFT) |
1506*4882a593Smuzhiyun 			(0 << CS42L42_TS_UNPLUG_SHIFT));
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun 
cs42l42_setup_hs_type_detect(struct cs42l42_private * cs42l42)1509*4882a593Smuzhiyun static void cs42l42_setup_hs_type_detect(struct cs42l42_private *cs42l42)
1510*4882a593Smuzhiyun {
1511*4882a593Smuzhiyun 	unsigned int reg;
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	cs42l42->hs_type = CS42L42_PLUG_INVALID;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	/* Latch analog controls to VP power domain */
1516*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_MIC_DET_CTL1,
1517*4882a593Smuzhiyun 			CS42L42_LATCH_TO_VP_MASK |
1518*4882a593Smuzhiyun 			CS42L42_EVENT_STAT_SEL_MASK |
1519*4882a593Smuzhiyun 			CS42L42_HS_DET_LEVEL_MASK,
1520*4882a593Smuzhiyun 			(1 << CS42L42_LATCH_TO_VP_SHIFT) |
1521*4882a593Smuzhiyun 			(0 << CS42L42_EVENT_STAT_SEL_SHIFT) |
1522*4882a593Smuzhiyun 			(cs42l42->bias_thresholds[0] <<
1523*4882a593Smuzhiyun 			CS42L42_HS_DET_LEVEL_SHIFT));
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	/* Remove ground noise-suppression clamps */
1526*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap,
1527*4882a593Smuzhiyun 			CS42L42_HS_CLAMP_DISABLE,
1528*4882a593Smuzhiyun 			CS42L42_HS_CLAMP_DISABLE_MASK,
1529*4882a593Smuzhiyun 			(1 << CS42L42_HS_CLAMP_DISABLE_SHIFT));
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	/* Enable the tip sense circuit */
1532*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_TSENSE_CTL,
1533*4882a593Smuzhiyun 			   CS42L42_TS_INV_MASK, CS42L42_TS_INV_MASK);
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_TIPSENSE_CTL,
1536*4882a593Smuzhiyun 			CS42L42_TIP_SENSE_CTRL_MASK |
1537*4882a593Smuzhiyun 			CS42L42_TIP_SENSE_INV_MASK |
1538*4882a593Smuzhiyun 			CS42L42_TIP_SENSE_DEBOUNCE_MASK,
1539*4882a593Smuzhiyun 			(3 << CS42L42_TIP_SENSE_CTRL_SHIFT) |
1540*4882a593Smuzhiyun 			(!cs42l42->ts_inv << CS42L42_TIP_SENSE_INV_SHIFT) |
1541*4882a593Smuzhiyun 			(2 << CS42L42_TIP_SENSE_DEBOUNCE_SHIFT));
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	/* Save the initial status of the tip sense */
1544*4882a593Smuzhiyun 	regmap_read(cs42l42->regmap,
1545*4882a593Smuzhiyun 			  CS42L42_TSRS_PLUG_STATUS,
1546*4882a593Smuzhiyun 			  &reg);
1547*4882a593Smuzhiyun 	cs42l42->plug_state = (((char) reg) &
1548*4882a593Smuzhiyun 		      (CS42L42_TS_PLUG_MASK | CS42L42_TS_UNPLUG_MASK)) >>
1549*4882a593Smuzhiyun 		      CS42L42_TS_PLUG_SHIFT;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun static const unsigned int threshold_defaults[] = {
1553*4882a593Smuzhiyun 	CS42L42_HS_DET_LEVEL_15,
1554*4882a593Smuzhiyun 	CS42L42_HS_DET_LEVEL_8,
1555*4882a593Smuzhiyun 	CS42L42_HS_DET_LEVEL_4,
1556*4882a593Smuzhiyun 	CS42L42_HS_DET_LEVEL_1
1557*4882a593Smuzhiyun };
1558*4882a593Smuzhiyun 
cs42l42_handle_device_data(struct device * dev,struct cs42l42_private * cs42l42)1559*4882a593Smuzhiyun static int cs42l42_handle_device_data(struct device *dev,
1560*4882a593Smuzhiyun 					struct cs42l42_private *cs42l42)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun 	unsigned int val;
1563*4882a593Smuzhiyun 	u32 thresholds[CS42L42_NUM_BIASES];
1564*4882a593Smuzhiyun 	int ret;
1565*4882a593Smuzhiyun 	int i;
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	ret = device_property_read_u32(dev, "cirrus,ts-inv", &val);
1568*4882a593Smuzhiyun 	if (!ret) {
1569*4882a593Smuzhiyun 		switch (val) {
1570*4882a593Smuzhiyun 		case CS42L42_TS_INV_EN:
1571*4882a593Smuzhiyun 		case CS42L42_TS_INV_DIS:
1572*4882a593Smuzhiyun 			cs42l42->ts_inv = val;
1573*4882a593Smuzhiyun 			break;
1574*4882a593Smuzhiyun 		default:
1575*4882a593Smuzhiyun 			dev_err(dev,
1576*4882a593Smuzhiyun 				"Wrong cirrus,ts-inv DT value %d\n",
1577*4882a593Smuzhiyun 				val);
1578*4882a593Smuzhiyun 			cs42l42->ts_inv = CS42L42_TS_INV_DIS;
1579*4882a593Smuzhiyun 		}
1580*4882a593Smuzhiyun 	} else {
1581*4882a593Smuzhiyun 		cs42l42->ts_inv = CS42L42_TS_INV_DIS;
1582*4882a593Smuzhiyun 	}
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	ret = device_property_read_u32(dev, "cirrus,ts-dbnc-rise", &val);
1585*4882a593Smuzhiyun 	if (!ret) {
1586*4882a593Smuzhiyun 		switch (val) {
1587*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_0:
1588*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_125:
1589*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_250:
1590*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_500:
1591*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_750:
1592*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_1000:
1593*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_1250:
1594*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_1500:
1595*4882a593Smuzhiyun 			cs42l42->ts_dbnc_rise = val;
1596*4882a593Smuzhiyun 			break;
1597*4882a593Smuzhiyun 		default:
1598*4882a593Smuzhiyun 			dev_err(dev,
1599*4882a593Smuzhiyun 				"Wrong cirrus,ts-dbnc-rise DT value %d\n",
1600*4882a593Smuzhiyun 				val);
1601*4882a593Smuzhiyun 			cs42l42->ts_dbnc_rise = CS42L42_TS_DBNCE_1000;
1602*4882a593Smuzhiyun 		}
1603*4882a593Smuzhiyun 	} else {
1604*4882a593Smuzhiyun 		cs42l42->ts_dbnc_rise = CS42L42_TS_DBNCE_1000;
1605*4882a593Smuzhiyun 	}
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_TSENSE_CTL,
1608*4882a593Smuzhiyun 			CS42L42_TS_RISE_DBNCE_TIME_MASK,
1609*4882a593Smuzhiyun 			(cs42l42->ts_dbnc_rise <<
1610*4882a593Smuzhiyun 			CS42L42_TS_RISE_DBNCE_TIME_SHIFT));
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	ret = device_property_read_u32(dev, "cirrus,ts-dbnc-fall", &val);
1613*4882a593Smuzhiyun 	if (!ret) {
1614*4882a593Smuzhiyun 		switch (val) {
1615*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_0:
1616*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_125:
1617*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_250:
1618*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_500:
1619*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_750:
1620*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_1000:
1621*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_1250:
1622*4882a593Smuzhiyun 		case CS42L42_TS_DBNCE_1500:
1623*4882a593Smuzhiyun 			cs42l42->ts_dbnc_fall = val;
1624*4882a593Smuzhiyun 			break;
1625*4882a593Smuzhiyun 		default:
1626*4882a593Smuzhiyun 			dev_err(dev,
1627*4882a593Smuzhiyun 				"Wrong cirrus,ts-dbnc-fall DT value %d\n",
1628*4882a593Smuzhiyun 				val);
1629*4882a593Smuzhiyun 			cs42l42->ts_dbnc_fall = CS42L42_TS_DBNCE_0;
1630*4882a593Smuzhiyun 		}
1631*4882a593Smuzhiyun 	} else {
1632*4882a593Smuzhiyun 		cs42l42->ts_dbnc_fall = CS42L42_TS_DBNCE_0;
1633*4882a593Smuzhiyun 	}
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_TSENSE_CTL,
1636*4882a593Smuzhiyun 			CS42L42_TS_FALL_DBNCE_TIME_MASK,
1637*4882a593Smuzhiyun 			(cs42l42->ts_dbnc_fall <<
1638*4882a593Smuzhiyun 			CS42L42_TS_FALL_DBNCE_TIME_SHIFT));
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	ret = device_property_read_u32(dev, "cirrus,btn-det-init-dbnce", &val);
1641*4882a593Smuzhiyun 	if (!ret) {
1642*4882a593Smuzhiyun 		if (val <= CS42L42_BTN_DET_INIT_DBNCE_MAX)
1643*4882a593Smuzhiyun 			cs42l42->btn_det_init_dbnce = val;
1644*4882a593Smuzhiyun 		else {
1645*4882a593Smuzhiyun 			dev_err(dev,
1646*4882a593Smuzhiyun 				"Wrong cirrus,btn-det-init-dbnce DT value %d\n",
1647*4882a593Smuzhiyun 				val);
1648*4882a593Smuzhiyun 			cs42l42->btn_det_init_dbnce =
1649*4882a593Smuzhiyun 				CS42L42_BTN_DET_INIT_DBNCE_DEFAULT;
1650*4882a593Smuzhiyun 		}
1651*4882a593Smuzhiyun 	} else {
1652*4882a593Smuzhiyun 		cs42l42->btn_det_init_dbnce =
1653*4882a593Smuzhiyun 			CS42L42_BTN_DET_INIT_DBNCE_DEFAULT;
1654*4882a593Smuzhiyun 	}
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	ret = device_property_read_u32(dev, "cirrus,btn-det-event-dbnce", &val);
1657*4882a593Smuzhiyun 	if (!ret) {
1658*4882a593Smuzhiyun 		if (val <= CS42L42_BTN_DET_EVENT_DBNCE_MAX)
1659*4882a593Smuzhiyun 			cs42l42->btn_det_event_dbnce = val;
1660*4882a593Smuzhiyun 		else {
1661*4882a593Smuzhiyun 			dev_err(dev,
1662*4882a593Smuzhiyun 				"Wrong cirrus,btn-det-event-dbnce DT value %d\n", val);
1663*4882a593Smuzhiyun 			cs42l42->btn_det_event_dbnce =
1664*4882a593Smuzhiyun 				CS42L42_BTN_DET_EVENT_DBNCE_DEFAULT;
1665*4882a593Smuzhiyun 		}
1666*4882a593Smuzhiyun 	} else {
1667*4882a593Smuzhiyun 		cs42l42->btn_det_event_dbnce =
1668*4882a593Smuzhiyun 			CS42L42_BTN_DET_EVENT_DBNCE_DEFAULT;
1669*4882a593Smuzhiyun 	}
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	ret = device_property_read_u32_array(dev, "cirrus,bias-lvls",
1672*4882a593Smuzhiyun 					     thresholds, ARRAY_SIZE(thresholds));
1673*4882a593Smuzhiyun 	if (!ret) {
1674*4882a593Smuzhiyun 		for (i = 0; i < CS42L42_NUM_BIASES; i++) {
1675*4882a593Smuzhiyun 			if (thresholds[i] <= CS42L42_HS_DET_LEVEL_MAX)
1676*4882a593Smuzhiyun 				cs42l42->bias_thresholds[i] = thresholds[i];
1677*4882a593Smuzhiyun 			else {
1678*4882a593Smuzhiyun 				dev_err(dev,
1679*4882a593Smuzhiyun 					"Wrong cirrus,bias-lvls[%d] DT value %d\n", i,
1680*4882a593Smuzhiyun 					thresholds[i]);
1681*4882a593Smuzhiyun 				cs42l42->bias_thresholds[i] = threshold_defaults[i];
1682*4882a593Smuzhiyun 			}
1683*4882a593Smuzhiyun 		}
1684*4882a593Smuzhiyun 	} else {
1685*4882a593Smuzhiyun 		for (i = 0; i < CS42L42_NUM_BIASES; i++)
1686*4882a593Smuzhiyun 			cs42l42->bias_thresholds[i] = threshold_defaults[i];
1687*4882a593Smuzhiyun 	}
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	ret = device_property_read_u32(dev, "cirrus,hs-bias-ramp-rate", &val);
1690*4882a593Smuzhiyun 	if (!ret) {
1691*4882a593Smuzhiyun 		switch (val) {
1692*4882a593Smuzhiyun 		case CS42L42_HSBIAS_RAMP_FAST_RISE_SLOW_FALL:
1693*4882a593Smuzhiyun 			cs42l42->hs_bias_ramp_rate = val;
1694*4882a593Smuzhiyun 			cs42l42->hs_bias_ramp_time = CS42L42_HSBIAS_RAMP_TIME0;
1695*4882a593Smuzhiyun 			break;
1696*4882a593Smuzhiyun 		case CS42L42_HSBIAS_RAMP_FAST:
1697*4882a593Smuzhiyun 			cs42l42->hs_bias_ramp_rate = val;
1698*4882a593Smuzhiyun 			cs42l42->hs_bias_ramp_time = CS42L42_HSBIAS_RAMP_TIME1;
1699*4882a593Smuzhiyun 			break;
1700*4882a593Smuzhiyun 		case CS42L42_HSBIAS_RAMP_SLOW:
1701*4882a593Smuzhiyun 			cs42l42->hs_bias_ramp_rate = val;
1702*4882a593Smuzhiyun 			cs42l42->hs_bias_ramp_time = CS42L42_HSBIAS_RAMP_TIME2;
1703*4882a593Smuzhiyun 			break;
1704*4882a593Smuzhiyun 		case CS42L42_HSBIAS_RAMP_SLOWEST:
1705*4882a593Smuzhiyun 			cs42l42->hs_bias_ramp_rate = val;
1706*4882a593Smuzhiyun 			cs42l42->hs_bias_ramp_time = CS42L42_HSBIAS_RAMP_TIME3;
1707*4882a593Smuzhiyun 			break;
1708*4882a593Smuzhiyun 		default:
1709*4882a593Smuzhiyun 			dev_err(dev,
1710*4882a593Smuzhiyun 				"Wrong cirrus,hs-bias-ramp-rate DT value %d\n",
1711*4882a593Smuzhiyun 				val);
1712*4882a593Smuzhiyun 			cs42l42->hs_bias_ramp_rate = CS42L42_HSBIAS_RAMP_SLOW;
1713*4882a593Smuzhiyun 			cs42l42->hs_bias_ramp_time = CS42L42_HSBIAS_RAMP_TIME2;
1714*4882a593Smuzhiyun 		}
1715*4882a593Smuzhiyun 	} else {
1716*4882a593Smuzhiyun 		cs42l42->hs_bias_ramp_rate = CS42L42_HSBIAS_RAMP_SLOW;
1717*4882a593Smuzhiyun 		cs42l42->hs_bias_ramp_time = CS42L42_HSBIAS_RAMP_TIME2;
1718*4882a593Smuzhiyun 	}
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_HS_BIAS_CTL,
1721*4882a593Smuzhiyun 			CS42L42_HSBIAS_RAMP_MASK,
1722*4882a593Smuzhiyun 			(cs42l42->hs_bias_ramp_rate <<
1723*4882a593Smuzhiyun 			CS42L42_HSBIAS_RAMP_SHIFT));
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	return 0;
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun 
cs42l42_i2c_probe(struct i2c_client * i2c_client,const struct i2c_device_id * id)1728*4882a593Smuzhiyun static int cs42l42_i2c_probe(struct i2c_client *i2c_client,
1729*4882a593Smuzhiyun 				       const struct i2c_device_id *id)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun 	struct cs42l42_private *cs42l42;
1732*4882a593Smuzhiyun 	int ret, i;
1733*4882a593Smuzhiyun 	unsigned int devid = 0;
1734*4882a593Smuzhiyun 	unsigned int reg;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	cs42l42 = devm_kzalloc(&i2c_client->dev, sizeof(struct cs42l42_private),
1737*4882a593Smuzhiyun 			       GFP_KERNEL);
1738*4882a593Smuzhiyun 	if (!cs42l42)
1739*4882a593Smuzhiyun 		return -ENOMEM;
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	i2c_set_clientdata(i2c_client, cs42l42);
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	cs42l42->regmap = devm_regmap_init_i2c(i2c_client, &cs42l42_regmap);
1744*4882a593Smuzhiyun 	if (IS_ERR(cs42l42->regmap)) {
1745*4882a593Smuzhiyun 		ret = PTR_ERR(cs42l42->regmap);
1746*4882a593Smuzhiyun 		dev_err(&i2c_client->dev, "regmap_init() failed: %d\n", ret);
1747*4882a593Smuzhiyun 		return ret;
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cs42l42->supplies); i++)
1751*4882a593Smuzhiyun 		cs42l42->supplies[i].supply = cs42l42_supply_names[i];
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(&i2c_client->dev,
1754*4882a593Smuzhiyun 				      ARRAY_SIZE(cs42l42->supplies),
1755*4882a593Smuzhiyun 				      cs42l42->supplies);
1756*4882a593Smuzhiyun 	if (ret != 0) {
1757*4882a593Smuzhiyun 		dev_err(&i2c_client->dev,
1758*4882a593Smuzhiyun 			"Failed to request supplies: %d\n", ret);
1759*4882a593Smuzhiyun 		return ret;
1760*4882a593Smuzhiyun 	}
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(cs42l42->supplies),
1763*4882a593Smuzhiyun 				    cs42l42->supplies);
1764*4882a593Smuzhiyun 	if (ret != 0) {
1765*4882a593Smuzhiyun 		dev_err(&i2c_client->dev,
1766*4882a593Smuzhiyun 			"Failed to enable supplies: %d\n", ret);
1767*4882a593Smuzhiyun 		return ret;
1768*4882a593Smuzhiyun 	}
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	/* Reset the Device */
1771*4882a593Smuzhiyun 	cs42l42->reset_gpio = devm_gpiod_get_optional(&i2c_client->dev,
1772*4882a593Smuzhiyun 		"reset", GPIOD_OUT_LOW);
1773*4882a593Smuzhiyun 	if (IS_ERR(cs42l42->reset_gpio)) {
1774*4882a593Smuzhiyun 		ret = PTR_ERR(cs42l42->reset_gpio);
1775*4882a593Smuzhiyun 		goto err_disable;
1776*4882a593Smuzhiyun 	}
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	if (cs42l42->reset_gpio) {
1779*4882a593Smuzhiyun 		dev_dbg(&i2c_client->dev, "Found reset GPIO\n");
1780*4882a593Smuzhiyun 		gpiod_set_value_cansleep(cs42l42->reset_gpio, 1);
1781*4882a593Smuzhiyun 	}
1782*4882a593Smuzhiyun 	usleep_range(CS42L42_BOOT_TIME_US, CS42L42_BOOT_TIME_US * 2);
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	/* Request IRQ */
1785*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(&i2c_client->dev,
1786*4882a593Smuzhiyun 			i2c_client->irq,
1787*4882a593Smuzhiyun 			NULL, cs42l42_irq_thread,
1788*4882a593Smuzhiyun 			IRQF_ONESHOT | IRQF_TRIGGER_LOW,
1789*4882a593Smuzhiyun 			"cs42l42", cs42l42);
1790*4882a593Smuzhiyun 	if (ret == -EPROBE_DEFER)
1791*4882a593Smuzhiyun 		goto err_disable;
1792*4882a593Smuzhiyun 	else if (ret != 0)
1793*4882a593Smuzhiyun 		dev_err(&i2c_client->dev,
1794*4882a593Smuzhiyun 			"Failed to request IRQ: %d\n", ret);
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	/* initialize codec */
1797*4882a593Smuzhiyun 	ret = regmap_read(cs42l42->regmap, CS42L42_DEVID_AB, &reg);
1798*4882a593Smuzhiyun 	devid = (reg & 0xFF) << 12;
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	ret = regmap_read(cs42l42->regmap, CS42L42_DEVID_CD, &reg);
1801*4882a593Smuzhiyun 	devid |= (reg & 0xFF) << 4;
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	ret = regmap_read(cs42l42->regmap, CS42L42_DEVID_E, &reg);
1804*4882a593Smuzhiyun 	devid |= (reg & 0xF0) >> 4;
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	if (devid != CS42L42_CHIP_ID) {
1807*4882a593Smuzhiyun 		ret = -ENODEV;
1808*4882a593Smuzhiyun 		dev_err(&i2c_client->dev,
1809*4882a593Smuzhiyun 			"CS42L42 Device ID (%X). Expected %X\n",
1810*4882a593Smuzhiyun 			devid, CS42L42_CHIP_ID);
1811*4882a593Smuzhiyun 		goto err_disable;
1812*4882a593Smuzhiyun 	}
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	ret = regmap_read(cs42l42->regmap, CS42L42_REVID, &reg);
1815*4882a593Smuzhiyun 	if (ret < 0) {
1816*4882a593Smuzhiyun 		dev_err(&i2c_client->dev, "Get Revision ID failed\n");
1817*4882a593Smuzhiyun 		goto err_disable;
1818*4882a593Smuzhiyun 	}
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	dev_info(&i2c_client->dev,
1821*4882a593Smuzhiyun 		 "Cirrus Logic CS42L42, Revision: %02X\n", reg & 0xFF);
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	/* Power up the codec */
1824*4882a593Smuzhiyun 	regmap_update_bits(cs42l42->regmap, CS42L42_PWR_CTL1,
1825*4882a593Smuzhiyun 			CS42L42_ASP_DAO_PDN_MASK |
1826*4882a593Smuzhiyun 			CS42L42_ASP_DAI_PDN_MASK |
1827*4882a593Smuzhiyun 			CS42L42_MIXER_PDN_MASK |
1828*4882a593Smuzhiyun 			CS42L42_EQ_PDN_MASK |
1829*4882a593Smuzhiyun 			CS42L42_HP_PDN_MASK |
1830*4882a593Smuzhiyun 			CS42L42_ADC_PDN_MASK |
1831*4882a593Smuzhiyun 			CS42L42_PDN_ALL_MASK,
1832*4882a593Smuzhiyun 			(1 << CS42L42_ASP_DAO_PDN_SHIFT) |
1833*4882a593Smuzhiyun 			(1 << CS42L42_ASP_DAI_PDN_SHIFT) |
1834*4882a593Smuzhiyun 			(1 << CS42L42_MIXER_PDN_SHIFT) |
1835*4882a593Smuzhiyun 			(1 << CS42L42_EQ_PDN_SHIFT) |
1836*4882a593Smuzhiyun 			(1 << CS42L42_HP_PDN_SHIFT) |
1837*4882a593Smuzhiyun 			(1 << CS42L42_ADC_PDN_SHIFT) |
1838*4882a593Smuzhiyun 			(0 << CS42L42_PDN_ALL_SHIFT));
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun 	ret = cs42l42_handle_device_data(&i2c_client->dev, cs42l42);
1841*4882a593Smuzhiyun 	if (ret != 0)
1842*4882a593Smuzhiyun 		goto err_disable;
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	/* Setup headset detection */
1845*4882a593Smuzhiyun 	cs42l42_setup_hs_type_detect(cs42l42);
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	/* Mask/Unmask Interrupts */
1848*4882a593Smuzhiyun 	cs42l42_set_interrupt_masks(cs42l42);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	/* Register codec for machine driver */
1851*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&i2c_client->dev,
1852*4882a593Smuzhiyun 			&soc_component_dev_cs42l42, &cs42l42_dai, 1);
1853*4882a593Smuzhiyun 	if (ret < 0)
1854*4882a593Smuzhiyun 		goto err_disable;
1855*4882a593Smuzhiyun 	return 0;
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun err_disable:
1858*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(cs42l42->supplies),
1859*4882a593Smuzhiyun 				cs42l42->supplies);
1860*4882a593Smuzhiyun 	return ret;
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun 
cs42l42_i2c_remove(struct i2c_client * i2c_client)1863*4882a593Smuzhiyun static int cs42l42_i2c_remove(struct i2c_client *i2c_client)
1864*4882a593Smuzhiyun {
1865*4882a593Smuzhiyun 	struct cs42l42_private *cs42l42 = i2c_get_clientdata(i2c_client);
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	/* Hold down reset */
1868*4882a593Smuzhiyun 	gpiod_set_value_cansleep(cs42l42->reset_gpio, 0);
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	return 0;
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun #ifdef CONFIG_PM
cs42l42_runtime_suspend(struct device * dev)1874*4882a593Smuzhiyun static int cs42l42_runtime_suspend(struct device *dev)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun 	struct cs42l42_private *cs42l42 = dev_get_drvdata(dev);
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	regcache_cache_only(cs42l42->regmap, true);
1879*4882a593Smuzhiyun 	regcache_mark_dirty(cs42l42->regmap);
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	/* Hold down reset */
1882*4882a593Smuzhiyun 	gpiod_set_value_cansleep(cs42l42->reset_gpio, 0);
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	/* remove power */
1885*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(cs42l42->supplies),
1886*4882a593Smuzhiyun 				cs42l42->supplies);
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	return 0;
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun 
cs42l42_runtime_resume(struct device * dev)1891*4882a593Smuzhiyun static int cs42l42_runtime_resume(struct device *dev)
1892*4882a593Smuzhiyun {
1893*4882a593Smuzhiyun 	struct cs42l42_private *cs42l42 = dev_get_drvdata(dev);
1894*4882a593Smuzhiyun 	int ret;
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	/* Enable power */
1897*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(cs42l42->supplies),
1898*4882a593Smuzhiyun 					cs42l42->supplies);
1899*4882a593Smuzhiyun 	if (ret != 0) {
1900*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable supplies: %d\n",
1901*4882a593Smuzhiyun 			ret);
1902*4882a593Smuzhiyun 		return ret;
1903*4882a593Smuzhiyun 	}
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	gpiod_set_value_cansleep(cs42l42->reset_gpio, 1);
1906*4882a593Smuzhiyun 	usleep_range(CS42L42_BOOT_TIME_US, CS42L42_BOOT_TIME_US * 2);
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 	regcache_cache_only(cs42l42->regmap, false);
1909*4882a593Smuzhiyun 	regcache_sync(cs42l42->regmap);
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	return 0;
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun #endif
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun static const struct dev_pm_ops cs42l42_runtime_pm = {
1916*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(cs42l42_runtime_suspend, cs42l42_runtime_resume,
1917*4882a593Smuzhiyun 			   NULL)
1918*4882a593Smuzhiyun };
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun static const struct of_device_id cs42l42_of_match[] = {
1921*4882a593Smuzhiyun 	{ .compatible = "cirrus,cs42l42", },
1922*4882a593Smuzhiyun 	{},
1923*4882a593Smuzhiyun };
1924*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cs42l42_of_match);
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun static const struct i2c_device_id cs42l42_id[] = {
1928*4882a593Smuzhiyun 	{"cs42l42", 0},
1929*4882a593Smuzhiyun 	{}
1930*4882a593Smuzhiyun };
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, cs42l42_id);
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun static struct i2c_driver cs42l42_i2c_driver = {
1935*4882a593Smuzhiyun 	.driver = {
1936*4882a593Smuzhiyun 		.name = "cs42l42",
1937*4882a593Smuzhiyun 		.pm = &cs42l42_runtime_pm,
1938*4882a593Smuzhiyun 		.of_match_table = cs42l42_of_match,
1939*4882a593Smuzhiyun 		},
1940*4882a593Smuzhiyun 	.id_table = cs42l42_id,
1941*4882a593Smuzhiyun 	.probe = cs42l42_i2c_probe,
1942*4882a593Smuzhiyun 	.remove = cs42l42_i2c_remove,
1943*4882a593Smuzhiyun };
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun module_i2c_driver(cs42l42_i2c_driver);
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC CS42L42 driver");
1948*4882a593Smuzhiyun MODULE_AUTHOR("James Schulman, Cirrus Logic Inc, <james.schulman@cirrus.com>");
1949*4882a593Smuzhiyun MODULE_AUTHOR("Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>");
1950*4882a593Smuzhiyun MODULE_AUTHOR("Michael White, Cirrus Logic Inc, <michael.white@cirrus.com>");
1951*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1952