1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * CS4271 ASoC codec driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2010 Alexander Sverdlin <subaparts@yandex.ru>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This driver support CS4271 codec being master or slave, working
8*4882a593Smuzhiyun * in control port mode, connected either via SPI or I2C.
9*4882a593Smuzhiyun * The data format accepted is I2S or left-justified.
10*4882a593Smuzhiyun * DAPM support not implemented.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/gpio.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/of_gpio.h>
20*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
21*4882a593Smuzhiyun #include <sound/pcm.h>
22*4882a593Smuzhiyun #include <sound/soc.h>
23*4882a593Smuzhiyun #include <sound/tlv.h>
24*4882a593Smuzhiyun #include <sound/cs4271.h>
25*4882a593Smuzhiyun #include "cs4271.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define CS4271_PCM_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
28*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | \
29*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE)
30*4882a593Smuzhiyun #define CS4271_PCM_RATES SNDRV_PCM_RATE_8000_192000
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * CS4271 registers
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun #define CS4271_MODE1 0x01 /* Mode Control 1 */
36*4882a593Smuzhiyun #define CS4271_DACCTL 0x02 /* DAC Control */
37*4882a593Smuzhiyun #define CS4271_DACVOL 0x03 /* DAC Volume & Mixing Control */
38*4882a593Smuzhiyun #define CS4271_VOLA 0x04 /* DAC Channel A Volume Control */
39*4882a593Smuzhiyun #define CS4271_VOLB 0x05 /* DAC Channel B Volume Control */
40*4882a593Smuzhiyun #define CS4271_ADCCTL 0x06 /* ADC Control */
41*4882a593Smuzhiyun #define CS4271_MODE2 0x07 /* Mode Control 2 */
42*4882a593Smuzhiyun #define CS4271_CHIPID 0x08 /* Chip ID */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define CS4271_FIRSTREG CS4271_MODE1
45*4882a593Smuzhiyun #define CS4271_LASTREG CS4271_MODE2
46*4882a593Smuzhiyun #define CS4271_NR_REGS ((CS4271_LASTREG & 0xFF) + 1)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Bit masks for the CS4271 registers */
49*4882a593Smuzhiyun #define CS4271_MODE1_MODE_MASK 0xC0
50*4882a593Smuzhiyun #define CS4271_MODE1_MODE_1X 0x00
51*4882a593Smuzhiyun #define CS4271_MODE1_MODE_2X 0x80
52*4882a593Smuzhiyun #define CS4271_MODE1_MODE_4X 0xC0
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define CS4271_MODE1_DIV_MASK 0x30
55*4882a593Smuzhiyun #define CS4271_MODE1_DIV_1 0x00
56*4882a593Smuzhiyun #define CS4271_MODE1_DIV_15 0x10
57*4882a593Smuzhiyun #define CS4271_MODE1_DIV_2 0x20
58*4882a593Smuzhiyun #define CS4271_MODE1_DIV_3 0x30
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define CS4271_MODE1_MASTER 0x08
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define CS4271_MODE1_DAC_DIF_MASK 0x07
63*4882a593Smuzhiyun #define CS4271_MODE1_DAC_DIF_LJ 0x00
64*4882a593Smuzhiyun #define CS4271_MODE1_DAC_DIF_I2S 0x01
65*4882a593Smuzhiyun #define CS4271_MODE1_DAC_DIF_RJ16 0x02
66*4882a593Smuzhiyun #define CS4271_MODE1_DAC_DIF_RJ24 0x03
67*4882a593Smuzhiyun #define CS4271_MODE1_DAC_DIF_RJ20 0x04
68*4882a593Smuzhiyun #define CS4271_MODE1_DAC_DIF_RJ18 0x05
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define CS4271_DACCTL_AMUTE 0x80
71*4882a593Smuzhiyun #define CS4271_DACCTL_IF_SLOW 0x40
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define CS4271_DACCTL_DEM_MASK 0x30
74*4882a593Smuzhiyun #define CS4271_DACCTL_DEM_DIS 0x00
75*4882a593Smuzhiyun #define CS4271_DACCTL_DEM_441 0x10
76*4882a593Smuzhiyun #define CS4271_DACCTL_DEM_48 0x20
77*4882a593Smuzhiyun #define CS4271_DACCTL_DEM_32 0x30
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define CS4271_DACCTL_SVRU 0x08
80*4882a593Smuzhiyun #define CS4271_DACCTL_SRD 0x04
81*4882a593Smuzhiyun #define CS4271_DACCTL_INVA 0x02
82*4882a593Smuzhiyun #define CS4271_DACCTL_INVB 0x01
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define CS4271_DACVOL_BEQUA 0x40
85*4882a593Smuzhiyun #define CS4271_DACVOL_SOFT 0x20
86*4882a593Smuzhiyun #define CS4271_DACVOL_ZEROC 0x10
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_MASK 0x0F
89*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_M_M 0x00
90*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_M_BR 0x01
91*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_M_BL 0x02
92*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_M_BLR2 0x03
93*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_AR_M 0x04
94*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_AR_BR 0x05
95*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_AR_BL 0x06
96*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_AR_BLR2 0x07
97*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_AL_M 0x08
98*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_AL_BR 0x09
99*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_AL_BL 0x0A
100*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_AL_BLR2 0x0B
101*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_ALR2_M 0x0C
102*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_ALR2_BR 0x0D
103*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_ALR2_BL 0x0E
104*4882a593Smuzhiyun #define CS4271_DACVOL_ATAPI_ALR2_BLR2 0x0F
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define CS4271_VOLA_MUTE 0x80
107*4882a593Smuzhiyun #define CS4271_VOLA_VOL_MASK 0x7F
108*4882a593Smuzhiyun #define CS4271_VOLB_MUTE 0x80
109*4882a593Smuzhiyun #define CS4271_VOLB_VOL_MASK 0x7F
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define CS4271_ADCCTL_DITHER16 0x20
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define CS4271_ADCCTL_ADC_DIF_MASK 0x10
114*4882a593Smuzhiyun #define CS4271_ADCCTL_ADC_DIF_LJ 0x00
115*4882a593Smuzhiyun #define CS4271_ADCCTL_ADC_DIF_I2S 0x10
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define CS4271_ADCCTL_MUTEA 0x08
118*4882a593Smuzhiyun #define CS4271_ADCCTL_MUTEB 0x04
119*4882a593Smuzhiyun #define CS4271_ADCCTL_HPFDA 0x02
120*4882a593Smuzhiyun #define CS4271_ADCCTL_HPFDB 0x01
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define CS4271_MODE2_LOOP 0x10
123*4882a593Smuzhiyun #define CS4271_MODE2_MUTECAEQUB 0x08
124*4882a593Smuzhiyun #define CS4271_MODE2_FREEZE 0x04
125*4882a593Smuzhiyun #define CS4271_MODE2_CPEN 0x02
126*4882a593Smuzhiyun #define CS4271_MODE2_PDN 0x01
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define CS4271_CHIPID_PART_MASK 0xF0
129*4882a593Smuzhiyun #define CS4271_CHIPID_REV_MASK 0x0F
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * Default CS4271 power-up configuration
133*4882a593Smuzhiyun * Array contains non-existing in hw register at address 0
134*4882a593Smuzhiyun * Array do not include Chip ID, as codec driver does not use
135*4882a593Smuzhiyun * registers read operations at all
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun static const struct reg_default cs4271_reg_defaults[] = {
138*4882a593Smuzhiyun { CS4271_MODE1, 0, },
139*4882a593Smuzhiyun { CS4271_DACCTL, CS4271_DACCTL_AMUTE, },
140*4882a593Smuzhiyun { CS4271_DACVOL, CS4271_DACVOL_SOFT | CS4271_DACVOL_ATAPI_AL_BR, },
141*4882a593Smuzhiyun { CS4271_VOLA, 0, },
142*4882a593Smuzhiyun { CS4271_VOLB, 0, },
143*4882a593Smuzhiyun { CS4271_ADCCTL, 0, },
144*4882a593Smuzhiyun { CS4271_MODE2, 0, },
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
cs4271_volatile_reg(struct device * dev,unsigned int reg)147*4882a593Smuzhiyun static bool cs4271_volatile_reg(struct device *dev, unsigned int reg)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun return reg == CS4271_CHIPID;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const char * const supply_names[] = {
153*4882a593Smuzhiyun "vd", "vl", "va"
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun struct cs4271_private {
157*4882a593Smuzhiyun unsigned int mclk;
158*4882a593Smuzhiyun bool master;
159*4882a593Smuzhiyun bool deemph;
160*4882a593Smuzhiyun struct regmap *regmap;
161*4882a593Smuzhiyun /* Current sample rate for de-emphasis control */
162*4882a593Smuzhiyun int rate;
163*4882a593Smuzhiyun /* GPIO driving Reset pin, if any */
164*4882a593Smuzhiyun int gpio_nreset;
165*4882a593Smuzhiyun /* GPIO that disable serial bus, if any */
166*4882a593Smuzhiyun int gpio_disable;
167*4882a593Smuzhiyun /* enable soft reset workaround */
168*4882a593Smuzhiyun bool enable_soft_reset;
169*4882a593Smuzhiyun struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static const struct snd_soc_dapm_widget cs4271_dapm_widgets[] = {
173*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AINA"),
174*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AINB"),
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AOUTA+"),
177*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AOUTA-"),
178*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AOUTB+"),
179*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AOUTB-"),
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs4271_dapm_routes[] = {
183*4882a593Smuzhiyun { "Capture", NULL, "AINA" },
184*4882a593Smuzhiyun { "Capture", NULL, "AINB" },
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun { "AOUTA+", NULL, "Playback" },
187*4882a593Smuzhiyun { "AOUTA-", NULL, "Playback" },
188*4882a593Smuzhiyun { "AOUTB+", NULL, "Playback" },
189*4882a593Smuzhiyun { "AOUTB-", NULL, "Playback" },
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun * @freq is the desired MCLK rate
194*4882a593Smuzhiyun * MCLK rate should (c) be the sample rate, multiplied by one of the
195*4882a593Smuzhiyun * ratios listed in cs4271_mclk_fs_ratios table
196*4882a593Smuzhiyun */
cs4271_set_dai_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)197*4882a593Smuzhiyun static int cs4271_set_dai_sysclk(struct snd_soc_dai *codec_dai,
198*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
201*4882a593Smuzhiyun struct cs4271_private *cs4271 = snd_soc_component_get_drvdata(component);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun cs4271->mclk = freq;
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
cs4271_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int format)207*4882a593Smuzhiyun static int cs4271_set_dai_fmt(struct snd_soc_dai *codec_dai,
208*4882a593Smuzhiyun unsigned int format)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
211*4882a593Smuzhiyun struct cs4271_private *cs4271 = snd_soc_component_get_drvdata(component);
212*4882a593Smuzhiyun unsigned int val = 0;
213*4882a593Smuzhiyun int ret;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun switch (format & SND_SOC_DAIFMT_MASTER_MASK) {
216*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
217*4882a593Smuzhiyun cs4271->master = false;
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
220*4882a593Smuzhiyun cs4271->master = true;
221*4882a593Smuzhiyun val |= CS4271_MODE1_MASTER;
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun default:
224*4882a593Smuzhiyun dev_err(component->dev, "Invalid DAI format\n");
225*4882a593Smuzhiyun return -EINVAL;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun switch (format & SND_SOC_DAIFMT_FORMAT_MASK) {
229*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
230*4882a593Smuzhiyun val |= CS4271_MODE1_DAC_DIF_LJ;
231*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_ADCCTL,
232*4882a593Smuzhiyun CS4271_ADCCTL_ADC_DIF_MASK, CS4271_ADCCTL_ADC_DIF_LJ);
233*4882a593Smuzhiyun if (ret < 0)
234*4882a593Smuzhiyun return ret;
235*4882a593Smuzhiyun break;
236*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
237*4882a593Smuzhiyun val |= CS4271_MODE1_DAC_DIF_I2S;
238*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_ADCCTL,
239*4882a593Smuzhiyun CS4271_ADCCTL_ADC_DIF_MASK, CS4271_ADCCTL_ADC_DIF_I2S);
240*4882a593Smuzhiyun if (ret < 0)
241*4882a593Smuzhiyun return ret;
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun default:
244*4882a593Smuzhiyun dev_err(component->dev, "Invalid DAI format\n");
245*4882a593Smuzhiyun return -EINVAL;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_MODE1,
249*4882a593Smuzhiyun CS4271_MODE1_DAC_DIF_MASK | CS4271_MODE1_MASTER, val);
250*4882a593Smuzhiyun if (ret < 0)
251*4882a593Smuzhiyun return ret;
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static int cs4271_deemph[] = {0, 44100, 48000, 32000};
256*4882a593Smuzhiyun
cs4271_set_deemph(struct snd_soc_component * component)257*4882a593Smuzhiyun static int cs4271_set_deemph(struct snd_soc_component *component)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct cs4271_private *cs4271 = snd_soc_component_get_drvdata(component);
260*4882a593Smuzhiyun int i, ret;
261*4882a593Smuzhiyun int val = CS4271_DACCTL_DEM_DIS;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (cs4271->deemph) {
264*4882a593Smuzhiyun /* Find closest de-emphasis freq */
265*4882a593Smuzhiyun val = 1;
266*4882a593Smuzhiyun for (i = 2; i < ARRAY_SIZE(cs4271_deemph); i++)
267*4882a593Smuzhiyun if (abs(cs4271_deemph[i] - cs4271->rate) <
268*4882a593Smuzhiyun abs(cs4271_deemph[val] - cs4271->rate))
269*4882a593Smuzhiyun val = i;
270*4882a593Smuzhiyun val <<= 4;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_DACCTL,
274*4882a593Smuzhiyun CS4271_DACCTL_DEM_MASK, val);
275*4882a593Smuzhiyun if (ret < 0)
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
cs4271_get_deemph(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)280*4882a593Smuzhiyun static int cs4271_get_deemph(struct snd_kcontrol *kcontrol,
281*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
284*4882a593Smuzhiyun struct cs4271_private *cs4271 = snd_soc_component_get_drvdata(component);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun ucontrol->value.integer.value[0] = cs4271->deemph;
287*4882a593Smuzhiyun return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
cs4271_put_deemph(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)290*4882a593Smuzhiyun static int cs4271_put_deemph(struct snd_kcontrol *kcontrol,
291*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
294*4882a593Smuzhiyun struct cs4271_private *cs4271 = snd_soc_component_get_drvdata(component);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun cs4271->deemph = ucontrol->value.integer.value[0];
297*4882a593Smuzhiyun return cs4271_set_deemph(component);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun struct cs4271_clk_cfg {
301*4882a593Smuzhiyun bool master; /* codec mode */
302*4882a593Smuzhiyun u8 speed_mode; /* codec speed mode: 1x, 2x, 4x */
303*4882a593Smuzhiyun unsigned short ratio; /* MCLK / sample rate */
304*4882a593Smuzhiyun u8 ratio_mask; /* ratio bit mask for Master mode */
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static struct cs4271_clk_cfg cs4271_clk_tab[] = {
308*4882a593Smuzhiyun {1, CS4271_MODE1_MODE_1X, 256, CS4271_MODE1_DIV_1},
309*4882a593Smuzhiyun {1, CS4271_MODE1_MODE_1X, 384, CS4271_MODE1_DIV_15},
310*4882a593Smuzhiyun {1, CS4271_MODE1_MODE_1X, 512, CS4271_MODE1_DIV_2},
311*4882a593Smuzhiyun {1, CS4271_MODE1_MODE_1X, 768, CS4271_MODE1_DIV_3},
312*4882a593Smuzhiyun {1, CS4271_MODE1_MODE_2X, 128, CS4271_MODE1_DIV_1},
313*4882a593Smuzhiyun {1, CS4271_MODE1_MODE_2X, 192, CS4271_MODE1_DIV_15},
314*4882a593Smuzhiyun {1, CS4271_MODE1_MODE_2X, 256, CS4271_MODE1_DIV_2},
315*4882a593Smuzhiyun {1, CS4271_MODE1_MODE_2X, 384, CS4271_MODE1_DIV_3},
316*4882a593Smuzhiyun {1, CS4271_MODE1_MODE_4X, 64, CS4271_MODE1_DIV_1},
317*4882a593Smuzhiyun {1, CS4271_MODE1_MODE_4X, 96, CS4271_MODE1_DIV_15},
318*4882a593Smuzhiyun {1, CS4271_MODE1_MODE_4X, 128, CS4271_MODE1_DIV_2},
319*4882a593Smuzhiyun {1, CS4271_MODE1_MODE_4X, 192, CS4271_MODE1_DIV_3},
320*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_1X, 256, CS4271_MODE1_DIV_1},
321*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_1X, 384, CS4271_MODE1_DIV_1},
322*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_1X, 512, CS4271_MODE1_DIV_1},
323*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_1X, 768, CS4271_MODE1_DIV_2},
324*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_1X, 1024, CS4271_MODE1_DIV_2},
325*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_2X, 128, CS4271_MODE1_DIV_1},
326*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_2X, 192, CS4271_MODE1_DIV_1},
327*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_2X, 256, CS4271_MODE1_DIV_1},
328*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_2X, 384, CS4271_MODE1_DIV_2},
329*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_2X, 512, CS4271_MODE1_DIV_2},
330*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_4X, 64, CS4271_MODE1_DIV_1},
331*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_4X, 96, CS4271_MODE1_DIV_1},
332*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_4X, 128, CS4271_MODE1_DIV_1},
333*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_4X, 192, CS4271_MODE1_DIV_2},
334*4882a593Smuzhiyun {0, CS4271_MODE1_MODE_4X, 256, CS4271_MODE1_DIV_2},
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #define CS4271_NR_RATIOS ARRAY_SIZE(cs4271_clk_tab)
338*4882a593Smuzhiyun
cs4271_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)339*4882a593Smuzhiyun static int cs4271_hw_params(struct snd_pcm_substream *substream,
340*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
341*4882a593Smuzhiyun struct snd_soc_dai *dai)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
344*4882a593Smuzhiyun struct cs4271_private *cs4271 = snd_soc_component_get_drvdata(component);
345*4882a593Smuzhiyun int i, ret;
346*4882a593Smuzhiyun unsigned int ratio, val;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (cs4271->enable_soft_reset) {
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * Put the codec in soft reset and back again in case it's not
351*4882a593Smuzhiyun * currently streaming data. This way of bringing the codec in
352*4882a593Smuzhiyun * sync to the current clocks is not explicitly documented in
353*4882a593Smuzhiyun * the data sheet, but it seems to work fine, and in contrast
354*4882a593Smuzhiyun * to a read hardware reset, we don't have to sync back all
355*4882a593Smuzhiyun * registers every time.
356*4882a593Smuzhiyun */
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if ((substream->stream == SNDRV_PCM_STREAM_PLAYBACK &&
359*4882a593Smuzhiyun !snd_soc_dai_stream_active(dai, SNDRV_PCM_STREAM_CAPTURE)) ||
360*4882a593Smuzhiyun (substream->stream == SNDRV_PCM_STREAM_CAPTURE &&
361*4882a593Smuzhiyun !snd_soc_dai_stream_active(dai, SNDRV_PCM_STREAM_PLAYBACK))) {
362*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
363*4882a593Smuzhiyun CS4271_MODE2_PDN,
364*4882a593Smuzhiyun CS4271_MODE2_PDN);
365*4882a593Smuzhiyun if (ret < 0)
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
369*4882a593Smuzhiyun CS4271_MODE2_PDN, 0);
370*4882a593Smuzhiyun if (ret < 0)
371*4882a593Smuzhiyun return ret;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun cs4271->rate = params_rate(params);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Configure DAC */
378*4882a593Smuzhiyun if (cs4271->rate < 50000)
379*4882a593Smuzhiyun val = CS4271_MODE1_MODE_1X;
380*4882a593Smuzhiyun else if (cs4271->rate < 100000)
381*4882a593Smuzhiyun val = CS4271_MODE1_MODE_2X;
382*4882a593Smuzhiyun else
383*4882a593Smuzhiyun val = CS4271_MODE1_MODE_4X;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun ratio = cs4271->mclk / cs4271->rate;
386*4882a593Smuzhiyun for (i = 0; i < CS4271_NR_RATIOS; i++)
387*4882a593Smuzhiyun if ((cs4271_clk_tab[i].master == cs4271->master) &&
388*4882a593Smuzhiyun (cs4271_clk_tab[i].speed_mode == val) &&
389*4882a593Smuzhiyun (cs4271_clk_tab[i].ratio == ratio))
390*4882a593Smuzhiyun break;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (i == CS4271_NR_RATIOS) {
393*4882a593Smuzhiyun dev_err(component->dev, "Invalid sample rate\n");
394*4882a593Smuzhiyun return -EINVAL;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun val |= cs4271_clk_tab[i].ratio_mask;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_MODE1,
400*4882a593Smuzhiyun CS4271_MODE1_MODE_MASK | CS4271_MODE1_DIV_MASK, val);
401*4882a593Smuzhiyun if (ret < 0)
402*4882a593Smuzhiyun return ret;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return cs4271_set_deemph(component);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
cs4271_mute_stream(struct snd_soc_dai * dai,int mute,int stream)407*4882a593Smuzhiyun static int cs4271_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
410*4882a593Smuzhiyun struct cs4271_private *cs4271 = snd_soc_component_get_drvdata(component);
411*4882a593Smuzhiyun int ret;
412*4882a593Smuzhiyun int val_a = 0;
413*4882a593Smuzhiyun int val_b = 0;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (stream != SNDRV_PCM_STREAM_PLAYBACK)
416*4882a593Smuzhiyun return 0;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (mute) {
419*4882a593Smuzhiyun val_a = CS4271_VOLA_MUTE;
420*4882a593Smuzhiyun val_b = CS4271_VOLB_MUTE;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_VOLA,
424*4882a593Smuzhiyun CS4271_VOLA_MUTE, val_a);
425*4882a593Smuzhiyun if (ret < 0)
426*4882a593Smuzhiyun return ret;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_VOLB,
429*4882a593Smuzhiyun CS4271_VOLB_MUTE, val_b);
430*4882a593Smuzhiyun if (ret < 0)
431*4882a593Smuzhiyun return ret;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun return 0;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* CS4271 controls */
437*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(cs4271_dac_tlv, -12700, 100, 0);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static const struct snd_kcontrol_new cs4271_snd_controls[] = {
440*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Master Playback Volume", CS4271_VOLA, CS4271_VOLB,
441*4882a593Smuzhiyun 0, 0x7F, 1, cs4271_dac_tlv),
442*4882a593Smuzhiyun SOC_SINGLE("Digital Loopback Switch", CS4271_MODE2, 4, 1, 0),
443*4882a593Smuzhiyun SOC_SINGLE("Soft Ramp Switch", CS4271_DACVOL, 5, 1, 0),
444*4882a593Smuzhiyun SOC_SINGLE("Zero Cross Switch", CS4271_DACVOL, 4, 1, 0),
445*4882a593Smuzhiyun SOC_SINGLE_BOOL_EXT("De-emphasis Switch", 0,
446*4882a593Smuzhiyun cs4271_get_deemph, cs4271_put_deemph),
447*4882a593Smuzhiyun SOC_SINGLE("Auto-Mute Switch", CS4271_DACCTL, 7, 1, 0),
448*4882a593Smuzhiyun SOC_SINGLE("Slow Roll Off Filter Switch", CS4271_DACCTL, 6, 1, 0),
449*4882a593Smuzhiyun SOC_SINGLE("Soft Volume Ramp-Up Switch", CS4271_DACCTL, 3, 1, 0),
450*4882a593Smuzhiyun SOC_SINGLE("Soft Ramp-Down Switch", CS4271_DACCTL, 2, 1, 0),
451*4882a593Smuzhiyun SOC_SINGLE("Left Channel Inversion Switch", CS4271_DACCTL, 1, 1, 0),
452*4882a593Smuzhiyun SOC_SINGLE("Right Channel Inversion Switch", CS4271_DACCTL, 0, 1, 0),
453*4882a593Smuzhiyun SOC_DOUBLE("Master Capture Switch", CS4271_ADCCTL, 3, 2, 1, 1),
454*4882a593Smuzhiyun SOC_SINGLE("Dither 16-Bit Data Switch", CS4271_ADCCTL, 5, 1, 0),
455*4882a593Smuzhiyun SOC_DOUBLE("High Pass Filter Switch", CS4271_ADCCTL, 1, 0, 1, 1),
456*4882a593Smuzhiyun SOC_DOUBLE_R("Master Playback Switch", CS4271_VOLA, CS4271_VOLB,
457*4882a593Smuzhiyun 7, 1, 1),
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun static const struct snd_soc_dai_ops cs4271_dai_ops = {
461*4882a593Smuzhiyun .hw_params = cs4271_hw_params,
462*4882a593Smuzhiyun .set_sysclk = cs4271_set_dai_sysclk,
463*4882a593Smuzhiyun .set_fmt = cs4271_set_dai_fmt,
464*4882a593Smuzhiyun .mute_stream = cs4271_mute_stream,
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun static struct snd_soc_dai_driver cs4271_dai = {
468*4882a593Smuzhiyun .name = "cs4271-hifi",
469*4882a593Smuzhiyun .playback = {
470*4882a593Smuzhiyun .stream_name = "Playback",
471*4882a593Smuzhiyun .channels_min = 2,
472*4882a593Smuzhiyun .channels_max = 2,
473*4882a593Smuzhiyun .rates = CS4271_PCM_RATES,
474*4882a593Smuzhiyun .formats = CS4271_PCM_FORMATS,
475*4882a593Smuzhiyun },
476*4882a593Smuzhiyun .capture = {
477*4882a593Smuzhiyun .stream_name = "Capture",
478*4882a593Smuzhiyun .channels_min = 2,
479*4882a593Smuzhiyun .channels_max = 2,
480*4882a593Smuzhiyun .rates = CS4271_PCM_RATES,
481*4882a593Smuzhiyun .formats = CS4271_PCM_FORMATS,
482*4882a593Smuzhiyun },
483*4882a593Smuzhiyun .ops = &cs4271_dai_ops,
484*4882a593Smuzhiyun .symmetric_rates = 1,
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
cs4271_reset(struct snd_soc_component * component)487*4882a593Smuzhiyun static int cs4271_reset(struct snd_soc_component *component)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun struct cs4271_private *cs4271 = snd_soc_component_get_drvdata(component);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (gpio_is_valid(cs4271->gpio_nreset)) {
492*4882a593Smuzhiyun gpio_direction_output(cs4271->gpio_nreset, 0);
493*4882a593Smuzhiyun mdelay(1);
494*4882a593Smuzhiyun gpio_set_value(cs4271->gpio_nreset, 1);
495*4882a593Smuzhiyun mdelay(1);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun return 0;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun #ifdef CONFIG_PM
cs4271_soc_suspend(struct snd_soc_component * component)502*4882a593Smuzhiyun static int cs4271_soc_suspend(struct snd_soc_component *component)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun int ret;
505*4882a593Smuzhiyun struct cs4271_private *cs4271 = snd_soc_component_get_drvdata(component);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* Set power-down bit */
508*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
509*4882a593Smuzhiyun CS4271_MODE2_PDN, CS4271_MODE2_PDN);
510*4882a593Smuzhiyun if (ret < 0)
511*4882a593Smuzhiyun return ret;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun regcache_mark_dirty(cs4271->regmap);
514*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(cs4271->supplies), cs4271->supplies);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return 0;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
cs4271_soc_resume(struct snd_soc_component * component)519*4882a593Smuzhiyun static int cs4271_soc_resume(struct snd_soc_component *component)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun int ret;
522*4882a593Smuzhiyun struct cs4271_private *cs4271 = snd_soc_component_get_drvdata(component);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(cs4271->supplies),
525*4882a593Smuzhiyun cs4271->supplies);
526*4882a593Smuzhiyun if (ret < 0) {
527*4882a593Smuzhiyun dev_err(component->dev, "Failed to enable regulators: %d\n", ret);
528*4882a593Smuzhiyun return ret;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* Do a proper reset after power up */
532*4882a593Smuzhiyun cs4271_reset(component);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* Restore codec state */
535*4882a593Smuzhiyun ret = regcache_sync(cs4271->regmap);
536*4882a593Smuzhiyun if (ret < 0)
537*4882a593Smuzhiyun return ret;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* then disable the power-down bit */
540*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
541*4882a593Smuzhiyun CS4271_MODE2_PDN, 0);
542*4882a593Smuzhiyun if (ret < 0)
543*4882a593Smuzhiyun return ret;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun return 0;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun #else
548*4882a593Smuzhiyun #define cs4271_soc_suspend NULL
549*4882a593Smuzhiyun #define cs4271_soc_resume NULL
550*4882a593Smuzhiyun #endif /* CONFIG_PM */
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun #ifdef CONFIG_OF
553*4882a593Smuzhiyun const struct of_device_id cs4271_dt_ids[] = {
554*4882a593Smuzhiyun { .compatible = "cirrus,cs4271", },
555*4882a593Smuzhiyun { }
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cs4271_dt_ids);
558*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs4271_dt_ids);
559*4882a593Smuzhiyun #endif
560*4882a593Smuzhiyun
cs4271_component_probe(struct snd_soc_component * component)561*4882a593Smuzhiyun static int cs4271_component_probe(struct snd_soc_component *component)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct cs4271_private *cs4271 = snd_soc_component_get_drvdata(component);
564*4882a593Smuzhiyun struct cs4271_platform_data *cs4271plat = component->dev->platform_data;
565*4882a593Smuzhiyun int ret;
566*4882a593Smuzhiyun bool amutec_eq_bmutec = false;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun #ifdef CONFIG_OF
569*4882a593Smuzhiyun if (of_match_device(cs4271_dt_ids, component->dev)) {
570*4882a593Smuzhiyun if (of_get_property(component->dev->of_node,
571*4882a593Smuzhiyun "cirrus,amutec-eq-bmutec", NULL))
572*4882a593Smuzhiyun amutec_eq_bmutec = true;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (of_get_property(component->dev->of_node,
575*4882a593Smuzhiyun "cirrus,enable-soft-reset", NULL))
576*4882a593Smuzhiyun cs4271->enable_soft_reset = true;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun #endif
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(cs4271->supplies),
581*4882a593Smuzhiyun cs4271->supplies);
582*4882a593Smuzhiyun if (ret < 0) {
583*4882a593Smuzhiyun dev_err(component->dev, "Failed to enable regulators: %d\n", ret);
584*4882a593Smuzhiyun return ret;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if (cs4271plat) {
588*4882a593Smuzhiyun amutec_eq_bmutec = cs4271plat->amutec_eq_bmutec;
589*4882a593Smuzhiyun cs4271->enable_soft_reset = cs4271plat->enable_soft_reset;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* Reset codec */
593*4882a593Smuzhiyun cs4271_reset(component);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun ret = regcache_sync(cs4271->regmap);
596*4882a593Smuzhiyun if (ret < 0)
597*4882a593Smuzhiyun return ret;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
600*4882a593Smuzhiyun CS4271_MODE2_PDN | CS4271_MODE2_CPEN,
601*4882a593Smuzhiyun CS4271_MODE2_PDN | CS4271_MODE2_CPEN);
602*4882a593Smuzhiyun if (ret < 0)
603*4882a593Smuzhiyun return ret;
604*4882a593Smuzhiyun ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
605*4882a593Smuzhiyun CS4271_MODE2_PDN, 0);
606*4882a593Smuzhiyun if (ret < 0)
607*4882a593Smuzhiyun return ret;
608*4882a593Smuzhiyun /* Power-up sequence requires 85 uS */
609*4882a593Smuzhiyun udelay(85);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (amutec_eq_bmutec)
612*4882a593Smuzhiyun regmap_update_bits(cs4271->regmap, CS4271_MODE2,
613*4882a593Smuzhiyun CS4271_MODE2_MUTECAEQUB,
614*4882a593Smuzhiyun CS4271_MODE2_MUTECAEQUB);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun return 0;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
cs4271_component_remove(struct snd_soc_component * component)619*4882a593Smuzhiyun static void cs4271_component_remove(struct snd_soc_component *component)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun struct cs4271_private *cs4271 = snd_soc_component_get_drvdata(component);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (gpio_is_valid(cs4271->gpio_nreset))
624*4882a593Smuzhiyun /* Set codec to the reset state */
625*4882a593Smuzhiyun gpio_set_value(cs4271->gpio_nreset, 0);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun regcache_mark_dirty(cs4271->regmap);
628*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(cs4271->supplies), cs4271->supplies);
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_cs4271 = {
632*4882a593Smuzhiyun .probe = cs4271_component_probe,
633*4882a593Smuzhiyun .remove = cs4271_component_remove,
634*4882a593Smuzhiyun .suspend = cs4271_soc_suspend,
635*4882a593Smuzhiyun .resume = cs4271_soc_resume,
636*4882a593Smuzhiyun .controls = cs4271_snd_controls,
637*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(cs4271_snd_controls),
638*4882a593Smuzhiyun .dapm_widgets = cs4271_dapm_widgets,
639*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(cs4271_dapm_widgets),
640*4882a593Smuzhiyun .dapm_routes = cs4271_dapm_routes,
641*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(cs4271_dapm_routes),
642*4882a593Smuzhiyun .idle_bias_on = 1,
643*4882a593Smuzhiyun .use_pmdown_time = 1,
644*4882a593Smuzhiyun .endianness = 1,
645*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun
cs4271_common_probe(struct device * dev,struct cs4271_private ** c)648*4882a593Smuzhiyun static int cs4271_common_probe(struct device *dev,
649*4882a593Smuzhiyun struct cs4271_private **c)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun struct cs4271_platform_data *cs4271plat = dev->platform_data;
652*4882a593Smuzhiyun struct cs4271_private *cs4271;
653*4882a593Smuzhiyun int i, ret;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun cs4271 = devm_kzalloc(dev, sizeof(*cs4271), GFP_KERNEL);
656*4882a593Smuzhiyun if (!cs4271)
657*4882a593Smuzhiyun return -ENOMEM;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (of_match_device(cs4271_dt_ids, dev))
660*4882a593Smuzhiyun cs4271->gpio_nreset =
661*4882a593Smuzhiyun of_get_named_gpio(dev->of_node, "reset-gpio", 0);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun if (cs4271plat)
664*4882a593Smuzhiyun cs4271->gpio_nreset = cs4271plat->gpio_nreset;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun if (gpio_is_valid(cs4271->gpio_nreset)) {
667*4882a593Smuzhiyun ret = devm_gpio_request(dev, cs4271->gpio_nreset,
668*4882a593Smuzhiyun "CS4271 Reset");
669*4882a593Smuzhiyun if (ret < 0)
670*4882a593Smuzhiyun return ret;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supply_names); i++)
674*4882a593Smuzhiyun cs4271->supplies[i].supply = supply_names[i];
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(cs4271->supplies),
677*4882a593Smuzhiyun cs4271->supplies);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun if (ret < 0) {
680*4882a593Smuzhiyun dev_err(dev, "Failed to get regulators: %d\n", ret);
681*4882a593Smuzhiyun return ret;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun *c = cs4271;
685*4882a593Smuzhiyun return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun const struct regmap_config cs4271_regmap_config = {
689*4882a593Smuzhiyun .max_register = CS4271_LASTREG,
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun .reg_defaults = cs4271_reg_defaults,
692*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(cs4271_reg_defaults),
693*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun .volatile_reg = cs4271_volatile_reg,
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs4271_regmap_config);
698*4882a593Smuzhiyun
cs4271_probe(struct device * dev,struct regmap * regmap)699*4882a593Smuzhiyun int cs4271_probe(struct device *dev, struct regmap *regmap)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun struct cs4271_private *cs4271;
702*4882a593Smuzhiyun int ret;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if (IS_ERR(regmap))
705*4882a593Smuzhiyun return PTR_ERR(regmap);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun ret = cs4271_common_probe(dev, &cs4271);
708*4882a593Smuzhiyun if (ret < 0)
709*4882a593Smuzhiyun return ret;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun dev_set_drvdata(dev, cs4271);
712*4882a593Smuzhiyun cs4271->regmap = regmap;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun return devm_snd_soc_register_component(dev, &soc_component_dev_cs4271,
715*4882a593Smuzhiyun &cs4271_dai, 1);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs4271_probe);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun MODULE_AUTHOR("Alexander Sverdlin <subaparts@yandex.ru>");
720*4882a593Smuzhiyun MODULE_DESCRIPTION("Cirrus Logic CS4271 ALSA SoC Codec Driver");
721*4882a593Smuzhiyun MODULE_LICENSE("GPL");
722