1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * cs4265.c -- CS4265 ALSA SoC audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2014 Cirrus Logic, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Paul Handrigan <paul.handrigan@cirrus.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/input.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <sound/core.h>
22*4882a593Smuzhiyun #include <sound/pcm.h>
23*4882a593Smuzhiyun #include <sound/pcm_params.h>
24*4882a593Smuzhiyun #include <sound/soc.h>
25*4882a593Smuzhiyun #include <sound/soc-dapm.h>
26*4882a593Smuzhiyun #include <sound/initval.h>
27*4882a593Smuzhiyun #include <sound/tlv.h>
28*4882a593Smuzhiyun #include "cs4265.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct cs4265_private {
31*4882a593Smuzhiyun struct regmap *regmap;
32*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
33*4882a593Smuzhiyun u8 format;
34*4882a593Smuzhiyun u32 sysclk;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static const struct reg_default cs4265_reg_defaults[] = {
38*4882a593Smuzhiyun { CS4265_PWRCTL, 0x0F },
39*4882a593Smuzhiyun { CS4265_DAC_CTL, 0x08 },
40*4882a593Smuzhiyun { CS4265_ADC_CTL, 0x00 },
41*4882a593Smuzhiyun { CS4265_MCLK_FREQ, 0x00 },
42*4882a593Smuzhiyun { CS4265_SIG_SEL, 0x40 },
43*4882a593Smuzhiyun { CS4265_CHB_PGA_CTL, 0x00 },
44*4882a593Smuzhiyun { CS4265_CHA_PGA_CTL, 0x00 },
45*4882a593Smuzhiyun { CS4265_ADC_CTL2, 0x19 },
46*4882a593Smuzhiyun { CS4265_DAC_CHA_VOL, 0x00 },
47*4882a593Smuzhiyun { CS4265_DAC_CHB_VOL, 0x00 },
48*4882a593Smuzhiyun { CS4265_DAC_CTL2, 0xC0 },
49*4882a593Smuzhiyun { CS4265_SPDIF_CTL1, 0x00 },
50*4882a593Smuzhiyun { CS4265_SPDIF_CTL2, 0x00 },
51*4882a593Smuzhiyun { CS4265_INT_MASK, 0x00 },
52*4882a593Smuzhiyun { CS4265_STATUS_MODE_MSB, 0x00 },
53*4882a593Smuzhiyun { CS4265_STATUS_MODE_LSB, 0x00 },
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
cs4265_readable_register(struct device * dev,unsigned int reg)56*4882a593Smuzhiyun static bool cs4265_readable_register(struct device *dev, unsigned int reg)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun switch (reg) {
59*4882a593Smuzhiyun case CS4265_CHIP_ID ... CS4265_MAX_REGISTER:
60*4882a593Smuzhiyun return true;
61*4882a593Smuzhiyun default:
62*4882a593Smuzhiyun return false;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
cs4265_volatile_register(struct device * dev,unsigned int reg)66*4882a593Smuzhiyun static bool cs4265_volatile_register(struct device *dev, unsigned int reg)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun switch (reg) {
69*4882a593Smuzhiyun case CS4265_INT_STATUS:
70*4882a593Smuzhiyun return true;
71*4882a593Smuzhiyun default:
72*4882a593Smuzhiyun return false;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(pga_tlv, -1200, 50, 0);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(dac_tlv, -12750, 50, 0);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static const char * const digital_input_mux_text[] = {
81*4882a593Smuzhiyun "SDIN1", "SDIN2"
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(digital_input_mux_enum, CS4265_SIG_SEL, 7,
85*4882a593Smuzhiyun digital_input_mux_text);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static const struct snd_kcontrol_new digital_input_mux =
88*4882a593Smuzhiyun SOC_DAPM_ENUM("Digital Input Mux", digital_input_mux_enum);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const char * const mic_linein_text[] = {
91*4882a593Smuzhiyun "MIC", "LINEIN"
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(mic_linein_enum, CS4265_ADC_CTL2, 0,
95*4882a593Smuzhiyun mic_linein_text);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static const char * const cam_mode_text[] = {
98*4882a593Smuzhiyun "One Byte", "Two Byte"
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cam_mode_enum, CS4265_SPDIF_CTL1, 5,
102*4882a593Smuzhiyun cam_mode_text);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const char * const cam_mono_stereo_text[] = {
105*4882a593Smuzhiyun "Stereo", "Mono"
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(spdif_mono_stereo_enum, CS4265_SPDIF_CTL2, 2,
109*4882a593Smuzhiyun cam_mono_stereo_text);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const char * const mono_select_text[] = {
112*4882a593Smuzhiyun "Channel A", "Channel B"
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(spdif_mono_select_enum, CS4265_SPDIF_CTL2, 0,
116*4882a593Smuzhiyun mono_select_text);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static const struct snd_kcontrol_new mic_linein_mux =
119*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC Input Capture Mux", mic_linein_enum);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static const struct snd_kcontrol_new loopback_ctl =
122*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", CS4265_SIG_SEL, 1, 1, 0);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static const struct snd_kcontrol_new spdif_switch =
125*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 0, 0);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static const struct snd_kcontrol_new dac_switch =
128*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", CS4265_PWRCTL, 1, 1, 0);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const struct snd_kcontrol_new cs4265_snd_controls[] = {
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun SOC_DOUBLE_R_SX_TLV("PGA Volume", CS4265_CHA_PGA_CTL,
133*4882a593Smuzhiyun CS4265_CHB_PGA_CTL, 0, 0x28, 0x30, pga_tlv),
134*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("DAC Volume", CS4265_DAC_CHA_VOL,
135*4882a593Smuzhiyun CS4265_DAC_CHB_VOL, 0, 0xFF, 1, dac_tlv),
136*4882a593Smuzhiyun SOC_SINGLE("De-emp 44.1kHz Switch", CS4265_DAC_CTL, 1,
137*4882a593Smuzhiyun 1, 0),
138*4882a593Smuzhiyun SOC_SINGLE("DAC INV Switch", CS4265_DAC_CTL2, 5,
139*4882a593Smuzhiyun 1, 0),
140*4882a593Smuzhiyun SOC_SINGLE("DAC Zero Cross Switch", CS4265_DAC_CTL2, 6,
141*4882a593Smuzhiyun 1, 0),
142*4882a593Smuzhiyun SOC_SINGLE("DAC Soft Ramp Switch", CS4265_DAC_CTL2, 7,
143*4882a593Smuzhiyun 1, 0),
144*4882a593Smuzhiyun SOC_SINGLE("ADC HPF Switch", CS4265_ADC_CTL, 1,
145*4882a593Smuzhiyun 1, 0),
146*4882a593Smuzhiyun SOC_SINGLE("ADC Zero Cross Switch", CS4265_ADC_CTL2, 3,
147*4882a593Smuzhiyun 1, 1),
148*4882a593Smuzhiyun SOC_SINGLE("ADC Soft Ramp Switch", CS4265_ADC_CTL2, 7,
149*4882a593Smuzhiyun 1, 0),
150*4882a593Smuzhiyun SOC_SINGLE("E to F Buffer Disable Switch", CS4265_SPDIF_CTL1,
151*4882a593Smuzhiyun 6, 1, 0),
152*4882a593Smuzhiyun SOC_ENUM("C Data Access", cam_mode_enum),
153*4882a593Smuzhiyun SOC_SINGLE("Validity Bit Control Switch", CS4265_SPDIF_CTL2,
154*4882a593Smuzhiyun 3, 1, 0),
155*4882a593Smuzhiyun SOC_ENUM("SPDIF Mono/Stereo", spdif_mono_stereo_enum),
156*4882a593Smuzhiyun SOC_SINGLE("MMTLR Data Switch", CS4265_SPDIF_CTL2, 0, 1, 0),
157*4882a593Smuzhiyun SOC_ENUM("Mono Channel Select", spdif_mono_select_enum),
158*4882a593Smuzhiyun SND_SOC_BYTES("C Data Buffer", CS4265_C_DATA_BUFF, 24),
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const struct snd_soc_dapm_widget cs4265_dapm_widgets[] = {
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINEINL"),
164*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINEINR"),
165*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MICL"),
166*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MICR"),
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("DOUT", NULL, 0,
169*4882a593Smuzhiyun SND_SOC_NOPM, 0, 0),
170*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("SPDIFOUT", NULL, 0,
171*4882a593Smuzhiyun SND_SOC_NOPM, 0, 0),
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADC Mux", SND_SOC_NOPM, 0, 0, &mic_linein_mux),
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC", NULL, CS4265_PWRCTL, 2, 1),
176*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Pre-amp MIC", CS4265_PWRCTL, 3,
177*4882a593Smuzhiyun 1, NULL, 0),
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Input Mux", SND_SOC_NOPM,
180*4882a593Smuzhiyun 0, 0, &digital_input_mux),
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SDIN1 Input Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
183*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SDIN2 Input Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
184*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SPDIF Transmitter", SND_SOC_NOPM, 0, 0, NULL, 0),
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("Loopback", SND_SOC_NOPM, 0, 0,
187*4882a593Smuzhiyun &loopback_ctl),
188*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("SPDIF", CS4265_SPDIF_CTL2, 5, 1,
189*4882a593Smuzhiyun &spdif_switch),
190*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("DAC", CS4265_PWRCTL, 1, 1,
191*4882a593Smuzhiyun &dac_switch),
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("DIN1", NULL, 0,
194*4882a593Smuzhiyun SND_SOC_NOPM, 0, 0),
195*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("DIN2", NULL, 0,
196*4882a593Smuzhiyun SND_SOC_NOPM, 0, 0),
197*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("TXIN", NULL, 0,
198*4882a593Smuzhiyun CS4265_SPDIF_CTL2, 5, 1),
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUTL"),
201*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUTR"),
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs4265_audio_map[] = {
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun {"DIN1", NULL, "DAI1 Playback"},
208*4882a593Smuzhiyun {"DIN2", NULL, "DAI2 Playback"},
209*4882a593Smuzhiyun {"SDIN1 Input Mixer", NULL, "DIN1"},
210*4882a593Smuzhiyun {"SDIN2 Input Mixer", NULL, "DIN2"},
211*4882a593Smuzhiyun {"Input Mux", "SDIN1", "SDIN1 Input Mixer"},
212*4882a593Smuzhiyun {"Input Mux", "SDIN2", "SDIN2 Input Mixer"},
213*4882a593Smuzhiyun {"DAC", "Switch", "Input Mux"},
214*4882a593Smuzhiyun {"SPDIF", "Switch", "Input Mux"},
215*4882a593Smuzhiyun {"LINEOUTL", NULL, "DAC"},
216*4882a593Smuzhiyun {"LINEOUTR", NULL, "DAC"},
217*4882a593Smuzhiyun {"SPDIFOUT", NULL, "SPDIF"},
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun {"Pre-amp MIC", NULL, "MICL"},
220*4882a593Smuzhiyun {"Pre-amp MIC", NULL, "MICR"},
221*4882a593Smuzhiyun {"ADC Mux", "MIC", "Pre-amp MIC"},
222*4882a593Smuzhiyun {"ADC Mux", "LINEIN", "LINEINL"},
223*4882a593Smuzhiyun {"ADC Mux", "LINEIN", "LINEINR"},
224*4882a593Smuzhiyun {"ADC", NULL, "ADC Mux"},
225*4882a593Smuzhiyun {"DOUT", NULL, "ADC"},
226*4882a593Smuzhiyun {"DAI1 Capture", NULL, "DOUT"},
227*4882a593Smuzhiyun {"DAI2 Capture", NULL, "DOUT"},
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Loopback */
230*4882a593Smuzhiyun {"Loopback", "Switch", "ADC"},
231*4882a593Smuzhiyun {"DAC", NULL, "Loopback"},
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun struct cs4265_clk_para {
235*4882a593Smuzhiyun u32 mclk;
236*4882a593Smuzhiyun u32 rate;
237*4882a593Smuzhiyun u8 fm_mode; /* values 1, 2, or 4 */
238*4882a593Smuzhiyun u8 mclkdiv;
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun static const struct cs4265_clk_para clk_map_table[] = {
242*4882a593Smuzhiyun /*32k*/
243*4882a593Smuzhiyun {8192000, 32000, 0, 0},
244*4882a593Smuzhiyun {12288000, 32000, 0, 1},
245*4882a593Smuzhiyun {16384000, 32000, 0, 2},
246*4882a593Smuzhiyun {24576000, 32000, 0, 3},
247*4882a593Smuzhiyun {32768000, 32000, 0, 4},
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /*44.1k*/
250*4882a593Smuzhiyun {11289600, 44100, 0, 0},
251*4882a593Smuzhiyun {16934400, 44100, 0, 1},
252*4882a593Smuzhiyun {22579200, 44100, 0, 2},
253*4882a593Smuzhiyun {33868000, 44100, 0, 3},
254*4882a593Smuzhiyun {45158400, 44100, 0, 4},
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /*48k*/
257*4882a593Smuzhiyun {12288000, 48000, 0, 0},
258*4882a593Smuzhiyun {18432000, 48000, 0, 1},
259*4882a593Smuzhiyun {24576000, 48000, 0, 2},
260*4882a593Smuzhiyun {36864000, 48000, 0, 3},
261*4882a593Smuzhiyun {49152000, 48000, 0, 4},
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /*64k*/
264*4882a593Smuzhiyun {8192000, 64000, 1, 0},
265*4882a593Smuzhiyun {12288000, 64000, 1, 1},
266*4882a593Smuzhiyun {16934400, 64000, 1, 2},
267*4882a593Smuzhiyun {24576000, 64000, 1, 3},
268*4882a593Smuzhiyun {32768000, 64000, 1, 4},
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* 88.2k */
271*4882a593Smuzhiyun {11289600, 88200, 1, 0},
272*4882a593Smuzhiyun {16934400, 88200, 1, 1},
273*4882a593Smuzhiyun {22579200, 88200, 1, 2},
274*4882a593Smuzhiyun {33868000, 88200, 1, 3},
275*4882a593Smuzhiyun {45158400, 88200, 1, 4},
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* 96k */
278*4882a593Smuzhiyun {12288000, 96000, 1, 0},
279*4882a593Smuzhiyun {18432000, 96000, 1, 1},
280*4882a593Smuzhiyun {24576000, 96000, 1, 2},
281*4882a593Smuzhiyun {36864000, 96000, 1, 3},
282*4882a593Smuzhiyun {49152000, 96000, 1, 4},
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* 128k */
285*4882a593Smuzhiyun {8192000, 128000, 2, 0},
286*4882a593Smuzhiyun {12288000, 128000, 2, 1},
287*4882a593Smuzhiyun {16934400, 128000, 2, 2},
288*4882a593Smuzhiyun {24576000, 128000, 2, 3},
289*4882a593Smuzhiyun {32768000, 128000, 2, 4},
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* 176.4k */
292*4882a593Smuzhiyun {11289600, 176400, 2, 0},
293*4882a593Smuzhiyun {16934400, 176400, 2, 1},
294*4882a593Smuzhiyun {22579200, 176400, 2, 2},
295*4882a593Smuzhiyun {33868000, 176400, 2, 3},
296*4882a593Smuzhiyun {49152000, 176400, 2, 4},
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* 192k */
299*4882a593Smuzhiyun {12288000, 192000, 2, 0},
300*4882a593Smuzhiyun {18432000, 192000, 2, 1},
301*4882a593Smuzhiyun {24576000, 192000, 2, 2},
302*4882a593Smuzhiyun {36864000, 192000, 2, 3},
303*4882a593Smuzhiyun {49152000, 192000, 2, 4},
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
cs4265_get_clk_index(int mclk,int rate)306*4882a593Smuzhiyun static int cs4265_get_clk_index(int mclk, int rate)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun int i;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(clk_map_table); i++) {
311*4882a593Smuzhiyun if (clk_map_table[i].rate == rate &&
312*4882a593Smuzhiyun clk_map_table[i].mclk == mclk)
313*4882a593Smuzhiyun return i;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun return -EINVAL;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
cs4265_set_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)318*4882a593Smuzhiyun static int cs4265_set_sysclk(struct snd_soc_dai *codec_dai, int clk_id,
319*4882a593Smuzhiyun unsigned int freq, int dir)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
322*4882a593Smuzhiyun struct cs4265_private *cs4265 = snd_soc_component_get_drvdata(component);
323*4882a593Smuzhiyun int i;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (clk_id != 0) {
326*4882a593Smuzhiyun dev_err(component->dev, "Invalid clk_id %d\n", clk_id);
327*4882a593Smuzhiyun return -EINVAL;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(clk_map_table); i++) {
330*4882a593Smuzhiyun if (clk_map_table[i].mclk == freq) {
331*4882a593Smuzhiyun cs4265->sysclk = freq;
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun cs4265->sysclk = 0;
336*4882a593Smuzhiyun dev_err(component->dev, "Invalid freq parameter %d\n", freq);
337*4882a593Smuzhiyun return -EINVAL;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
cs4265_set_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)340*4882a593Smuzhiyun static int cs4265_set_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
343*4882a593Smuzhiyun struct cs4265_private *cs4265 = snd_soc_component_get_drvdata(component);
344*4882a593Smuzhiyun u8 iface = 0;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
347*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
348*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_ADC_CTL,
349*4882a593Smuzhiyun CS4265_ADC_MASTER,
350*4882a593Smuzhiyun CS4265_ADC_MASTER);
351*4882a593Smuzhiyun break;
352*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
353*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_ADC_CTL,
354*4882a593Smuzhiyun CS4265_ADC_MASTER,
355*4882a593Smuzhiyun 0);
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun default:
358*4882a593Smuzhiyun return -EINVAL;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* interface format */
362*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
363*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
364*4882a593Smuzhiyun iface |= SND_SOC_DAIFMT_I2S;
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
367*4882a593Smuzhiyun iface |= SND_SOC_DAIFMT_RIGHT_J;
368*4882a593Smuzhiyun break;
369*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
370*4882a593Smuzhiyun iface |= SND_SOC_DAIFMT_LEFT_J;
371*4882a593Smuzhiyun break;
372*4882a593Smuzhiyun default:
373*4882a593Smuzhiyun return -EINVAL;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun cs4265->format = iface;
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
cs4265_mute(struct snd_soc_dai * dai,int mute,int direction)380*4882a593Smuzhiyun static int cs4265_mute(struct snd_soc_dai *dai, int mute, int direction)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (mute) {
385*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_DAC_CTL,
386*4882a593Smuzhiyun CS4265_DAC_CTL_MUTE,
387*4882a593Smuzhiyun CS4265_DAC_CTL_MUTE);
388*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_SPDIF_CTL2,
389*4882a593Smuzhiyun CS4265_SPDIF_CTL2_MUTE,
390*4882a593Smuzhiyun CS4265_SPDIF_CTL2_MUTE);
391*4882a593Smuzhiyun } else {
392*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_DAC_CTL,
393*4882a593Smuzhiyun CS4265_DAC_CTL_MUTE,
394*4882a593Smuzhiyun 0);
395*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_SPDIF_CTL2,
396*4882a593Smuzhiyun CS4265_SPDIF_CTL2_MUTE,
397*4882a593Smuzhiyun 0);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun return 0;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
cs4265_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)402*4882a593Smuzhiyun static int cs4265_pcm_hw_params(struct snd_pcm_substream *substream,
403*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
404*4882a593Smuzhiyun struct snd_soc_dai *dai)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
407*4882a593Smuzhiyun struct cs4265_private *cs4265 = snd_soc_component_get_drvdata(component);
408*4882a593Smuzhiyun int index;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_CAPTURE &&
411*4882a593Smuzhiyun ((cs4265->format & SND_SOC_DAIFMT_FORMAT_MASK)
412*4882a593Smuzhiyun == SND_SOC_DAIFMT_RIGHT_J))
413*4882a593Smuzhiyun return -EINVAL;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun index = cs4265_get_clk_index(cs4265->sysclk, params_rate(params));
416*4882a593Smuzhiyun if (index >= 0) {
417*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_ADC_CTL,
418*4882a593Smuzhiyun CS4265_ADC_FM, clk_map_table[index].fm_mode << 6);
419*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_MCLK_FREQ,
420*4882a593Smuzhiyun CS4265_MCLK_FREQ_MASK,
421*4882a593Smuzhiyun clk_map_table[index].mclkdiv << 4);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun } else {
424*4882a593Smuzhiyun dev_err(component->dev, "can't get correct mclk\n");
425*4882a593Smuzhiyun return -EINVAL;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun switch (cs4265->format & SND_SOC_DAIFMT_FORMAT_MASK) {
429*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
430*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_DAC_CTL,
431*4882a593Smuzhiyun CS4265_DAC_CTL_DIF, (1 << 4));
432*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_ADC_CTL,
433*4882a593Smuzhiyun CS4265_ADC_DIF, (1 << 4));
434*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_SPDIF_CTL2,
435*4882a593Smuzhiyun CS4265_SPDIF_CTL2_DIF, (1 << 6));
436*4882a593Smuzhiyun break;
437*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
438*4882a593Smuzhiyun if (params_width(params) == 16) {
439*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_DAC_CTL,
440*4882a593Smuzhiyun CS4265_DAC_CTL_DIF, (2 << 4));
441*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_SPDIF_CTL2,
442*4882a593Smuzhiyun CS4265_SPDIF_CTL2_DIF, (2 << 6));
443*4882a593Smuzhiyun } else {
444*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_DAC_CTL,
445*4882a593Smuzhiyun CS4265_DAC_CTL_DIF, (3 << 4));
446*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_SPDIF_CTL2,
447*4882a593Smuzhiyun CS4265_SPDIF_CTL2_DIF, (3 << 6));
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun break;
450*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
451*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_DAC_CTL,
452*4882a593Smuzhiyun CS4265_DAC_CTL_DIF, 0);
453*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_ADC_CTL,
454*4882a593Smuzhiyun CS4265_ADC_DIF, 0);
455*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_SPDIF_CTL2,
456*4882a593Smuzhiyun CS4265_SPDIF_CTL2_DIF, 0);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun break;
459*4882a593Smuzhiyun default:
460*4882a593Smuzhiyun return -EINVAL;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
cs4265_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)465*4882a593Smuzhiyun static int cs4265_set_bias_level(struct snd_soc_component *component,
466*4882a593Smuzhiyun enum snd_soc_bias_level level)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun switch (level) {
469*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
470*4882a593Smuzhiyun break;
471*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
472*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_PWRCTL,
473*4882a593Smuzhiyun CS4265_PWRCTL_PDN, 0);
474*4882a593Smuzhiyun break;
475*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
476*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_PWRCTL,
477*4882a593Smuzhiyun CS4265_PWRCTL_PDN,
478*4882a593Smuzhiyun CS4265_PWRCTL_PDN);
479*4882a593Smuzhiyun break;
480*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
481*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS4265_PWRCTL,
482*4882a593Smuzhiyun CS4265_PWRCTL_PDN,
483*4882a593Smuzhiyun CS4265_PWRCTL_PDN);
484*4882a593Smuzhiyun break;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun #define CS4265_RATES (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
490*4882a593Smuzhiyun SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_64000 | \
491*4882a593Smuzhiyun SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | \
492*4882a593Smuzhiyun SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000)
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun #define CS4265_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_U16_LE | \
495*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_U24_LE | \
496*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE | SNDRV_PCM_FMTBIT_U32_LE)
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun static const struct snd_soc_dai_ops cs4265_ops = {
499*4882a593Smuzhiyun .hw_params = cs4265_pcm_hw_params,
500*4882a593Smuzhiyun .mute_stream = cs4265_mute,
501*4882a593Smuzhiyun .set_fmt = cs4265_set_fmt,
502*4882a593Smuzhiyun .set_sysclk = cs4265_set_sysclk,
503*4882a593Smuzhiyun .no_capture_mute = 1,
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun static struct snd_soc_dai_driver cs4265_dai[] = {
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun .name = "cs4265-dai1",
509*4882a593Smuzhiyun .playback = {
510*4882a593Smuzhiyun .stream_name = "DAI1 Playback",
511*4882a593Smuzhiyun .channels_min = 1,
512*4882a593Smuzhiyun .channels_max = 2,
513*4882a593Smuzhiyun .rates = CS4265_RATES,
514*4882a593Smuzhiyun .formats = CS4265_FORMATS,
515*4882a593Smuzhiyun },
516*4882a593Smuzhiyun .capture = {
517*4882a593Smuzhiyun .stream_name = "DAI1 Capture",
518*4882a593Smuzhiyun .channels_min = 1,
519*4882a593Smuzhiyun .channels_max = 2,
520*4882a593Smuzhiyun .rates = CS4265_RATES,
521*4882a593Smuzhiyun .formats = CS4265_FORMATS,
522*4882a593Smuzhiyun },
523*4882a593Smuzhiyun .ops = &cs4265_ops,
524*4882a593Smuzhiyun },
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun .name = "cs4265-dai2",
527*4882a593Smuzhiyun .playback = {
528*4882a593Smuzhiyun .stream_name = "DAI2 Playback",
529*4882a593Smuzhiyun .channels_min = 1,
530*4882a593Smuzhiyun .channels_max = 2,
531*4882a593Smuzhiyun .rates = CS4265_RATES,
532*4882a593Smuzhiyun .formats = CS4265_FORMATS,
533*4882a593Smuzhiyun },
534*4882a593Smuzhiyun .capture = {
535*4882a593Smuzhiyun .stream_name = "DAI2 Capture",
536*4882a593Smuzhiyun .channels_min = 1,
537*4882a593Smuzhiyun .channels_max = 2,
538*4882a593Smuzhiyun .rates = CS4265_RATES,
539*4882a593Smuzhiyun .formats = CS4265_FORMATS,
540*4882a593Smuzhiyun },
541*4882a593Smuzhiyun .ops = &cs4265_ops,
542*4882a593Smuzhiyun },
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_cs4265 = {
546*4882a593Smuzhiyun .set_bias_level = cs4265_set_bias_level,
547*4882a593Smuzhiyun .controls = cs4265_snd_controls,
548*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(cs4265_snd_controls),
549*4882a593Smuzhiyun .dapm_widgets = cs4265_dapm_widgets,
550*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(cs4265_dapm_widgets),
551*4882a593Smuzhiyun .dapm_routes = cs4265_audio_map,
552*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(cs4265_audio_map),
553*4882a593Smuzhiyun .idle_bias_on = 1,
554*4882a593Smuzhiyun .use_pmdown_time = 1,
555*4882a593Smuzhiyun .endianness = 1,
556*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun static const struct regmap_config cs4265_regmap = {
560*4882a593Smuzhiyun .reg_bits = 8,
561*4882a593Smuzhiyun .val_bits = 8,
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun .max_register = CS4265_MAX_REGISTER,
564*4882a593Smuzhiyun .reg_defaults = cs4265_reg_defaults,
565*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(cs4265_reg_defaults),
566*4882a593Smuzhiyun .readable_reg = cs4265_readable_register,
567*4882a593Smuzhiyun .volatile_reg = cs4265_volatile_register,
568*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun
cs4265_i2c_probe(struct i2c_client * i2c_client,const struct i2c_device_id * id)571*4882a593Smuzhiyun static int cs4265_i2c_probe(struct i2c_client *i2c_client,
572*4882a593Smuzhiyun const struct i2c_device_id *id)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun struct cs4265_private *cs4265;
575*4882a593Smuzhiyun int ret = 0;
576*4882a593Smuzhiyun unsigned int devid = 0;
577*4882a593Smuzhiyun unsigned int reg;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun cs4265 = devm_kzalloc(&i2c_client->dev, sizeof(struct cs4265_private),
580*4882a593Smuzhiyun GFP_KERNEL);
581*4882a593Smuzhiyun if (cs4265 == NULL)
582*4882a593Smuzhiyun return -ENOMEM;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun cs4265->regmap = devm_regmap_init_i2c(i2c_client, &cs4265_regmap);
585*4882a593Smuzhiyun if (IS_ERR(cs4265->regmap)) {
586*4882a593Smuzhiyun ret = PTR_ERR(cs4265->regmap);
587*4882a593Smuzhiyun dev_err(&i2c_client->dev, "regmap_init() failed: %d\n", ret);
588*4882a593Smuzhiyun return ret;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun cs4265->reset_gpio = devm_gpiod_get_optional(&i2c_client->dev,
592*4882a593Smuzhiyun "reset", GPIOD_OUT_LOW);
593*4882a593Smuzhiyun if (IS_ERR(cs4265->reset_gpio))
594*4882a593Smuzhiyun return PTR_ERR(cs4265->reset_gpio);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (cs4265->reset_gpio) {
597*4882a593Smuzhiyun mdelay(1);
598*4882a593Smuzhiyun gpiod_set_value_cansleep(cs4265->reset_gpio, 1);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun i2c_set_clientdata(i2c_client, cs4265);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun ret = regmap_read(cs4265->regmap, CS4265_CHIP_ID, ®);
604*4882a593Smuzhiyun devid = reg & CS4265_CHIP_ID_MASK;
605*4882a593Smuzhiyun if (devid != CS4265_CHIP_ID_VAL) {
606*4882a593Smuzhiyun ret = -ENODEV;
607*4882a593Smuzhiyun dev_err(&i2c_client->dev,
608*4882a593Smuzhiyun "CS4265 Device ID (%X). Expected %X\n",
609*4882a593Smuzhiyun devid, CS4265_CHIP_ID);
610*4882a593Smuzhiyun return ret;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun dev_info(&i2c_client->dev,
613*4882a593Smuzhiyun "CS4265 Version %x\n",
614*4882a593Smuzhiyun reg & CS4265_REV_ID_MASK);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun regmap_write(cs4265->regmap, CS4265_PWRCTL, 0x0F);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c_client->dev,
619*4882a593Smuzhiyun &soc_component_cs4265, cs4265_dai,
620*4882a593Smuzhiyun ARRAY_SIZE(cs4265_dai));
621*4882a593Smuzhiyun return ret;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun static const struct of_device_id cs4265_of_match[] = {
625*4882a593Smuzhiyun { .compatible = "cirrus,cs4265", },
626*4882a593Smuzhiyun { }
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cs4265_of_match);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun static const struct i2c_device_id cs4265_id[] = {
631*4882a593Smuzhiyun { "cs4265", 0 },
632*4882a593Smuzhiyun { }
633*4882a593Smuzhiyun };
634*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, cs4265_id);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun static struct i2c_driver cs4265_i2c_driver = {
637*4882a593Smuzhiyun .driver = {
638*4882a593Smuzhiyun .name = "cs4265",
639*4882a593Smuzhiyun .of_match_table = cs4265_of_match,
640*4882a593Smuzhiyun },
641*4882a593Smuzhiyun .id_table = cs4265_id,
642*4882a593Smuzhiyun .probe = cs4265_i2c_probe,
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun module_i2c_driver(cs4265_i2c_driver);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC CS4265 driver");
648*4882a593Smuzhiyun MODULE_AUTHOR("Paul Handrigan, Cirrus Logic Inc, <paul.handrigan@cirrus.com>");
649*4882a593Smuzhiyun MODULE_LICENSE("GPL");
650