xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/cs35l36.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // cs35l36.c -- CS35L36 ALSA SoC audio driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright 2018 Cirrus Logic, Inc.
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Author: James Schulman <james.schulman@cirrus.com>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/moduleparam.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/workqueue.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun #include <linux/of_gpio.h>
22*4882a593Smuzhiyun #include <linux/regmap.h>
23*4882a593Smuzhiyun #include <sound/core.h>
24*4882a593Smuzhiyun #include <sound/pcm.h>
25*4882a593Smuzhiyun #include <sound/pcm_params.h>
26*4882a593Smuzhiyun #include <sound/soc.h>
27*4882a593Smuzhiyun #include <sound/soc-dapm.h>
28*4882a593Smuzhiyun #include <linux/gpio.h>
29*4882a593Smuzhiyun #include <sound/initval.h>
30*4882a593Smuzhiyun #include <sound/tlv.h>
31*4882a593Smuzhiyun #include <sound/cs35l36.h>
32*4882a593Smuzhiyun #include <linux/of_irq.h>
33*4882a593Smuzhiyun #include <linux/completion.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "cs35l36.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun  * Some fields take zero as a valid value so use a high bit flag that won't
39*4882a593Smuzhiyun  * get written to the device to mark those.
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun #define CS35L36_VALID_PDATA 0x80000000
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun static const char * const cs35l36_supplies[] = {
44*4882a593Smuzhiyun 	"VA",
45*4882a593Smuzhiyun 	"VP",
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct  cs35l36_private {
49*4882a593Smuzhiyun 	struct device *dev;
50*4882a593Smuzhiyun 	struct cs35l36_platform_data pdata;
51*4882a593Smuzhiyun 	struct regmap *regmap;
52*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[2];
53*4882a593Smuzhiyun 	int num_supplies;
54*4882a593Smuzhiyun 	int clksrc;
55*4882a593Smuzhiyun 	int chip_version;
56*4882a593Smuzhiyun 	int rev_id;
57*4882a593Smuzhiyun 	int ldm_mode_sel;
58*4882a593Smuzhiyun 	struct gpio_desc *reset_gpio;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct cs35l36_pll_config {
62*4882a593Smuzhiyun 	int freq;
63*4882a593Smuzhiyun 	int clk_cfg;
64*4882a593Smuzhiyun 	int fll_igain;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static const struct cs35l36_pll_config cs35l36_pll_sysclk[] = {
68*4882a593Smuzhiyun 	{32768,		0x00, 0x05},
69*4882a593Smuzhiyun 	{8000,		0x01, 0x03},
70*4882a593Smuzhiyun 	{11025,		0x02, 0x03},
71*4882a593Smuzhiyun 	{12000,		0x03, 0x03},
72*4882a593Smuzhiyun 	{16000,		0x04, 0x04},
73*4882a593Smuzhiyun 	{22050,		0x05, 0x04},
74*4882a593Smuzhiyun 	{24000,		0x06, 0x04},
75*4882a593Smuzhiyun 	{32000,		0x07, 0x05},
76*4882a593Smuzhiyun 	{44100,		0x08, 0x05},
77*4882a593Smuzhiyun 	{48000,		0x09, 0x05},
78*4882a593Smuzhiyun 	{88200,		0x0A, 0x06},
79*4882a593Smuzhiyun 	{96000,		0x0B, 0x06},
80*4882a593Smuzhiyun 	{128000,	0x0C, 0x07},
81*4882a593Smuzhiyun 	{176400,	0x0D, 0x07},
82*4882a593Smuzhiyun 	{192000,	0x0E, 0x07},
83*4882a593Smuzhiyun 	{256000,	0x0F, 0x08},
84*4882a593Smuzhiyun 	{352800,	0x10, 0x08},
85*4882a593Smuzhiyun 	{384000,	0x11, 0x08},
86*4882a593Smuzhiyun 	{512000,	0x12, 0x09},
87*4882a593Smuzhiyun 	{705600,	0x13, 0x09},
88*4882a593Smuzhiyun 	{750000,	0x14, 0x09},
89*4882a593Smuzhiyun 	{768000,	0x15, 0x09},
90*4882a593Smuzhiyun 	{1000000,	0x16, 0x0A},
91*4882a593Smuzhiyun 	{1024000,	0x17, 0x0A},
92*4882a593Smuzhiyun 	{1200000,	0x18, 0x0A},
93*4882a593Smuzhiyun 	{1411200,	0x19, 0x0A},
94*4882a593Smuzhiyun 	{1500000,	0x1A, 0x0A},
95*4882a593Smuzhiyun 	{1536000,	0x1B, 0x0A},
96*4882a593Smuzhiyun 	{2000000,	0x1C, 0x0A},
97*4882a593Smuzhiyun 	{2048000,	0x1D, 0x0A},
98*4882a593Smuzhiyun 	{2400000,	0x1E, 0x0A},
99*4882a593Smuzhiyun 	{2822400,	0x1F, 0x0A},
100*4882a593Smuzhiyun 	{3000000,	0x20, 0x0A},
101*4882a593Smuzhiyun 	{3072000,	0x21, 0x0A},
102*4882a593Smuzhiyun 	{3200000,	0x22, 0x0A},
103*4882a593Smuzhiyun 	{4000000,	0x23, 0x0A},
104*4882a593Smuzhiyun 	{4096000,	0x24, 0x0A},
105*4882a593Smuzhiyun 	{4800000,	0x25, 0x0A},
106*4882a593Smuzhiyun 	{5644800,	0x26, 0x0A},
107*4882a593Smuzhiyun 	{6000000,	0x27, 0x0A},
108*4882a593Smuzhiyun 	{6144000,	0x28, 0x0A},
109*4882a593Smuzhiyun 	{6250000,	0x29, 0x08},
110*4882a593Smuzhiyun 	{6400000,	0x2A, 0x0A},
111*4882a593Smuzhiyun 	{6500000,	0x2B, 0x08},
112*4882a593Smuzhiyun 	{6750000,	0x2C, 0x09},
113*4882a593Smuzhiyun 	{7526400,	0x2D, 0x0A},
114*4882a593Smuzhiyun 	{8000000,	0x2E, 0x0A},
115*4882a593Smuzhiyun 	{8192000,	0x2F, 0x0A},
116*4882a593Smuzhiyun 	{9600000,	0x30, 0x0A},
117*4882a593Smuzhiyun 	{11289600,	0x31, 0x0A},
118*4882a593Smuzhiyun 	{12000000,	0x32, 0x0A},
119*4882a593Smuzhiyun 	{12288000,	0x33, 0x0A},
120*4882a593Smuzhiyun 	{12500000,	0x34, 0x08},
121*4882a593Smuzhiyun 	{12800000,	0x35, 0x0A},
122*4882a593Smuzhiyun 	{13000000,	0x36, 0x0A},
123*4882a593Smuzhiyun 	{13500000,	0x37, 0x0A},
124*4882a593Smuzhiyun 	{19200000,	0x38, 0x0A},
125*4882a593Smuzhiyun 	{22579200,	0x39, 0x0A},
126*4882a593Smuzhiyun 	{24000000,	0x3A, 0x0A},
127*4882a593Smuzhiyun 	{24576000,	0x3B, 0x0A},
128*4882a593Smuzhiyun 	{25000000,	0x3C, 0x0A},
129*4882a593Smuzhiyun 	{25600000,	0x3D, 0x0A},
130*4882a593Smuzhiyun 	{26000000,	0x3E, 0x0A},
131*4882a593Smuzhiyun 	{27000000,	0x3F, 0x0A},
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static struct reg_default cs35l36_reg[] = {
135*4882a593Smuzhiyun 	{CS35L36_TESTKEY_CTRL,			0x00000000},
136*4882a593Smuzhiyun 	{CS35L36_USERKEY_CTL,			0x00000000},
137*4882a593Smuzhiyun 	{CS35L36_OTP_CTRL1,			0x00002460},
138*4882a593Smuzhiyun 	{CS35L36_OTP_CTRL2,			0x00000000},
139*4882a593Smuzhiyun 	{CS35L36_OTP_CTRL3,			0x00000000},
140*4882a593Smuzhiyun 	{CS35L36_OTP_CTRL4,			0x00000000},
141*4882a593Smuzhiyun 	{CS35L36_OTP_CTRL5,			0x00000000},
142*4882a593Smuzhiyun 	{CS35L36_PAC_CTL1,			0x00000004},
143*4882a593Smuzhiyun 	{CS35L36_PAC_CTL2,			0x00000000},
144*4882a593Smuzhiyun 	{CS35L36_PAC_CTL3,			0x00000000},
145*4882a593Smuzhiyun 	{CS35L36_PWR_CTRL1,			0x00000000},
146*4882a593Smuzhiyun 	{CS35L36_PWR_CTRL2,			0x00003321},
147*4882a593Smuzhiyun 	{CS35L36_PWR_CTRL3,			0x01000010},
148*4882a593Smuzhiyun 	{CS35L36_CTRL_OVRRIDE,			0x00000002},
149*4882a593Smuzhiyun 	{CS35L36_AMP_OUT_MUTE,			0x00000000},
150*4882a593Smuzhiyun 	{CS35L36_OTP_TRIM_STATUS,		0x00000000},
151*4882a593Smuzhiyun 	{CS35L36_DISCH_FILT,			0x00000000},
152*4882a593Smuzhiyun 	{CS35L36_PROTECT_REL_ERR,		0x00000000},
153*4882a593Smuzhiyun 	{CS35L36_PAD_INTERFACE,			0x00000038},
154*4882a593Smuzhiyun 	{CS35L36_PLL_CLK_CTRL,			0x00000010},
155*4882a593Smuzhiyun 	{CS35L36_GLOBAL_CLK_CTRL,		0x00000003},
156*4882a593Smuzhiyun 	{CS35L36_ADC_CLK_CTRL,			0x00000000},
157*4882a593Smuzhiyun 	{CS35L36_SWIRE_CLK_CTRL,		0x00000000},
158*4882a593Smuzhiyun 	{CS35L36_SP_SCLK_CLK_CTRL,		0x00000000},
159*4882a593Smuzhiyun 	{CS35L36_MDSYNC_EN,			0x00000000},
160*4882a593Smuzhiyun 	{CS35L36_MDSYNC_TX_ID,			0x00000000},
161*4882a593Smuzhiyun 	{CS35L36_MDSYNC_PWR_CTRL,		0x00000000},
162*4882a593Smuzhiyun 	{CS35L36_MDSYNC_DATA_TX,		0x00000000},
163*4882a593Smuzhiyun 	{CS35L36_MDSYNC_TX_STATUS,		0x00000002},
164*4882a593Smuzhiyun 	{CS35L36_MDSYNC_RX_STATUS,		0x00000000},
165*4882a593Smuzhiyun 	{CS35L36_MDSYNC_ERR_STATUS,		0x00000000},
166*4882a593Smuzhiyun 	{CS35L36_BSTCVRT_VCTRL1,		0x00000000},
167*4882a593Smuzhiyun 	{CS35L36_BSTCVRT_VCTRL2,		0x00000001},
168*4882a593Smuzhiyun 	{CS35L36_BSTCVRT_PEAK_CUR,		0x0000004A},
169*4882a593Smuzhiyun 	{CS35L36_BSTCVRT_SFT_RAMP,		0x00000003},
170*4882a593Smuzhiyun 	{CS35L36_BSTCVRT_COEFF,			0x00002424},
171*4882a593Smuzhiyun 	{CS35L36_BSTCVRT_SLOPE_LBST,		0x00005800},
172*4882a593Smuzhiyun 	{CS35L36_BSTCVRT_SW_FREQ,		0x00010000},
173*4882a593Smuzhiyun 	{CS35L36_BSTCVRT_DCM_CTRL,		0x00002001},
174*4882a593Smuzhiyun 	{CS35L36_BSTCVRT_DCM_MODE_FORCE,	0x00000000},
175*4882a593Smuzhiyun 	{CS35L36_BSTCVRT_OVERVOLT_CTRL,		0x00000130},
176*4882a593Smuzhiyun 	{CS35L36_VPI_LIMIT_MODE,		0x00000000},
177*4882a593Smuzhiyun 	{CS35L36_VPI_LIMIT_MINMAX,		0x00003000},
178*4882a593Smuzhiyun 	{CS35L36_VPI_VP_THLD,			0x00101010},
179*4882a593Smuzhiyun 	{CS35L36_VPI_TRACK_CTRL,		0x00000000},
180*4882a593Smuzhiyun 	{CS35L36_VPI_TRIG_MODE_CTRL,		0x00000000},
181*4882a593Smuzhiyun 	{CS35L36_VPI_TRIG_STEPS,		0x00000000},
182*4882a593Smuzhiyun 	{CS35L36_VI_SPKMON_FILT,		0x00000003},
183*4882a593Smuzhiyun 	{CS35L36_VI_SPKMON_GAIN,		0x00000909},
184*4882a593Smuzhiyun 	{CS35L36_VI_SPKMON_IP_SEL,		0x00000000},
185*4882a593Smuzhiyun 	{CS35L36_DTEMP_WARN_THLD,		0x00000002},
186*4882a593Smuzhiyun 	{CS35L36_DTEMP_STATUS,			0x00000000},
187*4882a593Smuzhiyun 	{CS35L36_VPVBST_FS_SEL,			0x00000001},
188*4882a593Smuzhiyun 	{CS35L36_VPVBST_VP_CTRL,		0x000001C0},
189*4882a593Smuzhiyun 	{CS35L36_VPVBST_VBST_CTRL,		0x000001C0},
190*4882a593Smuzhiyun 	{CS35L36_ASP_TX_PIN_CTRL,		0x00000028},
191*4882a593Smuzhiyun 	{CS35L36_ASP_RATE_CTRL,			0x00090000},
192*4882a593Smuzhiyun 	{CS35L36_ASP_FORMAT,			0x00000002},
193*4882a593Smuzhiyun 	{CS35L36_ASP_FRAME_CTRL,		0x00180018},
194*4882a593Smuzhiyun 	{CS35L36_ASP_TX1_TX2_SLOT,		0x00010000},
195*4882a593Smuzhiyun 	{CS35L36_ASP_TX3_TX4_SLOT,		0x00030002},
196*4882a593Smuzhiyun 	{CS35L36_ASP_TX5_TX6_SLOT,		0x00050004},
197*4882a593Smuzhiyun 	{CS35L36_ASP_TX7_TX8_SLOT,		0x00070006},
198*4882a593Smuzhiyun 	{CS35L36_ASP_RX1_SLOT,			0x00000000},
199*4882a593Smuzhiyun 	{CS35L36_ASP_RX_TX_EN,			0x00000000},
200*4882a593Smuzhiyun 	{CS35L36_ASP_RX1_SEL,			0x00000008},
201*4882a593Smuzhiyun 	{CS35L36_ASP_TX1_SEL,			0x00000018},
202*4882a593Smuzhiyun 	{CS35L36_ASP_TX2_SEL,			0x00000019},
203*4882a593Smuzhiyun 	{CS35L36_ASP_TX3_SEL,			0x00000028},
204*4882a593Smuzhiyun 	{CS35L36_ASP_TX4_SEL,			0x00000029},
205*4882a593Smuzhiyun 	{CS35L36_ASP_TX5_SEL,			0x00000020},
206*4882a593Smuzhiyun 	{CS35L36_ASP_TX6_SEL,			0x00000000},
207*4882a593Smuzhiyun 	{CS35L36_SWIRE_P1_TX1_SEL,		0x00000018},
208*4882a593Smuzhiyun 	{CS35L36_SWIRE_P1_TX2_SEL,		0x00000019},
209*4882a593Smuzhiyun 	{CS35L36_SWIRE_P2_TX1_SEL,		0x00000028},
210*4882a593Smuzhiyun 	{CS35L36_SWIRE_P2_TX2_SEL,		0x00000029},
211*4882a593Smuzhiyun 	{CS35L36_SWIRE_P2_TX3_SEL,		0x00000020},
212*4882a593Smuzhiyun 	{CS35L36_SWIRE_DP1_FIFO_CFG,		0x0000001B},
213*4882a593Smuzhiyun 	{CS35L36_SWIRE_DP2_FIFO_CFG,		0x0000001B},
214*4882a593Smuzhiyun 	{CS35L36_SWIRE_DP3_FIFO_CFG,		0x0000001B},
215*4882a593Smuzhiyun 	{CS35L36_SWIRE_PCM_RX_DATA,		0x00000000},
216*4882a593Smuzhiyun 	{CS35L36_SWIRE_FS_SEL,			0x00000001},
217*4882a593Smuzhiyun 	{CS35L36_AMP_DIG_VOL_CTRL,		0x00008000},
218*4882a593Smuzhiyun 	{CS35L36_VPBR_CFG,			0x02AA1905},
219*4882a593Smuzhiyun 	{CS35L36_VBBR_CFG,			0x02AA1905},
220*4882a593Smuzhiyun 	{CS35L36_VPBR_STATUS,			0x00000000},
221*4882a593Smuzhiyun 	{CS35L36_VBBR_STATUS,			0x00000000},
222*4882a593Smuzhiyun 	{CS35L36_OVERTEMP_CFG,			0x00000001},
223*4882a593Smuzhiyun 	{CS35L36_AMP_ERR_VOL,			0x00000000},
224*4882a593Smuzhiyun 	{CS35L36_CLASSH_CFG,			0x000B0405},
225*4882a593Smuzhiyun 	{CS35L36_CLASSH_FET_DRV_CFG,		0x00000111},
226*4882a593Smuzhiyun 	{CS35L36_NG_CFG,			0x00000033},
227*4882a593Smuzhiyun 	{CS35L36_AMP_GAIN_CTRL,			0x00000273},
228*4882a593Smuzhiyun 	{CS35L36_PWM_MOD_IO_CTRL,		0x00000000},
229*4882a593Smuzhiyun 	{CS35L36_PWM_MOD_STATUS,		0x00000000},
230*4882a593Smuzhiyun 	{CS35L36_DAC_MSM_CFG,			0x00000000},
231*4882a593Smuzhiyun 	{CS35L36_AMP_SLOPE_CTRL,		0x00000B00},
232*4882a593Smuzhiyun 	{CS35L36_AMP_PDM_VOLUME,		0x00000000},
233*4882a593Smuzhiyun 	{CS35L36_AMP_PDM_RATE_CTRL,		0x00000000},
234*4882a593Smuzhiyun 	{CS35L36_PDM_CH_SEL,			0x00000000},
235*4882a593Smuzhiyun 	{CS35L36_AMP_NG_CTRL,			0x0000212F},
236*4882a593Smuzhiyun 	{CS35L36_PDM_HIGHFILT_CTRL,		0x00000000},
237*4882a593Smuzhiyun 	{CS35L36_PAC_INT0_CTRL,			0x00000001},
238*4882a593Smuzhiyun 	{CS35L36_PAC_INT1_CTRL,			0x00000001},
239*4882a593Smuzhiyun 	{CS35L36_PAC_INT2_CTRL,			0x00000001},
240*4882a593Smuzhiyun 	{CS35L36_PAC_INT3_CTRL,			0x00000001},
241*4882a593Smuzhiyun 	{CS35L36_PAC_INT4_CTRL,			0x00000001},
242*4882a593Smuzhiyun 	{CS35L36_PAC_INT5_CTRL,			0x00000001},
243*4882a593Smuzhiyun 	{CS35L36_PAC_INT6_CTRL,			0x00000001},
244*4882a593Smuzhiyun 	{CS35L36_PAC_INT7_CTRL,			0x00000001},
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
cs35l36_readable_reg(struct device * dev,unsigned int reg)247*4882a593Smuzhiyun static bool cs35l36_readable_reg(struct device *dev, unsigned int reg)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	switch (reg) {
250*4882a593Smuzhiyun 	case CS35L36_SW_RESET:
251*4882a593Smuzhiyun 	case CS35L36_SW_REV:
252*4882a593Smuzhiyun 	case CS35L36_HW_REV:
253*4882a593Smuzhiyun 	case CS35L36_TESTKEY_CTRL:
254*4882a593Smuzhiyun 	case CS35L36_USERKEY_CTL:
255*4882a593Smuzhiyun 	case CS35L36_OTP_MEM30:
256*4882a593Smuzhiyun 	case CS35L36_OTP_CTRL1:
257*4882a593Smuzhiyun 	case CS35L36_OTP_CTRL2:
258*4882a593Smuzhiyun 	case CS35L36_OTP_CTRL3:
259*4882a593Smuzhiyun 	case CS35L36_OTP_CTRL4:
260*4882a593Smuzhiyun 	case CS35L36_OTP_CTRL5:
261*4882a593Smuzhiyun 	case CS35L36_PAC_CTL1:
262*4882a593Smuzhiyun 	case CS35L36_PAC_CTL2:
263*4882a593Smuzhiyun 	case CS35L36_PAC_CTL3:
264*4882a593Smuzhiyun 	case CS35L36_DEVICE_ID:
265*4882a593Smuzhiyun 	case CS35L36_FAB_ID:
266*4882a593Smuzhiyun 	case CS35L36_REV_ID:
267*4882a593Smuzhiyun 	case CS35L36_PWR_CTRL1:
268*4882a593Smuzhiyun 	case CS35L36_PWR_CTRL2:
269*4882a593Smuzhiyun 	case CS35L36_PWR_CTRL3:
270*4882a593Smuzhiyun 	case CS35L36_CTRL_OVRRIDE:
271*4882a593Smuzhiyun 	case CS35L36_AMP_OUT_MUTE:
272*4882a593Smuzhiyun 	case CS35L36_OTP_TRIM_STATUS:
273*4882a593Smuzhiyun 	case CS35L36_DISCH_FILT:
274*4882a593Smuzhiyun 	case CS35L36_PROTECT_REL_ERR:
275*4882a593Smuzhiyun 	case CS35L36_PAD_INTERFACE:
276*4882a593Smuzhiyun 	case CS35L36_PLL_CLK_CTRL:
277*4882a593Smuzhiyun 	case CS35L36_GLOBAL_CLK_CTRL:
278*4882a593Smuzhiyun 	case CS35L36_ADC_CLK_CTRL:
279*4882a593Smuzhiyun 	case CS35L36_SWIRE_CLK_CTRL:
280*4882a593Smuzhiyun 	case CS35L36_SP_SCLK_CLK_CTRL:
281*4882a593Smuzhiyun 	case CS35L36_TST_FS_MON0:
282*4882a593Smuzhiyun 	case CS35L36_MDSYNC_EN:
283*4882a593Smuzhiyun 	case CS35L36_MDSYNC_TX_ID:
284*4882a593Smuzhiyun 	case CS35L36_MDSYNC_PWR_CTRL:
285*4882a593Smuzhiyun 	case CS35L36_MDSYNC_DATA_TX:
286*4882a593Smuzhiyun 	case CS35L36_MDSYNC_TX_STATUS:
287*4882a593Smuzhiyun 	case CS35L36_MDSYNC_RX_STATUS:
288*4882a593Smuzhiyun 	case CS35L36_MDSYNC_ERR_STATUS:
289*4882a593Smuzhiyun 	case CS35L36_BSTCVRT_VCTRL1:
290*4882a593Smuzhiyun 	case CS35L36_BSTCVRT_VCTRL2:
291*4882a593Smuzhiyun 	case CS35L36_BSTCVRT_PEAK_CUR:
292*4882a593Smuzhiyun 	case CS35L36_BSTCVRT_SFT_RAMP:
293*4882a593Smuzhiyun 	case CS35L36_BSTCVRT_COEFF:
294*4882a593Smuzhiyun 	case CS35L36_BSTCVRT_SLOPE_LBST:
295*4882a593Smuzhiyun 	case CS35L36_BSTCVRT_SW_FREQ:
296*4882a593Smuzhiyun 	case CS35L36_BSTCVRT_DCM_CTRL:
297*4882a593Smuzhiyun 	case CS35L36_BSTCVRT_DCM_MODE_FORCE:
298*4882a593Smuzhiyun 	case CS35L36_BSTCVRT_OVERVOLT_CTRL:
299*4882a593Smuzhiyun 	case CS35L36_BST_TST_MANUAL:
300*4882a593Smuzhiyun 	case CS35L36_BST_ANA2_TEST:
301*4882a593Smuzhiyun 	case CS35L36_VPI_LIMIT_MODE:
302*4882a593Smuzhiyun 	case CS35L36_VPI_LIMIT_MINMAX:
303*4882a593Smuzhiyun 	case CS35L36_VPI_VP_THLD:
304*4882a593Smuzhiyun 	case CS35L36_VPI_TRACK_CTRL:
305*4882a593Smuzhiyun 	case CS35L36_VPI_TRIG_MODE_CTRL:
306*4882a593Smuzhiyun 	case CS35L36_VPI_TRIG_STEPS:
307*4882a593Smuzhiyun 	case CS35L36_VI_SPKMON_FILT:
308*4882a593Smuzhiyun 	case CS35L36_VI_SPKMON_GAIN:
309*4882a593Smuzhiyun 	case CS35L36_VI_SPKMON_IP_SEL:
310*4882a593Smuzhiyun 	case CS35L36_DTEMP_WARN_THLD:
311*4882a593Smuzhiyun 	case CS35L36_DTEMP_STATUS:
312*4882a593Smuzhiyun 	case CS35L36_VPVBST_FS_SEL:
313*4882a593Smuzhiyun 	case CS35L36_VPVBST_VP_CTRL:
314*4882a593Smuzhiyun 	case CS35L36_VPVBST_VBST_CTRL:
315*4882a593Smuzhiyun 	case CS35L36_ASP_TX_PIN_CTRL:
316*4882a593Smuzhiyun 	case CS35L36_ASP_RATE_CTRL:
317*4882a593Smuzhiyun 	case CS35L36_ASP_FORMAT:
318*4882a593Smuzhiyun 	case CS35L36_ASP_FRAME_CTRL:
319*4882a593Smuzhiyun 	case CS35L36_ASP_TX1_TX2_SLOT:
320*4882a593Smuzhiyun 	case CS35L36_ASP_TX3_TX4_SLOT:
321*4882a593Smuzhiyun 	case CS35L36_ASP_TX5_TX6_SLOT:
322*4882a593Smuzhiyun 	case CS35L36_ASP_TX7_TX8_SLOT:
323*4882a593Smuzhiyun 	case CS35L36_ASP_RX1_SLOT:
324*4882a593Smuzhiyun 	case CS35L36_ASP_RX_TX_EN:
325*4882a593Smuzhiyun 	case CS35L36_ASP_RX1_SEL:
326*4882a593Smuzhiyun 	case CS35L36_ASP_TX1_SEL:
327*4882a593Smuzhiyun 	case CS35L36_ASP_TX2_SEL:
328*4882a593Smuzhiyun 	case CS35L36_ASP_TX3_SEL:
329*4882a593Smuzhiyun 	case CS35L36_ASP_TX4_SEL:
330*4882a593Smuzhiyun 	case CS35L36_ASP_TX5_SEL:
331*4882a593Smuzhiyun 	case CS35L36_ASP_TX6_SEL:
332*4882a593Smuzhiyun 	case CS35L36_SWIRE_P1_TX1_SEL:
333*4882a593Smuzhiyun 	case CS35L36_SWIRE_P1_TX2_SEL:
334*4882a593Smuzhiyun 	case CS35L36_SWIRE_P2_TX1_SEL:
335*4882a593Smuzhiyun 	case CS35L36_SWIRE_P2_TX2_SEL:
336*4882a593Smuzhiyun 	case CS35L36_SWIRE_P2_TX3_SEL:
337*4882a593Smuzhiyun 	case CS35L36_SWIRE_DP1_FIFO_CFG:
338*4882a593Smuzhiyun 	case CS35L36_SWIRE_DP2_FIFO_CFG:
339*4882a593Smuzhiyun 	case CS35L36_SWIRE_DP3_FIFO_CFG:
340*4882a593Smuzhiyun 	case CS35L36_SWIRE_PCM_RX_DATA:
341*4882a593Smuzhiyun 	case CS35L36_SWIRE_FS_SEL:
342*4882a593Smuzhiyun 	case CS35L36_AMP_DIG_VOL_CTRL:
343*4882a593Smuzhiyun 	case CS35L36_VPBR_CFG:
344*4882a593Smuzhiyun 	case CS35L36_VBBR_CFG:
345*4882a593Smuzhiyun 	case CS35L36_VPBR_STATUS:
346*4882a593Smuzhiyun 	case CS35L36_VBBR_STATUS:
347*4882a593Smuzhiyun 	case CS35L36_OVERTEMP_CFG:
348*4882a593Smuzhiyun 	case CS35L36_AMP_ERR_VOL:
349*4882a593Smuzhiyun 	case CS35L36_CLASSH_CFG:
350*4882a593Smuzhiyun 	case CS35L36_CLASSH_FET_DRV_CFG:
351*4882a593Smuzhiyun 	case CS35L36_NG_CFG:
352*4882a593Smuzhiyun 	case CS35L36_AMP_GAIN_CTRL:
353*4882a593Smuzhiyun 	case CS35L36_PWM_MOD_IO_CTRL:
354*4882a593Smuzhiyun 	case CS35L36_PWM_MOD_STATUS:
355*4882a593Smuzhiyun 	case CS35L36_DAC_MSM_CFG:
356*4882a593Smuzhiyun 	case CS35L36_AMP_SLOPE_CTRL:
357*4882a593Smuzhiyun 	case CS35L36_AMP_PDM_VOLUME:
358*4882a593Smuzhiyun 	case CS35L36_AMP_PDM_RATE_CTRL:
359*4882a593Smuzhiyun 	case CS35L36_PDM_CH_SEL:
360*4882a593Smuzhiyun 	case CS35L36_AMP_NG_CTRL:
361*4882a593Smuzhiyun 	case CS35L36_PDM_HIGHFILT_CTRL:
362*4882a593Smuzhiyun 	case CS35L36_INT1_STATUS:
363*4882a593Smuzhiyun 	case CS35L36_INT2_STATUS:
364*4882a593Smuzhiyun 	case CS35L36_INT3_STATUS:
365*4882a593Smuzhiyun 	case CS35L36_INT4_STATUS:
366*4882a593Smuzhiyun 	case CS35L36_INT1_RAW_STATUS:
367*4882a593Smuzhiyun 	case CS35L36_INT2_RAW_STATUS:
368*4882a593Smuzhiyun 	case CS35L36_INT3_RAW_STATUS:
369*4882a593Smuzhiyun 	case CS35L36_INT4_RAW_STATUS:
370*4882a593Smuzhiyun 	case CS35L36_INT1_MASK:
371*4882a593Smuzhiyun 	case CS35L36_INT2_MASK:
372*4882a593Smuzhiyun 	case CS35L36_INT3_MASK:
373*4882a593Smuzhiyun 	case CS35L36_INT4_MASK:
374*4882a593Smuzhiyun 	case CS35L36_INT1_EDGE_LVL_CTRL:
375*4882a593Smuzhiyun 	case CS35L36_INT3_EDGE_LVL_CTRL:
376*4882a593Smuzhiyun 	case CS35L36_PAC_INT_STATUS:
377*4882a593Smuzhiyun 	case CS35L36_PAC_INT_RAW_STATUS:
378*4882a593Smuzhiyun 	case CS35L36_PAC_INT_FLUSH_CTRL:
379*4882a593Smuzhiyun 	case CS35L36_PAC_INT0_CTRL:
380*4882a593Smuzhiyun 	case CS35L36_PAC_INT1_CTRL:
381*4882a593Smuzhiyun 	case CS35L36_PAC_INT2_CTRL:
382*4882a593Smuzhiyun 	case CS35L36_PAC_INT3_CTRL:
383*4882a593Smuzhiyun 	case CS35L36_PAC_INT4_CTRL:
384*4882a593Smuzhiyun 	case CS35L36_PAC_INT5_CTRL:
385*4882a593Smuzhiyun 	case CS35L36_PAC_INT6_CTRL:
386*4882a593Smuzhiyun 	case CS35L36_PAC_INT7_CTRL:
387*4882a593Smuzhiyun 		return true;
388*4882a593Smuzhiyun 	default:
389*4882a593Smuzhiyun 		if (reg >= CS35L36_PAC_PMEM_WORD0 &&
390*4882a593Smuzhiyun 			reg <= CS35L36_PAC_PMEM_WORD1023)
391*4882a593Smuzhiyun 			return true;
392*4882a593Smuzhiyun 		else
393*4882a593Smuzhiyun 			return false;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
cs35l36_precious_reg(struct device * dev,unsigned int reg)397*4882a593Smuzhiyun static bool cs35l36_precious_reg(struct device *dev, unsigned int reg)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	switch (reg) {
400*4882a593Smuzhiyun 	case CS35L36_TESTKEY_CTRL:
401*4882a593Smuzhiyun 	case CS35L36_USERKEY_CTL:
402*4882a593Smuzhiyun 	case CS35L36_TST_FS_MON0:
403*4882a593Smuzhiyun 		return true;
404*4882a593Smuzhiyun 	default:
405*4882a593Smuzhiyun 		return false;
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
cs35l36_volatile_reg(struct device * dev,unsigned int reg)409*4882a593Smuzhiyun static bool cs35l36_volatile_reg(struct device *dev, unsigned int reg)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	switch (reg) {
412*4882a593Smuzhiyun 	case CS35L36_SW_RESET:
413*4882a593Smuzhiyun 	case CS35L36_SW_REV:
414*4882a593Smuzhiyun 	case CS35L36_HW_REV:
415*4882a593Smuzhiyun 	case CS35L36_TESTKEY_CTRL:
416*4882a593Smuzhiyun 	case CS35L36_USERKEY_CTL:
417*4882a593Smuzhiyun 	case CS35L36_DEVICE_ID:
418*4882a593Smuzhiyun 	case CS35L36_FAB_ID:
419*4882a593Smuzhiyun 	case CS35L36_REV_ID:
420*4882a593Smuzhiyun 	case CS35L36_INT1_STATUS:
421*4882a593Smuzhiyun 	case CS35L36_INT2_STATUS:
422*4882a593Smuzhiyun 	case CS35L36_INT3_STATUS:
423*4882a593Smuzhiyun 	case CS35L36_INT4_STATUS:
424*4882a593Smuzhiyun 	case CS35L36_INT1_RAW_STATUS:
425*4882a593Smuzhiyun 	case CS35L36_INT2_RAW_STATUS:
426*4882a593Smuzhiyun 	case CS35L36_INT3_RAW_STATUS:
427*4882a593Smuzhiyun 	case CS35L36_INT4_RAW_STATUS:
428*4882a593Smuzhiyun 	case CS35L36_INT1_MASK:
429*4882a593Smuzhiyun 	case CS35L36_INT2_MASK:
430*4882a593Smuzhiyun 	case CS35L36_INT3_MASK:
431*4882a593Smuzhiyun 	case CS35L36_INT4_MASK:
432*4882a593Smuzhiyun 	case CS35L36_INT1_EDGE_LVL_CTRL:
433*4882a593Smuzhiyun 	case CS35L36_INT3_EDGE_LVL_CTRL:
434*4882a593Smuzhiyun 	case CS35L36_PAC_INT_STATUS:
435*4882a593Smuzhiyun 	case CS35L36_PAC_INT_RAW_STATUS:
436*4882a593Smuzhiyun 	case CS35L36_PAC_INT_FLUSH_CTRL:
437*4882a593Smuzhiyun 		return true;
438*4882a593Smuzhiyun 	default:
439*4882a593Smuzhiyun 		if (reg >= CS35L36_PAC_PMEM_WORD0 &&
440*4882a593Smuzhiyun 			reg <= CS35L36_PAC_PMEM_WORD1023)
441*4882a593Smuzhiyun 			return true;
442*4882a593Smuzhiyun 		else
443*4882a593Smuzhiyun 			return false;
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(dig_vol_tlv, 0, 912,
448*4882a593Smuzhiyun 				  TLV_DB_MINMAX_ITEM(-10200, 1200));
449*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(amp_gain_tlv, 0, 1, 1);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static const char * const cs35l36_pcm_sftramp_text[] =  {
452*4882a593Smuzhiyun 	"Off", ".5ms", "1ms", "2ms", "4ms", "8ms", "15ms", "30ms"};
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm_sft_ramp, CS35L36_AMP_DIG_VOL_CTRL, 0,
455*4882a593Smuzhiyun 			    cs35l36_pcm_sftramp_text);
456*4882a593Smuzhiyun 
cs35l36_ldm_sel_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)457*4882a593Smuzhiyun static int cs35l36_ldm_sel_get(struct snd_kcontrol *kcontrol,
458*4882a593Smuzhiyun 			       struct snd_ctl_elem_value *ucontrol)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct snd_soc_component *component =
461*4882a593Smuzhiyun 			snd_soc_kcontrol_component(kcontrol);
462*4882a593Smuzhiyun 	struct cs35l36_private *cs35l36 =
463*4882a593Smuzhiyun 			snd_soc_component_get_drvdata(component);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = cs35l36->ldm_mode_sel;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
cs35l36_ldm_sel_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)470*4882a593Smuzhiyun static int cs35l36_ldm_sel_put(struct snd_kcontrol *kcontrol,
471*4882a593Smuzhiyun 			       struct snd_ctl_elem_value *ucontrol)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	struct snd_soc_component *component =
474*4882a593Smuzhiyun 			snd_soc_kcontrol_component(kcontrol);
475*4882a593Smuzhiyun 	struct cs35l36_private *cs35l36 =
476*4882a593Smuzhiyun 			snd_soc_component_get_drvdata(component);
477*4882a593Smuzhiyun 	int val = (ucontrol->value.integer.value[0]) ? CS35L36_NG_AMP_EN_MASK :
478*4882a593Smuzhiyun 						       0;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	cs35l36->ldm_mode_sel = val;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_NG_CFG,
483*4882a593Smuzhiyun 			   CS35L36_NG_AMP_EN_MASK, val);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	return 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun static const struct snd_kcontrol_new cs35l36_aud_controls[] = {
489*4882a593Smuzhiyun 	SOC_SINGLE_SX_TLV("Digital PCM Volume", CS35L36_AMP_DIG_VOL_CTRL,
490*4882a593Smuzhiyun 		3, 0x4D0, 0x390, dig_vol_tlv),
491*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Analog PCM Volume", CS35L36_AMP_GAIN_CTRL, 5, 0x13, 0,
492*4882a593Smuzhiyun 		amp_gain_tlv),
493*4882a593Smuzhiyun 	SOC_ENUM("PCM Soft Ramp", pcm_sft_ramp),
494*4882a593Smuzhiyun 	SOC_SINGLE("Amp Gain Zero-Cross Switch", CS35L36_AMP_GAIN_CTRL,
495*4882a593Smuzhiyun 		CS35L36_AMP_ZC_SHIFT, 1, 0),
496*4882a593Smuzhiyun 	SOC_SINGLE("PDM LDM Enter Ramp Switch", CS35L36_DAC_MSM_CFG,
497*4882a593Smuzhiyun 		CS35L36_PDM_LDM_ENTER_SHIFT, 1, 0),
498*4882a593Smuzhiyun 	SOC_SINGLE("PDM LDM Exit Ramp Switch", CS35L36_DAC_MSM_CFG,
499*4882a593Smuzhiyun 		CS35L36_PDM_LDM_EXIT_SHIFT, 1, 0),
500*4882a593Smuzhiyun 	SOC_SINGLE_BOOL_EXT("LDM Select Switch", 0, cs35l36_ldm_sel_get,
501*4882a593Smuzhiyun 		cs35l36_ldm_sel_put),
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun 
cs35l36_main_amp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)504*4882a593Smuzhiyun static int cs35l36_main_amp_event(struct snd_soc_dapm_widget *w,
505*4882a593Smuzhiyun 				  struct snd_kcontrol *kcontrol, int event)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	struct snd_soc_component *component =
508*4882a593Smuzhiyun 			snd_soc_dapm_to_component(w->dapm);
509*4882a593Smuzhiyun 	struct cs35l36_private *cs35l36 =
510*4882a593Smuzhiyun 			snd_soc_component_get_drvdata(component);
511*4882a593Smuzhiyun 	u32 reg;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	switch (event) {
514*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
515*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PWR_CTRL1,
516*4882a593Smuzhiyun 				   CS35L36_GLOBAL_EN_MASK,
517*4882a593Smuzhiyun 				   1 << CS35L36_GLOBAL_EN_SHIFT);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 		usleep_range(2000, 2100);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 		regmap_read(cs35l36->regmap, CS35L36_INT4_RAW_STATUS, &reg);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 		if (WARN_ON_ONCE(reg & CS35L36_PLL_UNLOCK_MASK))
524*4882a593Smuzhiyun 			dev_crit(cs35l36->dev, "PLL Unlocked\n");
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_ASP_RX1_SEL,
527*4882a593Smuzhiyun 				   CS35L36_PCM_RX_SEL_MASK,
528*4882a593Smuzhiyun 				   CS35L36_PCM_RX_SEL_PCM);
529*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_AMP_OUT_MUTE,
530*4882a593Smuzhiyun 				   CS35L36_AMP_MUTE_MASK,
531*4882a593Smuzhiyun 				   0 << CS35L36_AMP_MUTE_SHIFT);
532*4882a593Smuzhiyun 		break;
533*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
534*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_ASP_RX1_SEL,
535*4882a593Smuzhiyun 				   CS35L36_PCM_RX_SEL_MASK,
536*4882a593Smuzhiyun 				   CS35L36_PCM_RX_SEL_ZERO);
537*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_AMP_OUT_MUTE,
538*4882a593Smuzhiyun 				   CS35L36_AMP_MUTE_MASK,
539*4882a593Smuzhiyun 				   1 << CS35L36_AMP_MUTE_SHIFT);
540*4882a593Smuzhiyun 		break;
541*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
542*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PWR_CTRL1,
543*4882a593Smuzhiyun 				   CS35L36_GLOBAL_EN_MASK,
544*4882a593Smuzhiyun 				   0 << CS35L36_GLOBAL_EN_SHIFT);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 		usleep_range(2000, 2100);
547*4882a593Smuzhiyun 		break;
548*4882a593Smuzhiyun 	default:
549*4882a593Smuzhiyun 		dev_dbg(component->dev, "Invalid event = 0x%x\n", event);
550*4882a593Smuzhiyun 		return -EINVAL;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	return 0;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
cs35l36_boost_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)556*4882a593Smuzhiyun static int cs35l36_boost_event(struct snd_soc_dapm_widget *w,
557*4882a593Smuzhiyun 			       struct snd_kcontrol *kcontrol, int event)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	struct snd_soc_component *component =
560*4882a593Smuzhiyun 			snd_soc_dapm_to_component(w->dapm);
561*4882a593Smuzhiyun 	struct cs35l36_private *cs35l36 =
562*4882a593Smuzhiyun 			snd_soc_component_get_drvdata(component);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	switch (event) {
565*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
566*4882a593Smuzhiyun 		if (!cs35l36->pdata.extern_boost)
567*4882a593Smuzhiyun 			regmap_update_bits(cs35l36->regmap, CS35L36_PWR_CTRL2,
568*4882a593Smuzhiyun 					   CS35L36_BST_EN_MASK,
569*4882a593Smuzhiyun 					   CS35L36_BST_EN <<
570*4882a593Smuzhiyun 					   CS35L36_BST_EN_SHIFT);
571*4882a593Smuzhiyun 		break;
572*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
573*4882a593Smuzhiyun 		if (!cs35l36->pdata.extern_boost)
574*4882a593Smuzhiyun 			regmap_update_bits(cs35l36->regmap, CS35L36_PWR_CTRL2,
575*4882a593Smuzhiyun 					   CS35L36_BST_EN_MASK,
576*4882a593Smuzhiyun 					   CS35L36_BST_DIS_VP <<
577*4882a593Smuzhiyun 					   CS35L36_BST_EN_SHIFT);
578*4882a593Smuzhiyun 		break;
579*4882a593Smuzhiyun 	default:
580*4882a593Smuzhiyun 		dev_dbg(component->dev, "Invalid event = 0x%x\n", event);
581*4882a593Smuzhiyun 		return -EINVAL;
582*4882a593Smuzhiyun 	}
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	return 0;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun static const char * const cs35l36_chan_text[] = {
588*4882a593Smuzhiyun 	"RX1",
589*4882a593Smuzhiyun 	"RX2",
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(chansel_enum, CS35L36_ASP_RX1_SLOT, 0,
593*4882a593Smuzhiyun 			    cs35l36_chan_text);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun static const struct snd_kcontrol_new cs35l36_chan_mux =
596*4882a593Smuzhiyun 		SOC_DAPM_ENUM("Input Mux", chansel_enum);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun static const struct snd_kcontrol_new amp_enable_ctrl =
599*4882a593Smuzhiyun 		SOC_DAPM_SINGLE_AUTODISABLE("Switch", CS35L36_AMP_OUT_MUTE,
600*4882a593Smuzhiyun 					    CS35L36_AMP_MUTE_SHIFT, 1, 1);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun static const struct snd_kcontrol_new boost_ctrl =
603*4882a593Smuzhiyun 		SOC_DAPM_SINGLE_VIRT("Switch", 1);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun static const char * const asp_tx_src_text[] = {
606*4882a593Smuzhiyun 	"Zero Fill", "ASPRX1", "VMON", "IMON", "ERRVOL", "VPMON", "VBSTMON"
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun static const unsigned int asp_tx_src_values[] = {
610*4882a593Smuzhiyun 	0x00, 0x08, 0x18, 0x19, 0x20, 0x28, 0x29
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(asp_tx1_src_enum, CS35L36_ASP_TX1_SEL, 0,
614*4882a593Smuzhiyun 				  CS35L36_APS_TX_SEL_MASK, asp_tx_src_text,
615*4882a593Smuzhiyun 				  asp_tx_src_values);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun static const struct snd_kcontrol_new asp_tx1_src =
618*4882a593Smuzhiyun 		SOC_DAPM_ENUM("ASPTX1SRC", asp_tx1_src_enum);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(asp_tx2_src_enum, CS35L36_ASP_TX2_SEL, 0,
621*4882a593Smuzhiyun 				  CS35L36_APS_TX_SEL_MASK, asp_tx_src_text,
622*4882a593Smuzhiyun 				  asp_tx_src_values);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static const struct snd_kcontrol_new asp_tx2_src =
625*4882a593Smuzhiyun 		SOC_DAPM_ENUM("ASPTX2SRC", asp_tx2_src_enum);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(asp_tx3_src_enum, CS35L36_ASP_TX3_SEL, 0,
628*4882a593Smuzhiyun 				  CS35L36_APS_TX_SEL_MASK, asp_tx_src_text,
629*4882a593Smuzhiyun 				  asp_tx_src_values);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun static const struct snd_kcontrol_new asp_tx3_src =
632*4882a593Smuzhiyun 		SOC_DAPM_ENUM("ASPTX3SRC", asp_tx3_src_enum);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(asp_tx4_src_enum, CS35L36_ASP_TX4_SEL, 0,
635*4882a593Smuzhiyun 				  CS35L36_APS_TX_SEL_MASK, asp_tx_src_text,
636*4882a593Smuzhiyun 				  asp_tx_src_values);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun static const struct snd_kcontrol_new asp_tx4_src =
639*4882a593Smuzhiyun 		SOC_DAPM_ENUM("ASPTX4SRC", asp_tx4_src_enum);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(asp_tx5_src_enum, CS35L36_ASP_TX5_SEL, 0,
642*4882a593Smuzhiyun 				  CS35L36_APS_TX_SEL_MASK, asp_tx_src_text,
643*4882a593Smuzhiyun 				  asp_tx_src_values);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun static const struct snd_kcontrol_new asp_tx5_src =
646*4882a593Smuzhiyun 		SOC_DAPM_ENUM("ASPTX5SRC", asp_tx5_src_enum);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(asp_tx6_src_enum, CS35L36_ASP_TX6_SEL, 0,
649*4882a593Smuzhiyun 				  CS35L36_APS_TX_SEL_MASK, asp_tx_src_text,
650*4882a593Smuzhiyun 				  asp_tx_src_values);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun static const struct snd_kcontrol_new asp_tx6_src =
653*4882a593Smuzhiyun 		SOC_DAPM_ENUM("ASPTX6SRC", asp_tx6_src_enum);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun static const struct snd_soc_dapm_widget cs35l36_dapm_widgets[] = {
656*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Channel Mux", SND_SOC_NOPM, 0, 0, &cs35l36_chan_mux),
657*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("SDIN", NULL, 0, CS35L36_ASP_RX_TX_EN, 16, 0),
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV_E("Main AMP", CS35L36_PWR_CTRL2, 0, 0, NULL, 0,
660*4882a593Smuzhiyun 			       cs35l36_main_amp_event, SND_SOC_DAPM_POST_PMD |
661*4882a593Smuzhiyun 			       SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPK"),
664*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("AMP Enable", SND_SOC_NOPM, 0, 1, &amp_enable_ctrl),
665*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("CLASS H", CS35L36_PWR_CTRL3, 4, 0, NULL, 0),
666*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH_E("BOOST Enable", SND_SOC_NOPM, 0, 0, &boost_ctrl,
667*4882a593Smuzhiyun 			      cs35l36_boost_event, SND_SOC_DAPM_POST_PMD |
668*4882a593Smuzhiyun 			      SND_SOC_DAPM_POST_PMU),
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("ASPTX1", NULL, 0, CS35L36_ASP_RX_TX_EN, 0, 0),
671*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("ASPTX2", NULL, 1, CS35L36_ASP_RX_TX_EN, 1, 0),
672*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("ASPTX3", NULL, 2, CS35L36_ASP_RX_TX_EN, 2, 0),
673*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("ASPTX4", NULL, 3, CS35L36_ASP_RX_TX_EN, 3, 0),
674*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("ASPTX5", NULL, 4, CS35L36_ASP_RX_TX_EN, 4, 0),
675*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("ASPTX6", NULL, 5, CS35L36_ASP_RX_TX_EN, 5, 0),
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ASPTX1SRC", SND_SOC_NOPM, 0, 0, &asp_tx1_src),
678*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ASPTX2SRC", SND_SOC_NOPM, 0, 0, &asp_tx2_src),
679*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ASPTX3SRC", SND_SOC_NOPM, 0, 0, &asp_tx3_src),
680*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ASPTX4SRC", SND_SOC_NOPM, 0, 0, &asp_tx4_src),
681*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ASPTX5SRC", SND_SOC_NOPM, 0, 0, &asp_tx5_src),
682*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ASPTX6SRC", SND_SOC_NOPM, 0, 0, &asp_tx6_src),
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("VMON ADC", NULL, CS35L36_PWR_CTRL2, 12, 0),
685*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("IMON ADC", NULL, CS35L36_PWR_CTRL2, 13, 0),
686*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("VPMON ADC", NULL, CS35L36_PWR_CTRL2, 8, 0),
687*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("VBSTMON ADC", NULL, CS35L36_PWR_CTRL2, 9, 0),
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("VP"),
690*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("VBST"),
691*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("VSENSE"),
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs35l36_audio_map[] = {
695*4882a593Smuzhiyun 	{"VPMON ADC", NULL, "VP"},
696*4882a593Smuzhiyun 	{"VBSTMON ADC", NULL, "VBST"},
697*4882a593Smuzhiyun 	{"IMON ADC", NULL, "VSENSE"},
698*4882a593Smuzhiyun 	{"VMON ADC", NULL, "VSENSE"},
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	{"ASPTX1SRC", "IMON", "IMON ADC"},
701*4882a593Smuzhiyun 	{"ASPTX1SRC", "VMON", "VMON ADC"},
702*4882a593Smuzhiyun 	{"ASPTX1SRC", "VBSTMON", "VBSTMON ADC"},
703*4882a593Smuzhiyun 	{"ASPTX1SRC", "VPMON", "VPMON ADC"},
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	{"ASPTX2SRC", "IMON", "IMON ADC"},
706*4882a593Smuzhiyun 	{"ASPTX2SRC", "VMON", "VMON ADC"},
707*4882a593Smuzhiyun 	{"ASPTX2SRC", "VBSTMON", "VBSTMON ADC"},
708*4882a593Smuzhiyun 	{"ASPTX2SRC", "VPMON", "VPMON ADC"},
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	{"ASPTX3SRC", "IMON", "IMON ADC"},
711*4882a593Smuzhiyun 	{"ASPTX3SRC", "VMON", "VMON ADC"},
712*4882a593Smuzhiyun 	{"ASPTX3SRC", "VBSTMON", "VBSTMON ADC"},
713*4882a593Smuzhiyun 	{"ASPTX3SRC", "VPMON", "VPMON ADC"},
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	{"ASPTX4SRC", "IMON", "IMON ADC"},
716*4882a593Smuzhiyun 	{"ASPTX4SRC", "VMON", "VMON ADC"},
717*4882a593Smuzhiyun 	{"ASPTX4SRC", "VBSTMON", "VBSTMON ADC"},
718*4882a593Smuzhiyun 	{"ASPTX4SRC", "VPMON", "VPMON ADC"},
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	{"ASPTX5SRC", "IMON", "IMON ADC"},
721*4882a593Smuzhiyun 	{"ASPTX5SRC", "VMON", "VMON ADC"},
722*4882a593Smuzhiyun 	{"ASPTX5SRC", "VBSTMON", "VBSTMON ADC"},
723*4882a593Smuzhiyun 	{"ASPTX5SRC", "VPMON", "VPMON ADC"},
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	{"ASPTX6SRC", "IMON", "IMON ADC"},
726*4882a593Smuzhiyun 	{"ASPTX6SRC", "VMON", "VMON ADC"},
727*4882a593Smuzhiyun 	{"ASPTX6SRC", "VBSTMON", "VBSTMON ADC"},
728*4882a593Smuzhiyun 	{"ASPTX6SRC", "VPMON", "VPMON ADC"},
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	{"ASPTX1", NULL, "ASPTX1SRC"},
731*4882a593Smuzhiyun 	{"ASPTX2", NULL, "ASPTX2SRC"},
732*4882a593Smuzhiyun 	{"ASPTX3", NULL, "ASPTX3SRC"},
733*4882a593Smuzhiyun 	{"ASPTX4", NULL, "ASPTX4SRC"},
734*4882a593Smuzhiyun 	{"ASPTX5", NULL, "ASPTX5SRC"},
735*4882a593Smuzhiyun 	{"ASPTX6", NULL, "ASPTX6SRC"},
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	{"AMP Capture", NULL, "ASPTX1"},
738*4882a593Smuzhiyun 	{"AMP Capture", NULL, "ASPTX2"},
739*4882a593Smuzhiyun 	{"AMP Capture", NULL, "ASPTX3"},
740*4882a593Smuzhiyun 	{"AMP Capture", NULL, "ASPTX4"},
741*4882a593Smuzhiyun 	{"AMP Capture", NULL, "ASPTX5"},
742*4882a593Smuzhiyun 	{"AMP Capture", NULL, "ASPTX6"},
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	{"AMP Enable", "Switch", "AMP Playback"},
745*4882a593Smuzhiyun 	{"SDIN", NULL, "AMP Enable"},
746*4882a593Smuzhiyun 	{"Channel Mux", "RX1", "SDIN"},
747*4882a593Smuzhiyun 	{"Channel Mux", "RX2", "SDIN"},
748*4882a593Smuzhiyun 	{"BOOST Enable", "Switch", "Channel Mux"},
749*4882a593Smuzhiyun 	{"CLASS H", NULL, "BOOST Enable"},
750*4882a593Smuzhiyun 	{"Main AMP", NULL, "Channel Mux"},
751*4882a593Smuzhiyun 	{"Main AMP", NULL, "CLASS H"},
752*4882a593Smuzhiyun 	{"SPK", NULL, "Main AMP"},
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun 
cs35l36_set_dai_fmt(struct snd_soc_dai * component_dai,unsigned int fmt)755*4882a593Smuzhiyun static int cs35l36_set_dai_fmt(struct snd_soc_dai *component_dai,
756*4882a593Smuzhiyun 			       unsigned int fmt)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	struct cs35l36_private *cs35l36 =
759*4882a593Smuzhiyun 			snd_soc_component_get_drvdata(component_dai->component);
760*4882a593Smuzhiyun 	unsigned int asp_fmt, lrclk_fmt, sclk_fmt, slave_mode, clk_frc;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
763*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
764*4882a593Smuzhiyun 		slave_mode = 1;
765*4882a593Smuzhiyun 		break;
766*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
767*4882a593Smuzhiyun 		slave_mode = 0;
768*4882a593Smuzhiyun 		break;
769*4882a593Smuzhiyun 	default:
770*4882a593Smuzhiyun 		return -EINVAL;
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_ASP_TX_PIN_CTRL,
774*4882a593Smuzhiyun 				CS35L36_SCLK_MSTR_MASK,
775*4882a593Smuzhiyun 				slave_mode << CS35L36_SCLK_MSTR_SHIFT);
776*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_ASP_RATE_CTRL,
777*4882a593Smuzhiyun 				CS35L36_LRCLK_MSTR_MASK,
778*4882a593Smuzhiyun 				slave_mode << CS35L36_LRCLK_MSTR_SHIFT);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_CLOCK_MASK) {
781*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CONT:
782*4882a593Smuzhiyun 		clk_frc = 1;
783*4882a593Smuzhiyun 		break;
784*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_GATED:
785*4882a593Smuzhiyun 		clk_frc = 0;
786*4882a593Smuzhiyun 		break;
787*4882a593Smuzhiyun 	default:
788*4882a593Smuzhiyun 		return -EINVAL;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_ASP_TX_PIN_CTRL,
792*4882a593Smuzhiyun 			   CS35L36_SCLK_FRC_MASK, clk_frc <<
793*4882a593Smuzhiyun 			   CS35L36_SCLK_FRC_SHIFT);
794*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_ASP_RATE_CTRL,
795*4882a593Smuzhiyun 			   CS35L36_LRCLK_FRC_MASK, clk_frc <<
796*4882a593Smuzhiyun 			   CS35L36_LRCLK_FRC_SHIFT);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
799*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
800*4882a593Smuzhiyun 		asp_fmt = 0;
801*4882a593Smuzhiyun 		break;
802*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
803*4882a593Smuzhiyun 		asp_fmt = 2;
804*4882a593Smuzhiyun 		break;
805*4882a593Smuzhiyun 	default:
806*4882a593Smuzhiyun 		return -EINVAL;
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
810*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
811*4882a593Smuzhiyun 		lrclk_fmt = 1;
812*4882a593Smuzhiyun 		sclk_fmt = 0;
813*4882a593Smuzhiyun 		break;
814*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
815*4882a593Smuzhiyun 		lrclk_fmt = 0;
816*4882a593Smuzhiyun 		sclk_fmt = 1;
817*4882a593Smuzhiyun 		break;
818*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
819*4882a593Smuzhiyun 		lrclk_fmt = 1;
820*4882a593Smuzhiyun 		sclk_fmt = 1;
821*4882a593Smuzhiyun 		break;
822*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
823*4882a593Smuzhiyun 		lrclk_fmt = 0;
824*4882a593Smuzhiyun 		sclk_fmt = 0;
825*4882a593Smuzhiyun 		break;
826*4882a593Smuzhiyun 	default:
827*4882a593Smuzhiyun 		return -EINVAL;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_ASP_RATE_CTRL,
831*4882a593Smuzhiyun 			   CS35L36_LRCLK_INV_MASK,
832*4882a593Smuzhiyun 			   lrclk_fmt << CS35L36_LRCLK_INV_SHIFT);
833*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_ASP_TX_PIN_CTRL,
834*4882a593Smuzhiyun 			   CS35L36_SCLK_INV_MASK,
835*4882a593Smuzhiyun 			   sclk_fmt << CS35L36_SCLK_INV_SHIFT);
836*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_ASP_FORMAT,
837*4882a593Smuzhiyun 			   CS35L36_ASP_FMT_MASK, asp_fmt);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun struct cs35l36_global_fs_config {
843*4882a593Smuzhiyun 	int rate;
844*4882a593Smuzhiyun 	int fs_cfg;
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun static const struct cs35l36_global_fs_config cs35l36_fs_rates[] = {
848*4882a593Smuzhiyun 	{12000, 0x01},
849*4882a593Smuzhiyun 	{24000, 0x02},
850*4882a593Smuzhiyun 	{48000, 0x03},
851*4882a593Smuzhiyun 	{96000, 0x04},
852*4882a593Smuzhiyun 	{192000, 0x05},
853*4882a593Smuzhiyun 	{384000, 0x06},
854*4882a593Smuzhiyun 	{11025, 0x09},
855*4882a593Smuzhiyun 	{22050, 0x0A},
856*4882a593Smuzhiyun 	{44100, 0x0B},
857*4882a593Smuzhiyun 	{88200, 0x0C},
858*4882a593Smuzhiyun 	{176400, 0x0D},
859*4882a593Smuzhiyun 	{8000, 0x11},
860*4882a593Smuzhiyun 	{16000, 0x12},
861*4882a593Smuzhiyun 	{32000, 0x13},
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun 
cs35l36_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)864*4882a593Smuzhiyun static int cs35l36_pcm_hw_params(struct snd_pcm_substream *substream,
865*4882a593Smuzhiyun 				 struct snd_pcm_hw_params *params,
866*4882a593Smuzhiyun 				 struct snd_soc_dai *dai)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	struct cs35l36_private *cs35l36 =
869*4882a593Smuzhiyun 			snd_soc_component_get_drvdata(dai->component);
870*4882a593Smuzhiyun 	unsigned int asp_width, global_fs = params_rate(params);
871*4882a593Smuzhiyun 	int i;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cs35l36_fs_rates); i++) {
874*4882a593Smuzhiyun 		if (global_fs == cs35l36_fs_rates[i].rate)
875*4882a593Smuzhiyun 			regmap_update_bits(cs35l36->regmap,
876*4882a593Smuzhiyun 					   CS35L36_GLOBAL_CLK_CTRL,
877*4882a593Smuzhiyun 					   CS35L36_GLOBAL_FS_MASK,
878*4882a593Smuzhiyun 					   cs35l36_fs_rates[i].fs_cfg <<
879*4882a593Smuzhiyun 					   CS35L36_GLOBAL_FS_SHIFT);
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	switch (params_width(params)) {
883*4882a593Smuzhiyun 	case 16:
884*4882a593Smuzhiyun 		asp_width = CS35L36_ASP_WIDTH_16;
885*4882a593Smuzhiyun 		break;
886*4882a593Smuzhiyun 	case 24:
887*4882a593Smuzhiyun 		asp_width = CS35L36_ASP_WIDTH_24;
888*4882a593Smuzhiyun 		break;
889*4882a593Smuzhiyun 	case 32:
890*4882a593Smuzhiyun 		asp_width = CS35L36_ASP_WIDTH_32;
891*4882a593Smuzhiyun 		break;
892*4882a593Smuzhiyun 	default:
893*4882a593Smuzhiyun 		return -EINVAL;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
897*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_ASP_FRAME_CTRL,
898*4882a593Smuzhiyun 				   CS35L36_ASP_RX_WIDTH_MASK,
899*4882a593Smuzhiyun 				   asp_width << CS35L36_ASP_RX_WIDTH_SHIFT);
900*4882a593Smuzhiyun 	} else {
901*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_ASP_FRAME_CTRL,
902*4882a593Smuzhiyun 				   CS35L36_ASP_TX_WIDTH_MASK,
903*4882a593Smuzhiyun 				   asp_width << CS35L36_ASP_TX_WIDTH_SHIFT);
904*4882a593Smuzhiyun 	}
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	return 0;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun 
cs35l36_dai_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)909*4882a593Smuzhiyun static int cs35l36_dai_set_sysclk(struct snd_soc_dai *dai, int clk_id,
910*4882a593Smuzhiyun 				  unsigned int freq, int dir)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
913*4882a593Smuzhiyun 	struct cs35l36_private *cs35l36 =
914*4882a593Smuzhiyun 			snd_soc_component_get_drvdata(component);
915*4882a593Smuzhiyun 	int fs1, fs2;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	if (freq > CS35L36_FS_NOM_6MHZ) {
918*4882a593Smuzhiyun 		fs1 = CS35L36_FS1_DEFAULT_VAL;
919*4882a593Smuzhiyun 		fs2 = CS35L36_FS2_DEFAULT_VAL;
920*4882a593Smuzhiyun 	} else {
921*4882a593Smuzhiyun 		fs1 = 3 * ((CS35L36_FS_NOM_6MHZ * 4 + freq - 1) / freq) + 4;
922*4882a593Smuzhiyun 		fs2 = 5 * ((CS35L36_FS_NOM_6MHZ * 4 + freq - 1) / freq) + 4;
923*4882a593Smuzhiyun 	}
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
926*4882a593Smuzhiyun 			CS35L36_TEST_UNLOCK1);
927*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
928*4882a593Smuzhiyun 			CS35L36_TEST_UNLOCK2);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_TST_FS_MON0,
931*4882a593Smuzhiyun 			   CS35L36_FS1_WINDOW_MASK | CS35L36_FS2_WINDOW_MASK,
932*4882a593Smuzhiyun 			   fs1 | (fs2 << CS35L36_FS2_WINDOW_SHIFT));
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
935*4882a593Smuzhiyun 			CS35L36_TEST_LOCK1);
936*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
937*4882a593Smuzhiyun 			CS35L36_TEST_LOCK2);
938*4882a593Smuzhiyun 	return 0;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
cs35l36_get_clk_config(struct cs35l36_private * cs35l36,int freq)941*4882a593Smuzhiyun static const struct cs35l36_pll_config *cs35l36_get_clk_config(
942*4882a593Smuzhiyun 		struct cs35l36_private *cs35l36, int freq)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun 	int i;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cs35l36_pll_sysclk); i++) {
947*4882a593Smuzhiyun 		if (cs35l36_pll_sysclk[i].freq == freq)
948*4882a593Smuzhiyun 			return &cs35l36_pll_sysclk[i];
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	return NULL;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun static const unsigned int cs35l36_src_rates[] = {
955*4882a593Smuzhiyun 	8000, 12000, 11025, 16000, 22050, 24000, 32000,
956*4882a593Smuzhiyun 	44100, 48000, 88200, 96000, 176400, 192000, 384000
957*4882a593Smuzhiyun };
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_list cs35l36_constraints = {
960*4882a593Smuzhiyun 	.count  = ARRAY_SIZE(cs35l36_src_rates),
961*4882a593Smuzhiyun 	.list   = cs35l36_src_rates,
962*4882a593Smuzhiyun };
963*4882a593Smuzhiyun 
cs35l36_pcm_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)964*4882a593Smuzhiyun static int cs35l36_pcm_startup(struct snd_pcm_substream *substream,
965*4882a593Smuzhiyun 			       struct snd_soc_dai *dai)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	snd_pcm_hw_constraint_list(substream->runtime, 0,
968*4882a593Smuzhiyun 				SNDRV_PCM_HW_PARAM_RATE, &cs35l36_constraints);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	return 0;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun static const struct snd_soc_dai_ops cs35l36_ops = {
974*4882a593Smuzhiyun 	.startup = cs35l36_pcm_startup,
975*4882a593Smuzhiyun 	.set_fmt = cs35l36_set_dai_fmt,
976*4882a593Smuzhiyun 	.hw_params = cs35l36_pcm_hw_params,
977*4882a593Smuzhiyun 	.set_sysclk = cs35l36_dai_set_sysclk,
978*4882a593Smuzhiyun };
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun static struct snd_soc_dai_driver cs35l36_dai[] = {
981*4882a593Smuzhiyun 	{
982*4882a593Smuzhiyun 		.name = "cs35l36-pcm",
983*4882a593Smuzhiyun 		.id = 0,
984*4882a593Smuzhiyun 		.playback = {
985*4882a593Smuzhiyun 			.stream_name = "AMP Playback",
986*4882a593Smuzhiyun 			.channels_min = 1,
987*4882a593Smuzhiyun 			.channels_max = 8,
988*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_KNOT,
989*4882a593Smuzhiyun 			.formats = CS35L36_RX_FORMATS,
990*4882a593Smuzhiyun 		},
991*4882a593Smuzhiyun 		.capture = {
992*4882a593Smuzhiyun 			.stream_name = "AMP Capture",
993*4882a593Smuzhiyun 			.channels_min = 1,
994*4882a593Smuzhiyun 			.channels_max = 8,
995*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_KNOT,
996*4882a593Smuzhiyun 			.formats = CS35L36_TX_FORMATS,
997*4882a593Smuzhiyun 		},
998*4882a593Smuzhiyun 		.ops = &cs35l36_ops,
999*4882a593Smuzhiyun 		.symmetric_rates = 1,
1000*4882a593Smuzhiyun 	},
1001*4882a593Smuzhiyun };
1002*4882a593Smuzhiyun 
cs35l36_component_set_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)1003*4882a593Smuzhiyun static int cs35l36_component_set_sysclk(struct snd_soc_component *component,
1004*4882a593Smuzhiyun 				int clk_id, int source, unsigned int freq,
1005*4882a593Smuzhiyun 				int dir)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	struct cs35l36_private *cs35l36 =
1008*4882a593Smuzhiyun 			snd_soc_component_get_drvdata(component);
1009*4882a593Smuzhiyun 	const struct cs35l36_pll_config *clk_cfg;
1010*4882a593Smuzhiyun 	int prev_clksrc;
1011*4882a593Smuzhiyun 	bool pdm_switch;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	prev_clksrc = cs35l36->clksrc;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	switch (clk_id) {
1016*4882a593Smuzhiyun 	case 0:
1017*4882a593Smuzhiyun 		cs35l36->clksrc = CS35L36_PLLSRC_SCLK;
1018*4882a593Smuzhiyun 		break;
1019*4882a593Smuzhiyun 	case 1:
1020*4882a593Smuzhiyun 		cs35l36->clksrc = CS35L36_PLLSRC_LRCLK;
1021*4882a593Smuzhiyun 		break;
1022*4882a593Smuzhiyun 	case 2:
1023*4882a593Smuzhiyun 		cs35l36->clksrc = CS35L36_PLLSRC_PDMCLK;
1024*4882a593Smuzhiyun 		break;
1025*4882a593Smuzhiyun 	case 3:
1026*4882a593Smuzhiyun 		cs35l36->clksrc = CS35L36_PLLSRC_SELF;
1027*4882a593Smuzhiyun 		break;
1028*4882a593Smuzhiyun 	case 4:
1029*4882a593Smuzhiyun 		cs35l36->clksrc = CS35L36_PLLSRC_MCLK;
1030*4882a593Smuzhiyun 		break;
1031*4882a593Smuzhiyun 	default:
1032*4882a593Smuzhiyun 		return -EINVAL;
1033*4882a593Smuzhiyun 	}
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	clk_cfg = cs35l36_get_clk_config(cs35l36, freq);
1036*4882a593Smuzhiyun 	if (clk_cfg == NULL) {
1037*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid CLK Config Freq: %d\n", freq);
1038*4882a593Smuzhiyun 		return -EINVAL;
1039*4882a593Smuzhiyun 	}
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_PLL_CLK_CTRL,
1042*4882a593Smuzhiyun 			   CS35L36_PLL_OPENLOOP_MASK,
1043*4882a593Smuzhiyun 			   1 << CS35L36_PLL_OPENLOOP_SHIFT);
1044*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_PLL_CLK_CTRL,
1045*4882a593Smuzhiyun 			   CS35L36_REFCLK_FREQ_MASK,
1046*4882a593Smuzhiyun 			   clk_cfg->clk_cfg << CS35L36_REFCLK_FREQ_SHIFT);
1047*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_PLL_CLK_CTRL,
1048*4882a593Smuzhiyun 			   CS35L36_PLL_REFCLK_EN_MASK,
1049*4882a593Smuzhiyun 			   0 << CS35L36_PLL_REFCLK_EN_SHIFT);
1050*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_PLL_CLK_CTRL,
1051*4882a593Smuzhiyun 			   CS35L36_PLL_CLK_SEL_MASK,
1052*4882a593Smuzhiyun 			   cs35l36->clksrc);
1053*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_PLL_CLK_CTRL,
1054*4882a593Smuzhiyun 			   CS35L36_PLL_OPENLOOP_MASK,
1055*4882a593Smuzhiyun 			   0 << CS35L36_PLL_OPENLOOP_SHIFT);
1056*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_PLL_CLK_CTRL,
1057*4882a593Smuzhiyun 			   CS35L36_PLL_REFCLK_EN_MASK,
1058*4882a593Smuzhiyun 			   1 << CS35L36_PLL_REFCLK_EN_SHIFT);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	if (cs35l36->rev_id == CS35L36_REV_A0) {
1061*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1062*4882a593Smuzhiyun 			     CS35L36_TEST_UNLOCK1);
1063*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1064*4882a593Smuzhiyun 			     CS35L36_TEST_UNLOCK2);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_DCO_CTRL, 0x00036DA8);
1067*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_MISC_CTRL, 0x0100EE0E);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PLL_LOOP_PARAMS,
1070*4882a593Smuzhiyun 				   CS35L36_PLL_IGAIN_MASK,
1071*4882a593Smuzhiyun 				   CS35L36_PLL_IGAIN <<
1072*4882a593Smuzhiyun 				   CS35L36_PLL_IGAIN_SHIFT);
1073*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PLL_LOOP_PARAMS,
1074*4882a593Smuzhiyun 				   CS35L36_PLL_FFL_IGAIN_MASK,
1075*4882a593Smuzhiyun 				   clk_cfg->fll_igain);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1078*4882a593Smuzhiyun 			     CS35L36_TEST_LOCK1);
1079*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1080*4882a593Smuzhiyun 			     CS35L36_TEST_LOCK2);
1081*4882a593Smuzhiyun 	}
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	if (cs35l36->clksrc == CS35L36_PLLSRC_PDMCLK) {
1084*4882a593Smuzhiyun 		pdm_switch = cs35l36->ldm_mode_sel &&
1085*4882a593Smuzhiyun 			     (prev_clksrc != CS35L36_PLLSRC_PDMCLK);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 		if (pdm_switch)
1088*4882a593Smuzhiyun 			regmap_update_bits(cs35l36->regmap, CS35L36_NG_CFG,
1089*4882a593Smuzhiyun 					   CS35L36_NG_DELAY_MASK,
1090*4882a593Smuzhiyun 					   0 << CS35L36_NG_DELAY_SHIFT);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_DAC_MSM_CFG,
1093*4882a593Smuzhiyun 				   CS35L36_PDM_MODE_MASK,
1094*4882a593Smuzhiyun 				   1 << CS35L36_PDM_MODE_SHIFT);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 		if (pdm_switch)
1097*4882a593Smuzhiyun 			regmap_update_bits(cs35l36->regmap, CS35L36_NG_CFG,
1098*4882a593Smuzhiyun 					   CS35L36_NG_DELAY_MASK,
1099*4882a593Smuzhiyun 					   3 << CS35L36_NG_DELAY_SHIFT);
1100*4882a593Smuzhiyun 	} else {
1101*4882a593Smuzhiyun 		pdm_switch = cs35l36->ldm_mode_sel &&
1102*4882a593Smuzhiyun 			     (prev_clksrc == CS35L36_PLLSRC_PDMCLK);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 		if (pdm_switch)
1105*4882a593Smuzhiyun 			regmap_update_bits(cs35l36->regmap, CS35L36_NG_CFG,
1106*4882a593Smuzhiyun 					   CS35L36_NG_DELAY_MASK,
1107*4882a593Smuzhiyun 					   0 << CS35L36_NG_DELAY_SHIFT);
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_DAC_MSM_CFG,
1110*4882a593Smuzhiyun 				   CS35L36_PDM_MODE_MASK,
1111*4882a593Smuzhiyun 				   0 << CS35L36_PDM_MODE_SHIFT);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 		if (pdm_switch)
1114*4882a593Smuzhiyun 			regmap_update_bits(cs35l36->regmap, CS35L36_NG_CFG,
1115*4882a593Smuzhiyun 					   CS35L36_NG_DELAY_MASK,
1116*4882a593Smuzhiyun 					   3 << CS35L36_NG_DELAY_SHIFT);
1117*4882a593Smuzhiyun 	}
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	return 0;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun 
cs35l36_boost_inductor(struct cs35l36_private * cs35l36,int inductor)1122*4882a593Smuzhiyun static int cs35l36_boost_inductor(struct cs35l36_private *cs35l36, int inductor)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_COEFF,
1125*4882a593Smuzhiyun 			   CS35L36_BSTCVRT_K1_MASK, 0x3C);
1126*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_COEFF,
1127*4882a593Smuzhiyun 			   CS35L36_BSTCVRT_K2_MASK,
1128*4882a593Smuzhiyun 			   0x3C << CS35L36_BSTCVRT_K2_SHIFT);
1129*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_SW_FREQ,
1130*4882a593Smuzhiyun 			   CS35L36_BSTCVRT_CCMFREQ_MASK, 0x00);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	switch (inductor) {
1133*4882a593Smuzhiyun 	case 1000: /* 1 uH */
1134*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_SLOPE_LBST,
1135*4882a593Smuzhiyun 				   CS35L36_BSTCVRT_SLOPE_MASK,
1136*4882a593Smuzhiyun 				   0x75 << CS35L36_BSTCVRT_SLOPE_SHIFT);
1137*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_SLOPE_LBST,
1138*4882a593Smuzhiyun 				   CS35L36_BSTCVRT_LBSTVAL_MASK, 0x00);
1139*4882a593Smuzhiyun 		break;
1140*4882a593Smuzhiyun 	case 1200: /* 1.2 uH */
1141*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_SLOPE_LBST,
1142*4882a593Smuzhiyun 				   CS35L36_BSTCVRT_SLOPE_MASK,
1143*4882a593Smuzhiyun 				   0x6B << CS35L36_BSTCVRT_SLOPE_SHIFT);
1144*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_SLOPE_LBST,
1145*4882a593Smuzhiyun 				   CS35L36_BSTCVRT_LBSTVAL_MASK, 0x01);
1146*4882a593Smuzhiyun 		break;
1147*4882a593Smuzhiyun 	default:
1148*4882a593Smuzhiyun 		dev_err(cs35l36->dev, "%s Invalid Inductor Value %d uH\n",
1149*4882a593Smuzhiyun 			__func__, inductor);
1150*4882a593Smuzhiyun 		return -EINVAL;
1151*4882a593Smuzhiyun 	}
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	return 0;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun 
cs35l36_component_probe(struct snd_soc_component * component)1156*4882a593Smuzhiyun static int cs35l36_component_probe(struct snd_soc_component *component)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun 	struct cs35l36_private *cs35l36 =
1159*4882a593Smuzhiyun 			snd_soc_component_get_drvdata(component);
1160*4882a593Smuzhiyun 	int ret = 0;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	if ((cs35l36->rev_id == CS35L36_REV_A0) && cs35l36->pdata.dcm_mode) {
1163*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_DCM_CTRL,
1164*4882a593Smuzhiyun 				   CS35L36_DCM_AUTO_MASK,
1165*4882a593Smuzhiyun 				   CS35L36_DCM_AUTO_MASK);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1168*4882a593Smuzhiyun 			     CS35L36_TEST_UNLOCK1);
1169*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1170*4882a593Smuzhiyun 			     CS35L36_TEST_UNLOCK2);
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BST_TST_MANUAL,
1173*4882a593Smuzhiyun 				   CS35L36_BST_MAN_IPKCOMP_MASK,
1174*4882a593Smuzhiyun 				   0 << CS35L36_BST_MAN_IPKCOMP_SHIFT);
1175*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BST_TST_MANUAL,
1176*4882a593Smuzhiyun 				   CS35L36_BST_MAN_IPKCOMP_EN_MASK,
1177*4882a593Smuzhiyun 				   CS35L36_BST_MAN_IPKCOMP_EN_MASK);
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1180*4882a593Smuzhiyun 				CS35L36_TEST_LOCK1);
1181*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1182*4882a593Smuzhiyun 				CS35L36_TEST_LOCK2);
1183*4882a593Smuzhiyun 	}
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	if (cs35l36->pdata.amp_pcm_inv)
1186*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_AMP_DIG_VOL_CTRL,
1187*4882a593Smuzhiyun 				   CS35L36_AMP_PCM_INV_MASK,
1188*4882a593Smuzhiyun 				   CS35L36_AMP_PCM_INV_MASK);
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	if (cs35l36->pdata.multi_amp_mode)
1191*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_ASP_TX_PIN_CTRL,
1192*4882a593Smuzhiyun 				   CS35L36_ASP_TX_HIZ_MASK,
1193*4882a593Smuzhiyun 				   CS35L36_ASP_TX_HIZ_MASK);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	if (cs35l36->pdata.imon_pol_inv)
1196*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_VI_SPKMON_FILT,
1197*4882a593Smuzhiyun 				   CS35L36_IMON_POL_MASK, 0);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	if (cs35l36->pdata.vmon_pol_inv)
1200*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_VI_SPKMON_FILT,
1201*4882a593Smuzhiyun 				   CS35L36_VMON_POL_MASK, 0);
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	if (cs35l36->pdata.bst_vctl)
1204*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_VCTRL1,
1205*4882a593Smuzhiyun 				   CS35L35_BSTCVRT_CTL_MASK,
1206*4882a593Smuzhiyun 				   cs35l36->pdata.bst_vctl);
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	if (cs35l36->pdata.bst_vctl_sel)
1209*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_VCTRL2,
1210*4882a593Smuzhiyun 				   CS35L35_BSTCVRT_CTL_SEL_MASK,
1211*4882a593Smuzhiyun 				   cs35l36->pdata.bst_vctl_sel);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	if (cs35l36->pdata.bst_ipk)
1214*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_PEAK_CUR,
1215*4882a593Smuzhiyun 				   CS35L36_BST_IPK_MASK,
1216*4882a593Smuzhiyun 				   cs35l36->pdata.bst_ipk);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (cs35l36->pdata.boost_ind) {
1219*4882a593Smuzhiyun 		ret = cs35l36_boost_inductor(cs35l36, cs35l36->pdata.boost_ind);
1220*4882a593Smuzhiyun 		if (ret < 0) {
1221*4882a593Smuzhiyun 			dev_err(cs35l36->dev,
1222*4882a593Smuzhiyun 				"Boost inductor config failed(%d)\n", ret);
1223*4882a593Smuzhiyun 			return ret;
1224*4882a593Smuzhiyun 		}
1225*4882a593Smuzhiyun 	}
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	if (cs35l36->pdata.temp_warn_thld)
1228*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_DTEMP_WARN_THLD,
1229*4882a593Smuzhiyun 				   CS35L36_TEMP_THLD_MASK,
1230*4882a593Smuzhiyun 				   cs35l36->pdata.temp_warn_thld);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	if (cs35l36->pdata.irq_drv_sel)
1233*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PAD_INTERFACE,
1234*4882a593Smuzhiyun 				   CS35L36_INT_DRV_SEL_MASK,
1235*4882a593Smuzhiyun 				   cs35l36->pdata.irq_drv_sel <<
1236*4882a593Smuzhiyun 				   CS35L36_INT_DRV_SEL_SHIFT);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	if (cs35l36->pdata.irq_gpio_sel)
1239*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PAD_INTERFACE,
1240*4882a593Smuzhiyun 				   CS35L36_INT_GPIO_SEL_MASK,
1241*4882a593Smuzhiyun 				   cs35l36->pdata.irq_gpio_sel <<
1242*4882a593Smuzhiyun 				   CS35L36_INT_GPIO_SEL_SHIFT);
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	/*
1245*4882a593Smuzhiyun 	 * Rev B0 has 2 versions
1246*4882a593Smuzhiyun 	 * L36 is 10V
1247*4882a593Smuzhiyun 	 * L37 is 12V
1248*4882a593Smuzhiyun 	 * If L36 we need to clamp some values for safety
1249*4882a593Smuzhiyun 	 * after probe has setup dt values. We want to make
1250*4882a593Smuzhiyun 	 * sure we dont miss any values set in probe
1251*4882a593Smuzhiyun 	 */
1252*4882a593Smuzhiyun 	if (cs35l36->chip_version == CS35L36_10V_L36) {
1253*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap,
1254*4882a593Smuzhiyun 				   CS35L36_BSTCVRT_OVERVOLT_CTRL,
1255*4882a593Smuzhiyun 				   CS35L36_BST_OVP_THLD_MASK,
1256*4882a593Smuzhiyun 				   CS35L36_BST_OVP_THLD_11V);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1259*4882a593Smuzhiyun 			     CS35L36_TEST_UNLOCK1);
1260*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1261*4882a593Smuzhiyun 			     CS35L36_TEST_UNLOCK2);
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BST_ANA2_TEST,
1264*4882a593Smuzhiyun 				   CS35L36_BST_OVP_TRIM_MASK,
1265*4882a593Smuzhiyun 				   CS35L36_BST_OVP_TRIM_11V <<
1266*4882a593Smuzhiyun 				   CS35L36_BST_OVP_TRIM_SHIFT);
1267*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_VCTRL2,
1268*4882a593Smuzhiyun 				   CS35L36_BST_CTRL_LIM_MASK,
1269*4882a593Smuzhiyun 				   1 << CS35L36_BST_CTRL_LIM_SHIFT);
1270*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_BSTCVRT_VCTRL1,
1271*4882a593Smuzhiyun 				   CS35L35_BSTCVRT_CTL_MASK,
1272*4882a593Smuzhiyun 				   CS35L36_BST_CTRL_10V_CLAMP);
1273*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1274*4882a593Smuzhiyun 			     CS35L36_TEST_LOCK1);
1275*4882a593Smuzhiyun 		regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1276*4882a593Smuzhiyun 			     CS35L36_TEST_LOCK2);
1277*4882a593Smuzhiyun 	}
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	/*
1280*4882a593Smuzhiyun 	 * RevA and B require the disabling of
1281*4882a593Smuzhiyun 	 * SYNC_GLOBAL_OVR when GLOBAL_EN = 0.
1282*4882a593Smuzhiyun 	 * Just turn it off from default
1283*4882a593Smuzhiyun 	 */
1284*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_CTRL_OVRRIDE,
1285*4882a593Smuzhiyun 			   CS35L36_SYNC_GLOBAL_OVR_MASK,
1286*4882a593Smuzhiyun 			   0 << CS35L36_SYNC_GLOBAL_OVR_SHIFT);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	return 0;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_cs35l36 = {
1292*4882a593Smuzhiyun 	.probe			= &cs35l36_component_probe,
1293*4882a593Smuzhiyun 	.set_sysclk		= cs35l36_component_set_sysclk,
1294*4882a593Smuzhiyun 	.dapm_widgets		= cs35l36_dapm_widgets,
1295*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(cs35l36_dapm_widgets),
1296*4882a593Smuzhiyun 	.dapm_routes		= cs35l36_audio_map,
1297*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(cs35l36_audio_map),
1298*4882a593Smuzhiyun 	.controls		= cs35l36_aud_controls,
1299*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(cs35l36_aud_controls),
1300*4882a593Smuzhiyun 	.idle_bias_on		= 1,
1301*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
1302*4882a593Smuzhiyun 	.endianness		= 1,
1303*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
1304*4882a593Smuzhiyun };
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun static struct regmap_config cs35l36_regmap = {
1307*4882a593Smuzhiyun 	.reg_bits = 32,
1308*4882a593Smuzhiyun 	.val_bits = 32,
1309*4882a593Smuzhiyun 	.reg_stride = 4,
1310*4882a593Smuzhiyun 	.max_register = CS35L36_PAC_PMEM_WORD1023,
1311*4882a593Smuzhiyun 	.reg_defaults = cs35l36_reg,
1312*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(cs35l36_reg),
1313*4882a593Smuzhiyun 	.precious_reg = cs35l36_precious_reg,
1314*4882a593Smuzhiyun 	.volatile_reg = cs35l36_volatile_reg,
1315*4882a593Smuzhiyun 	.readable_reg = cs35l36_readable_reg,
1316*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
1317*4882a593Smuzhiyun };
1318*4882a593Smuzhiyun 
cs35l36_irq(int irq,void * data)1319*4882a593Smuzhiyun static irqreturn_t cs35l36_irq(int irq, void *data)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun 	struct cs35l36_private *cs35l36 = data;
1322*4882a593Smuzhiyun 	unsigned int status[4];
1323*4882a593Smuzhiyun 	unsigned int masks[4];
1324*4882a593Smuzhiyun 	int ret = IRQ_NONE;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	/* ack the irq by reading all status registers */
1327*4882a593Smuzhiyun 	regmap_bulk_read(cs35l36->regmap, CS35L36_INT1_STATUS, status,
1328*4882a593Smuzhiyun 			 ARRAY_SIZE(status));
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	regmap_bulk_read(cs35l36->regmap, CS35L36_INT1_MASK, masks,
1331*4882a593Smuzhiyun 			 ARRAY_SIZE(masks));
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	/* Check to see if unmasked bits are active */
1334*4882a593Smuzhiyun 	if (!(status[0] & ~masks[0]) && !(status[1] & ~masks[1]) &&
1335*4882a593Smuzhiyun 		!(status[2] & ~masks[2]) && !(status[3] & ~masks[3])) {
1336*4882a593Smuzhiyun 		return IRQ_NONE;
1337*4882a593Smuzhiyun 	}
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	/*
1340*4882a593Smuzhiyun 	 * The following interrupts require a
1341*4882a593Smuzhiyun 	 * protection release cycle to get the
1342*4882a593Smuzhiyun 	 * speaker out of Safe-Mode.
1343*4882a593Smuzhiyun 	 */
1344*4882a593Smuzhiyun 	if (status[2] & CS35L36_AMP_SHORT_ERR) {
1345*4882a593Smuzhiyun 		dev_crit(cs35l36->dev, "Amp short error\n");
1346*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1347*4882a593Smuzhiyun 				   CS35L36_AMP_SHORT_ERR_RLS, 0);
1348*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1349*4882a593Smuzhiyun 				   CS35L36_AMP_SHORT_ERR_RLS,
1350*4882a593Smuzhiyun 				   CS35L36_AMP_SHORT_ERR_RLS);
1351*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1352*4882a593Smuzhiyun 				   CS35L36_AMP_SHORT_ERR_RLS, 0);
1353*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_INT3_STATUS,
1354*4882a593Smuzhiyun 				   CS35L36_AMP_SHORT_ERR,
1355*4882a593Smuzhiyun 				   CS35L36_AMP_SHORT_ERR);
1356*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1357*4882a593Smuzhiyun 	}
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	if (status[0] & CS35L36_TEMP_WARN) {
1360*4882a593Smuzhiyun 		dev_crit(cs35l36->dev, "Over temperature warning\n");
1361*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1362*4882a593Smuzhiyun 				   CS35L36_TEMP_WARN_ERR_RLS, 0);
1363*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1364*4882a593Smuzhiyun 				   CS35L36_TEMP_WARN_ERR_RLS,
1365*4882a593Smuzhiyun 				   CS35L36_TEMP_WARN_ERR_RLS);
1366*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1367*4882a593Smuzhiyun 				   CS35L36_TEMP_WARN_ERR_RLS, 0);
1368*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_INT1_STATUS,
1369*4882a593Smuzhiyun 				   CS35L36_TEMP_WARN, CS35L36_TEMP_WARN);
1370*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1371*4882a593Smuzhiyun 	}
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	if (status[0] & CS35L36_TEMP_ERR) {
1374*4882a593Smuzhiyun 		dev_crit(cs35l36->dev, "Over temperature error\n");
1375*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1376*4882a593Smuzhiyun 				   CS35L36_TEMP_ERR_RLS, 0);
1377*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1378*4882a593Smuzhiyun 				   CS35L36_TEMP_ERR_RLS, CS35L36_TEMP_ERR_RLS);
1379*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1380*4882a593Smuzhiyun 				   CS35L36_TEMP_ERR_RLS, 0);
1381*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_INT1_STATUS,
1382*4882a593Smuzhiyun 				   CS35L36_TEMP_ERR, CS35L36_TEMP_ERR);
1383*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1384*4882a593Smuzhiyun 	}
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	if (status[0] & CS35L36_BST_OVP_ERR) {
1387*4882a593Smuzhiyun 		dev_crit(cs35l36->dev, "VBST Over Voltage error\n");
1388*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1389*4882a593Smuzhiyun 				   CS35L36_TEMP_ERR_RLS, 0);
1390*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1391*4882a593Smuzhiyun 				   CS35L36_TEMP_ERR_RLS, CS35L36_TEMP_ERR_RLS);
1392*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1393*4882a593Smuzhiyun 				   CS35L36_TEMP_ERR_RLS, 0);
1394*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_INT1_STATUS,
1395*4882a593Smuzhiyun 				   CS35L36_BST_OVP_ERR, CS35L36_BST_OVP_ERR);
1396*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1397*4882a593Smuzhiyun 	}
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	if (status[0] & CS35L36_BST_DCM_UVP_ERR) {
1400*4882a593Smuzhiyun 		dev_crit(cs35l36->dev, "DCM VBST Under Voltage Error\n");
1401*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1402*4882a593Smuzhiyun 				   CS35L36_BST_UVP_ERR_RLS, 0);
1403*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1404*4882a593Smuzhiyun 				   CS35L36_BST_UVP_ERR_RLS,
1405*4882a593Smuzhiyun 				   CS35L36_BST_UVP_ERR_RLS);
1406*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1407*4882a593Smuzhiyun 				   CS35L36_BST_UVP_ERR_RLS, 0);
1408*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_INT1_STATUS,
1409*4882a593Smuzhiyun 				   CS35L36_BST_DCM_UVP_ERR,
1410*4882a593Smuzhiyun 				   CS35L36_BST_DCM_UVP_ERR);
1411*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1412*4882a593Smuzhiyun 	}
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	if (status[0] & CS35L36_BST_SHORT_ERR) {
1415*4882a593Smuzhiyun 		dev_crit(cs35l36->dev, "LBST SHORT error!\n");
1416*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1417*4882a593Smuzhiyun 				   CS35L36_BST_SHORT_ERR_RLS, 0);
1418*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1419*4882a593Smuzhiyun 				   CS35L36_BST_SHORT_ERR_RLS,
1420*4882a593Smuzhiyun 				   CS35L36_BST_SHORT_ERR_RLS);
1421*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_PROTECT_REL_ERR,
1422*4882a593Smuzhiyun 				   CS35L36_BST_SHORT_ERR_RLS, 0);
1423*4882a593Smuzhiyun 		regmap_update_bits(cs35l36->regmap, CS35L36_INT1_STATUS,
1424*4882a593Smuzhiyun 				   CS35L36_BST_SHORT_ERR,
1425*4882a593Smuzhiyun 				   CS35L36_BST_SHORT_ERR);
1426*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1427*4882a593Smuzhiyun 	}
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	return ret;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun 
cs35l36_handle_of_data(struct i2c_client * i2c_client,struct cs35l36_platform_data * pdata)1432*4882a593Smuzhiyun static int cs35l36_handle_of_data(struct i2c_client *i2c_client,
1433*4882a593Smuzhiyun 				struct cs35l36_platform_data *pdata)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun 	struct device_node *np = i2c_client->dev.of_node;
1436*4882a593Smuzhiyun 	struct cs35l36_vpbr_cfg *vpbr_config = &pdata->vpbr_config;
1437*4882a593Smuzhiyun 	struct device_node *vpbr_node;
1438*4882a593Smuzhiyun 	unsigned int val;
1439*4882a593Smuzhiyun 	int ret;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	if (!np)
1442*4882a593Smuzhiyun 		return 0;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "cirrus,boost-ctl-millivolt", &val);
1445*4882a593Smuzhiyun 	if (!ret) {
1446*4882a593Smuzhiyun 		if (val < 2550 || val > 12000) {
1447*4882a593Smuzhiyun 			dev_err(&i2c_client->dev,
1448*4882a593Smuzhiyun 				"Invalid Boost Voltage %d mV\n", val);
1449*4882a593Smuzhiyun 			return -EINVAL;
1450*4882a593Smuzhiyun 		}
1451*4882a593Smuzhiyun 		pdata->bst_vctl = (((val - 2550) / 100) + 1) << 1;
1452*4882a593Smuzhiyun 	} else {
1453*4882a593Smuzhiyun 		dev_err(&i2c_client->dev,
1454*4882a593Smuzhiyun 			"Unable to find required parameter 'cirrus,boost-ctl-millivolt'");
1455*4882a593Smuzhiyun 		return -EINVAL;
1456*4882a593Smuzhiyun 	}
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "cirrus,boost-ctl-select", &val);
1459*4882a593Smuzhiyun 	if (!ret)
1460*4882a593Smuzhiyun 		pdata->bst_vctl_sel = val | CS35L36_VALID_PDATA;
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "cirrus,boost-peak-milliamp", &val);
1463*4882a593Smuzhiyun 	if (!ret) {
1464*4882a593Smuzhiyun 		if (val < 1600 || val > 4500) {
1465*4882a593Smuzhiyun 			dev_err(&i2c_client->dev,
1466*4882a593Smuzhiyun 				"Invalid Boost Peak Current %u mA\n", val);
1467*4882a593Smuzhiyun 			return -EINVAL;
1468*4882a593Smuzhiyun 		}
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 		pdata->bst_ipk = (val - 1600) / 50;
1471*4882a593Smuzhiyun 	} else {
1472*4882a593Smuzhiyun 		dev_err(&i2c_client->dev,
1473*4882a593Smuzhiyun 			"Unable to find required parameter 'cirrus,boost-peak-milliamp'");
1474*4882a593Smuzhiyun 		return -EINVAL;
1475*4882a593Smuzhiyun 	}
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	pdata->multi_amp_mode = of_property_read_bool(np,
1478*4882a593Smuzhiyun 					"cirrus,multi-amp-mode");
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	pdata->dcm_mode = of_property_read_bool(np,
1481*4882a593Smuzhiyun 					"cirrus,dcm-mode-enable");
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	pdata->amp_pcm_inv = of_property_read_bool(np,
1484*4882a593Smuzhiyun 					"cirrus,amp-pcm-inv");
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	pdata->imon_pol_inv = of_property_read_bool(np,
1487*4882a593Smuzhiyun 					"cirrus,imon-pol-inv");
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	pdata->vmon_pol_inv = of_property_read_bool(np,
1490*4882a593Smuzhiyun 					"cirrus,vmon-pol-inv");
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	if (of_property_read_u32(np, "cirrus,temp-warn-threshold", &val) >= 0)
1493*4882a593Smuzhiyun 		pdata->temp_warn_thld = val | CS35L36_VALID_PDATA;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	if (of_property_read_u32(np, "cirrus,boost-ind-nanohenry", &val) >= 0) {
1496*4882a593Smuzhiyun 		pdata->boost_ind = val;
1497*4882a593Smuzhiyun 	} else {
1498*4882a593Smuzhiyun 		dev_err(&i2c_client->dev, "Inductor not specified.\n");
1499*4882a593Smuzhiyun 		return -EINVAL;
1500*4882a593Smuzhiyun 	}
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	if (of_property_read_u32(np, "cirrus,irq-drive-select", &val) >= 0)
1503*4882a593Smuzhiyun 		pdata->irq_drv_sel = val | CS35L36_VALID_PDATA;
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	if (of_property_read_u32(np, "cirrus,irq-gpio-select", &val) >= 0)
1506*4882a593Smuzhiyun 		pdata->irq_gpio_sel = val | CS35L36_VALID_PDATA;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	/* VPBR Config */
1509*4882a593Smuzhiyun 	vpbr_node = of_get_child_by_name(np, "cirrus,vpbr-config");
1510*4882a593Smuzhiyun 	vpbr_config->is_present = vpbr_node ? true : false;
1511*4882a593Smuzhiyun 	if (vpbr_config->is_present) {
1512*4882a593Smuzhiyun 		if (of_property_read_u32(vpbr_node, "cirrus,vpbr-en",
1513*4882a593Smuzhiyun 					 &val) >= 0)
1514*4882a593Smuzhiyun 			vpbr_config->vpbr_en = val;
1515*4882a593Smuzhiyun 		if (of_property_read_u32(vpbr_node, "cirrus,vpbr-thld",
1516*4882a593Smuzhiyun 					 &val) >= 0)
1517*4882a593Smuzhiyun 			vpbr_config->vpbr_thld = val;
1518*4882a593Smuzhiyun 		if (of_property_read_u32(vpbr_node, "cirrus,vpbr-atk-rate",
1519*4882a593Smuzhiyun 					 &val) >= 0)
1520*4882a593Smuzhiyun 			vpbr_config->vpbr_atk_rate = val;
1521*4882a593Smuzhiyun 		if (of_property_read_u32(vpbr_node, "cirrus,vpbr-atk-vol",
1522*4882a593Smuzhiyun 					 &val) >= 0)
1523*4882a593Smuzhiyun 			vpbr_config->vpbr_atk_vol = val;
1524*4882a593Smuzhiyun 		if (of_property_read_u32(vpbr_node, "cirrus,vpbr-max-attn",
1525*4882a593Smuzhiyun 					 &val) >= 0)
1526*4882a593Smuzhiyun 			vpbr_config->vpbr_max_attn = val;
1527*4882a593Smuzhiyun 		if (of_property_read_u32(vpbr_node, "cirrus,vpbr-wait",
1528*4882a593Smuzhiyun 					 &val) >= 0)
1529*4882a593Smuzhiyun 			vpbr_config->vpbr_wait = val;
1530*4882a593Smuzhiyun 		if (of_property_read_u32(vpbr_node, "cirrus,vpbr-rel-rate",
1531*4882a593Smuzhiyun 					 &val) >= 0)
1532*4882a593Smuzhiyun 			vpbr_config->vpbr_rel_rate = val;
1533*4882a593Smuzhiyun 		if (of_property_read_u32(vpbr_node, "cirrus,vpbr-mute-en",
1534*4882a593Smuzhiyun 					 &val) >= 0)
1535*4882a593Smuzhiyun 			vpbr_config->vpbr_mute_en = val;
1536*4882a593Smuzhiyun 	}
1537*4882a593Smuzhiyun 	of_node_put(vpbr_node);
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	return 0;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun 
cs35l36_pac(struct cs35l36_private * cs35l36)1542*4882a593Smuzhiyun static int cs35l36_pac(struct cs35l36_private *cs35l36)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun 	int ret, count;
1545*4882a593Smuzhiyun 	unsigned int val;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	if (cs35l36->rev_id != CS35L36_REV_B0)
1548*4882a593Smuzhiyun 		return 0;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	/*
1551*4882a593Smuzhiyun 	 * Magic code for internal PAC
1552*4882a593Smuzhiyun 	 */
1553*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1554*4882a593Smuzhiyun 		     CS35L36_TEST_UNLOCK1);
1555*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1556*4882a593Smuzhiyun 		     CS35L36_TEST_UNLOCK2);
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	usleep_range(9500, 10500);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_PAC_CTL1,
1561*4882a593Smuzhiyun 		     CS35L36_PAC_RESET);
1562*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_PAC_CTL3,
1563*4882a593Smuzhiyun 		     CS35L36_PAC_MEM_ACCESS);
1564*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_PAC_PMEM_WORD0,
1565*4882a593Smuzhiyun 		     CS35L36_B0_PAC_PATCH);
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_PAC_CTL3,
1568*4882a593Smuzhiyun 		     CS35L36_PAC_MEM_ACCESS_CLR);
1569*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_PAC_CTL1,
1570*4882a593Smuzhiyun 		     CS35L36_PAC_ENABLE_MASK);
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	usleep_range(9500, 10500);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	ret = regmap_read(cs35l36->regmap, CS35L36_INT4_STATUS, &val);
1575*4882a593Smuzhiyun 	if (ret < 0) {
1576*4882a593Smuzhiyun 		dev_err(cs35l36->dev, "Failed to read int4_status %d\n", ret);
1577*4882a593Smuzhiyun 		return ret;
1578*4882a593Smuzhiyun 	}
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	count = 0;
1581*4882a593Smuzhiyun 	while (!(val & CS35L36_MCU_CONFIG_CLR)) {
1582*4882a593Smuzhiyun 		usleep_range(100, 200);
1583*4882a593Smuzhiyun 		count++;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 		ret = regmap_read(cs35l36->regmap, CS35L36_INT4_STATUS,
1586*4882a593Smuzhiyun 				  &val);
1587*4882a593Smuzhiyun 		if (ret < 0) {
1588*4882a593Smuzhiyun 			dev_err(cs35l36->dev, "Failed to read int4_status %d\n",
1589*4882a593Smuzhiyun 				ret);
1590*4882a593Smuzhiyun 			return ret;
1591*4882a593Smuzhiyun 		}
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 		if (count >= 100)
1594*4882a593Smuzhiyun 			return -EINVAL;
1595*4882a593Smuzhiyun 	}
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_INT4_STATUS,
1598*4882a593Smuzhiyun 		     CS35L36_MCU_CONFIG_CLR);
1599*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_PAC_CTL1,
1600*4882a593Smuzhiyun 			   CS35L36_PAC_ENABLE_MASK, 0);
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1603*4882a593Smuzhiyun 		     CS35L36_TEST_LOCK1);
1604*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_TESTKEY_CTRL,
1605*4882a593Smuzhiyun 		     CS35L36_TEST_LOCK2);
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	return 0;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun 
cs35l36_apply_vpbr_config(struct cs35l36_private * cs35l36)1610*4882a593Smuzhiyun static void cs35l36_apply_vpbr_config(struct cs35l36_private *cs35l36)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun 	struct cs35l36_platform_data *pdata = &cs35l36->pdata;
1613*4882a593Smuzhiyun 	struct cs35l36_vpbr_cfg *vpbr_config = &pdata->vpbr_config;
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_PWR_CTRL3,
1616*4882a593Smuzhiyun 			   CS35L36_VPBR_EN_MASK,
1617*4882a593Smuzhiyun 			   vpbr_config->vpbr_en <<
1618*4882a593Smuzhiyun 			   CS35L36_VPBR_EN_SHIFT);
1619*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_VPBR_CFG,
1620*4882a593Smuzhiyun 			   CS35L36_VPBR_THLD_MASK,
1621*4882a593Smuzhiyun 			   vpbr_config->vpbr_thld <<
1622*4882a593Smuzhiyun 			   CS35L36_VPBR_THLD_SHIFT);
1623*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_VPBR_CFG,
1624*4882a593Smuzhiyun 			   CS35L36_VPBR_MAX_ATTN_MASK,
1625*4882a593Smuzhiyun 			   vpbr_config->vpbr_max_attn <<
1626*4882a593Smuzhiyun 			   CS35L36_VPBR_MAX_ATTN_SHIFT);
1627*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_VPBR_CFG,
1628*4882a593Smuzhiyun 			   CS35L36_VPBR_ATK_VOL_MASK,
1629*4882a593Smuzhiyun 			   vpbr_config->vpbr_atk_vol <<
1630*4882a593Smuzhiyun 			   CS35L36_VPBR_ATK_VOL_SHIFT);
1631*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_VPBR_CFG,
1632*4882a593Smuzhiyun 			   CS35L36_VPBR_ATK_RATE_MASK,
1633*4882a593Smuzhiyun 			   vpbr_config->vpbr_atk_rate <<
1634*4882a593Smuzhiyun 			   CS35L36_VPBR_ATK_RATE_SHIFT);
1635*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_VPBR_CFG,
1636*4882a593Smuzhiyun 			   CS35L36_VPBR_WAIT_MASK,
1637*4882a593Smuzhiyun 			   vpbr_config->vpbr_wait <<
1638*4882a593Smuzhiyun 			   CS35L36_VPBR_WAIT_SHIFT);
1639*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_VPBR_CFG,
1640*4882a593Smuzhiyun 			   CS35L36_VPBR_REL_RATE_MASK,
1641*4882a593Smuzhiyun 			   vpbr_config->vpbr_rel_rate <<
1642*4882a593Smuzhiyun 			   CS35L36_VPBR_REL_RATE_SHIFT);
1643*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_VPBR_CFG,
1644*4882a593Smuzhiyun 			   CS35L36_VPBR_MUTE_EN_MASK,
1645*4882a593Smuzhiyun 			   vpbr_config->vpbr_mute_en <<
1646*4882a593Smuzhiyun 			   CS35L36_VPBR_MUTE_EN_SHIFT);
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun static const struct reg_sequence cs35l36_reva0_errata_patch[] = {
1650*4882a593Smuzhiyun 	{ CS35L36_TESTKEY_CTRL,		CS35L36_TEST_UNLOCK1 },
1651*4882a593Smuzhiyun 	{ CS35L36_TESTKEY_CTRL,		CS35L36_TEST_UNLOCK2 },
1652*4882a593Smuzhiyun 	/* Errata Writes */
1653*4882a593Smuzhiyun 	{ CS35L36_OTP_CTRL1,		0x00002060 },
1654*4882a593Smuzhiyun 	{ CS35L36_OTP_CTRL2,		0x00000001 },
1655*4882a593Smuzhiyun 	{ CS35L36_OTP_CTRL1,		0x00002460 },
1656*4882a593Smuzhiyun 	{ CS35L36_OTP_CTRL2,		0x00000001 },
1657*4882a593Smuzhiyun 	{ 0x00002088,			0x012A1838 },
1658*4882a593Smuzhiyun 	{ 0x00003014,			0x0100EE0E },
1659*4882a593Smuzhiyun 	{ 0x00003008,			0x0008184A },
1660*4882a593Smuzhiyun 	{ 0x00007418,			0x509001C8 },
1661*4882a593Smuzhiyun 	{ 0x00007064,			0x0929A800 },
1662*4882a593Smuzhiyun 	{ 0x00002D10,			0x0002C01C },
1663*4882a593Smuzhiyun 	{ 0x0000410C,			0x00000A11 },
1664*4882a593Smuzhiyun 	{ 0x00006E08,			0x8B19140C },
1665*4882a593Smuzhiyun 	{ 0x00006454,			0x0300000A },
1666*4882a593Smuzhiyun 	{ CS35L36_AMP_NG_CTRL,		0x000020EF },
1667*4882a593Smuzhiyun 	{ 0x00007E34,			0x0000000E },
1668*4882a593Smuzhiyun 	{ 0x0000410C,			0x00000A11 },
1669*4882a593Smuzhiyun 	{ 0x00007410,			0x20514B00 },
1670*4882a593Smuzhiyun 	/* PAC Config */
1671*4882a593Smuzhiyun 	{ CS35L36_CTRL_OVRRIDE,		0x00000000 },
1672*4882a593Smuzhiyun 	{ CS35L36_PAC_INT0_CTRL,	0x00860001 },
1673*4882a593Smuzhiyun 	{ CS35L36_PAC_INT1_CTRL,	0x00860001 },
1674*4882a593Smuzhiyun 	{ CS35L36_PAC_INT2_CTRL,	0x00860001 },
1675*4882a593Smuzhiyun 	{ CS35L36_PAC_INT3_CTRL,	0x00860001 },
1676*4882a593Smuzhiyun 	{ CS35L36_PAC_INT4_CTRL,	0x00860001 },
1677*4882a593Smuzhiyun 	{ CS35L36_PAC_INT5_CTRL,	0x00860001 },
1678*4882a593Smuzhiyun 	{ CS35L36_PAC_INT6_CTRL,	0x00860001 },
1679*4882a593Smuzhiyun 	{ CS35L36_PAC_INT7_CTRL,	0x00860001 },
1680*4882a593Smuzhiyun 	{ CS35L36_PAC_INT_FLUSH_CTRL,	0x000000FF },
1681*4882a593Smuzhiyun 	{ CS35L36_TESTKEY_CTRL,		CS35L36_TEST_LOCK1 },
1682*4882a593Smuzhiyun 	{ CS35L36_TESTKEY_CTRL,		CS35L36_TEST_LOCK2 },
1683*4882a593Smuzhiyun };
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun static const struct reg_sequence cs35l36_revb0_errata_patch[] = {
1686*4882a593Smuzhiyun 	{ CS35L36_TESTKEY_CTRL,	CS35L36_TEST_UNLOCK1 },
1687*4882a593Smuzhiyun 	{ CS35L36_TESTKEY_CTRL, CS35L36_TEST_UNLOCK2 },
1688*4882a593Smuzhiyun 	{ 0x00007064,		0x0929A800 },
1689*4882a593Smuzhiyun 	{ 0x00007850,		0x00002FA9 },
1690*4882a593Smuzhiyun 	{ 0x00007854,		0x0003F1D5 },
1691*4882a593Smuzhiyun 	{ 0x00007858,		0x0003F5E3 },
1692*4882a593Smuzhiyun 	{ 0x0000785C,		0x00001137 },
1693*4882a593Smuzhiyun 	{ 0x00007860,		0x0001A7A5 },
1694*4882a593Smuzhiyun 	{ 0x00007864,		0x0002F16A },
1695*4882a593Smuzhiyun 	{ 0x00007868,		0x00003E21 },
1696*4882a593Smuzhiyun 	{ 0x00007848,		0x00000001 },
1697*4882a593Smuzhiyun 	{ 0x00003854,		0x05180240 },
1698*4882a593Smuzhiyun 	{ 0x00007418,		0x509001C8 },
1699*4882a593Smuzhiyun 	{ 0x0000394C,		0x028764BD },
1700*4882a593Smuzhiyun 	{ CS35L36_TESTKEY_CTRL,	CS35L36_TEST_LOCK1 },
1701*4882a593Smuzhiyun 	{ CS35L36_TESTKEY_CTRL, CS35L36_TEST_LOCK2 },
1702*4882a593Smuzhiyun };
1703*4882a593Smuzhiyun 
cs35l36_i2c_probe(struct i2c_client * i2c_client,const struct i2c_device_id * id)1704*4882a593Smuzhiyun static int cs35l36_i2c_probe(struct i2c_client *i2c_client,
1705*4882a593Smuzhiyun 			      const struct i2c_device_id *id)
1706*4882a593Smuzhiyun {
1707*4882a593Smuzhiyun 	struct cs35l36_private *cs35l36;
1708*4882a593Smuzhiyun 	struct device *dev = &i2c_client->dev;
1709*4882a593Smuzhiyun 	struct cs35l36_platform_data *pdata = dev_get_platdata(dev);
1710*4882a593Smuzhiyun 	struct irq_data *irq_d;
1711*4882a593Smuzhiyun 	int ret, irq_pol, chip_irq_pol, i;
1712*4882a593Smuzhiyun 	u32 reg_id, reg_revid, l37_id_reg;
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	cs35l36 = devm_kzalloc(dev, sizeof(struct cs35l36_private), GFP_KERNEL);
1715*4882a593Smuzhiyun 	if (!cs35l36)
1716*4882a593Smuzhiyun 		return -ENOMEM;
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	cs35l36->dev = dev;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	i2c_set_clientdata(i2c_client, cs35l36);
1721*4882a593Smuzhiyun 	cs35l36->regmap = devm_regmap_init_i2c(i2c_client, &cs35l36_regmap);
1722*4882a593Smuzhiyun 	if (IS_ERR(cs35l36->regmap)) {
1723*4882a593Smuzhiyun 		ret = PTR_ERR(cs35l36->regmap);
1724*4882a593Smuzhiyun 		dev_err(dev, "regmap_init() failed: %d\n", ret);
1725*4882a593Smuzhiyun 		goto err;
1726*4882a593Smuzhiyun 	}
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	cs35l36->num_supplies = ARRAY_SIZE(cs35l36_supplies);
1729*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cs35l36_supplies); i++)
1730*4882a593Smuzhiyun 		cs35l36->supplies[i].supply = cs35l36_supplies[i];
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(dev, cs35l36->num_supplies,
1733*4882a593Smuzhiyun 				      cs35l36->supplies);
1734*4882a593Smuzhiyun 	if (ret != 0) {
1735*4882a593Smuzhiyun 		dev_err(dev, "Failed to request core supplies: %d\n", ret);
1736*4882a593Smuzhiyun 		return ret;
1737*4882a593Smuzhiyun 	}
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	if (pdata) {
1740*4882a593Smuzhiyun 		cs35l36->pdata = *pdata;
1741*4882a593Smuzhiyun 	} else {
1742*4882a593Smuzhiyun 		pdata = devm_kzalloc(dev, sizeof(struct cs35l36_platform_data),
1743*4882a593Smuzhiyun 				     GFP_KERNEL);
1744*4882a593Smuzhiyun 		if (!pdata)
1745*4882a593Smuzhiyun 			return -ENOMEM;
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 		if (i2c_client->dev.of_node) {
1748*4882a593Smuzhiyun 			ret = cs35l36_handle_of_data(i2c_client, pdata);
1749*4882a593Smuzhiyun 			if (ret != 0)
1750*4882a593Smuzhiyun 				return ret;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 		}
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 		cs35l36->pdata = *pdata;
1755*4882a593Smuzhiyun 	}
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	ret = regulator_bulk_enable(cs35l36->num_supplies, cs35l36->supplies);
1758*4882a593Smuzhiyun 	if (ret != 0) {
1759*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable core supplies: %d\n", ret);
1760*4882a593Smuzhiyun 		return ret;
1761*4882a593Smuzhiyun 	}
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	/* returning NULL can be an option if in stereo mode */
1764*4882a593Smuzhiyun 	cs35l36->reset_gpio = devm_gpiod_get_optional(dev, "reset",
1765*4882a593Smuzhiyun 						      GPIOD_OUT_LOW);
1766*4882a593Smuzhiyun 	if (IS_ERR(cs35l36->reset_gpio)) {
1767*4882a593Smuzhiyun 		ret = PTR_ERR(cs35l36->reset_gpio);
1768*4882a593Smuzhiyun 		cs35l36->reset_gpio = NULL;
1769*4882a593Smuzhiyun 		if (ret == -EBUSY) {
1770*4882a593Smuzhiyun 			dev_info(dev, "Reset line busy, assuming shared reset\n");
1771*4882a593Smuzhiyun 		} else {
1772*4882a593Smuzhiyun 			dev_err(dev, "Failed to get reset GPIO: %d\n", ret);
1773*4882a593Smuzhiyun 			goto err_disable_regs;
1774*4882a593Smuzhiyun 		}
1775*4882a593Smuzhiyun 	}
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	if (cs35l36->reset_gpio)
1778*4882a593Smuzhiyun 		gpiod_set_value_cansleep(cs35l36->reset_gpio, 1);
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	usleep_range(2000, 2100);
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	/* initialize amplifier */
1783*4882a593Smuzhiyun 	ret = regmap_read(cs35l36->regmap, CS35L36_SW_RESET, &reg_id);
1784*4882a593Smuzhiyun 	if (ret < 0) {
1785*4882a593Smuzhiyun 		dev_err(dev, "Get Device ID failed %d\n", ret);
1786*4882a593Smuzhiyun 		goto err;
1787*4882a593Smuzhiyun 	}
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	if (reg_id != CS35L36_CHIP_ID) {
1790*4882a593Smuzhiyun 		dev_err(dev, "Device ID (%X). Expected ID %X\n", reg_id,
1791*4882a593Smuzhiyun 			CS35L36_CHIP_ID);
1792*4882a593Smuzhiyun 		ret = -ENODEV;
1793*4882a593Smuzhiyun 		goto err;
1794*4882a593Smuzhiyun 	}
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	ret = regmap_read(cs35l36->regmap, CS35L36_REV_ID, &reg_revid);
1797*4882a593Smuzhiyun 	if (ret < 0) {
1798*4882a593Smuzhiyun 		dev_err(&i2c_client->dev, "Get Revision ID failed %d\n", ret);
1799*4882a593Smuzhiyun 		goto err;
1800*4882a593Smuzhiyun 	}
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	cs35l36->rev_id = reg_revid >> 8;
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	ret = regmap_read(cs35l36->regmap, CS35L36_OTP_MEM30, &l37_id_reg);
1805*4882a593Smuzhiyun 	if (ret < 0) {
1806*4882a593Smuzhiyun 		dev_err(&i2c_client->dev, "Failed to read otp_id Register %d\n",
1807*4882a593Smuzhiyun 			ret);
1808*4882a593Smuzhiyun 		return ret;
1809*4882a593Smuzhiyun 	}
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	if ((l37_id_reg & CS35L36_OTP_REV_MASK) == CS35L36_OTP_REV_L37)
1812*4882a593Smuzhiyun 		cs35l36->chip_version = CS35L36_12V_L37;
1813*4882a593Smuzhiyun 	else
1814*4882a593Smuzhiyun 		cs35l36->chip_version = CS35L36_10V_L36;
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	switch (cs35l36->rev_id) {
1817*4882a593Smuzhiyun 	case CS35L36_REV_A0:
1818*4882a593Smuzhiyun 		ret = regmap_register_patch(cs35l36->regmap,
1819*4882a593Smuzhiyun 				cs35l36_reva0_errata_patch,
1820*4882a593Smuzhiyun 				ARRAY_SIZE(cs35l36_reva0_errata_patch));
1821*4882a593Smuzhiyun 		if (ret < 0) {
1822*4882a593Smuzhiyun 			dev_err(dev, "Failed to apply A0 errata patch %d\n",
1823*4882a593Smuzhiyun 				ret);
1824*4882a593Smuzhiyun 			goto err;
1825*4882a593Smuzhiyun 		}
1826*4882a593Smuzhiyun 		break;
1827*4882a593Smuzhiyun 	case CS35L36_REV_B0:
1828*4882a593Smuzhiyun 		ret = cs35l36_pac(cs35l36);
1829*4882a593Smuzhiyun 		if (ret < 0) {
1830*4882a593Smuzhiyun 			dev_err(dev, "Failed to Trim OTP %d\n", ret);
1831*4882a593Smuzhiyun 			goto err;
1832*4882a593Smuzhiyun 		}
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 		ret = regmap_register_patch(cs35l36->regmap,
1835*4882a593Smuzhiyun 				cs35l36_revb0_errata_patch,
1836*4882a593Smuzhiyun 				ARRAY_SIZE(cs35l36_revb0_errata_patch));
1837*4882a593Smuzhiyun 		if (ret < 0) {
1838*4882a593Smuzhiyun 			dev_err(dev, "Failed to apply B0 errata patch %d\n",
1839*4882a593Smuzhiyun 				ret);
1840*4882a593Smuzhiyun 			goto err;
1841*4882a593Smuzhiyun 		}
1842*4882a593Smuzhiyun 		break;
1843*4882a593Smuzhiyun 	}
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	if (pdata->vpbr_config.is_present)
1846*4882a593Smuzhiyun 		cs35l36_apply_vpbr_config(cs35l36);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	irq_d = irq_get_irq_data(i2c_client->irq);
1849*4882a593Smuzhiyun 	if (!irq_d) {
1850*4882a593Smuzhiyun 		dev_err(&i2c_client->dev, "Invalid IRQ: %d\n", i2c_client->irq);
1851*4882a593Smuzhiyun 		ret = -ENODEV;
1852*4882a593Smuzhiyun 		goto err;
1853*4882a593Smuzhiyun 	}
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	irq_pol = irqd_get_trigger_type(irq_d);
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	switch (irq_pol) {
1858*4882a593Smuzhiyun 	case IRQF_TRIGGER_FALLING:
1859*4882a593Smuzhiyun 	case IRQF_TRIGGER_LOW:
1860*4882a593Smuzhiyun 		chip_irq_pol = 0;
1861*4882a593Smuzhiyun 		break;
1862*4882a593Smuzhiyun 	case IRQF_TRIGGER_RISING:
1863*4882a593Smuzhiyun 	case IRQF_TRIGGER_HIGH:
1864*4882a593Smuzhiyun 		chip_irq_pol = 1;
1865*4882a593Smuzhiyun 		break;
1866*4882a593Smuzhiyun 	default:
1867*4882a593Smuzhiyun 		dev_err(cs35l36->dev, "Invalid IRQ polarity: %d\n", irq_pol);
1868*4882a593Smuzhiyun 		ret = -EINVAL;
1869*4882a593Smuzhiyun 		goto err;
1870*4882a593Smuzhiyun 	}
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_PAD_INTERFACE,
1873*4882a593Smuzhiyun 			   CS35L36_INT_POL_SEL_MASK,
1874*4882a593Smuzhiyun 			   chip_irq_pol << CS35L36_INT_POL_SEL_SHIFT);
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, i2c_client->irq, NULL, cs35l36_irq,
1877*4882a593Smuzhiyun 					IRQF_ONESHOT | irq_pol, "cs35l36",
1878*4882a593Smuzhiyun 					cs35l36);
1879*4882a593Smuzhiyun 	if (ret != 0) {
1880*4882a593Smuzhiyun 		dev_err(dev, "Failed to request IRQ: %d\n", ret);
1881*4882a593Smuzhiyun 		goto err;
1882*4882a593Smuzhiyun 	}
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	regmap_update_bits(cs35l36->regmap, CS35L36_PAD_INTERFACE,
1885*4882a593Smuzhiyun 			   CS35L36_INT_OUTPUT_EN_MASK, 1);
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	/* Set interrupt masks for critical errors */
1888*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_INT1_MASK,
1889*4882a593Smuzhiyun 		     CS35L36_INT1_MASK_DEFAULT);
1890*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_INT3_MASK,
1891*4882a593Smuzhiyun 		     CS35L36_INT3_MASK_DEFAULT);
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	dev_info(&i2c_client->dev, "Cirrus Logic CS35L%d, Revision: %02X\n",
1894*4882a593Smuzhiyun 		 cs35l36->chip_version, reg_revid >> 8);
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	ret =  devm_snd_soc_register_component(dev, &soc_component_dev_cs35l36,
1897*4882a593Smuzhiyun 					       cs35l36_dai,
1898*4882a593Smuzhiyun 					       ARRAY_SIZE(cs35l36_dai));
1899*4882a593Smuzhiyun 	if (ret < 0) {
1900*4882a593Smuzhiyun 		dev_err(dev, "%s: Register component failed %d\n", __func__,
1901*4882a593Smuzhiyun 			ret);
1902*4882a593Smuzhiyun 		goto err;
1903*4882a593Smuzhiyun 	}
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	return 0;
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun err:
1908*4882a593Smuzhiyun 	gpiod_set_value_cansleep(cs35l36->reset_gpio, 0);
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun err_disable_regs:
1911*4882a593Smuzhiyun 	regulator_bulk_disable(cs35l36->num_supplies, cs35l36->supplies);
1912*4882a593Smuzhiyun 	return ret;
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun 
cs35l36_i2c_remove(struct i2c_client * client)1915*4882a593Smuzhiyun static int cs35l36_i2c_remove(struct i2c_client *client)
1916*4882a593Smuzhiyun {
1917*4882a593Smuzhiyun 	struct cs35l36_private *cs35l36 = i2c_get_clientdata(client);
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	/* Reset interrupt masks for device removal */
1920*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_INT1_MASK,
1921*4882a593Smuzhiyun 		     CS35L36_INT1_MASK_RESET);
1922*4882a593Smuzhiyun 	regmap_write(cs35l36->regmap, CS35L36_INT3_MASK,
1923*4882a593Smuzhiyun 		     CS35L36_INT3_MASK_RESET);
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	if (cs35l36->reset_gpio)
1926*4882a593Smuzhiyun 		gpiod_set_value_cansleep(cs35l36->reset_gpio, 0);
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	regulator_bulk_disable(cs35l36->num_supplies, cs35l36->supplies);
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	return 0;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun static const struct of_device_id cs35l36_of_match[] = {
1933*4882a593Smuzhiyun 	{.compatible = "cirrus,cs35l36"},
1934*4882a593Smuzhiyun 	{},
1935*4882a593Smuzhiyun };
1936*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cs35l36_of_match);
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun static const struct i2c_device_id cs35l36_id[] = {
1939*4882a593Smuzhiyun 	{"cs35l36", 0},
1940*4882a593Smuzhiyun 	{}
1941*4882a593Smuzhiyun };
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, cs35l36_id);
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun static struct i2c_driver cs35l36_i2c_driver = {
1946*4882a593Smuzhiyun 	.driver = {
1947*4882a593Smuzhiyun 		.name = "cs35l36",
1948*4882a593Smuzhiyun 		.of_match_table = cs35l36_of_match,
1949*4882a593Smuzhiyun 	},
1950*4882a593Smuzhiyun 	.id_table = cs35l36_id,
1951*4882a593Smuzhiyun 	.probe = cs35l36_i2c_probe,
1952*4882a593Smuzhiyun 	.remove = cs35l36_i2c_remove,
1953*4882a593Smuzhiyun };
1954*4882a593Smuzhiyun module_i2c_driver(cs35l36_i2c_driver);
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC CS35L36 driver");
1957*4882a593Smuzhiyun MODULE_AUTHOR("James Schulman, Cirrus Logic Inc, <james.schulman@cirrus.com>");
1958*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1959