1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * cs35l33.h -- CS35L33 ALSA SoC audio driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2016 Cirrus Logic, Inc. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Author: Paul Handrigan <paul.handrigan@cirrus.com> 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __CS35L33_H__ 11*4882a593Smuzhiyun #define __CS35L33_H__ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #define CS35L33_CHIP_ID 0x00035A33 14*4882a593Smuzhiyun #define CS35L33_DEVID_AB 0x01 /* Device ID A & B [RO] */ 15*4882a593Smuzhiyun #define CS35L33_DEVID_CD 0x02 /* Device ID C & D [RO] */ 16*4882a593Smuzhiyun #define CS35L33_DEVID_E 0x03 /* Device ID E [RO] */ 17*4882a593Smuzhiyun #define CS35L33_FAB_ID 0x04 /* Fab ID [RO] */ 18*4882a593Smuzhiyun #define CS35L33_REV_ID 0x05 /* Revision ID [RO] */ 19*4882a593Smuzhiyun #define CS35L33_PWRCTL1 0x06 /* Power Ctl 1 */ 20*4882a593Smuzhiyun #define CS35L33_PWRCTL2 0x07 /* Power Ctl 2 */ 21*4882a593Smuzhiyun #define CS35L33_CLK_CTL 0x08 /* Clock Ctl */ 22*4882a593Smuzhiyun #define CS35L33_BST_PEAK_CTL 0x09 /* Max Current for Boost */ 23*4882a593Smuzhiyun #define CS35L33_PROTECT_CTL 0x0A /* Amp Protection Parameters */ 24*4882a593Smuzhiyun #define CS35L33_BST_CTL1 0x0B /* Boost Converter CTL1 */ 25*4882a593Smuzhiyun #define CS35L33_BST_CTL2 0x0C /* Boost Converter CTL2 */ 26*4882a593Smuzhiyun #define CS35L33_ADSP_CTL 0x0D /* Serial Port Control */ 27*4882a593Smuzhiyun #define CS35L33_ADC_CTL 0x0E /* ADC Control */ 28*4882a593Smuzhiyun #define CS35L33_DAC_CTL 0x0F /* DAC Control */ 29*4882a593Smuzhiyun #define CS35L33_DIG_VOL_CTL 0x10 /* Digital Volume CTL */ 30*4882a593Smuzhiyun #define CS35L33_CLASSD_CTL 0x11 /* Class D Amp CTL */ 31*4882a593Smuzhiyun #define CS35L33_AMP_CTL 0x12 /* Amp Gain/Protecton Release CTL */ 32*4882a593Smuzhiyun #define CS35L33_INT_MASK_1 0x13 /* Interrupt Mask 1 */ 33*4882a593Smuzhiyun #define CS35L33_INT_MASK_2 0x14 /* Interrupt Mask 2 */ 34*4882a593Smuzhiyun #define CS35L33_INT_STATUS_1 0x15 /* Interrupt Status 1 [RO] */ 35*4882a593Smuzhiyun #define CS35L33_INT_STATUS_2 0x16 /* Interrupt Status 2 [RO] */ 36*4882a593Smuzhiyun #define CS35L33_DIAG_LOCK 0x17 /* Diagnostic Mode Register Lock */ 37*4882a593Smuzhiyun #define CS35L33_DIAG_CTRL_1 0x18 /* Diagnostic Mode Register Control */ 38*4882a593Smuzhiyun #define CS35L33_DIAG_CTRL_2 0x19 /* Diagnostic Mode Register Control 2 */ 39*4882a593Smuzhiyun #define CS35L33_HG_MEMLDO_CTL 0x23 /* H/G Memory/LDO CTL */ 40*4882a593Smuzhiyun #define CS35L33_HG_REL_RATE 0x24 /* H/G Release Rate */ 41*4882a593Smuzhiyun #define CS35L33_LDO_DEL 0x25 /* LDO Entry Delay/VPhg Control 1 */ 42*4882a593Smuzhiyun #define CS35L33_HG_HEAD 0x29 /* H/G Headroom */ 43*4882a593Smuzhiyun #define CS35L33_HG_EN 0x2A /* H/G Enable/VPhg CNT2 */ 44*4882a593Smuzhiyun #define CS35L33_TX_VMON 0x2D /* TDM TX Control 1 (VMON) */ 45*4882a593Smuzhiyun #define CS35L33_TX_IMON 0x2E /* TDM TX Control 2 (IMON) */ 46*4882a593Smuzhiyun #define CS35L33_TX_VPMON 0x2F /* TDM TX Control 3 (VPMON) */ 47*4882a593Smuzhiyun #define CS35L33_TX_VBSTMON 0x30 /* TDM TX Control 4 (VBSTMON) */ 48*4882a593Smuzhiyun #define CS35L33_TX_FLAG 0x31 /* TDM TX Control 5 (FLAG) */ 49*4882a593Smuzhiyun #define CS35L33_TX_EN1 0x32 /* TDM TX Enable 1 */ 50*4882a593Smuzhiyun #define CS35L33_TX_EN2 0x33 /* TDM TX Enable 2 */ 51*4882a593Smuzhiyun #define CS35L33_TX_EN3 0x34 /* TDM TX Enable 3 */ 52*4882a593Smuzhiyun #define CS35L33_TX_EN4 0x35 /* TDM TX Enable 4 */ 53*4882a593Smuzhiyun #define CS35L33_RX_AUD 0x36 /* TDM RX Control 1 */ 54*4882a593Smuzhiyun #define CS35L33_RX_SPLY 0x37 /* TDM RX Control 2 */ 55*4882a593Smuzhiyun #define CS35L33_RX_ALIVE 0x38 /* TDM RX Control 3 */ 56*4882a593Smuzhiyun #define CS35L33_BST_CTL4 0x39 /* Boost Converter Control 4 */ 57*4882a593Smuzhiyun #define CS35L33_HG_STATUS 0x3F /* H/G Status */ 58*4882a593Smuzhiyun #define CS35L33_MAX_REGISTER 0x59 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define CS35L33_MCLK_5644 5644800 61*4882a593Smuzhiyun #define CS35L33_MCLK_6144 6144000 62*4882a593Smuzhiyun #define CS35L33_MCLK_6 6000000 63*4882a593Smuzhiyun #define CS35L33_MCLK_11289 11289600 64*4882a593Smuzhiyun #define CS35L33_MCLK_12 12000000 65*4882a593Smuzhiyun #define CS35L33_MCLK_12288 12288000 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* CS35L33_PWRCTL1 */ 68*4882a593Smuzhiyun #define CS35L33_PDN_AMP (1 << 7) 69*4882a593Smuzhiyun #define CS35L33_PDN_BST (1 << 2) 70*4882a593Smuzhiyun #define CS35L33_PDN_ALL 1 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun /* CS35L33_PWRCTL2 */ 73*4882a593Smuzhiyun #define CS35L33_PDN_VMON_SHIFT 7 74*4882a593Smuzhiyun #define CS35L33_PDN_VMON (1 << CS35L33_PDN_VMON_SHIFT) 75*4882a593Smuzhiyun #define CS35L33_PDN_IMON_SHIFT 6 76*4882a593Smuzhiyun #define CS35L33_PDN_IMON (1 << CS35L33_PDN_IMON_SHIFT) 77*4882a593Smuzhiyun #define CS35L33_PDN_VPMON_SHIFT 5 78*4882a593Smuzhiyun #define CS35L33_PDN_VPMON (1 << CS35L33_PDN_VPMON_SHIFT) 79*4882a593Smuzhiyun #define CS35L33_PDN_VBSTMON_SHIFT 4 80*4882a593Smuzhiyun #define CS35L33_PDN_VBSTMON (1 << CS35L33_PDN_VBSTMON_SHIFT) 81*4882a593Smuzhiyun #define CS35L33_SDOUT_3ST_I2S_SHIFT 3 82*4882a593Smuzhiyun #define CS35L33_SDOUT_3ST_I2S (1 << CS35L33_SDOUT_3ST_I2S_SHIFT) 83*4882a593Smuzhiyun #define CS35L33_PDN_SDIN_SHIFT 2 84*4882a593Smuzhiyun #define CS35L33_PDN_SDIN (1 << CS35L33_PDN_SDIN_SHIFT) 85*4882a593Smuzhiyun #define CS35L33_PDN_TDM_SHIFT 1 86*4882a593Smuzhiyun #define CS35L33_PDN_TDM (1 << CS35L33_PDN_TDM_SHIFT) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* CS35L33_CLK_CTL */ 89*4882a593Smuzhiyun #define CS35L33_MCLKDIS (1 << 7) 90*4882a593Smuzhiyun #define CS35L33_MCLKDIV2 (1 << 6) 91*4882a593Smuzhiyun #define CS35L33_SDOUT_3ST_TDM (1 << 5) 92*4882a593Smuzhiyun #define CS35L33_INT_FS_RATE (1 << 4) 93*4882a593Smuzhiyun #define CS35L33_ADSP_FS 0xF 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* CS35L33_PROTECT_CTL */ 96*4882a593Smuzhiyun #define CS35L33_ALIVE_WD_DIS (3 << 2) 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun /* CS35L33_BST_CTL1 */ 99*4882a593Smuzhiyun #define CS35L33_BST_CTL_SRC (1 << 6) 100*4882a593Smuzhiyun #define CS35L33_BST_CTL_SHIFT (1 << 5) 101*4882a593Smuzhiyun #define CS35L33_BST_CTL_MASK 0x3F 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* CS35L33_BST_CTL2 */ 104*4882a593Smuzhiyun #define CS35L33_TDM_WD_SEL (1 << 4) 105*4882a593Smuzhiyun #define CS35L33_ALIVE_WD_DIS2 (1 << 3) 106*4882a593Smuzhiyun #define CS35L33_VBST_SR_STEP 0x3 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* CS35L33_ADSP_CTL */ 109*4882a593Smuzhiyun #define CS35L33_ADSP_DRIVE (1 << 7) 110*4882a593Smuzhiyun #define CS35L33_MS_MASK (1 << 6) 111*4882a593Smuzhiyun #define CS35L33_SDIN_LOC (3 << 4) 112*4882a593Smuzhiyun #define CS35L33_ALIVE_RATE 0x3 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* CS35L33_ADC_CTL */ 115*4882a593Smuzhiyun #define CS35L33_INV_VMON (1 << 7) 116*4882a593Smuzhiyun #define CS35L33_INV_IMON (1 << 6) 117*4882a593Smuzhiyun #define CS35L33_ADC_NOTCH_DIS (1 << 5) 118*4882a593Smuzhiyun #define CS35L33_IMON_SCALE 0xF 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* CS35L33_DAC_CTL */ 121*4882a593Smuzhiyun #define CS35L33_INV_DAC (1 << 7) 122*4882a593Smuzhiyun #define CS35L33_DAC_NOTCH_DIS (1 << 5) 123*4882a593Smuzhiyun #define CS35L33_DIGSFT (1 << 4) 124*4882a593Smuzhiyun #define CS35L33_DSR_RATE 0xF 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* CS35L33_CLASSD_CTL */ 127*4882a593Smuzhiyun #define CS35L33_AMP_SD (1 << 6) 128*4882a593Smuzhiyun #define CS35L33_AMP_DRV_SEL_SRC (1 << 5) 129*4882a593Smuzhiyun #define CS35L33_AMP_DRV_SEL_MASK 0x10 130*4882a593Smuzhiyun #define CS35L33_AMP_DRV_SEL_SHIFT 4 131*4882a593Smuzhiyun #define CS35L33_AMP_CAL (1 << 3) 132*4882a593Smuzhiyun #define CS35L33_GAIN_CHG_ZC_MASK 0x04 133*4882a593Smuzhiyun #define CS35L33_GAIN_CHG_ZC_SHIFT 2 134*4882a593Smuzhiyun #define CS35L33_CLASS_D_CTL_MASK 0x3F 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* CS35L33_AMP_CTL */ 137*4882a593Smuzhiyun #define CS35L33_AMP_GAIN 0xF0 138*4882a593Smuzhiyun #define CS35L33_CAL_ERR_RLS (1 << 3) 139*4882a593Smuzhiyun #define CS35L33_AMP_SHORT_RLS (1 << 2) 140*4882a593Smuzhiyun #define CS35L33_OTW_RLS (1 << 1) 141*4882a593Smuzhiyun #define CS35L33_OTE_RLS 1 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* CS35L33_INT_MASK_1 */ 144*4882a593Smuzhiyun #define CS35L33_M_CAL_ERR_SHIFT 6 145*4882a593Smuzhiyun #define CS35L33_M_CAL_ERR (1 << CS35L33_M_CAL_ERR_SHIFT) 146*4882a593Smuzhiyun #define CS35L33_M_ALIVE_ERR_SHIFT 5 147*4882a593Smuzhiyun #define CS35L33_M_ALIVE_ERR (1 << CS35L33_M_ALIVE_ERR_SHIFT) 148*4882a593Smuzhiyun #define CS35L33_M_AMP_SHORT_SHIFT 2 149*4882a593Smuzhiyun #define CS35L33_M_AMP_SHORT (1 << CS35L33_M_AMP_SHORT_SHIFT) 150*4882a593Smuzhiyun #define CS35L33_M_OTW_SHIFT 1 151*4882a593Smuzhiyun #define CS35L33_M_OTW (1 << CS35L33_M_OTW_SHIFT) 152*4882a593Smuzhiyun #define CS35L33_M_OTE_SHIFT 0 153*4882a593Smuzhiyun #define CS35L33_M_OTE (1 << CS35L33_M_OTE_SHIFT) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* CS35L33_INT_STATUS_1 */ 156*4882a593Smuzhiyun #define CS35L33_CAL_ERR (1 << 6) 157*4882a593Smuzhiyun #define CS35L33_ALIVE_ERR (1 << 5) 158*4882a593Smuzhiyun #define CS35L33_ADSPCLK_ERR (1 << 4) 159*4882a593Smuzhiyun #define CS35L33_MCLK_ERR (1 << 3) 160*4882a593Smuzhiyun #define CS35L33_AMP_SHORT (1 << 2) 161*4882a593Smuzhiyun #define CS35L33_OTW (1 << 1) 162*4882a593Smuzhiyun #define CS35L33_OTE (1 << 0) 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun /* CS35L33_INT_STATUS_2 */ 165*4882a593Smuzhiyun #define CS35L33_VMON_OVFL (1 << 7) 166*4882a593Smuzhiyun #define CS35L33_IMON_OVFL (1 << 6) 167*4882a593Smuzhiyun #define CS35L33_VPMON_OVFL (1 << 5) 168*4882a593Smuzhiyun #define CS35L33_VBSTMON_OVFL (1 << 4) 169*4882a593Smuzhiyun #define CS35L33_PDN_DONE 1 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun /* CS35L33_BST_CTL4 */ 172*4882a593Smuzhiyun #define CS35L33_BST_RGS 0x70 173*4882a593Smuzhiyun #define CS35L33_BST_COEFF3 0xF 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* CS35L33_HG_MEMLDO_CTL */ 176*4882a593Smuzhiyun #define CS35L33_MEM_DEPTH_SHIFT 5 177*4882a593Smuzhiyun #define CS35L33_MEM_DEPTH_MASK (0x3 << CS35L33_MEM_DEPTH_SHIFT) 178*4882a593Smuzhiyun #define CS35L33_LDO_THLD_SHIFT 1 179*4882a593Smuzhiyun #define CS35L33_LDO_THLD_MASK (0xF << CS35L33_LDO_THLD_SHIFT) 180*4882a593Smuzhiyun #define CS35L33_LDO_DISABLE_SHIFT 0 181*4882a593Smuzhiyun #define CS35L33_LDO_DISABLE_MASK (0x1 << CS35L33_LDO_DISABLE_SHIFT) 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* CS35L33_LDO_DEL */ 184*4882a593Smuzhiyun #define CS35L33_VP_HG_VA_SHIFT 5 185*4882a593Smuzhiyun #define CS35L33_VP_HG_VA_MASK (0x7 << CS35L33_VP_HG_VA_SHIFT) 186*4882a593Smuzhiyun #define CS35L33_LDO_ENTRY_DELAY_SHIFT 2 187*4882a593Smuzhiyun #define CS35L33_LDO_ENTRY_DELAY_MASK (0x7 << CS35L33_LDO_ENTRY_DELAY_SHIFT) 188*4882a593Smuzhiyun #define CS35L33_VP_HG_RATE_SHIFT 0 189*4882a593Smuzhiyun #define CS35L33_VP_HG_RATE_MASK (0x3 << CS35L33_VP_HG_RATE_SHIFT) 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* CS35L33_HG_HEAD */ 192*4882a593Smuzhiyun #define CS35L33_HD_RM_SHIFT 0 193*4882a593Smuzhiyun #define CS35L33_HD_RM_MASK (0x7F << CS35L33_HD_RM_SHIFT) 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* CS35L33_HG_EN */ 196*4882a593Smuzhiyun #define CS35L33_CLASS_HG_ENA_SHIFT 7 197*4882a593Smuzhiyun #define CS35L33_CLASS_HG_EN_MASK (0x1 << CS35L33_CLASS_HG_ENA_SHIFT) 198*4882a593Smuzhiyun #define CS35L33_VP_HG_AUTO_SHIFT 6 199*4882a593Smuzhiyun #define CS35L33_VP_HG_AUTO_MASK (0x1 << 6) 200*4882a593Smuzhiyun #define CS35L33_VP_HG_SHIFT 0 201*4882a593Smuzhiyun #define CS35L33_VP_HG_MASK (0x1F << CS35L33_VP_HG_SHIFT) 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define CS35L33_RATES (SNDRV_PCM_RATE_8000_48000) 204*4882a593Smuzhiyun #define CS35L33_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \ 205*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE) 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* CS35L33_{RX,TX}_X */ 208*4882a593Smuzhiyun #define CS35L33_X_STATE_SHIFT 7 209*4882a593Smuzhiyun #define CS35L33_X_STATE (1 << CS35L33_X_STATE_SHIFT) 210*4882a593Smuzhiyun #define CS35L33_X_LOC_SHIFT 0 211*4882a593Smuzhiyun #define CS35L33_X_LOC (0x1F << CS35L33_X_LOC_SHIFT) 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* CS35L33_RX_AUD */ 214*4882a593Smuzhiyun #define CS35L33_AUDIN_RX_DEPTH_SHIFT 5 215*4882a593Smuzhiyun #define CS35L33_AUDIN_RX_DEPTH (0x7 << CS35L33_AUDIN_RX_DEPTH_SHIFT) 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #endif 218