1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * cs35l33.c -- CS35L33 ALSA SoC audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2016 Cirrus Logic, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Paul Handrigan <paul.handrigan@cirrus.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/moduleparam.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/workqueue.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <sound/core.h>
19*4882a593Smuzhiyun #include <sound/pcm.h>
20*4882a593Smuzhiyun #include <sound/pcm_params.h>
21*4882a593Smuzhiyun #include <sound/soc.h>
22*4882a593Smuzhiyun #include <sound/soc-dapm.h>
23*4882a593Smuzhiyun #include <sound/initval.h>
24*4882a593Smuzhiyun #include <sound/tlv.h>
25*4882a593Smuzhiyun #include <linux/gpio.h>
26*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
27*4882a593Smuzhiyun #include <sound/cs35l33.h>
28*4882a593Smuzhiyun #include <linux/pm_runtime.h>
29*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
30*4882a593Smuzhiyun #include <linux/regulator/machine.h>
31*4882a593Smuzhiyun #include <linux/of_gpio.h>
32*4882a593Smuzhiyun #include <linux/of.h>
33*4882a593Smuzhiyun #include <linux/of_device.h>
34*4882a593Smuzhiyun #include <linux/of_irq.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include "cs35l33.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define CS35L33_BOOT_DELAY 50
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct cs35l33_private {
41*4882a593Smuzhiyun struct snd_soc_component *component;
42*4882a593Smuzhiyun struct cs35l33_pdata pdata;
43*4882a593Smuzhiyun struct regmap *regmap;
44*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
45*4882a593Smuzhiyun bool amp_cal;
46*4882a593Smuzhiyun int mclk_int;
47*4882a593Smuzhiyun struct regulator_bulk_data core_supplies[2];
48*4882a593Smuzhiyun int num_core_supplies;
49*4882a593Smuzhiyun bool is_tdm_mode;
50*4882a593Smuzhiyun bool enable_soft_ramp;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const struct reg_default cs35l33_reg[] = {
54*4882a593Smuzhiyun {CS35L33_PWRCTL1, 0x85},
55*4882a593Smuzhiyun {CS35L33_PWRCTL2, 0xFE},
56*4882a593Smuzhiyun {CS35L33_CLK_CTL, 0x0C},
57*4882a593Smuzhiyun {CS35L33_BST_PEAK_CTL, 0x90},
58*4882a593Smuzhiyun {CS35L33_PROTECT_CTL, 0x55},
59*4882a593Smuzhiyun {CS35L33_BST_CTL1, 0x00},
60*4882a593Smuzhiyun {CS35L33_BST_CTL2, 0x01},
61*4882a593Smuzhiyun {CS35L33_ADSP_CTL, 0x00},
62*4882a593Smuzhiyun {CS35L33_ADC_CTL, 0xC8},
63*4882a593Smuzhiyun {CS35L33_DAC_CTL, 0x14},
64*4882a593Smuzhiyun {CS35L33_DIG_VOL_CTL, 0x00},
65*4882a593Smuzhiyun {CS35L33_CLASSD_CTL, 0x04},
66*4882a593Smuzhiyun {CS35L33_AMP_CTL, 0x90},
67*4882a593Smuzhiyun {CS35L33_INT_MASK_1, 0xFF},
68*4882a593Smuzhiyun {CS35L33_INT_MASK_2, 0xFF},
69*4882a593Smuzhiyun {CS35L33_DIAG_LOCK, 0x00},
70*4882a593Smuzhiyun {CS35L33_DIAG_CTRL_1, 0x40},
71*4882a593Smuzhiyun {CS35L33_DIAG_CTRL_2, 0x00},
72*4882a593Smuzhiyun {CS35L33_HG_MEMLDO_CTL, 0x62},
73*4882a593Smuzhiyun {CS35L33_HG_REL_RATE, 0x03},
74*4882a593Smuzhiyun {CS35L33_LDO_DEL, 0x12},
75*4882a593Smuzhiyun {CS35L33_HG_HEAD, 0x0A},
76*4882a593Smuzhiyun {CS35L33_HG_EN, 0x05},
77*4882a593Smuzhiyun {CS35L33_TX_VMON, 0x00},
78*4882a593Smuzhiyun {CS35L33_TX_IMON, 0x03},
79*4882a593Smuzhiyun {CS35L33_TX_VPMON, 0x02},
80*4882a593Smuzhiyun {CS35L33_TX_VBSTMON, 0x05},
81*4882a593Smuzhiyun {CS35L33_TX_FLAG, 0x06},
82*4882a593Smuzhiyun {CS35L33_TX_EN1, 0x00},
83*4882a593Smuzhiyun {CS35L33_TX_EN2, 0x00},
84*4882a593Smuzhiyun {CS35L33_TX_EN3, 0x00},
85*4882a593Smuzhiyun {CS35L33_TX_EN4, 0x00},
86*4882a593Smuzhiyun {CS35L33_RX_AUD, 0x40},
87*4882a593Smuzhiyun {CS35L33_RX_SPLY, 0x03},
88*4882a593Smuzhiyun {CS35L33_RX_ALIVE, 0x04},
89*4882a593Smuzhiyun {CS35L33_BST_CTL4, 0x63},
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static const struct reg_sequence cs35l33_patch[] = {
93*4882a593Smuzhiyun { 0x00, 0x99, 0 },
94*4882a593Smuzhiyun { 0x59, 0x02, 0 },
95*4882a593Smuzhiyun { 0x52, 0x30, 0 },
96*4882a593Smuzhiyun { 0x39, 0x45, 0 },
97*4882a593Smuzhiyun { 0x57, 0x30, 0 },
98*4882a593Smuzhiyun { 0x2C, 0x68, 0 },
99*4882a593Smuzhiyun { 0x00, 0x00, 0 },
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
cs35l33_volatile_register(struct device * dev,unsigned int reg)102*4882a593Smuzhiyun static bool cs35l33_volatile_register(struct device *dev, unsigned int reg)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun switch (reg) {
105*4882a593Smuzhiyun case CS35L33_DEVID_AB:
106*4882a593Smuzhiyun case CS35L33_DEVID_CD:
107*4882a593Smuzhiyun case CS35L33_DEVID_E:
108*4882a593Smuzhiyun case CS35L33_REV_ID:
109*4882a593Smuzhiyun case CS35L33_INT_STATUS_1:
110*4882a593Smuzhiyun case CS35L33_INT_STATUS_2:
111*4882a593Smuzhiyun case CS35L33_HG_STATUS:
112*4882a593Smuzhiyun return true;
113*4882a593Smuzhiyun default:
114*4882a593Smuzhiyun return false;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
cs35l33_writeable_register(struct device * dev,unsigned int reg)118*4882a593Smuzhiyun static bool cs35l33_writeable_register(struct device *dev, unsigned int reg)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun switch (reg) {
121*4882a593Smuzhiyun /* these are read only registers */
122*4882a593Smuzhiyun case CS35L33_DEVID_AB:
123*4882a593Smuzhiyun case CS35L33_DEVID_CD:
124*4882a593Smuzhiyun case CS35L33_DEVID_E:
125*4882a593Smuzhiyun case CS35L33_REV_ID:
126*4882a593Smuzhiyun case CS35L33_INT_STATUS_1:
127*4882a593Smuzhiyun case CS35L33_INT_STATUS_2:
128*4882a593Smuzhiyun case CS35L33_HG_STATUS:
129*4882a593Smuzhiyun return false;
130*4882a593Smuzhiyun default:
131*4882a593Smuzhiyun return true;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
cs35l33_readable_register(struct device * dev,unsigned int reg)135*4882a593Smuzhiyun static bool cs35l33_readable_register(struct device *dev, unsigned int reg)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun switch (reg) {
138*4882a593Smuzhiyun case CS35L33_DEVID_AB:
139*4882a593Smuzhiyun case CS35L33_DEVID_CD:
140*4882a593Smuzhiyun case CS35L33_DEVID_E:
141*4882a593Smuzhiyun case CS35L33_REV_ID:
142*4882a593Smuzhiyun case CS35L33_PWRCTL1:
143*4882a593Smuzhiyun case CS35L33_PWRCTL2:
144*4882a593Smuzhiyun case CS35L33_CLK_CTL:
145*4882a593Smuzhiyun case CS35L33_BST_PEAK_CTL:
146*4882a593Smuzhiyun case CS35L33_PROTECT_CTL:
147*4882a593Smuzhiyun case CS35L33_BST_CTL1:
148*4882a593Smuzhiyun case CS35L33_BST_CTL2:
149*4882a593Smuzhiyun case CS35L33_ADSP_CTL:
150*4882a593Smuzhiyun case CS35L33_ADC_CTL:
151*4882a593Smuzhiyun case CS35L33_DAC_CTL:
152*4882a593Smuzhiyun case CS35L33_DIG_VOL_CTL:
153*4882a593Smuzhiyun case CS35L33_CLASSD_CTL:
154*4882a593Smuzhiyun case CS35L33_AMP_CTL:
155*4882a593Smuzhiyun case CS35L33_INT_MASK_1:
156*4882a593Smuzhiyun case CS35L33_INT_MASK_2:
157*4882a593Smuzhiyun case CS35L33_INT_STATUS_1:
158*4882a593Smuzhiyun case CS35L33_INT_STATUS_2:
159*4882a593Smuzhiyun case CS35L33_DIAG_LOCK:
160*4882a593Smuzhiyun case CS35L33_DIAG_CTRL_1:
161*4882a593Smuzhiyun case CS35L33_DIAG_CTRL_2:
162*4882a593Smuzhiyun case CS35L33_HG_MEMLDO_CTL:
163*4882a593Smuzhiyun case CS35L33_HG_REL_RATE:
164*4882a593Smuzhiyun case CS35L33_LDO_DEL:
165*4882a593Smuzhiyun case CS35L33_HG_HEAD:
166*4882a593Smuzhiyun case CS35L33_HG_EN:
167*4882a593Smuzhiyun case CS35L33_TX_VMON:
168*4882a593Smuzhiyun case CS35L33_TX_IMON:
169*4882a593Smuzhiyun case CS35L33_TX_VPMON:
170*4882a593Smuzhiyun case CS35L33_TX_VBSTMON:
171*4882a593Smuzhiyun case CS35L33_TX_FLAG:
172*4882a593Smuzhiyun case CS35L33_TX_EN1:
173*4882a593Smuzhiyun case CS35L33_TX_EN2:
174*4882a593Smuzhiyun case CS35L33_TX_EN3:
175*4882a593Smuzhiyun case CS35L33_TX_EN4:
176*4882a593Smuzhiyun case CS35L33_RX_AUD:
177*4882a593Smuzhiyun case CS35L33_RX_SPLY:
178*4882a593Smuzhiyun case CS35L33_RX_ALIVE:
179*4882a593Smuzhiyun case CS35L33_BST_CTL4:
180*4882a593Smuzhiyun return true;
181*4882a593Smuzhiyun default:
182*4882a593Smuzhiyun return false;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(classd_ctl_tlv, 900, 100, 0);
187*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(dac_tlv, -10200, 50, 0);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static const struct snd_kcontrol_new cs35l33_snd_controls[] = {
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun SOC_SINGLE_TLV("SPK Amp Volume", CS35L33_AMP_CTL,
192*4882a593Smuzhiyun 4, 0x09, 0, classd_ctl_tlv),
193*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("DAC Volume", CS35L33_DIG_VOL_CTL,
194*4882a593Smuzhiyun 0, 0x34, 0xE4, dac_tlv),
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
cs35l33_spkrdrv_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)197*4882a593Smuzhiyun static int cs35l33_spkrdrv_event(struct snd_soc_dapm_widget *w,
198*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
201*4882a593Smuzhiyun struct cs35l33_private *priv = snd_soc_component_get_drvdata(component);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun switch (event) {
204*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
205*4882a593Smuzhiyun if (!priv->amp_cal) {
206*4882a593Smuzhiyun usleep_range(8000, 9000);
207*4882a593Smuzhiyun priv->amp_cal = true;
208*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_CLASSD_CTL,
209*4882a593Smuzhiyun CS35L33_AMP_CAL, 0);
210*4882a593Smuzhiyun dev_dbg(component->dev, "Amp calibration done\n");
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun dev_dbg(component->dev, "Amp turned on\n");
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
215*4882a593Smuzhiyun dev_dbg(component->dev, "Amp turned off\n");
216*4882a593Smuzhiyun break;
217*4882a593Smuzhiyun default:
218*4882a593Smuzhiyun dev_err(component->dev, "Invalid event = 0x%x\n", event);
219*4882a593Smuzhiyun break;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
cs35l33_sdin_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)225*4882a593Smuzhiyun static int cs35l33_sdin_event(struct snd_soc_dapm_widget *w,
226*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
229*4882a593Smuzhiyun struct cs35l33_private *priv = snd_soc_component_get_drvdata(component);
230*4882a593Smuzhiyun unsigned int val;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun switch (event) {
233*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
234*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_PWRCTL1,
235*4882a593Smuzhiyun CS35L33_PDN_BST, 0);
236*4882a593Smuzhiyun val = priv->is_tdm_mode ? 0 : CS35L33_PDN_TDM;
237*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_PWRCTL2,
238*4882a593Smuzhiyun CS35L33_PDN_TDM, val);
239*4882a593Smuzhiyun dev_dbg(component->dev, "BST turned on\n");
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
242*4882a593Smuzhiyun dev_dbg(component->dev, "SDIN turned on\n");
243*4882a593Smuzhiyun if (!priv->amp_cal) {
244*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_CLASSD_CTL,
245*4882a593Smuzhiyun CS35L33_AMP_CAL, CS35L33_AMP_CAL);
246*4882a593Smuzhiyun dev_dbg(component->dev, "Amp calibration started\n");
247*4882a593Smuzhiyun usleep_range(10000, 11000);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
251*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_PWRCTL2,
252*4882a593Smuzhiyun CS35L33_PDN_TDM, CS35L33_PDN_TDM);
253*4882a593Smuzhiyun usleep_range(4000, 4100);
254*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_PWRCTL1,
255*4882a593Smuzhiyun CS35L33_PDN_BST, CS35L33_PDN_BST);
256*4882a593Smuzhiyun dev_dbg(component->dev, "BST and SDIN turned off\n");
257*4882a593Smuzhiyun break;
258*4882a593Smuzhiyun default:
259*4882a593Smuzhiyun dev_err(component->dev, "Invalid event = 0x%x\n", event);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
cs35l33_sdout_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)266*4882a593Smuzhiyun static int cs35l33_sdout_event(struct snd_soc_dapm_widget *w,
267*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
270*4882a593Smuzhiyun struct cs35l33_private *priv = snd_soc_component_get_drvdata(component);
271*4882a593Smuzhiyun unsigned int mask = CS35L33_SDOUT_3ST_I2S | CS35L33_PDN_TDM;
272*4882a593Smuzhiyun unsigned int mask2 = CS35L33_SDOUT_3ST_TDM;
273*4882a593Smuzhiyun unsigned int val, val2;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun switch (event) {
276*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
277*4882a593Smuzhiyun if (priv->is_tdm_mode) {
278*4882a593Smuzhiyun /* set sdout_3st_i2s and reset pdn_tdm */
279*4882a593Smuzhiyun val = CS35L33_SDOUT_3ST_I2S;
280*4882a593Smuzhiyun /* reset sdout_3st_tdm */
281*4882a593Smuzhiyun val2 = 0;
282*4882a593Smuzhiyun } else {
283*4882a593Smuzhiyun /* reset sdout_3st_i2s and set pdn_tdm */
284*4882a593Smuzhiyun val = CS35L33_PDN_TDM;
285*4882a593Smuzhiyun /* set sdout_3st_tdm */
286*4882a593Smuzhiyun val2 = CS35L33_SDOUT_3ST_TDM;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun dev_dbg(component->dev, "SDOUT turned on\n");
289*4882a593Smuzhiyun break;
290*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
291*4882a593Smuzhiyun val = CS35L33_SDOUT_3ST_I2S | CS35L33_PDN_TDM;
292*4882a593Smuzhiyun val2 = CS35L33_SDOUT_3ST_TDM;
293*4882a593Smuzhiyun dev_dbg(component->dev, "SDOUT turned off\n");
294*4882a593Smuzhiyun break;
295*4882a593Smuzhiyun default:
296*4882a593Smuzhiyun dev_err(component->dev, "Invalid event = 0x%x\n", event);
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_PWRCTL2,
301*4882a593Smuzhiyun mask, val);
302*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_CLK_CTL,
303*4882a593Smuzhiyun mask2, val2);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static const struct snd_soc_dapm_widget cs35l33_dapm_widgets[] = {
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPK"),
311*4882a593Smuzhiyun SND_SOC_DAPM_OUT_DRV_E("SPKDRV", CS35L33_PWRCTL1, 7, 1, NULL, 0,
312*4882a593Smuzhiyun cs35l33_spkrdrv_event,
313*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
314*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN_E("SDIN", NULL, 0, CS35L33_PWRCTL2,
315*4882a593Smuzhiyun 2, 1, cs35l33_sdin_event, SND_SOC_DAPM_PRE_PMU |
316*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MON"),
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun SND_SOC_DAPM_ADC("VMON", NULL,
321*4882a593Smuzhiyun CS35L33_PWRCTL2, CS35L33_PDN_VMON_SHIFT, 1),
322*4882a593Smuzhiyun SND_SOC_DAPM_ADC("IMON", NULL,
323*4882a593Smuzhiyun CS35L33_PWRCTL2, CS35L33_PDN_IMON_SHIFT, 1),
324*4882a593Smuzhiyun SND_SOC_DAPM_ADC("VPMON", NULL,
325*4882a593Smuzhiyun CS35L33_PWRCTL2, CS35L33_PDN_VPMON_SHIFT, 1),
326*4882a593Smuzhiyun SND_SOC_DAPM_ADC("VBSTMON", NULL,
327*4882a593Smuzhiyun CS35L33_PWRCTL2, CS35L33_PDN_VBSTMON_SHIFT, 1),
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT_E("SDOUT", NULL, 0, SND_SOC_NOPM, 0, 0,
330*4882a593Smuzhiyun cs35l33_sdout_event, SND_SOC_DAPM_PRE_PMU |
331*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD),
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs35l33_audio_map[] = {
335*4882a593Smuzhiyun {"SDIN", NULL, "CS35L33 Playback"},
336*4882a593Smuzhiyun {"SPKDRV", NULL, "SDIN"},
337*4882a593Smuzhiyun {"SPK", NULL, "SPKDRV"},
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun {"VMON", NULL, "MON"},
340*4882a593Smuzhiyun {"IMON", NULL, "MON"},
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun {"SDOUT", NULL, "VMON"},
343*4882a593Smuzhiyun {"SDOUT", NULL, "IMON"},
344*4882a593Smuzhiyun {"CS35L33 Capture", NULL, "SDOUT"},
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs35l33_vphg_auto_route[] = {
348*4882a593Smuzhiyun {"SPKDRV", NULL, "VPMON"},
349*4882a593Smuzhiyun {"VPMON", NULL, "CS35L33 Playback"},
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun static const struct snd_soc_dapm_route cs35l33_vp_vbst_mon_route[] = {
353*4882a593Smuzhiyun {"SDOUT", NULL, "VPMON"},
354*4882a593Smuzhiyun {"VPMON", NULL, "MON"},
355*4882a593Smuzhiyun {"SDOUT", NULL, "VBSTMON"},
356*4882a593Smuzhiyun {"VBSTMON", NULL, "MON"},
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
cs35l33_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)359*4882a593Smuzhiyun static int cs35l33_set_bias_level(struct snd_soc_component *component,
360*4882a593Smuzhiyun enum snd_soc_bias_level level)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun unsigned int val;
363*4882a593Smuzhiyun struct cs35l33_private *priv = snd_soc_component_get_drvdata(component);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun switch (level) {
366*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
367*4882a593Smuzhiyun break;
368*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
369*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_PWRCTL1,
370*4882a593Smuzhiyun CS35L33_PDN_ALL, 0);
371*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_CLK_CTL,
372*4882a593Smuzhiyun CS35L33_MCLKDIS, 0);
373*4882a593Smuzhiyun break;
374*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
375*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_PWRCTL1,
376*4882a593Smuzhiyun CS35L33_PDN_ALL, CS35L33_PDN_ALL);
377*4882a593Smuzhiyun regmap_read(priv->regmap, CS35L33_INT_STATUS_2, &val);
378*4882a593Smuzhiyun usleep_range(1000, 1100);
379*4882a593Smuzhiyun if (val & CS35L33_PDN_DONE)
380*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_CLK_CTL,
381*4882a593Smuzhiyun CS35L33_MCLKDIS, CS35L33_MCLKDIS);
382*4882a593Smuzhiyun break;
383*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
384*4882a593Smuzhiyun break;
385*4882a593Smuzhiyun default:
386*4882a593Smuzhiyun return -EINVAL;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun return 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun struct cs35l33_mclk_div {
393*4882a593Smuzhiyun int mclk;
394*4882a593Smuzhiyun int srate;
395*4882a593Smuzhiyun u8 adsp_rate;
396*4882a593Smuzhiyun u8 int_fs_ratio;
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static const struct cs35l33_mclk_div cs35l33_mclk_coeffs[] = {
400*4882a593Smuzhiyun /* MCLK, Sample Rate, adsp_rate, int_fs_ratio */
401*4882a593Smuzhiyun {5644800, 11025, 0x4, CS35L33_INT_FS_RATE},
402*4882a593Smuzhiyun {5644800, 22050, 0x8, CS35L33_INT_FS_RATE},
403*4882a593Smuzhiyun {5644800, 44100, 0xC, CS35L33_INT_FS_RATE},
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun {6000000, 8000, 0x1, 0},
406*4882a593Smuzhiyun {6000000, 11025, 0x2, 0},
407*4882a593Smuzhiyun {6000000, 11029, 0x3, 0},
408*4882a593Smuzhiyun {6000000, 12000, 0x4, 0},
409*4882a593Smuzhiyun {6000000, 16000, 0x5, 0},
410*4882a593Smuzhiyun {6000000, 22050, 0x6, 0},
411*4882a593Smuzhiyun {6000000, 22059, 0x7, 0},
412*4882a593Smuzhiyun {6000000, 24000, 0x8, 0},
413*4882a593Smuzhiyun {6000000, 32000, 0x9, 0},
414*4882a593Smuzhiyun {6000000, 44100, 0xA, 0},
415*4882a593Smuzhiyun {6000000, 44118, 0xB, 0},
416*4882a593Smuzhiyun {6000000, 48000, 0xC, 0},
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun {6144000, 8000, 0x1, CS35L33_INT_FS_RATE},
419*4882a593Smuzhiyun {6144000, 12000, 0x4, CS35L33_INT_FS_RATE},
420*4882a593Smuzhiyun {6144000, 16000, 0x5, CS35L33_INT_FS_RATE},
421*4882a593Smuzhiyun {6144000, 24000, 0x8, CS35L33_INT_FS_RATE},
422*4882a593Smuzhiyun {6144000, 32000, 0x9, CS35L33_INT_FS_RATE},
423*4882a593Smuzhiyun {6144000, 48000, 0xC, CS35L33_INT_FS_RATE},
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
cs35l33_get_mclk_coeff(int mclk,int srate)426*4882a593Smuzhiyun static int cs35l33_get_mclk_coeff(int mclk, int srate)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun int i;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cs35l33_mclk_coeffs); i++) {
431*4882a593Smuzhiyun if (cs35l33_mclk_coeffs[i].mclk == mclk &&
432*4882a593Smuzhiyun cs35l33_mclk_coeffs[i].srate == srate)
433*4882a593Smuzhiyun return i;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun return -EINVAL;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
cs35l33_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)438*4882a593Smuzhiyun static int cs35l33_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
441*4882a593Smuzhiyun struct cs35l33_private *priv = snd_soc_component_get_drvdata(component);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
444*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
445*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_ADSP_CTL,
446*4882a593Smuzhiyun CS35L33_MS_MASK, CS35L33_MS_MASK);
447*4882a593Smuzhiyun dev_dbg(component->dev, "Audio port in master mode\n");
448*4882a593Smuzhiyun break;
449*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
450*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_ADSP_CTL,
451*4882a593Smuzhiyun CS35L33_MS_MASK, 0);
452*4882a593Smuzhiyun dev_dbg(component->dev, "Audio port in slave mode\n");
453*4882a593Smuzhiyun break;
454*4882a593Smuzhiyun default:
455*4882a593Smuzhiyun return -EINVAL;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
459*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
460*4882a593Smuzhiyun /*
461*4882a593Smuzhiyun * tdm mode in cs35l33 resembles dsp-a mode very
462*4882a593Smuzhiyun * closely, it is dsp-a with fsync shifted left by half bclk
463*4882a593Smuzhiyun */
464*4882a593Smuzhiyun priv->is_tdm_mode = true;
465*4882a593Smuzhiyun dev_dbg(component->dev, "Audio port in TDM mode\n");
466*4882a593Smuzhiyun break;
467*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
468*4882a593Smuzhiyun priv->is_tdm_mode = false;
469*4882a593Smuzhiyun dev_dbg(component->dev, "Audio port in I2S mode\n");
470*4882a593Smuzhiyun break;
471*4882a593Smuzhiyun default:
472*4882a593Smuzhiyun return -EINVAL;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
cs35l33_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)478*4882a593Smuzhiyun static int cs35l33_pcm_hw_params(struct snd_pcm_substream *substream,
479*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
480*4882a593Smuzhiyun struct snd_soc_dai *dai)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
483*4882a593Smuzhiyun struct cs35l33_private *priv = snd_soc_component_get_drvdata(component);
484*4882a593Smuzhiyun int sample_size = params_width(params);
485*4882a593Smuzhiyun int coeff = cs35l33_get_mclk_coeff(priv->mclk_int, params_rate(params));
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (coeff < 0)
488*4882a593Smuzhiyun return coeff;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_CLK_CTL,
491*4882a593Smuzhiyun CS35L33_ADSP_FS | CS35L33_INT_FS_RATE,
492*4882a593Smuzhiyun cs35l33_mclk_coeffs[coeff].int_fs_ratio
493*4882a593Smuzhiyun | cs35l33_mclk_coeffs[coeff].adsp_rate);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (priv->is_tdm_mode) {
496*4882a593Smuzhiyun sample_size = (sample_size / 8) - 1;
497*4882a593Smuzhiyun if (sample_size > 2)
498*4882a593Smuzhiyun sample_size = 2;
499*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_RX_AUD,
500*4882a593Smuzhiyun CS35L33_AUDIN_RX_DEPTH,
501*4882a593Smuzhiyun sample_size << CS35L33_AUDIN_RX_DEPTH_SHIFT);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun dev_dbg(component->dev, "sample rate=%d, bits per sample=%d\n",
505*4882a593Smuzhiyun params_rate(params), params_width(params));
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static const unsigned int cs35l33_src_rates[] = {
511*4882a593Smuzhiyun 8000, 11025, 11029, 12000, 16000, 22050,
512*4882a593Smuzhiyun 22059, 24000, 32000, 44100, 44118, 48000
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_list cs35l33_constraints = {
516*4882a593Smuzhiyun .count = ARRAY_SIZE(cs35l33_src_rates),
517*4882a593Smuzhiyun .list = cs35l33_src_rates,
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun
cs35l33_pcm_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)520*4882a593Smuzhiyun static int cs35l33_pcm_startup(struct snd_pcm_substream *substream,
521*4882a593Smuzhiyun struct snd_soc_dai *dai)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun snd_pcm_hw_constraint_list(substream->runtime, 0,
524*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_RATE,
525*4882a593Smuzhiyun &cs35l33_constraints);
526*4882a593Smuzhiyun return 0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
cs35l33_set_tristate(struct snd_soc_dai * dai,int tristate)529*4882a593Smuzhiyun static int cs35l33_set_tristate(struct snd_soc_dai *dai, int tristate)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
532*4882a593Smuzhiyun struct cs35l33_private *priv = snd_soc_component_get_drvdata(component);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (tristate) {
535*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_PWRCTL2,
536*4882a593Smuzhiyun CS35L33_SDOUT_3ST_I2S, CS35L33_SDOUT_3ST_I2S);
537*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_CLK_CTL,
538*4882a593Smuzhiyun CS35L33_SDOUT_3ST_TDM, CS35L33_SDOUT_3ST_TDM);
539*4882a593Smuzhiyun } else {
540*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_PWRCTL2,
541*4882a593Smuzhiyun CS35L33_SDOUT_3ST_I2S, 0);
542*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_CLK_CTL,
543*4882a593Smuzhiyun CS35L33_SDOUT_3ST_TDM, 0);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun return 0;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
cs35l33_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)549*4882a593Smuzhiyun static int cs35l33_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
550*4882a593Smuzhiyun unsigned int rx_mask, int slots, int slot_width)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
553*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
554*4882a593Smuzhiyun struct cs35l33_private *priv = snd_soc_component_get_drvdata(component);
555*4882a593Smuzhiyun unsigned int reg, bit_pos, i;
556*4882a593Smuzhiyun int slot, slot_num;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (slot_width != 8)
559*4882a593Smuzhiyun return -EINVAL;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /* scan rx_mask for aud slot */
562*4882a593Smuzhiyun slot = ffs(rx_mask) - 1;
563*4882a593Smuzhiyun if (slot >= 0) {
564*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_RX_AUD,
565*4882a593Smuzhiyun CS35L33_X_LOC, slot);
566*4882a593Smuzhiyun dev_dbg(component->dev, "Audio starts from slots %d", slot);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /*
570*4882a593Smuzhiyun * scan tx_mask: vmon(2 slots); imon (2 slots);
571*4882a593Smuzhiyun * vpmon (1 slot) vbstmon (1 slot)
572*4882a593Smuzhiyun */
573*4882a593Smuzhiyun slot = ffs(tx_mask) - 1;
574*4882a593Smuzhiyun slot_num = 0;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun for (i = 0; i < 2 ; i++) {
577*4882a593Smuzhiyun /* disable vpmon/vbstmon: enable later if set in tx_mask */
578*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_TX_VPMON + i,
579*4882a593Smuzhiyun CS35L33_X_STATE | CS35L33_X_LOC, CS35L33_X_STATE
580*4882a593Smuzhiyun | CS35L33_X_LOC);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* disconnect {vp,vbst}_mon routes: eanble later if set in tx_mask*/
584*4882a593Smuzhiyun snd_soc_dapm_del_routes(dapm, cs35l33_vp_vbst_mon_route,
585*4882a593Smuzhiyun ARRAY_SIZE(cs35l33_vp_vbst_mon_route));
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun while (slot >= 0) {
588*4882a593Smuzhiyun /* configure VMON_TX_LOC */
589*4882a593Smuzhiyun if (slot_num == 0) {
590*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_TX_VMON,
591*4882a593Smuzhiyun CS35L33_X_STATE | CS35L33_X_LOC, slot);
592*4882a593Smuzhiyun dev_dbg(component->dev, "VMON enabled in slots %d-%d",
593*4882a593Smuzhiyun slot, slot + 1);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun /* configure IMON_TX_LOC */
597*4882a593Smuzhiyun if (slot_num == 3) {
598*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_TX_IMON,
599*4882a593Smuzhiyun CS35L33_X_STATE | CS35L33_X_LOC, slot);
600*4882a593Smuzhiyun dev_dbg(component->dev, "IMON enabled in slots %d-%d",
601*4882a593Smuzhiyun slot, slot + 1);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* configure VPMON_TX_LOC */
605*4882a593Smuzhiyun if (slot_num == 4) {
606*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_TX_VPMON,
607*4882a593Smuzhiyun CS35L33_X_STATE | CS35L33_X_LOC, slot);
608*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm,
609*4882a593Smuzhiyun &cs35l33_vp_vbst_mon_route[0], 2);
610*4882a593Smuzhiyun dev_dbg(component->dev, "VPMON enabled in slots %d", slot);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* configure VBSTMON_TX_LOC */
614*4882a593Smuzhiyun if (slot_num == 5) {
615*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_TX_VBSTMON,
616*4882a593Smuzhiyun CS35L33_X_STATE | CS35L33_X_LOC, slot);
617*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm,
618*4882a593Smuzhiyun &cs35l33_vp_vbst_mon_route[2], 2);
619*4882a593Smuzhiyun dev_dbg(component->dev,
620*4882a593Smuzhiyun "VBSTMON enabled in slots %d", slot);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* Enable the relevant tx slot */
624*4882a593Smuzhiyun reg = CS35L33_TX_EN4 - (slot/8);
625*4882a593Smuzhiyun bit_pos = slot - ((slot / 8) * (8));
626*4882a593Smuzhiyun regmap_update_bits(priv->regmap, reg,
627*4882a593Smuzhiyun 1 << bit_pos, 1 << bit_pos);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun tx_mask &= ~(1 << slot);
630*4882a593Smuzhiyun slot = ffs(tx_mask) - 1;
631*4882a593Smuzhiyun slot_num++;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun return 0;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
cs35l33_component_set_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)637*4882a593Smuzhiyun static int cs35l33_component_set_sysclk(struct snd_soc_component *component,
638*4882a593Smuzhiyun int clk_id, int source, unsigned int freq, int dir)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun struct cs35l33_private *cs35l33 = snd_soc_component_get_drvdata(component);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun switch (freq) {
643*4882a593Smuzhiyun case CS35L33_MCLK_5644:
644*4882a593Smuzhiyun case CS35L33_MCLK_6:
645*4882a593Smuzhiyun case CS35L33_MCLK_6144:
646*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap, CS35L33_CLK_CTL,
647*4882a593Smuzhiyun CS35L33_MCLKDIV2, 0);
648*4882a593Smuzhiyun cs35l33->mclk_int = freq;
649*4882a593Smuzhiyun break;
650*4882a593Smuzhiyun case CS35L33_MCLK_11289:
651*4882a593Smuzhiyun case CS35L33_MCLK_12:
652*4882a593Smuzhiyun case CS35L33_MCLK_12288:
653*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap, CS35L33_CLK_CTL,
654*4882a593Smuzhiyun CS35L33_MCLKDIV2, CS35L33_MCLKDIV2);
655*4882a593Smuzhiyun cs35l33->mclk_int = freq/2;
656*4882a593Smuzhiyun break;
657*4882a593Smuzhiyun default:
658*4882a593Smuzhiyun cs35l33->mclk_int = 0;
659*4882a593Smuzhiyun return -EINVAL;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun dev_dbg(component->dev, "external mclk freq=%d, internal mclk freq=%d\n",
663*4882a593Smuzhiyun freq, cs35l33->mclk_int);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun return 0;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun static const struct snd_soc_dai_ops cs35l33_ops = {
669*4882a593Smuzhiyun .startup = cs35l33_pcm_startup,
670*4882a593Smuzhiyun .set_tristate = cs35l33_set_tristate,
671*4882a593Smuzhiyun .set_fmt = cs35l33_set_dai_fmt,
672*4882a593Smuzhiyun .hw_params = cs35l33_pcm_hw_params,
673*4882a593Smuzhiyun .set_tdm_slot = cs35l33_set_tdm_slot,
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun static struct snd_soc_dai_driver cs35l33_dai = {
677*4882a593Smuzhiyun .name = "cs35l33-dai",
678*4882a593Smuzhiyun .id = 0,
679*4882a593Smuzhiyun .playback = {
680*4882a593Smuzhiyun .stream_name = "CS35L33 Playback",
681*4882a593Smuzhiyun .channels_min = 1,
682*4882a593Smuzhiyun .channels_max = 1,
683*4882a593Smuzhiyun .rates = CS35L33_RATES,
684*4882a593Smuzhiyun .formats = CS35L33_FORMATS,
685*4882a593Smuzhiyun },
686*4882a593Smuzhiyun .capture = {
687*4882a593Smuzhiyun .stream_name = "CS35L33 Capture",
688*4882a593Smuzhiyun .channels_min = 2,
689*4882a593Smuzhiyun .channels_max = 2,
690*4882a593Smuzhiyun .rates = CS35L33_RATES,
691*4882a593Smuzhiyun .formats = CS35L33_FORMATS,
692*4882a593Smuzhiyun },
693*4882a593Smuzhiyun .ops = &cs35l33_ops,
694*4882a593Smuzhiyun .symmetric_rates = 1,
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun
cs35l33_set_hg_data(struct snd_soc_component * component,struct cs35l33_pdata * pdata)697*4882a593Smuzhiyun static int cs35l33_set_hg_data(struct snd_soc_component *component,
698*4882a593Smuzhiyun struct cs35l33_pdata *pdata)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun struct cs35l33_hg *hg_config = &pdata->hg_config;
701*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
702*4882a593Smuzhiyun struct cs35l33_private *priv = snd_soc_component_get_drvdata(component);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if (hg_config->enable_hg_algo) {
705*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_HG_MEMLDO_CTL,
706*4882a593Smuzhiyun CS35L33_MEM_DEPTH_MASK,
707*4882a593Smuzhiyun hg_config->mem_depth << CS35L33_MEM_DEPTH_SHIFT);
708*4882a593Smuzhiyun regmap_write(priv->regmap, CS35L33_HG_REL_RATE,
709*4882a593Smuzhiyun hg_config->release_rate);
710*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_HG_HEAD,
711*4882a593Smuzhiyun CS35L33_HD_RM_MASK,
712*4882a593Smuzhiyun hg_config->hd_rm << CS35L33_HD_RM_SHIFT);
713*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_HG_MEMLDO_CTL,
714*4882a593Smuzhiyun CS35L33_LDO_THLD_MASK,
715*4882a593Smuzhiyun hg_config->ldo_thld << CS35L33_LDO_THLD_SHIFT);
716*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_HG_MEMLDO_CTL,
717*4882a593Smuzhiyun CS35L33_LDO_DISABLE_MASK,
718*4882a593Smuzhiyun hg_config->ldo_path_disable <<
719*4882a593Smuzhiyun CS35L33_LDO_DISABLE_SHIFT);
720*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_LDO_DEL,
721*4882a593Smuzhiyun CS35L33_LDO_ENTRY_DELAY_MASK,
722*4882a593Smuzhiyun hg_config->ldo_entry_delay <<
723*4882a593Smuzhiyun CS35L33_LDO_ENTRY_DELAY_SHIFT);
724*4882a593Smuzhiyun if (hg_config->vp_hg_auto) {
725*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_HG_EN,
726*4882a593Smuzhiyun CS35L33_VP_HG_AUTO_MASK,
727*4882a593Smuzhiyun CS35L33_VP_HG_AUTO_MASK);
728*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, cs35l33_vphg_auto_route,
729*4882a593Smuzhiyun ARRAY_SIZE(cs35l33_vphg_auto_route));
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_HG_EN,
732*4882a593Smuzhiyun CS35L33_VP_HG_MASK,
733*4882a593Smuzhiyun hg_config->vp_hg << CS35L33_VP_HG_SHIFT);
734*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_LDO_DEL,
735*4882a593Smuzhiyun CS35L33_VP_HG_RATE_MASK,
736*4882a593Smuzhiyun hg_config->vp_hg_rate << CS35L33_VP_HG_RATE_SHIFT);
737*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_LDO_DEL,
738*4882a593Smuzhiyun CS35L33_VP_HG_VA_MASK,
739*4882a593Smuzhiyun hg_config->vp_hg_va << CS35L33_VP_HG_VA_SHIFT);
740*4882a593Smuzhiyun regmap_update_bits(priv->regmap, CS35L33_HG_EN,
741*4882a593Smuzhiyun CS35L33_CLASS_HG_EN_MASK, CS35L33_CLASS_HG_EN_MASK);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
cs35l33_set_bst_ipk(struct snd_soc_component * component,unsigned int bst)746*4882a593Smuzhiyun static int cs35l33_set_bst_ipk(struct snd_soc_component *component, unsigned int bst)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun struct cs35l33_private *cs35l33 = snd_soc_component_get_drvdata(component);
749*4882a593Smuzhiyun int ret = 0, steps = 0;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* Boost current in uA */
752*4882a593Smuzhiyun if (bst > 3600000 || bst < 1850000) {
753*4882a593Smuzhiyun dev_err(component->dev, "Invalid boost current %d\n", bst);
754*4882a593Smuzhiyun ret = -EINVAL;
755*4882a593Smuzhiyun goto err;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun if (bst % 15625) {
759*4882a593Smuzhiyun dev_err(component->dev, "Current not a multiple of 15625uA (%d)\n",
760*4882a593Smuzhiyun bst);
761*4882a593Smuzhiyun ret = -EINVAL;
762*4882a593Smuzhiyun goto err;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun while (bst > 1850000) {
766*4882a593Smuzhiyun bst -= 15625;
767*4882a593Smuzhiyun steps++;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun regmap_write(cs35l33->regmap, CS35L33_BST_PEAK_CTL,
771*4882a593Smuzhiyun steps+0x70);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun err:
774*4882a593Smuzhiyun return ret;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
cs35l33_probe(struct snd_soc_component * component)777*4882a593Smuzhiyun static int cs35l33_probe(struct snd_soc_component *component)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun struct cs35l33_private *cs35l33 = snd_soc_component_get_drvdata(component);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun cs35l33->component = component;
782*4882a593Smuzhiyun pm_runtime_get_sync(component->dev);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap, CS35L33_PROTECT_CTL,
785*4882a593Smuzhiyun CS35L33_ALIVE_WD_DIS, 0x8);
786*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap, CS35L33_BST_CTL2,
787*4882a593Smuzhiyun CS35L33_ALIVE_WD_DIS2,
788*4882a593Smuzhiyun CS35L33_ALIVE_WD_DIS2);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* Set Platform Data */
791*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap, CS35L33_BST_CTL1,
792*4882a593Smuzhiyun CS35L33_BST_CTL_MASK, cs35l33->pdata.boost_ctl);
793*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap, CS35L33_CLASSD_CTL,
794*4882a593Smuzhiyun CS35L33_AMP_DRV_SEL_MASK,
795*4882a593Smuzhiyun cs35l33->pdata.amp_drv_sel << CS35L33_AMP_DRV_SEL_SHIFT);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (cs35l33->pdata.boost_ipk)
798*4882a593Smuzhiyun cs35l33_set_bst_ipk(component, cs35l33->pdata.boost_ipk);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun if (cs35l33->enable_soft_ramp) {
801*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS35L33_DAC_CTL,
802*4882a593Smuzhiyun CS35L33_DIGSFT, CS35L33_DIGSFT);
803*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS35L33_DAC_CTL,
804*4882a593Smuzhiyun CS35L33_DSR_RATE, cs35l33->pdata.ramp_rate);
805*4882a593Smuzhiyun } else {
806*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS35L33_DAC_CTL,
807*4882a593Smuzhiyun CS35L33_DIGSFT, 0);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* update IMON scaling rate if different from default of 0x8 */
811*4882a593Smuzhiyun if (cs35l33->pdata.imon_adc_scale != 0x8)
812*4882a593Smuzhiyun snd_soc_component_update_bits(component, CS35L33_ADC_CTL,
813*4882a593Smuzhiyun CS35L33_IMON_SCALE, cs35l33->pdata.imon_adc_scale);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun cs35l33_set_hg_data(component, &(cs35l33->pdata));
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun /*
818*4882a593Smuzhiyun * unmask important interrupts that causes the chip to enter
819*4882a593Smuzhiyun * speaker safe mode and hence deserves user attention
820*4882a593Smuzhiyun */
821*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap, CS35L33_INT_MASK_1,
822*4882a593Smuzhiyun CS35L33_M_OTE | CS35L33_M_OTW | CS35L33_M_AMP_SHORT |
823*4882a593Smuzhiyun CS35L33_M_CAL_ERR, 0);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun pm_runtime_put_sync(component->dev);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun return 0;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_cs35l33 = {
831*4882a593Smuzhiyun .probe = cs35l33_probe,
832*4882a593Smuzhiyun .set_bias_level = cs35l33_set_bias_level,
833*4882a593Smuzhiyun .set_sysclk = cs35l33_component_set_sysclk,
834*4882a593Smuzhiyun .controls = cs35l33_snd_controls,
835*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(cs35l33_snd_controls),
836*4882a593Smuzhiyun .dapm_widgets = cs35l33_dapm_widgets,
837*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(cs35l33_dapm_widgets),
838*4882a593Smuzhiyun .dapm_routes = cs35l33_audio_map,
839*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(cs35l33_audio_map),
840*4882a593Smuzhiyun .use_pmdown_time = 1,
841*4882a593Smuzhiyun .endianness = 1,
842*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun static const struct regmap_config cs35l33_regmap = {
846*4882a593Smuzhiyun .reg_bits = 8,
847*4882a593Smuzhiyun .val_bits = 8,
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun .max_register = CS35L33_MAX_REGISTER,
850*4882a593Smuzhiyun .reg_defaults = cs35l33_reg,
851*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(cs35l33_reg),
852*4882a593Smuzhiyun .volatile_reg = cs35l33_volatile_register,
853*4882a593Smuzhiyun .readable_reg = cs35l33_readable_register,
854*4882a593Smuzhiyun .writeable_reg = cs35l33_writeable_register,
855*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
856*4882a593Smuzhiyun .use_single_read = true,
857*4882a593Smuzhiyun .use_single_write = true,
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun
cs35l33_runtime_resume(struct device * dev)860*4882a593Smuzhiyun static int __maybe_unused cs35l33_runtime_resume(struct device *dev)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun struct cs35l33_private *cs35l33 = dev_get_drvdata(dev);
863*4882a593Smuzhiyun int ret;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun dev_dbg(dev, "%s\n", __func__);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun gpiod_set_value_cansleep(cs35l33->reset_gpio, 0);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun ret = regulator_bulk_enable(cs35l33->num_core_supplies,
870*4882a593Smuzhiyun cs35l33->core_supplies);
871*4882a593Smuzhiyun if (ret != 0) {
872*4882a593Smuzhiyun dev_err(dev, "Failed to enable core supplies: %d\n", ret);
873*4882a593Smuzhiyun return ret;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun regcache_cache_only(cs35l33->regmap, false);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun gpiod_set_value_cansleep(cs35l33->reset_gpio, 1);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun msleep(CS35L33_BOOT_DELAY);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun ret = regcache_sync(cs35l33->regmap);
883*4882a593Smuzhiyun if (ret != 0) {
884*4882a593Smuzhiyun dev_err(dev, "Failed to restore register cache\n");
885*4882a593Smuzhiyun goto err;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun return 0;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun err:
891*4882a593Smuzhiyun regcache_cache_only(cs35l33->regmap, true);
892*4882a593Smuzhiyun regulator_bulk_disable(cs35l33->num_core_supplies,
893*4882a593Smuzhiyun cs35l33->core_supplies);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun return ret;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
cs35l33_runtime_suspend(struct device * dev)898*4882a593Smuzhiyun static int __maybe_unused cs35l33_runtime_suspend(struct device *dev)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun struct cs35l33_private *cs35l33 = dev_get_drvdata(dev);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun dev_dbg(dev, "%s\n", __func__);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* redo the calibration in next power up */
905*4882a593Smuzhiyun cs35l33->amp_cal = false;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun regcache_cache_only(cs35l33->regmap, true);
908*4882a593Smuzhiyun regcache_mark_dirty(cs35l33->regmap);
909*4882a593Smuzhiyun regulator_bulk_disable(cs35l33->num_core_supplies,
910*4882a593Smuzhiyun cs35l33->core_supplies);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun return 0;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun static const struct dev_pm_ops cs35l33_pm_ops = {
916*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(cs35l33_runtime_suspend,
917*4882a593Smuzhiyun cs35l33_runtime_resume,
918*4882a593Smuzhiyun NULL)
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun
cs35l33_get_hg_data(const struct device_node * np,struct cs35l33_pdata * pdata)921*4882a593Smuzhiyun static int cs35l33_get_hg_data(const struct device_node *np,
922*4882a593Smuzhiyun struct cs35l33_pdata *pdata)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun struct device_node *hg;
925*4882a593Smuzhiyun struct cs35l33_hg *hg_config = &pdata->hg_config;
926*4882a593Smuzhiyun u32 val32;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun hg = of_get_child_by_name(np, "cirrus,hg-algo");
929*4882a593Smuzhiyun hg_config->enable_hg_algo = hg ? true : false;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (hg_config->enable_hg_algo) {
932*4882a593Smuzhiyun if (of_property_read_u32(hg, "cirrus,mem-depth", &val32) >= 0)
933*4882a593Smuzhiyun hg_config->mem_depth = val32;
934*4882a593Smuzhiyun if (of_property_read_u32(hg, "cirrus,release-rate",
935*4882a593Smuzhiyun &val32) >= 0)
936*4882a593Smuzhiyun hg_config->release_rate = val32;
937*4882a593Smuzhiyun if (of_property_read_u32(hg, "cirrus,ldo-thld", &val32) >= 0)
938*4882a593Smuzhiyun hg_config->ldo_thld = val32;
939*4882a593Smuzhiyun if (of_property_read_u32(hg, "cirrus,ldo-path-disable",
940*4882a593Smuzhiyun &val32) >= 0)
941*4882a593Smuzhiyun hg_config->ldo_path_disable = val32;
942*4882a593Smuzhiyun if (of_property_read_u32(hg, "cirrus,ldo-entry-delay",
943*4882a593Smuzhiyun &val32) >= 0)
944*4882a593Smuzhiyun hg_config->ldo_entry_delay = val32;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun hg_config->vp_hg_auto = of_property_read_bool(hg,
947*4882a593Smuzhiyun "cirrus,vp-hg-auto");
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun if (of_property_read_u32(hg, "cirrus,vp-hg", &val32) >= 0)
950*4882a593Smuzhiyun hg_config->vp_hg = val32;
951*4882a593Smuzhiyun if (of_property_read_u32(hg, "cirrus,vp-hg-rate", &val32) >= 0)
952*4882a593Smuzhiyun hg_config->vp_hg_rate = val32;
953*4882a593Smuzhiyun if (of_property_read_u32(hg, "cirrus,vp-hg-va", &val32) >= 0)
954*4882a593Smuzhiyun hg_config->vp_hg_va = val32;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun of_node_put(hg);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun return 0;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
cs35l33_irq_thread(int irq,void * data)962*4882a593Smuzhiyun static irqreturn_t cs35l33_irq_thread(int irq, void *data)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun struct cs35l33_private *cs35l33 = data;
965*4882a593Smuzhiyun struct snd_soc_component *component = cs35l33->component;
966*4882a593Smuzhiyun unsigned int sticky_val1, sticky_val2, current_val, mask1, mask2;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun regmap_read(cs35l33->regmap, CS35L33_INT_STATUS_2,
969*4882a593Smuzhiyun &sticky_val2);
970*4882a593Smuzhiyun regmap_read(cs35l33->regmap, CS35L33_INT_STATUS_1,
971*4882a593Smuzhiyun &sticky_val1);
972*4882a593Smuzhiyun regmap_read(cs35l33->regmap, CS35L33_INT_MASK_2, &mask2);
973*4882a593Smuzhiyun regmap_read(cs35l33->regmap, CS35L33_INT_MASK_1, &mask1);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* Check to see if the unmasked bits are active,
976*4882a593Smuzhiyun * if not then exit.
977*4882a593Smuzhiyun */
978*4882a593Smuzhiyun if (!(sticky_val1 & ~mask1) && !(sticky_val2 & ~mask2))
979*4882a593Smuzhiyun return IRQ_NONE;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun regmap_read(cs35l33->regmap, CS35L33_INT_STATUS_1,
982*4882a593Smuzhiyun ¤t_val);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* handle the interrupts */
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun if (sticky_val1 & CS35L33_AMP_SHORT) {
987*4882a593Smuzhiyun dev_crit(component->dev, "Amp short error\n");
988*4882a593Smuzhiyun if (!(current_val & CS35L33_AMP_SHORT)) {
989*4882a593Smuzhiyun dev_dbg(component->dev,
990*4882a593Smuzhiyun "Amp short error release\n");
991*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap,
992*4882a593Smuzhiyun CS35L33_AMP_CTL,
993*4882a593Smuzhiyun CS35L33_AMP_SHORT_RLS, 0);
994*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap,
995*4882a593Smuzhiyun CS35L33_AMP_CTL,
996*4882a593Smuzhiyun CS35L33_AMP_SHORT_RLS,
997*4882a593Smuzhiyun CS35L33_AMP_SHORT_RLS);
998*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap,
999*4882a593Smuzhiyun CS35L33_AMP_CTL, CS35L33_AMP_SHORT_RLS,
1000*4882a593Smuzhiyun 0);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (sticky_val1 & CS35L33_CAL_ERR) {
1005*4882a593Smuzhiyun dev_err(component->dev, "Cal error\n");
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* redo the calibration in next power up */
1008*4882a593Smuzhiyun cs35l33->amp_cal = false;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun if (!(current_val & CS35L33_CAL_ERR)) {
1011*4882a593Smuzhiyun dev_dbg(component->dev, "Cal error release\n");
1012*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap,
1013*4882a593Smuzhiyun CS35L33_AMP_CTL, CS35L33_CAL_ERR_RLS,
1014*4882a593Smuzhiyun 0);
1015*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap,
1016*4882a593Smuzhiyun CS35L33_AMP_CTL, CS35L33_CAL_ERR_RLS,
1017*4882a593Smuzhiyun CS35L33_CAL_ERR_RLS);
1018*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap,
1019*4882a593Smuzhiyun CS35L33_AMP_CTL, CS35L33_CAL_ERR_RLS,
1020*4882a593Smuzhiyun 0);
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if (sticky_val1 & CS35L33_OTE) {
1025*4882a593Smuzhiyun dev_crit(component->dev, "Over temperature error\n");
1026*4882a593Smuzhiyun if (!(current_val & CS35L33_OTE)) {
1027*4882a593Smuzhiyun dev_dbg(component->dev,
1028*4882a593Smuzhiyun "Over temperature error release\n");
1029*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap,
1030*4882a593Smuzhiyun CS35L33_AMP_CTL, CS35L33_OTE_RLS, 0);
1031*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap,
1032*4882a593Smuzhiyun CS35L33_AMP_CTL, CS35L33_OTE_RLS,
1033*4882a593Smuzhiyun CS35L33_OTE_RLS);
1034*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap,
1035*4882a593Smuzhiyun CS35L33_AMP_CTL, CS35L33_OTE_RLS, 0);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun if (sticky_val1 & CS35L33_OTW) {
1040*4882a593Smuzhiyun dev_err(component->dev, "Over temperature warning\n");
1041*4882a593Smuzhiyun if (!(current_val & CS35L33_OTW)) {
1042*4882a593Smuzhiyun dev_dbg(component->dev,
1043*4882a593Smuzhiyun "Over temperature warning release\n");
1044*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap,
1045*4882a593Smuzhiyun CS35L33_AMP_CTL, CS35L33_OTW_RLS, 0);
1046*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap,
1047*4882a593Smuzhiyun CS35L33_AMP_CTL, CS35L33_OTW_RLS,
1048*4882a593Smuzhiyun CS35L33_OTW_RLS);
1049*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap,
1050*4882a593Smuzhiyun CS35L33_AMP_CTL, CS35L33_OTW_RLS, 0);
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun if (CS35L33_ALIVE_ERR & sticky_val1)
1054*4882a593Smuzhiyun dev_err(component->dev, "ERROR: ADSPCLK Interrupt\n");
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun if (CS35L33_MCLK_ERR & sticky_val1)
1057*4882a593Smuzhiyun dev_err(component->dev, "ERROR: MCLK Interrupt\n");
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (CS35L33_VMON_OVFL & sticky_val2)
1060*4882a593Smuzhiyun dev_err(component->dev,
1061*4882a593Smuzhiyun "ERROR: VMON Overflow Interrupt\n");
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun if (CS35L33_IMON_OVFL & sticky_val2)
1064*4882a593Smuzhiyun dev_err(component->dev,
1065*4882a593Smuzhiyun "ERROR: IMON Overflow Interrupt\n");
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun if (CS35L33_VPMON_OVFL & sticky_val2)
1068*4882a593Smuzhiyun dev_err(component->dev,
1069*4882a593Smuzhiyun "ERROR: VPMON Overflow Interrupt\n");
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun return IRQ_HANDLED;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun static const char * const cs35l33_core_supplies[] = {
1075*4882a593Smuzhiyun "VA",
1076*4882a593Smuzhiyun "VP",
1077*4882a593Smuzhiyun };
1078*4882a593Smuzhiyun
cs35l33_of_get_pdata(struct device * dev,struct cs35l33_private * cs35l33)1079*4882a593Smuzhiyun static int cs35l33_of_get_pdata(struct device *dev,
1080*4882a593Smuzhiyun struct cs35l33_private *cs35l33)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun struct device_node *np = dev->of_node;
1083*4882a593Smuzhiyun struct cs35l33_pdata *pdata = &cs35l33->pdata;
1084*4882a593Smuzhiyun u32 val32;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun if (!np)
1087*4882a593Smuzhiyun return 0;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun if (of_property_read_u32(np, "cirrus,boost-ctl", &val32) >= 0) {
1090*4882a593Smuzhiyun pdata->boost_ctl = val32;
1091*4882a593Smuzhiyun pdata->amp_drv_sel = 1;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun if (of_property_read_u32(np, "cirrus,ramp-rate", &val32) >= 0) {
1095*4882a593Smuzhiyun pdata->ramp_rate = val32;
1096*4882a593Smuzhiyun cs35l33->enable_soft_ramp = true;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun if (of_property_read_u32(np, "cirrus,boost-ipk", &val32) >= 0)
1100*4882a593Smuzhiyun pdata->boost_ipk = val32;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun if (of_property_read_u32(np, "cirrus,imon-adc-scale", &val32) >= 0) {
1103*4882a593Smuzhiyun if ((val32 == 0x0) || (val32 == 0x7) || (val32 == 0x6))
1104*4882a593Smuzhiyun pdata->imon_adc_scale = val32;
1105*4882a593Smuzhiyun else
1106*4882a593Smuzhiyun /* use default value */
1107*4882a593Smuzhiyun pdata->imon_adc_scale = 0x8;
1108*4882a593Smuzhiyun } else {
1109*4882a593Smuzhiyun /* use default value */
1110*4882a593Smuzhiyun pdata->imon_adc_scale = 0x8;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun cs35l33_get_hg_data(np, pdata);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun return 0;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
cs35l33_i2c_probe(struct i2c_client * i2c_client,const struct i2c_device_id * id)1118*4882a593Smuzhiyun static int cs35l33_i2c_probe(struct i2c_client *i2c_client,
1119*4882a593Smuzhiyun const struct i2c_device_id *id)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun struct cs35l33_private *cs35l33;
1122*4882a593Smuzhiyun struct cs35l33_pdata *pdata = dev_get_platdata(&i2c_client->dev);
1123*4882a593Smuzhiyun int ret, devid, i;
1124*4882a593Smuzhiyun unsigned int reg;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun cs35l33 = devm_kzalloc(&i2c_client->dev, sizeof(struct cs35l33_private),
1127*4882a593Smuzhiyun GFP_KERNEL);
1128*4882a593Smuzhiyun if (!cs35l33)
1129*4882a593Smuzhiyun return -ENOMEM;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun i2c_set_clientdata(i2c_client, cs35l33);
1132*4882a593Smuzhiyun cs35l33->regmap = devm_regmap_init_i2c(i2c_client, &cs35l33_regmap);
1133*4882a593Smuzhiyun if (IS_ERR(cs35l33->regmap)) {
1134*4882a593Smuzhiyun ret = PTR_ERR(cs35l33->regmap);
1135*4882a593Smuzhiyun dev_err(&i2c_client->dev, "regmap_init() failed: %d\n", ret);
1136*4882a593Smuzhiyun return ret;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun regcache_cache_only(cs35l33->regmap, true);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cs35l33_core_supplies); i++)
1142*4882a593Smuzhiyun cs35l33->core_supplies[i].supply
1143*4882a593Smuzhiyun = cs35l33_core_supplies[i];
1144*4882a593Smuzhiyun cs35l33->num_core_supplies = ARRAY_SIZE(cs35l33_core_supplies);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun ret = devm_regulator_bulk_get(&i2c_client->dev,
1147*4882a593Smuzhiyun cs35l33->num_core_supplies,
1148*4882a593Smuzhiyun cs35l33->core_supplies);
1149*4882a593Smuzhiyun if (ret != 0) {
1150*4882a593Smuzhiyun dev_err(&i2c_client->dev,
1151*4882a593Smuzhiyun "Failed to request core supplies: %d\n",
1152*4882a593Smuzhiyun ret);
1153*4882a593Smuzhiyun return ret;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun if (pdata) {
1157*4882a593Smuzhiyun cs35l33->pdata = *pdata;
1158*4882a593Smuzhiyun } else {
1159*4882a593Smuzhiyun cs35l33_of_get_pdata(&i2c_client->dev, cs35l33);
1160*4882a593Smuzhiyun pdata = &cs35l33->pdata;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun ret = devm_request_threaded_irq(&i2c_client->dev, i2c_client->irq, NULL,
1164*4882a593Smuzhiyun cs35l33_irq_thread, IRQF_ONESHOT | IRQF_TRIGGER_LOW,
1165*4882a593Smuzhiyun "cs35l33", cs35l33);
1166*4882a593Smuzhiyun if (ret != 0)
1167*4882a593Smuzhiyun dev_warn(&i2c_client->dev, "Failed to request IRQ: %d\n", ret);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /* We could issue !RST or skip it based on AMP topology */
1170*4882a593Smuzhiyun cs35l33->reset_gpio = devm_gpiod_get_optional(&i2c_client->dev,
1171*4882a593Smuzhiyun "reset-gpios", GPIOD_OUT_HIGH);
1172*4882a593Smuzhiyun if (IS_ERR(cs35l33->reset_gpio)) {
1173*4882a593Smuzhiyun dev_err(&i2c_client->dev, "%s ERROR: Can't get reset GPIO\n",
1174*4882a593Smuzhiyun __func__);
1175*4882a593Smuzhiyun return PTR_ERR(cs35l33->reset_gpio);
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun ret = regulator_bulk_enable(cs35l33->num_core_supplies,
1179*4882a593Smuzhiyun cs35l33->core_supplies);
1180*4882a593Smuzhiyun if (ret != 0) {
1181*4882a593Smuzhiyun dev_err(&i2c_client->dev,
1182*4882a593Smuzhiyun "Failed to enable core supplies: %d\n",
1183*4882a593Smuzhiyun ret);
1184*4882a593Smuzhiyun return ret;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun gpiod_set_value_cansleep(cs35l33->reset_gpio, 1);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun msleep(CS35L33_BOOT_DELAY);
1190*4882a593Smuzhiyun regcache_cache_only(cs35l33->regmap, false);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun /* initialize codec */
1193*4882a593Smuzhiyun ret = regmap_read(cs35l33->regmap, CS35L33_DEVID_AB, ®);
1194*4882a593Smuzhiyun devid = (reg & 0xFF) << 12;
1195*4882a593Smuzhiyun ret = regmap_read(cs35l33->regmap, CS35L33_DEVID_CD, ®);
1196*4882a593Smuzhiyun devid |= (reg & 0xFF) << 4;
1197*4882a593Smuzhiyun ret = regmap_read(cs35l33->regmap, CS35L33_DEVID_E, ®);
1198*4882a593Smuzhiyun devid |= (reg & 0xF0) >> 4;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun if (devid != CS35L33_CHIP_ID) {
1201*4882a593Smuzhiyun dev_err(&i2c_client->dev,
1202*4882a593Smuzhiyun "CS35L33 Device ID (%X). Expected ID %X\n",
1203*4882a593Smuzhiyun devid, CS35L33_CHIP_ID);
1204*4882a593Smuzhiyun ret = -EINVAL;
1205*4882a593Smuzhiyun goto err_enable;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun ret = regmap_read(cs35l33->regmap, CS35L33_REV_ID, ®);
1209*4882a593Smuzhiyun if (ret < 0) {
1210*4882a593Smuzhiyun dev_err(&i2c_client->dev, "Get Revision ID failed\n");
1211*4882a593Smuzhiyun goto err_enable;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun dev_info(&i2c_client->dev,
1215*4882a593Smuzhiyun "Cirrus Logic CS35L33, Revision: %02X\n", reg & 0xFF);
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun ret = regmap_register_patch(cs35l33->regmap,
1218*4882a593Smuzhiyun cs35l33_patch, ARRAY_SIZE(cs35l33_patch));
1219*4882a593Smuzhiyun if (ret < 0) {
1220*4882a593Smuzhiyun dev_err(&i2c_client->dev,
1221*4882a593Smuzhiyun "Error in applying regmap patch: %d\n", ret);
1222*4882a593Smuzhiyun goto err_enable;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun /* disable mclk and tdm */
1226*4882a593Smuzhiyun regmap_update_bits(cs35l33->regmap, CS35L33_CLK_CTL,
1227*4882a593Smuzhiyun CS35L33_MCLKDIS | CS35L33_SDOUT_3ST_TDM,
1228*4882a593Smuzhiyun CS35L33_MCLKDIS | CS35L33_SDOUT_3ST_TDM);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(&i2c_client->dev, 100);
1231*4882a593Smuzhiyun pm_runtime_use_autosuspend(&i2c_client->dev);
1232*4882a593Smuzhiyun pm_runtime_set_active(&i2c_client->dev);
1233*4882a593Smuzhiyun pm_runtime_enable(&i2c_client->dev);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c_client->dev,
1236*4882a593Smuzhiyun &soc_component_dev_cs35l33, &cs35l33_dai, 1);
1237*4882a593Smuzhiyun if (ret < 0) {
1238*4882a593Smuzhiyun dev_err(&i2c_client->dev, "%s: Register component failed\n",
1239*4882a593Smuzhiyun __func__);
1240*4882a593Smuzhiyun goto err_enable;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun return 0;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun err_enable:
1246*4882a593Smuzhiyun regulator_bulk_disable(cs35l33->num_core_supplies,
1247*4882a593Smuzhiyun cs35l33->core_supplies);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun return ret;
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
cs35l33_i2c_remove(struct i2c_client * client)1252*4882a593Smuzhiyun static int cs35l33_i2c_remove(struct i2c_client *client)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun struct cs35l33_private *cs35l33 = i2c_get_clientdata(client);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun gpiod_set_value_cansleep(cs35l33->reset_gpio, 0);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1259*4882a593Smuzhiyun regulator_bulk_disable(cs35l33->num_core_supplies,
1260*4882a593Smuzhiyun cs35l33->core_supplies);
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun return 0;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun static const struct of_device_id cs35l33_of_match[] = {
1266*4882a593Smuzhiyun { .compatible = "cirrus,cs35l33", },
1267*4882a593Smuzhiyun {},
1268*4882a593Smuzhiyun };
1269*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cs35l33_of_match);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun static const struct i2c_device_id cs35l33_id[] = {
1272*4882a593Smuzhiyun {"cs35l33", 0},
1273*4882a593Smuzhiyun {}
1274*4882a593Smuzhiyun };
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, cs35l33_id);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun static struct i2c_driver cs35l33_i2c_driver = {
1279*4882a593Smuzhiyun .driver = {
1280*4882a593Smuzhiyun .name = "cs35l33",
1281*4882a593Smuzhiyun .pm = &cs35l33_pm_ops,
1282*4882a593Smuzhiyun .of_match_table = cs35l33_of_match,
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun },
1285*4882a593Smuzhiyun .id_table = cs35l33_id,
1286*4882a593Smuzhiyun .probe = cs35l33_i2c_probe,
1287*4882a593Smuzhiyun .remove = cs35l33_i2c_remove,
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun };
1290*4882a593Smuzhiyun module_i2c_driver(cs35l33_i2c_driver);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC CS35L33 driver");
1293*4882a593Smuzhiyun MODULE_AUTHOR("Paul Handrigan, Cirrus Logic Inc, <paul.handrigan@cirrus.com>");
1294*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1295