1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun #include <linux/module.h>
4*4882a593Smuzhiyun #include <linux/i2c.h>
5*4882a593Smuzhiyun #include <sound/core.h>
6*4882a593Smuzhiyun #include <sound/pcm.h>
7*4882a593Smuzhiyun #include <sound/pcm_params.h>
8*4882a593Smuzhiyun #include <sound/soc.h>
9*4882a593Smuzhiyun #include <linux/of_gpio.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/firmware.h>
13*4882a593Smuzhiyun #include <linux/debugfs.h>
14*4882a593Smuzhiyun #include <linux/version.h>
15*4882a593Smuzhiyun #include <linux/workqueue.h>
16*4882a593Smuzhiyun #include <linux/syscalls.h>
17*4882a593Smuzhiyun #include <sound/control.h>
18*4882a593Smuzhiyun #include <linux/uaccess.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "aw_data_type.h"
21*4882a593Smuzhiyun #include "aw_log.h"
22*4882a593Smuzhiyun #include "aw_device.h"
23*4882a593Smuzhiyun #include "aw_bin_parse.h"
24*4882a593Smuzhiyun #include "aw_calib.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define AW_DEV_SYSST_CHECK_MAX (10)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun AW_EXT_DSP_WRITE_NONE = 0,
30*4882a593Smuzhiyun AW_EXT_DSP_WRITE,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static unsigned int g_fade_in_time = AW_1000_US / 10;
34*4882a593Smuzhiyun static unsigned int g_fade_out_time = AW_1000_US >> 1;
35*4882a593Smuzhiyun static LIST_HEAD(g_dev_list);
36*4882a593Smuzhiyun static DEFINE_MUTEX(g_dev_lock);
37*4882a593Smuzhiyun
aw_dev_reg_dump(struct aw_device * aw_dev)38*4882a593Smuzhiyun static int aw_dev_reg_dump(struct aw_device *aw_dev)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun int reg_num = aw_dev->ops.aw_get_reg_num();
41*4882a593Smuzhiyun uint8_t i = 0;
42*4882a593Smuzhiyun uint16_t reg_val = 0;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun for (i = 0; i < reg_num; i++) {
45*4882a593Smuzhiyun if (aw_dev->ops.aw_check_rd_access(i)) {
46*4882a593Smuzhiyun aw_dev->ops.aw_reg_read(aw_dev, i, ®_val);
47*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "read: reg = 0x%02x, val = 0x%04x",
48*4882a593Smuzhiyun i, reg_val);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
aw_dev_fade_in(struct aw_device * aw_dev)55*4882a593Smuzhiyun static void aw_dev_fade_in(struct aw_device *aw_dev)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun int i = 0;
58*4882a593Smuzhiyun struct aw_volume_desc *desc = &aw_dev->volume_desc;
59*4882a593Smuzhiyun int fade_step = aw_dev->fade_step;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (!aw_dev->fade_en)
62*4882a593Smuzhiyun return;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun if (fade_step == 0 || g_fade_in_time == 0) {
65*4882a593Smuzhiyun aw_dev->ops.aw_set_volume(aw_dev, desc->init_volume);
66*4882a593Smuzhiyun return;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun /*volume up*/
69*4882a593Smuzhiyun for (i = desc->mute_volume; i >= desc->init_volume; i -= fade_step) {
70*4882a593Smuzhiyun aw_dev->ops.aw_set_volume(aw_dev, i);
71*4882a593Smuzhiyun usleep_range(g_fade_in_time, g_fade_in_time + 10);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun if (i != desc->init_volume)
74*4882a593Smuzhiyun aw_dev->ops.aw_set_volume(aw_dev, desc->init_volume);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
aw_dev_fade_out(struct aw_device * aw_dev)79*4882a593Smuzhiyun static void aw_dev_fade_out(struct aw_device *aw_dev)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun int i = 0;
82*4882a593Smuzhiyun uint16_t start_volume = 0;
83*4882a593Smuzhiyun struct aw_volume_desc *desc = &aw_dev->volume_desc;
84*4882a593Smuzhiyun int fade_step = aw_dev->fade_step;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (!aw_dev->fade_en)
87*4882a593Smuzhiyun return;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (fade_step == 0 || g_fade_out_time == 0) {
90*4882a593Smuzhiyun aw_dev->ops.aw_set_volume(aw_dev, desc->mute_volume);
91*4882a593Smuzhiyun return;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun aw_dev->ops.aw_get_volume(aw_dev, &start_volume);
95*4882a593Smuzhiyun for (i = start_volume; i <= desc->mute_volume; i += fade_step) {
96*4882a593Smuzhiyun aw_dev->ops.aw_set_volume(aw_dev, i);
97*4882a593Smuzhiyun usleep_range(g_fade_out_time, g_fade_out_time + 10);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun if (i != desc->mute_volume) {
100*4882a593Smuzhiyun aw_dev->ops.aw_set_volume(aw_dev, desc->mute_volume);
101*4882a593Smuzhiyun usleep_range(g_fade_out_time, g_fade_out_time + 10);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
aw_dev_get_fade_vol_step(struct aw_device * aw_dev)105*4882a593Smuzhiyun int aw_dev_get_fade_vol_step(struct aw_device *aw_dev)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun return aw_dev->fade_step;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
aw_dev_set_fade_vol_step(struct aw_device * aw_dev,unsigned int step)110*4882a593Smuzhiyun void aw_dev_set_fade_vol_step(struct aw_device *aw_dev, unsigned int step)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun aw_dev->fade_step = step;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
aw_dev_get_fade_time(unsigned int * time,bool fade_in)115*4882a593Smuzhiyun void aw_dev_get_fade_time(unsigned int *time, bool fade_in)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun if (fade_in)
118*4882a593Smuzhiyun *time = g_fade_in_time;
119*4882a593Smuzhiyun else
120*4882a593Smuzhiyun *time = g_fade_out_time;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
aw_dev_set_fade_time(unsigned int time,bool fade_in)123*4882a593Smuzhiyun void aw_dev_set_fade_time(unsigned int time, bool fade_in)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun if (fade_in)
126*4882a593Smuzhiyun g_fade_in_time = time;
127*4882a593Smuzhiyun else
128*4882a593Smuzhiyun g_fade_out_time = time;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
aw_dev_dsp_crc32_reflect(uint64_t ref,uint8_t ch)131*4882a593Smuzhiyun static uint64_t aw_dev_dsp_crc32_reflect(uint64_t ref, uint8_t ch)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun int i;
134*4882a593Smuzhiyun uint64_t value = 0;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun for (i = 1; i < (ch + 1); i++) {
137*4882a593Smuzhiyun if (ref & 1)
138*4882a593Smuzhiyun value |= (uint64_t)1 << (ch - i);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun ref >>= 1;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return value;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
aw_dev_calc_dsp_cfg_crc32(uint8_t * buf,uint32_t len)146*4882a593Smuzhiyun static uint32_t aw_dev_calc_dsp_cfg_crc32(uint8_t *buf, uint32_t len)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun uint8_t i;
149*4882a593Smuzhiyun uint32_t crc = 0xffffffff;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun while (len--) {
152*4882a593Smuzhiyun for (i = 1; i != 0; i <<= 1) {
153*4882a593Smuzhiyun if ((crc & 0x80000000) != 0) {
154*4882a593Smuzhiyun crc <<= 1;
155*4882a593Smuzhiyun crc ^= 0x1EDC6F41;
156*4882a593Smuzhiyun } else {
157*4882a593Smuzhiyun crc <<= 1;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if ((*buf & i) != 0)
161*4882a593Smuzhiyun crc ^= 0x1EDC6F41;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun buf++;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return (aw_dev_dsp_crc32_reflect(crc, 32)^0xffffffff);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
aw_dev_set_dsp_crc32(struct aw_device * aw_dev)169*4882a593Smuzhiyun static int aw_dev_set_dsp_crc32(struct aw_device *aw_dev)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun uint32_t crc_value;
172*4882a593Smuzhiyun uint32_t crc_data_len = 0;
173*4882a593Smuzhiyun int ret = 0;
174*4882a593Smuzhiyun struct aw_sec_data_desc *crc_dsp_cfg = &aw_dev->crc_dsp_cfg;
175*4882a593Smuzhiyun struct aw_dsp_crc_desc *desc = &aw_dev->dsp_crc_desc;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /*get crc data len*/
178*4882a593Smuzhiyun crc_data_len = (desc->dsp_reg - aw_dev->dsp_mem_desc.dsp_cfg_base_addr) * 2;
179*4882a593Smuzhiyun if (crc_data_len > crc_dsp_cfg->len) {
180*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "crc data len :%d > cfg_data len:%d",
181*4882a593Smuzhiyun crc_data_len, crc_dsp_cfg->len);
182*4882a593Smuzhiyun return ret;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (crc_data_len % 4 != 0) {
186*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "The crc data len :%d unsupport", crc_data_len);
187*4882a593Smuzhiyun return ret;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun crc_value = aw_dev_calc_dsp_cfg_crc32(crc_dsp_cfg->data, crc_data_len);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "crc_value:0x%x", crc_value);
193*4882a593Smuzhiyun ret = aw_dev->ops.aw_dsp_write(aw_dev, desc->dsp_reg, crc_value,
194*4882a593Smuzhiyun desc->data_type);
195*4882a593Smuzhiyun if (ret < 0) {
196*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "set dsp crc value failed");
197*4882a593Smuzhiyun return ret;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
aw_dev_dsp_crc_check_enable(struct aw_device * aw_dev,bool flag)203*4882a593Smuzhiyun static int aw_dev_dsp_crc_check_enable(struct aw_device *aw_dev, bool flag)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct aw_dsp_crc_desc *dsp_crc_desc = &aw_dev->dsp_crc_desc;
206*4882a593Smuzhiyun int ret;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "enter,flag:%d", flag);
209*4882a593Smuzhiyun if (flag) {
210*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_write_bits(aw_dev, dsp_crc_desc->ctl_reg,
211*4882a593Smuzhiyun dsp_crc_desc->ctl_mask, dsp_crc_desc->ctl_enable);
212*4882a593Smuzhiyun if (ret < 0) {
213*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "enable dsp crc failed");
214*4882a593Smuzhiyun return ret;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun } else {
217*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_write_bits(aw_dev, dsp_crc_desc->ctl_reg,
218*4882a593Smuzhiyun dsp_crc_desc->ctl_mask, dsp_crc_desc->ctl_disable);
219*4882a593Smuzhiyun if (ret < 0) {
220*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "close dsp crc failed");
221*4882a593Smuzhiyun return ret;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun
aw_dev_dsp_st_check(struct aw_device * aw_dev)229*4882a593Smuzhiyun static int aw_dev_dsp_st_check(struct aw_device *aw_dev)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct aw_sysst_desc *desc = &aw_dev->sysst_desc;
232*4882a593Smuzhiyun int ret = -1;
233*4882a593Smuzhiyun uint16_t reg_val = 0;
234*4882a593Smuzhiyun int i;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun for (i = 0; i < AW_DSP_ST_CHECK_MAX; i++) {
237*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_read(aw_dev, desc->reg, ®_val);
238*4882a593Smuzhiyun if (ret < 0) {
239*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "read reg0x%x failed", desc->reg);
240*4882a593Smuzhiyun continue;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if ((reg_val & (~desc->dsp_mask)) != desc->dsp_check) {
244*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "check dsp st fail,reg_val:0x%04x", reg_val);
245*4882a593Smuzhiyun ret = -EINVAL;
246*4882a593Smuzhiyun continue;
247*4882a593Smuzhiyun } else {
248*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "dsp st check ok, reg_val:0x%04x", reg_val);
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return ret;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
aw_dev_dsp_crc32_check(struct aw_device * aw_dev)256*4882a593Smuzhiyun static int aw_dev_dsp_crc32_check(struct aw_device *aw_dev)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun int ret;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (aw_dev->dsp_cfg == AW_DEV_DSP_BYPASS) {
261*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "dsp bypass");
262*4882a593Smuzhiyun return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ret = aw_dev_set_dsp_crc32(aw_dev);
266*4882a593Smuzhiyun if (ret < 0) {
267*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "set dsp crc32 failed");
268*4882a593Smuzhiyun return ret;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun aw_dev_dsp_crc_check_enable(aw_dev, true);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /*dsp enable*/
274*4882a593Smuzhiyun aw_dev_dsp_enable(aw_dev, true);
275*4882a593Smuzhiyun usleep_range(AW_5000_US, AW_5000_US + 100);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun ret = aw_dev_dsp_st_check(aw_dev);
278*4882a593Smuzhiyun if (ret < 0) {
279*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "check crc32 fail");
280*4882a593Smuzhiyun return ret;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun aw_dev_dsp_crc_check_enable(aw_dev, false);
284*4882a593Smuzhiyun aw_dev->dsp_crc_st = AW_DSP_CRC_OK;
285*4882a593Smuzhiyun return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
aw_dev_pwd(struct aw_device * aw_dev,bool pwd)288*4882a593Smuzhiyun static void aw_dev_pwd(struct aw_device *aw_dev, bool pwd)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun struct aw_pwd_desc *pwd_desc = &aw_dev->pwd_desc;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "enter");
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (pwd) {
295*4882a593Smuzhiyun aw_dev->ops.aw_reg_write_bits(aw_dev, pwd_desc->reg,
296*4882a593Smuzhiyun pwd_desc->mask,
297*4882a593Smuzhiyun pwd_desc->enable);
298*4882a593Smuzhiyun } else {
299*4882a593Smuzhiyun aw_dev->ops.aw_reg_write_bits(aw_dev, pwd_desc->reg,
300*4882a593Smuzhiyun pwd_desc->mask,
301*4882a593Smuzhiyun pwd_desc->disable);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "done");
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
aw_dev_amppd(struct aw_device * aw_dev,bool amppd)306*4882a593Smuzhiyun static void aw_dev_amppd(struct aw_device *aw_dev, bool amppd)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct aw_amppd_desc *amppd_desc = &aw_dev->amppd_desc;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "enter");
311*4882a593Smuzhiyun if (amppd) {
312*4882a593Smuzhiyun aw_dev->ops.aw_reg_write_bits(aw_dev, amppd_desc->reg,
313*4882a593Smuzhiyun amppd_desc->mask,
314*4882a593Smuzhiyun amppd_desc->enable);
315*4882a593Smuzhiyun } else {
316*4882a593Smuzhiyun aw_dev->ops.aw_reg_write_bits(aw_dev, amppd_desc->reg,
317*4882a593Smuzhiyun amppd_desc->mask,
318*4882a593Smuzhiyun amppd_desc->disable);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "done");
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun
aw_dev_mute(struct aw_device * aw_dev,bool mute)324*4882a593Smuzhiyun void aw_dev_mute(struct aw_device *aw_dev, bool mute)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct aw_mute_desc *mute_desc = &aw_dev->mute_desc;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "enter");
329*4882a593Smuzhiyun if (mute || (aw_dev->cali_desc.cali_result == CALI_RESULT_ERROR)) {
330*4882a593Smuzhiyun aw_dev_fade_out(aw_dev);
331*4882a593Smuzhiyun aw_dev->ops.aw_reg_write_bits(aw_dev, mute_desc->reg,
332*4882a593Smuzhiyun mute_desc->mask, mute_desc->enable);
333*4882a593Smuzhiyun } else {
334*4882a593Smuzhiyun aw_dev->ops.aw_reg_write_bits(aw_dev, mute_desc->reg,
335*4882a593Smuzhiyun mute_desc->mask, mute_desc->disable);
336*4882a593Smuzhiyun aw_dev_fade_in(aw_dev);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "done");
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
aw_dev_get_hmute(struct aw_device * aw_dev)341*4882a593Smuzhiyun int aw_dev_get_hmute(struct aw_device *aw_dev)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun uint16_t reg_val = 0;
344*4882a593Smuzhiyun int ret;
345*4882a593Smuzhiyun struct aw_mute_desc *desc = &aw_dev->mute_desc;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "enter");
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_read(aw_dev, desc->reg, ®_val);
350*4882a593Smuzhiyun if (ret < 0)
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun if (reg_val & (~desc->mask))
354*4882a593Smuzhiyun ret = 1;
355*4882a593Smuzhiyun else
356*4882a593Smuzhiyun ret = 0;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return ret;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
aw_dev_get_icalk(struct aw_device * aw_dev,int16_t * icalk)361*4882a593Smuzhiyun static int aw_dev_get_icalk(struct aw_device *aw_dev, int16_t *icalk)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun int ret = -1;
364*4882a593Smuzhiyun uint16_t reg_val = 0;
365*4882a593Smuzhiyun uint16_t reg_icalk = 0;
366*4882a593Smuzhiyun struct aw_vcalb_desc *desc = &aw_dev->vcalb_desc;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_read(aw_dev, desc->icalk_reg, ®_val);
369*4882a593Smuzhiyun if (ret < 0) {
370*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "reg read failed");
371*4882a593Smuzhiyun return ret;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun reg_icalk = reg_val & (~desc->icalk_reg_mask);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (reg_icalk & (~desc->icalk_sign_mask))
377*4882a593Smuzhiyun reg_icalk = reg_icalk | desc->icalk_neg_mask;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun *icalk = (int16_t)reg_icalk;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
aw_dev_get_vcalk(struct aw_device * aw_dev,int16_t * vcalk)384*4882a593Smuzhiyun static int aw_dev_get_vcalk(struct aw_device *aw_dev, int16_t *vcalk)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun int ret = -1;
387*4882a593Smuzhiyun uint16_t reg_val = 0;
388*4882a593Smuzhiyun uint16_t reg_vcalk = 0;
389*4882a593Smuzhiyun struct aw_vcalb_desc *desc = &aw_dev->vcalb_desc;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_read(aw_dev, desc->vcalk_reg, ®_val);
392*4882a593Smuzhiyun if (ret < 0) {
393*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "reg read failed");
394*4882a593Smuzhiyun return ret;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun reg_val = reg_val >> desc->vcalk_shift;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun reg_vcalk = (uint16_t)reg_val & (~desc->vcalk_reg_mask);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (reg_vcalk & (~desc->vcalk_sign_mask))
402*4882a593Smuzhiyun reg_vcalk = reg_vcalk | desc->vcalk_neg_mask;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun *vcalk = (int16_t)reg_vcalk;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
aw_dev_get_vcalk_dac(struct aw_device * aw_dev,int16_t * vcalk)409*4882a593Smuzhiyun static int aw_dev_get_vcalk_dac(struct aw_device *aw_dev, int16_t *vcalk)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun int ret = -1;
412*4882a593Smuzhiyun uint16_t reg_val = 0;
413*4882a593Smuzhiyun uint16_t reg_vcalk = 0;
414*4882a593Smuzhiyun struct aw_vcalb_desc *desc = &aw_dev->vcalb_desc;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_read(aw_dev, desc->icalk_reg, ®_val);
417*4882a593Smuzhiyun if (ret < 0) {
418*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "reg read failed");
419*4882a593Smuzhiyun return ret;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun reg_vcalk = reg_val >> desc->vcalk_dac_shift;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (reg_vcalk & desc->vcalk_dac_mask)
425*4882a593Smuzhiyun reg_vcalk = reg_vcalk | desc->vcalk_dac_neg_mask;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun *vcalk = (int16_t)reg_vcalk;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
aw_dev_modify_dsp_cfg(struct aw_device * aw_dev,unsigned int addr,uint32_t dsp_data,unsigned char data_type)432*4882a593Smuzhiyun int aw_dev_modify_dsp_cfg(struct aw_device *aw_dev,
433*4882a593Smuzhiyun unsigned int addr, uint32_t dsp_data, unsigned char data_type)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun uint32_t addr_offset = 0;
436*4882a593Smuzhiyun int len = 0;
437*4882a593Smuzhiyun uint8_t temp_data[4] = { 0 };
438*4882a593Smuzhiyun struct aw_sec_data_desc *crc_dsp_cfg = &aw_dev->crc_dsp_cfg;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "addr:0x%x, dsp_data:0x%x", addr, dsp_data);
441*4882a593Smuzhiyun if (data_type == AW_DSP_16_DATA) {
442*4882a593Smuzhiyun temp_data[0] = (uint8_t)(dsp_data & 0x00ff);
443*4882a593Smuzhiyun temp_data[1] = (uint8_t)((dsp_data & 0xff00) >> 8);
444*4882a593Smuzhiyun len = 2;
445*4882a593Smuzhiyun } else if (data_type == AW_DSP_32_DATA) {
446*4882a593Smuzhiyun temp_data[0] = (uint8_t)(dsp_data & 0x000000ff);
447*4882a593Smuzhiyun temp_data[1] = (uint8_t)((dsp_data & 0x0000ff00) >> 8);
448*4882a593Smuzhiyun temp_data[2] = (uint8_t)((dsp_data & 0x00ff0000) >> 16);
449*4882a593Smuzhiyun temp_data[3] = (uint8_t)((dsp_data & 0xff000000) >> 24);
450*4882a593Smuzhiyun len = 4;
451*4882a593Smuzhiyun } else {
452*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "data type[%d] unsupported", data_type);
453*4882a593Smuzhiyun return -EINVAL;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun addr_offset = (addr - aw_dev->dsp_mem_desc.dsp_cfg_base_addr) * 2;
457*4882a593Smuzhiyun if (addr_offset > crc_dsp_cfg->len) {
458*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "addr_offset[%d] > crc_dsp_cfg->len[%d]",
459*4882a593Smuzhiyun addr_offset, crc_dsp_cfg->len);
460*4882a593Smuzhiyun return -EINVAL;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun memcpy(crc_dsp_cfg->data + addr_offset, temp_data, len);
464*4882a593Smuzhiyun return 0;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
aw_dev_vsense_select(struct aw_device * aw_dev,int * vsense_select)467*4882a593Smuzhiyun static int aw_dev_vsense_select(struct aw_device *aw_dev, int *vsense_select)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun int ret = -1;
470*4882a593Smuzhiyun struct aw_vcalb_desc *desc = &aw_dev->vcalb_desc;
471*4882a593Smuzhiyun uint16_t vsense_reg_val;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_read(aw_dev, desc->vcalb_vsense_reg, &vsense_reg_val);
474*4882a593Smuzhiyun if (ret < 0) {
475*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "read vsense_reg_val failed");
476*4882a593Smuzhiyun return ret;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "vsense_reg = 0x%x", vsense_reg_val);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (vsense_reg_val & (~desc->vcalk_vdsel_mask)) {
481*4882a593Smuzhiyun *vsense_select = AW_DEV_VDSEL_VSENSE;
482*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "vsense outside");
483*4882a593Smuzhiyun return 0;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun *vsense_select = AW_DEV_VDSEL_DAC;
487*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "vsense inside");
488*4882a593Smuzhiyun return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
aw_dev_set_vcalb(struct aw_device * aw_dev)491*4882a593Smuzhiyun static int aw_dev_set_vcalb(struct aw_device *aw_dev)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun int ret = -1;
494*4882a593Smuzhiyun uint32_t reg_val = 0;
495*4882a593Smuzhiyun int vcalb;
496*4882a593Smuzhiyun int icalk;
497*4882a593Smuzhiyun int vcalk;
498*4882a593Smuzhiyun int16_t icalk_val = 0;
499*4882a593Smuzhiyun int16_t vcalk_val = 0;
500*4882a593Smuzhiyun struct aw_vcalb_desc *desc = &aw_dev->vcalb_desc;
501*4882a593Smuzhiyun uint32_t vcalb_adj;
502*4882a593Smuzhiyun int vsense_select = -1;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun ret = aw_dev->ops.aw_dsp_read(aw_dev, desc->vcalb_dsp_reg, &vcalb_adj, desc->data_type);
505*4882a593Smuzhiyun if (ret < 0) {
506*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "read vcalb_adj failed");
507*4882a593Smuzhiyun return ret;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun ret = aw_dev_vsense_select(aw_dev, &vsense_select);
511*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "vsense_select = %d", vsense_select);
512*4882a593Smuzhiyun if (ret < 0) {
513*4882a593Smuzhiyun return ret;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun aw_dev_get_icalk(aw_dev, &icalk_val);
517*4882a593Smuzhiyun icalk = desc->cabl_base_value + desc->icalk_value_factor * icalk_val;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (vsense_select == AW_DEV_VDSEL_VSENSE) {
520*4882a593Smuzhiyun aw_dev_get_vcalk(aw_dev, &vcalk_val);
521*4882a593Smuzhiyun vcalk = desc->cabl_base_value + desc->vcalk_value_factor * vcalk_val;
522*4882a593Smuzhiyun vcalb = desc->vcal_factor * desc->vscal_factor /
523*4882a593Smuzhiyun desc->iscal_factor * icalk / vcalk * vcalb_adj;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "vcalk_factor=%d, vscal_factor=%d, icalk=%d, vcalk=%d",
526*4882a593Smuzhiyun desc->vcalk_value_factor, desc->vscal_factor, icalk, vcalk);
527*4882a593Smuzhiyun } else if (vsense_select == AW_DEV_VDSEL_DAC) {
528*4882a593Smuzhiyun aw_dev_get_vcalk_dac(aw_dev, &vcalk_val);
529*4882a593Smuzhiyun vcalk = desc->cabl_base_value + desc->vcalk_value_factor_vsense_in * vcalk_val;
530*4882a593Smuzhiyun vcalb = desc->vcal_factor * desc->vscal_factor_vsense_in /
531*4882a593Smuzhiyun desc->iscal_factor * icalk / vcalk * vcalb_adj;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "vcalk_dac_factor=%d, vscal_dac_factor=%d, icalk=%d, vcalk=%d",
534*4882a593Smuzhiyun desc->vcalk_value_factor_vsense_in, desc->vscal_factor_vsense_in, icalk, vcalk);
535*4882a593Smuzhiyun } else {
536*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "unsupport vsense status");
537*4882a593Smuzhiyun return -EINVAL;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if ((vcalk == 0) || (desc->iscal_factor == 0)) {
541*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "vcalk:%d or desc->iscal_factor:%d unsupported",
542*4882a593Smuzhiyun vcalk, desc->iscal_factor);
543*4882a593Smuzhiyun return -EINVAL;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun vcalb = vcalb >> aw_dev->vcalb_desc.vcalb_adj_shift;
547*4882a593Smuzhiyun reg_val = (uint32_t)vcalb;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "vcalb=%d, reg_val=0x%x, vcalb_adj =0x%x", vcalb, reg_val, vcalb_adj);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun ret = aw_dev->ops.aw_dsp_write(aw_dev, desc->vcalb_dsp_reg, reg_val, desc->data_type);
552*4882a593Smuzhiyun if (ret < 0) {
553*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "write vcalb failed");
554*4882a593Smuzhiyun return ret;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun ret = aw_dev_modify_dsp_cfg(aw_dev, desc->vcalb_dsp_reg,
558*4882a593Smuzhiyun (uint32_t)reg_val, desc->data_type);
559*4882a593Smuzhiyun if (ret < 0) {
560*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "modify dsp cfg failed");
561*4882a593Smuzhiyun return ret;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "done");
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun return ret;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
aw_dev_get_cali_f0_delay(struct aw_device * aw_dev)569*4882a593Smuzhiyun static int aw_dev_get_cali_f0_delay(struct aw_device *aw_dev)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun struct aw_cali_delay_desc *desc = &aw_dev->cali_delay_desc;
572*4882a593Smuzhiyun uint32_t cali_delay = 0;
573*4882a593Smuzhiyun int ret = -1;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun ret = aw_dev->ops.aw_dsp_read(aw_dev,
576*4882a593Smuzhiyun desc->dsp_reg, &cali_delay, desc->data_type);
577*4882a593Smuzhiyun if (ret < 0) {
578*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "read cali delay failed, ret=%d", ret);
579*4882a593Smuzhiyun return ret;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun desc->delay = AW_CALI_DELAY_CACL(cali_delay);
583*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "read cali delay: %d ms", desc->delay);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
aw_dev_get_int_status(struct aw_device * aw_dev,uint16_t * int_status)588*4882a593Smuzhiyun int aw_dev_get_int_status(struct aw_device *aw_dev, uint16_t *int_status)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun int ret = -1;
591*4882a593Smuzhiyun uint16_t reg_val = 0;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_read(aw_dev, aw_dev->int_desc.st_reg, ®_val);
594*4882a593Smuzhiyun if (ret < 0)
595*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "read interrupt reg fail, ret=%d", ret);
596*4882a593Smuzhiyun else
597*4882a593Smuzhiyun *int_status = reg_val;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "read interrupt reg = 0x%04x", *int_status);
600*4882a593Smuzhiyun return ret;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
aw_dev_clear_int_status(struct aw_device * aw_dev)603*4882a593Smuzhiyun void aw_dev_clear_int_status(struct aw_device *aw_dev)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun uint16_t int_status = 0;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /*read int status and clear*/
608*4882a593Smuzhiyun aw_dev_get_int_status(aw_dev, &int_status);
609*4882a593Smuzhiyun /*make sure int status is clear*/
610*4882a593Smuzhiyun aw_dev_get_int_status(aw_dev, &int_status);
611*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "done");
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun
aw_dev_get_iis_status(struct aw_device * aw_dev)615*4882a593Smuzhiyun int aw_dev_get_iis_status(struct aw_device *aw_dev)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun int ret = -1;
618*4882a593Smuzhiyun uint16_t reg_val = 0;
619*4882a593Smuzhiyun struct aw_sysst_desc *desc = &aw_dev->sysst_desc;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "enter");
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun aw_dev->ops.aw_reg_read(aw_dev, desc->reg, ®_val);
624*4882a593Smuzhiyun if ((reg_val & desc->pll_check) == desc->pll_check)
625*4882a593Smuzhiyun ret = 0;
626*4882a593Smuzhiyun else
627*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "check pll lock fail,reg_val:0x%04x", reg_val);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun return ret;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun
aw_dev_mode1_pll_check(struct aw_device * aw_dev)633*4882a593Smuzhiyun static int aw_dev_mode1_pll_check(struct aw_device *aw_dev)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun int ret = -1;
636*4882a593Smuzhiyun uint16_t i = 0;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun for (i = 0; i < AW_DEV_SYSST_CHECK_MAX; i++) {
639*4882a593Smuzhiyun ret = aw_dev_get_iis_status(aw_dev);
640*4882a593Smuzhiyun if (ret < 0) {
641*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "mode1 iis signal check error");
642*4882a593Smuzhiyun usleep_range(AW_2000_US, AW_2000_US + 10);
643*4882a593Smuzhiyun } else {
644*4882a593Smuzhiyun return 0;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun return ret;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
aw_dev_mode2_pll_check(struct aw_device * aw_dev)651*4882a593Smuzhiyun static int aw_dev_mode2_pll_check(struct aw_device *aw_dev)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun int ret = -1;
654*4882a593Smuzhiyun uint16_t i = 0;
655*4882a593Smuzhiyun uint16_t reg_val = 0;
656*4882a593Smuzhiyun struct aw_cco_mux_desc *cco_mux_desc = &aw_dev->cco_mux_desc;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun aw_dev->ops.aw_reg_read(aw_dev, cco_mux_desc->reg, ®_val);
659*4882a593Smuzhiyun reg_val &= (~cco_mux_desc->mask);
660*4882a593Smuzhiyun if (reg_val == cco_mux_desc->divider) {
661*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "CCO_MUX is already divider");
662*4882a593Smuzhiyun return ret;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* change mode2 */
666*4882a593Smuzhiyun aw_dev->ops.aw_reg_write_bits(aw_dev, cco_mux_desc->reg,
667*4882a593Smuzhiyun cco_mux_desc->mask, cco_mux_desc->divider);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun for (i = 0; i < AW_DEV_SYSST_CHECK_MAX; i++) {
670*4882a593Smuzhiyun ret = aw_dev_get_iis_status(aw_dev);
671*4882a593Smuzhiyun if (ret < 0) {
672*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "mode2 iis signal check error");
673*4882a593Smuzhiyun usleep_range(AW_2000_US, AW_2000_US + 10);
674*4882a593Smuzhiyun } else {
675*4882a593Smuzhiyun break;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* change mode1*/
680*4882a593Smuzhiyun aw_dev->ops.aw_reg_write_bits(aw_dev, cco_mux_desc->reg,
681*4882a593Smuzhiyun cco_mux_desc->mask, cco_mux_desc->bypass);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (ret == 0) {
684*4882a593Smuzhiyun usleep_range(AW_2000_US, AW_2000_US + 10);
685*4882a593Smuzhiyun for (i = 0; i < AW_DEV_SYSST_CHECK_MAX; i++) {
686*4882a593Smuzhiyun ret = aw_dev_mode1_pll_check(aw_dev);
687*4882a593Smuzhiyun if (ret < 0) {
688*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "mode2 switch to mode1, iis signal check error");
689*4882a593Smuzhiyun usleep_range(AW_2000_US, AW_2000_US + 10);
690*4882a593Smuzhiyun } else {
691*4882a593Smuzhiyun break;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun return ret;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
aw_dev_syspll_check(struct aw_device * aw_dev)699*4882a593Smuzhiyun int aw_dev_syspll_check(struct aw_device *aw_dev)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun int ret = -1;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun ret = aw_dev_mode1_pll_check(aw_dev);
704*4882a593Smuzhiyun if (ret < 0) {
705*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "mode1 check iis failed try switch to mode2 check");
706*4882a593Smuzhiyun ret = aw_dev_mode2_pll_check(aw_dev);
707*4882a593Smuzhiyun if (ret < 0) {
708*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "mode2 check iis failed");
709*4882a593Smuzhiyun return ret;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun return ret;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
aw_dev_sysst_check(struct aw_device * aw_dev)716*4882a593Smuzhiyun int aw_dev_sysst_check(struct aw_device *aw_dev)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun int ret = -1;
719*4882a593Smuzhiyun unsigned char i;
720*4882a593Smuzhiyun uint16_t reg_val = 0;
721*4882a593Smuzhiyun struct aw_sysst_desc *desc = &aw_dev->sysst_desc;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun for (i = 0; i < AW_DEV_SYSST_CHECK_MAX; i++) {
724*4882a593Smuzhiyun aw_dev->ops.aw_reg_read(aw_dev, desc->reg, ®_val);
725*4882a593Smuzhiyun if (((reg_val & (~desc->st_mask)) & desc->st_check) == desc->st_check) {
726*4882a593Smuzhiyun ret = 0;
727*4882a593Smuzhiyun break;
728*4882a593Smuzhiyun } else {
729*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "check fail, cnt=%d, reg_val=0x%04x",
730*4882a593Smuzhiyun i, reg_val);
731*4882a593Smuzhiyun usleep_range(AW_2000_US, AW_2000_US + 10);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun if (ret < 0)
735*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "check fail");
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun return ret;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
aw_dev_get_monitor_sysint_st(struct aw_device * aw_dev)740*4882a593Smuzhiyun static int aw_dev_get_monitor_sysint_st(struct aw_device *aw_dev)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun int ret = 0;
743*4882a593Smuzhiyun struct aw_int_desc *desc = &aw_dev->int_desc;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun if ((desc->intst_mask) & (desc->sysint_st)) {
746*4882a593Smuzhiyun aw_dev_err(aw_dev->dev,
747*4882a593Smuzhiyun "monitor check fail:0x%04x", desc->sysint_st);
748*4882a593Smuzhiyun ret = -EINVAL;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun desc->sysint_st = 0;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun return ret;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
aw_dev_sysint_check(struct aw_device * aw_dev)755*4882a593Smuzhiyun static int aw_dev_sysint_check(struct aw_device *aw_dev)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun int ret = 0;
758*4882a593Smuzhiyun uint16_t reg_val = 0;
759*4882a593Smuzhiyun struct aw_int_desc *desc = &aw_dev->int_desc;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun aw_dev_get_int_status(aw_dev, ®_val);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (reg_val & (desc->intst_mask)) {
764*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "pa stop check fail:0x%04x", reg_val);
765*4882a593Smuzhiyun ret = -EINVAL;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun return ret;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
aw_dev_get_cur_mode_st(struct aw_device * aw_dev)771*4882a593Smuzhiyun static void aw_dev_get_cur_mode_st(struct aw_device *aw_dev)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun uint16_t reg_val;
774*4882a593Smuzhiyun struct aw_profctrl_desc *profctrl_desc = &aw_dev->profctrl_desc;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun aw_dev->ops.aw_reg_read(aw_dev, aw_dev->pwd_desc.reg, ®_val);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun if ((reg_val & (~profctrl_desc->mask)) == profctrl_desc->rcv_mode_val)
779*4882a593Smuzhiyun profctrl_desc->cur_mode = AW_RCV_MODE;
780*4882a593Smuzhiyun else
781*4882a593Smuzhiyun profctrl_desc->cur_mode = AW_NOT_RCV_MODE;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
aw_dev_set_intmask(struct aw_device * aw_dev,bool flag)784*4882a593Smuzhiyun int aw_dev_set_intmask(struct aw_device *aw_dev, bool flag)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun int ret = -1;
787*4882a593Smuzhiyun struct aw_int_desc *desc = &aw_dev->int_desc;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (flag)
790*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_write(aw_dev, desc->mask_reg,
791*4882a593Smuzhiyun desc->int_mask);
792*4882a593Smuzhiyun else
793*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_write(aw_dev, desc->mask_reg,
794*4882a593Smuzhiyun desc->mask_default);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "done");
797*4882a593Smuzhiyun return ret;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
aw_dev_dsp_enable(struct aw_device * aw_dev,bool dsp)800*4882a593Smuzhiyun void aw_dev_dsp_enable(struct aw_device *aw_dev, bool dsp)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun int ret = -1;
803*4882a593Smuzhiyun struct aw_dsp_en_desc *desc = &aw_dev->dsp_en_desc;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun if (dsp) {
806*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_write_bits(aw_dev, desc->reg,
807*4882a593Smuzhiyun desc->mask, desc->enable);
808*4882a593Smuzhiyun if (ret < 0)
809*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "enable dsp failed");
810*4882a593Smuzhiyun } else {
811*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_write_bits(aw_dev, desc->reg,
812*4882a593Smuzhiyun desc->mask, desc->disable);
813*4882a593Smuzhiyun if (ret < 0)
814*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "disable dsp failed");
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "done");
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
aw_dev_get_dsp_config(struct aw_device * aw_dev,unsigned char * dsp_cfg)820*4882a593Smuzhiyun static int aw_dev_get_dsp_config(struct aw_device *aw_dev, unsigned char *dsp_cfg)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun int ret = -1;
823*4882a593Smuzhiyun uint16_t reg_val = 0;
824*4882a593Smuzhiyun struct aw_dsp_en_desc *desc = &aw_dev->dsp_en_desc;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_read(aw_dev, desc->reg, ®_val);
827*4882a593Smuzhiyun if (ret < 0) {
828*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "reg read failed");
829*4882a593Smuzhiyun return ret;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun if (reg_val & (~desc->mask))
833*4882a593Smuzhiyun *dsp_cfg = AW_DEV_DSP_BYPASS;
834*4882a593Smuzhiyun else
835*4882a593Smuzhiyun *dsp_cfg = AW_DEV_DSP_WORK;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "done");
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
aw_dev_memclk_select(struct aw_device * aw_dev,unsigned char flag)842*4882a593Smuzhiyun void aw_dev_memclk_select(struct aw_device *aw_dev, unsigned char flag)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun struct aw_memclk_desc *desc = &aw_dev->memclk_desc;
845*4882a593Smuzhiyun int ret = -1;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun if (flag == AW_DEV_MEMCLK_PLL) {
848*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_write_bits(aw_dev, desc->reg,
849*4882a593Smuzhiyun desc->mask, desc->mcu_hclk);
850*4882a593Smuzhiyun if (ret < 0)
851*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "memclk select pll failed");
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun } else if (flag == AW_DEV_MEMCLK_OSC) {
854*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_write_bits(aw_dev, desc->reg,
855*4882a593Smuzhiyun desc->mask, desc->osc_clk);
856*4882a593Smuzhiyun if (ret < 0)
857*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "memclk select OSC failed");
858*4882a593Smuzhiyun } else {
859*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "unknown memclk config, flag=0x%x", flag);
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "done");
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
aw_dev_get_dsp_status(struct aw_device * aw_dev)865*4882a593Smuzhiyun int aw_dev_get_dsp_status(struct aw_device *aw_dev)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun int ret = -1;
868*4882a593Smuzhiyun uint16_t reg_val = 0;
869*4882a593Smuzhiyun struct aw_watch_dog_desc *desc = &aw_dev->watch_dog_desc;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "enter");
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun aw_dev->ops.aw_reg_read(aw_dev, desc->reg, ®_val);
874*4882a593Smuzhiyun if (reg_val & (~desc->mask))
875*4882a593Smuzhiyun ret = 0;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun return ret;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
aw_dev_get_vmax(struct aw_device * aw_dev,unsigned int * vmax)880*4882a593Smuzhiyun static int aw_dev_get_vmax(struct aw_device *aw_dev, unsigned int *vmax)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun int ret = -1;
883*4882a593Smuzhiyun struct aw_vmax_desc *desc = &aw_dev->vmax_desc;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun ret = aw_dev->ops.aw_dsp_read(aw_dev, desc->dsp_reg, vmax, desc->data_type);
886*4882a593Smuzhiyun if (ret < 0) {
887*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "get vmax failed");
888*4882a593Smuzhiyun return ret;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /******************************************************
896*4882a593Smuzhiyun *
897*4882a593Smuzhiyun * aw_dev update cfg
898*4882a593Smuzhiyun *
899*4882a593Smuzhiyun ******************************************************/
900*4882a593Smuzhiyun
aw_dev_reg_container_update(struct aw_device * aw_dev,uint8_t * data,uint32_t len)901*4882a593Smuzhiyun static int aw_dev_reg_container_update(struct aw_device *aw_dev,
902*4882a593Smuzhiyun uint8_t *data, uint32_t len)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun int i, ret = 0;
905*4882a593Smuzhiyun uint8_t reg_addr = 0;
906*4882a593Smuzhiyun uint16_t reg_val = 0;
907*4882a593Smuzhiyun uint16_t read_val;
908*4882a593Smuzhiyun struct aw_int_desc *int_desc = &aw_dev->int_desc;
909*4882a593Smuzhiyun int16_t *reg_data = NULL;
910*4882a593Smuzhiyun int data_len;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "enter");
913*4882a593Smuzhiyun reg_data = (int16_t *)data;
914*4882a593Smuzhiyun data_len = len >> 1;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if (data_len % 2 != 0) {
917*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "data len:%d unsupported",
918*4882a593Smuzhiyun data_len);
919*4882a593Smuzhiyun return -EINVAL;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun for (i = 0; i < data_len; i += 2) {
923*4882a593Smuzhiyun reg_addr = reg_data[i];
924*4882a593Smuzhiyun reg_val = reg_data[i + 1];
925*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "reg = 0x%02x, val = 0x%04x",
926*4882a593Smuzhiyun reg_addr, reg_val);
927*4882a593Smuzhiyun if (reg_addr == int_desc->mask_reg) {
928*4882a593Smuzhiyun int_desc->int_mask = reg_val;
929*4882a593Smuzhiyun reg_val = int_desc->mask_default;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun if (reg_addr == aw_dev->mute_desc.reg) {
932*4882a593Smuzhiyun aw_dev->ops.aw_reg_read(aw_dev, reg_addr, &read_val);
933*4882a593Smuzhiyun read_val &= (~aw_dev->mute_desc.mask);
934*4882a593Smuzhiyun reg_val &= aw_dev->mute_desc.mask;
935*4882a593Smuzhiyun reg_val |= read_val;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun if (reg_addr == aw_dev->dsp_crc_desc.ctl_reg) {
938*4882a593Smuzhiyun reg_val &= aw_dev->dsp_crc_desc.ctl_mask;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun if (reg_addr == aw_dev->chansel_desc.txchan_reg) {
942*4882a593Smuzhiyun /*close tx*/
943*4882a593Smuzhiyun reg_val &= aw_dev->tx_en_desc.tx_en_mask;
944*4882a593Smuzhiyun reg_val |= aw_dev->tx_en_desc.tx_disable;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun ret = aw_dev->ops.aw_reg_write(aw_dev, reg_addr, reg_val);
948*4882a593Smuzhiyun if (ret < 0)
949*4882a593Smuzhiyun break;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun aw_hold_reg_spin_st(&aw_dev->spin_desc);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun aw_dev_get_cur_mode_st(aw_dev);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun aw_dev->ops.aw_get_volume(aw_dev, (uint16_t *)&aw_dev->volume_desc.init_volume);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /*keep min volume*/
960*4882a593Smuzhiyun if (aw_dev->fade_en)
961*4882a593Smuzhiyun aw_dev->ops.aw_set_volume(aw_dev, aw_dev->volume_desc.mute_volume);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun aw_dev_get_dsp_config(aw_dev, &aw_dev->dsp_cfg);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "exit");
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun return ret;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
aw_dev_reg_update(struct aw_device * aw_dev,uint8_t * data,uint32_t len)970*4882a593Smuzhiyun static int aw_dev_reg_update(struct aw_device *aw_dev,
971*4882a593Smuzhiyun uint8_t *data, uint32_t len)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "reg len:%d", len);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun if (len && (data != NULL)) {
977*4882a593Smuzhiyun aw_dev_reg_container_update(aw_dev, data, len);
978*4882a593Smuzhiyun } else {
979*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "reg data is null or len is 0");
980*4882a593Smuzhiyun return -EPERM;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun return 0;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
aw_dev_dsp_container_update(struct aw_device * aw_dev,uint8_t * data,uint32_t len,uint16_t base)986*4882a593Smuzhiyun static int aw_dev_dsp_container_update(struct aw_device *aw_dev,
987*4882a593Smuzhiyun uint8_t *data, uint32_t len, uint16_t base)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun int i;
990*4882a593Smuzhiyun struct aw_dsp_mem_desc *dsp_mem_desc = &aw_dev->dsp_mem_desc;
991*4882a593Smuzhiyun #ifdef AW_DSP_I2C_WRITES
992*4882a593Smuzhiyun uint32_t tmp_len = 0;
993*4882a593Smuzhiyun #else
994*4882a593Smuzhiyun uint16_t reg_val = 0;
995*4882a593Smuzhiyun #endif
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "enter");
998*4882a593Smuzhiyun mutex_lock(aw_dev->i2c_lock);
999*4882a593Smuzhiyun #ifdef AW_DSP_I2C_WRITES
1000*4882a593Smuzhiyun /* i2c writes */
1001*4882a593Smuzhiyun aw_dev->ops.aw_i2c_write(aw_dev, dsp_mem_desc->dsp_madd_reg, base);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun for (i = 0; i < len; i += AW_MAX_RAM_WRITE_BYTE_SIZE) {
1004*4882a593Smuzhiyun if ((len - i) < AW_MAX_RAM_WRITE_BYTE_SIZE)
1005*4882a593Smuzhiyun tmp_len = len - i;
1006*4882a593Smuzhiyun else
1007*4882a593Smuzhiyun tmp_len = AW_MAX_RAM_WRITE_BYTE_SIZE;
1008*4882a593Smuzhiyun aw_dev->ops.aw_i2c_writes(aw_dev, dsp_mem_desc->dsp_mdat_reg,
1009*4882a593Smuzhiyun &data[i], tmp_len);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun #else
1013*4882a593Smuzhiyun /* i2c write */
1014*4882a593Smuzhiyun aw_dev->ops.aw_i2c_write(aw_dev, dsp_mem_desc->dsp_madd_reg, base);
1015*4882a593Smuzhiyun for (i = 0; i < len; i += 2) {
1016*4882a593Smuzhiyun reg_val = (data[i] << 8) + data[i + 1];
1017*4882a593Smuzhiyun aw_dev->ops.aw_i2c_write(aw_dev, dsp_mem_desc->dsp_mdat_reg,
1018*4882a593Smuzhiyun reg_val);
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun #endif
1021*4882a593Smuzhiyun mutex_unlock(aw_dev->i2c_lock);
1022*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "exit");
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun return 0;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
aw_dev_dsp_fw_update(struct aw_device * aw_dev,uint8_t * data,uint32_t len)1027*4882a593Smuzhiyun int aw_dev_dsp_fw_update(struct aw_device *aw_dev,
1028*4882a593Smuzhiyun uint8_t *data, uint32_t len)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun struct aw_dsp_mem_desc *dsp_mem_desc = &aw_dev->dsp_mem_desc;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "dsp firmware len:%d", len);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun if (len && (data != NULL)) {
1035*4882a593Smuzhiyun aw_dev_dsp_container_update(aw_dev,
1036*4882a593Smuzhiyun data, len, dsp_mem_desc->dsp_fw_base_addr);
1037*4882a593Smuzhiyun aw_dev->dsp_fw_len = len;
1038*4882a593Smuzhiyun } else {
1039*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "dsp firmware data is null or len is 0");
1040*4882a593Smuzhiyun return -EPERM;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun return 0;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
aw_dev_copy_to_crc_dsp_cfg(struct aw_device * aw_dev,uint8_t * data,uint32_t size)1046*4882a593Smuzhiyun static int aw_dev_copy_to_crc_dsp_cfg(struct aw_device *aw_dev,
1047*4882a593Smuzhiyun uint8_t *data, uint32_t size)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun struct aw_sec_data_desc *crc_dsp_cfg = &aw_dev->crc_dsp_cfg;
1050*4882a593Smuzhiyun int ret;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun if (crc_dsp_cfg->data == NULL) {
1053*4882a593Smuzhiyun crc_dsp_cfg->data = devm_kzalloc(aw_dev->dev, size, GFP_KERNEL);
1054*4882a593Smuzhiyun if (!crc_dsp_cfg->data) {
1055*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "error allocating memory");
1056*4882a593Smuzhiyun return -ENOMEM;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun crc_dsp_cfg->len = size;
1059*4882a593Smuzhiyun } else if (crc_dsp_cfg->len < size) {
1060*4882a593Smuzhiyun devm_kfree(aw_dev->dev, crc_dsp_cfg->data);
1061*4882a593Smuzhiyun crc_dsp_cfg->data = NULL;
1062*4882a593Smuzhiyun crc_dsp_cfg->data = devm_kzalloc(aw_dev->dev, size, GFP_KERNEL);
1063*4882a593Smuzhiyun if (!crc_dsp_cfg->data) {
1064*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "error allocating memory");
1065*4882a593Smuzhiyun return -ENOMEM;
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun memcpy(crc_dsp_cfg->data, data, size);
1069*4882a593Smuzhiyun ret = aw_dev_dsp_data_order(aw_dev, crc_dsp_cfg->data, size);
1070*4882a593Smuzhiyun if (ret < 0)
1071*4882a593Smuzhiyun return ret;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun return 0;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun
aw_dev_dsp_cfg_update(struct aw_device * aw_dev,uint8_t * data,uint32_t len)1077*4882a593Smuzhiyun int aw_dev_dsp_cfg_update(struct aw_device *aw_dev,
1078*4882a593Smuzhiyun uint8_t *data, uint32_t len)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun struct aw_dsp_mem_desc *dsp_mem_desc = &aw_dev->dsp_mem_desc;
1081*4882a593Smuzhiyun int ret;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "dsp config len:%d", len);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun if (len && (data != NULL)) {
1086*4882a593Smuzhiyun aw_dev_dsp_container_update(aw_dev,
1087*4882a593Smuzhiyun data, len, dsp_mem_desc->dsp_cfg_base_addr);
1088*4882a593Smuzhiyun aw_dev->dsp_cfg_len = len;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun ret = aw_dev_copy_to_crc_dsp_cfg(aw_dev, data, len);
1091*4882a593Smuzhiyun if (ret < 0)
1092*4882a593Smuzhiyun return ret;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun aw_dev_set_vcalb(aw_dev);
1095*4882a593Smuzhiyun aw_cali_svc_get_ra(&aw_dev->cali_desc);
1096*4882a593Smuzhiyun aw_dev_get_cali_f0_delay(aw_dev);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (aw_dev->ops.aw_get_hw_mon_st) {
1099*4882a593Smuzhiyun ret = aw_dev->ops.aw_get_hw_mon_st(aw_dev,
1100*4882a593Smuzhiyun &aw_dev->monitor_desc.hw_mon_en,
1101*4882a593Smuzhiyun &aw_dev->monitor_desc.hw_temp_flag);
1102*4882a593Smuzhiyun if (ret < 0)
1103*4882a593Smuzhiyun return ret;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun ret = aw_dev_get_vmax(aw_dev, &aw_dev->vmax_desc.init_vmax);
1107*4882a593Smuzhiyun if (ret < 0) {
1108*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "get vmax failed");
1109*4882a593Smuzhiyun return ret;
1110*4882a593Smuzhiyun } else {
1111*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "get init vmax:0x%x",
1112*4882a593Smuzhiyun aw_dev->vmax_desc.init_vmax);
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun aw_dev->dsp_crc_st = AW_DSP_CRC_NA;
1116*4882a593Smuzhiyun } else {
1117*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "dsp config data is null or len is 0");
1118*4882a593Smuzhiyun return -EPERM;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun return 0;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
aw_dev_sram_check(struct aw_device * aw_dev)1124*4882a593Smuzhiyun static int aw_dev_sram_check(struct aw_device *aw_dev)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun int ret = -1;
1127*4882a593Smuzhiyun uint16_t reg_val = 0;
1128*4882a593Smuzhiyun struct aw_dsp_mem_desc *dsp_mem_desc = &aw_dev->dsp_mem_desc;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun mutex_lock(aw_dev->i2c_lock);
1131*4882a593Smuzhiyun /*check the odd bits of reg 0x40*/
1132*4882a593Smuzhiyun aw_dev->ops.aw_i2c_write(aw_dev, dsp_mem_desc->dsp_madd_reg,
1133*4882a593Smuzhiyun AW_DSP_ODD_NUM_BIT_TEST);
1134*4882a593Smuzhiyun aw_dev->ops.aw_i2c_read(aw_dev, dsp_mem_desc->dsp_madd_reg, ®_val);
1135*4882a593Smuzhiyun if (AW_DSP_ODD_NUM_BIT_TEST != reg_val) {
1136*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "check reg 0x40 odd bit failed, read[0x%x] does not match write[0x%x]",
1137*4882a593Smuzhiyun reg_val, AW_DSP_ODD_NUM_BIT_TEST);
1138*4882a593Smuzhiyun goto error;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /*check the even bits of reg 0x40*/
1142*4882a593Smuzhiyun aw_dev->ops.aw_i2c_write(aw_dev, dsp_mem_desc->dsp_madd_reg,
1143*4882a593Smuzhiyun AW_DSP_EVEN_NUM_BIT_TEST);
1144*4882a593Smuzhiyun aw_dev->ops.aw_i2c_read(aw_dev, dsp_mem_desc->dsp_madd_reg, ®_val);
1145*4882a593Smuzhiyun if (AW_DSP_EVEN_NUM_BIT_TEST != reg_val) {
1146*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "check reg 0x40 even bit failed, read[0x%x] does not match write[0x%x]",
1147*4882a593Smuzhiyun reg_val, AW_DSP_EVEN_NUM_BIT_TEST);
1148*4882a593Smuzhiyun goto error;
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /*check dsp_fw_base_addr*/
1152*4882a593Smuzhiyun aw_dev->ops.aw_i2c_write(aw_dev, dsp_mem_desc->dsp_madd_reg,
1153*4882a593Smuzhiyun dsp_mem_desc->dsp_fw_base_addr);
1154*4882a593Smuzhiyun aw_dev->ops.aw_i2c_write(aw_dev, dsp_mem_desc->dsp_mdat_reg,
1155*4882a593Smuzhiyun AW_DSP_EVEN_NUM_BIT_TEST);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun aw_dev->ops.aw_i2c_write(aw_dev, dsp_mem_desc->dsp_madd_reg,
1158*4882a593Smuzhiyun dsp_mem_desc->dsp_fw_base_addr);
1159*4882a593Smuzhiyun aw_dev->ops.aw_i2c_read(aw_dev, dsp_mem_desc->dsp_mdat_reg, ®_val);
1160*4882a593Smuzhiyun if (AW_DSP_EVEN_NUM_BIT_TEST != reg_val) {
1161*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "check dsp fw addr failed, read[0x%x] does not match write[0x%x]",
1162*4882a593Smuzhiyun reg_val, AW_DSP_EVEN_NUM_BIT_TEST);
1163*4882a593Smuzhiyun goto error;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /*check dsp_cfg_base_addr*/
1167*4882a593Smuzhiyun aw_dev->ops.aw_i2c_write(aw_dev, dsp_mem_desc->dsp_madd_reg,
1168*4882a593Smuzhiyun dsp_mem_desc->dsp_cfg_base_addr);
1169*4882a593Smuzhiyun aw_dev->ops.aw_i2c_write(aw_dev, dsp_mem_desc->dsp_mdat_reg,
1170*4882a593Smuzhiyun AW_DSP_ODD_NUM_BIT_TEST);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun aw_dev->ops.aw_i2c_write(aw_dev, dsp_mem_desc->dsp_madd_reg,
1173*4882a593Smuzhiyun dsp_mem_desc->dsp_cfg_base_addr);
1174*4882a593Smuzhiyun aw_dev->ops.aw_i2c_read(aw_dev, dsp_mem_desc->dsp_mdat_reg, ®_val);
1175*4882a593Smuzhiyun if (AW_DSP_ODD_NUM_BIT_TEST != reg_val) {
1176*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "check dsp cfg failed, read[0x%x] does not match write[0x%x]",
1177*4882a593Smuzhiyun reg_val, AW_DSP_ODD_NUM_BIT_TEST);
1178*4882a593Smuzhiyun goto error;
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun mutex_unlock(aw_dev->i2c_lock);
1182*4882a593Smuzhiyun return 0;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun error:
1185*4882a593Smuzhiyun mutex_unlock(aw_dev->i2c_lock);
1186*4882a593Smuzhiyun return ret;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
aw_dev_fw_update(struct aw_device * aw_dev,bool up_dsp_fw_en,bool force_up_en)1189*4882a593Smuzhiyun int aw_dev_fw_update(struct aw_device *aw_dev, bool up_dsp_fw_en, bool force_up_en)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun int ret = -1;
1192*4882a593Smuzhiyun struct aw_prof_desc *set_prof_desc = NULL;
1193*4882a593Smuzhiyun struct aw_sec_data_desc *sec_desc = NULL;
1194*4882a593Smuzhiyun char *prof_name = NULL;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun if ((aw_dev->cur_prof == aw_dev->set_prof) &&
1197*4882a593Smuzhiyun (force_up_en == AW_FORCE_UPDATE_OFF)) {
1198*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "scene no change, not update");
1199*4882a593Smuzhiyun return 0;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun if (aw_dev->fw_status == AW_DEV_FW_FAILED) {
1203*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "fw status[%d] error", aw_dev->fw_status);
1204*4882a593Smuzhiyun return -EPERM;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun prof_name = aw_dev_get_prof_name(aw_dev, aw_dev->set_prof);
1208*4882a593Smuzhiyun if (prof_name == NULL)
1209*4882a593Smuzhiyun return -ENOMEM;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "start update %s", prof_name);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun ret = aw_dev_get_prof_data(aw_dev, aw_dev->set_prof, &set_prof_desc);
1214*4882a593Smuzhiyun if (ret < 0)
1215*4882a593Smuzhiyun return ret;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun /*update reg*/
1218*4882a593Smuzhiyun sec_desc = set_prof_desc->sec_desc;
1219*4882a593Smuzhiyun ret = aw_dev_reg_update(aw_dev, sec_desc[AW_DATA_TYPE_REG].data,
1220*4882a593Smuzhiyun sec_desc[AW_DATA_TYPE_REG].len);
1221*4882a593Smuzhiyun if (ret < 0) {
1222*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "update reg failed");
1223*4882a593Smuzhiyun return ret;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun aw_dev_mute(aw_dev, true);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun if (aw_dev->dsp_cfg == AW_DEV_DSP_WORK)
1229*4882a593Smuzhiyun aw_dev_dsp_enable(aw_dev, false);
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun aw_dev_memclk_select(aw_dev, AW_DEV_MEMCLK_OSC);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun if (up_dsp_fw_en) {
1234*4882a593Smuzhiyun ret = aw_dev_sram_check(aw_dev);
1235*4882a593Smuzhiyun if (ret < 0) {
1236*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "check sram failed");
1237*4882a593Smuzhiyun goto error;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun /*update dsp firmware*/
1241*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "fw_ver: [%x]", set_prof_desc->fw_ver);
1242*4882a593Smuzhiyun ret = aw_dev_dsp_fw_update(aw_dev, sec_desc[AW_DATA_TYPE_DSP_FW].data,
1243*4882a593Smuzhiyun sec_desc[AW_DATA_TYPE_DSP_FW].len);
1244*4882a593Smuzhiyun if (ret < 0) {
1245*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "update dsp fw failed");
1246*4882a593Smuzhiyun goto error;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun /*update dsp config*/
1251*4882a593Smuzhiyun ret = aw_dev_dsp_cfg_update(aw_dev, sec_desc[AW_DATA_TYPE_DSP_CFG].data,
1252*4882a593Smuzhiyun sec_desc[AW_DATA_TYPE_DSP_CFG].len);
1253*4882a593Smuzhiyun if (ret < 0) {
1254*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "update dsp cfg failed");
1255*4882a593Smuzhiyun goto error;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun aw_dev_memclk_select(aw_dev, AW_DEV_MEMCLK_PLL);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun aw_dev->cur_prof = aw_dev->set_prof;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "load %s done", prof_name);
1263*4882a593Smuzhiyun return 0;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun error:
1266*4882a593Smuzhiyun aw_dev_memclk_select(aw_dev, AW_DEV_MEMCLK_PLL);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun return ret;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
aw_dev_dsp_check(struct aw_device * aw_dev)1271*4882a593Smuzhiyun int aw_dev_dsp_check(struct aw_device *aw_dev)
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun int ret = -1;
1274*4882a593Smuzhiyun uint16_t i = 0;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "enter");
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun if (aw_dev->dsp_cfg == AW_DEV_DSP_BYPASS) {
1279*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "dsp bypass");
1280*4882a593Smuzhiyun return 0;
1281*4882a593Smuzhiyun } else if (aw_dev->dsp_cfg == AW_DEV_DSP_WORK) {
1282*4882a593Smuzhiyun for (i = 0; i < AW_DEV_DSP_CHECK_MAX; i++) {
1283*4882a593Smuzhiyun aw_dev_dsp_enable(aw_dev, false);
1284*4882a593Smuzhiyun aw_dev_dsp_enable(aw_dev, true);
1285*4882a593Smuzhiyun usleep_range(AW_1000_US, AW_1000_US + 10);
1286*4882a593Smuzhiyun ret = aw_dev_get_dsp_status(aw_dev);
1287*4882a593Smuzhiyun if (ret < 0) {
1288*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "dsp wdt status error=%d", ret);
1289*4882a593Smuzhiyun usleep_range(AW_2000_US, AW_2000_US + 10);
1290*4882a593Smuzhiyun } else {
1291*4882a593Smuzhiyun return 0;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun } else {
1295*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "unknown dsp cfg=%d", aw_dev->dsp_cfg);
1296*4882a593Smuzhiyun return -EINVAL;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun return -EINVAL;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
aw_dev_set_cfg_f0_fs(struct aw_device * aw_dev)1302*4882a593Smuzhiyun static int aw_dev_set_cfg_f0_fs(struct aw_device *aw_dev)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun uint32_t f0_fs = 0;
1305*4882a593Smuzhiyun struct aw_cfgf0_fs_desc *cfgf0_fs_desc = &aw_dev->cfgf0_fs_desc;
1306*4882a593Smuzhiyun int ret;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun if (aw_dev->ops.aw_set_cfg_f0_fs) {
1309*4882a593Smuzhiyun aw_dev->ops.aw_set_cfg_f0_fs(aw_dev, &f0_fs);
1310*4882a593Smuzhiyun ret = aw_dev_modify_dsp_cfg(aw_dev, cfgf0_fs_desc->dsp_reg,
1311*4882a593Smuzhiyun f0_fs, cfgf0_fs_desc->data_type);
1312*4882a593Smuzhiyun if (ret < 0) {
1313*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "modify dsp cfg failed");
1314*4882a593Smuzhiyun return ret;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun return 0;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun
aw_dev_cali_re_update(struct aw_cali_desc * cali_desc)1321*4882a593Smuzhiyun static void aw_dev_cali_re_update(struct aw_cali_desc *cali_desc)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun struct aw_device *aw_dev =
1324*4882a593Smuzhiyun container_of(cali_desc, struct aw_device, cali_desc);
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun if (aw_dev->cali_desc.cali_re < aw_dev->re_range.re_max &&
1327*4882a593Smuzhiyun aw_dev->cali_desc.cali_re > aw_dev->re_range.re_min) {
1328*4882a593Smuzhiyun aw_cali_svc_set_cali_re_to_dsp(&aw_dev->cali_desc);
1329*4882a593Smuzhiyun } else {
1330*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "cali_re:%d out of range, no set",
1331*4882a593Smuzhiyun aw_dev->cali_desc.cali_re);
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun
aw_device_start(struct aw_device * aw_dev)1336*4882a593Smuzhiyun int aw_device_start(struct aw_device *aw_dev)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun int ret = -1;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "enter");
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun if (aw_dev->status == AW_DEV_PW_ON) {
1343*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "already power on");
1344*4882a593Smuzhiyun return 0;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun /*power on*/
1348*4882a593Smuzhiyun aw_dev_pwd(aw_dev, false);
1349*4882a593Smuzhiyun usleep_range(AW_2000_US, AW_2000_US + 10);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun ret = aw_dev_syspll_check(aw_dev);
1352*4882a593Smuzhiyun if (ret < 0) {
1353*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "pll check failed cannot start");
1354*4882a593Smuzhiyun aw_dev_reg_dump(aw_dev);
1355*4882a593Smuzhiyun goto pll_check_fail;
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /*amppd on*/
1359*4882a593Smuzhiyun aw_dev_amppd(aw_dev, false);
1360*4882a593Smuzhiyun usleep_range(AW_1000_US, AW_1000_US + 50);
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /*check i2s status*/
1363*4882a593Smuzhiyun ret = aw_dev_sysst_check(aw_dev);
1364*4882a593Smuzhiyun if (ret < 0) {
1365*4882a593Smuzhiyun /*check failed*/
1366*4882a593Smuzhiyun aw_dev_reg_dump(aw_dev);
1367*4882a593Smuzhiyun goto sysst_check_fail;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun if (aw_dev->dsp_cfg == AW_DEV_DSP_WORK) {
1371*4882a593Smuzhiyun /*dsp bypass*/
1372*4882a593Smuzhiyun aw_dev_dsp_enable(aw_dev, false);
1373*4882a593Smuzhiyun if (aw_dev->ops.aw_dsp_fw_check) {
1374*4882a593Smuzhiyun ret = aw_dev->ops.aw_dsp_fw_check(aw_dev);
1375*4882a593Smuzhiyun if (ret < 0) {
1376*4882a593Smuzhiyun aw_dev_reg_dump(aw_dev);
1377*4882a593Smuzhiyun goto dsp_fw_check_fail;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun aw_dev_set_cfg_f0_fs(aw_dev);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun aw_dev_cali_re_update(&aw_dev->cali_desc);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun if (aw_dev->dsp_crc_st != AW_DSP_CRC_OK) {
1385*4882a593Smuzhiyun ret = aw_dev_dsp_crc32_check(aw_dev);
1386*4882a593Smuzhiyun if (ret < 0) {
1387*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "dsp crc check failed");
1388*4882a593Smuzhiyun aw_dev_reg_dump(aw_dev);
1389*4882a593Smuzhiyun goto crc_check_fail;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun ret = aw_dev_dsp_check(aw_dev);
1394*4882a593Smuzhiyun if (ret < 0) {
1395*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "check dsp status failed");
1396*4882a593Smuzhiyun aw_dev_reg_dump(aw_dev);
1397*4882a593Smuzhiyun goto dsp_check_fail;
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun } else {
1400*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "start pa with dsp bypass");
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun /*enable tx feedback*/
1404*4882a593Smuzhiyun if (aw_dev->ops.aw_i2s_tx_enable)
1405*4882a593Smuzhiyun aw_dev->ops.aw_i2s_tx_enable(aw_dev, true);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun /*close mute*/
1408*4882a593Smuzhiyun aw_dev_mute(aw_dev, false);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /*clear inturrupt*/
1411*4882a593Smuzhiyun aw_dev_clear_int_status(aw_dev);
1412*4882a593Smuzhiyun /*set inturrupt mask*/
1413*4882a593Smuzhiyun aw_dev_set_intmask(aw_dev, true);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun aw_monitor_start(&aw_dev->monitor_desc);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun aw_dev->status = AW_DEV_PW_ON;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "done");
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun return 0;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun dsp_check_fail:
1424*4882a593Smuzhiyun crc_check_fail:
1425*4882a593Smuzhiyun aw_dev_dsp_enable(aw_dev, false);
1426*4882a593Smuzhiyun dsp_fw_check_fail:
1427*4882a593Smuzhiyun sysst_check_fail:
1428*4882a593Smuzhiyun /*clear interrupt*/
1429*4882a593Smuzhiyun aw_dev_clear_int_status(aw_dev);
1430*4882a593Smuzhiyun aw_dev_amppd(aw_dev, true);
1431*4882a593Smuzhiyun pll_check_fail:
1432*4882a593Smuzhiyun aw_dev_pwd(aw_dev, true);
1433*4882a593Smuzhiyun aw_dev->status = AW_DEV_PW_OFF;
1434*4882a593Smuzhiyun return ret;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
aw_device_stop(struct aw_device * aw_dev)1437*4882a593Smuzhiyun int aw_device_stop(struct aw_device *aw_dev)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun struct aw_sec_data_desc *dsp_cfg =
1440*4882a593Smuzhiyun &aw_dev->prof_info.prof_desc[aw_dev->cur_prof].sec_desc[AW_DATA_TYPE_DSP_CFG];
1441*4882a593Smuzhiyun struct aw_sec_data_desc *dsp_fw =
1442*4882a593Smuzhiyun &aw_dev->prof_info.prof_desc[aw_dev->cur_prof].sec_desc[AW_DATA_TYPE_DSP_FW];
1443*4882a593Smuzhiyun int int_st = 0;
1444*4882a593Smuzhiyun int monitor_int_st = 0;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "enter");
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun if (aw_dev->status == AW_DEV_PW_OFF) {
1449*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "already power off");
1450*4882a593Smuzhiyun return 0;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun aw_dev->status = AW_DEV_PW_OFF;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun aw_monitor_stop(&aw_dev->monitor_desc);
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun /*set mute*/
1458*4882a593Smuzhiyun aw_dev_mute(aw_dev, true);
1459*4882a593Smuzhiyun usleep_range(AW_4000_US, AW_4000_US + 100);
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun /*close tx feedback*/
1462*4882a593Smuzhiyun if (aw_dev->ops.aw_i2s_tx_enable)
1463*4882a593Smuzhiyun aw_dev->ops.aw_i2s_tx_enable(aw_dev, false);
1464*4882a593Smuzhiyun usleep_range(AW_1000_US, AW_1000_US + 100);
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun /*set defaut int mask*/
1467*4882a593Smuzhiyun aw_dev_set_intmask(aw_dev, false);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun /*check sysint state*/
1470*4882a593Smuzhiyun int_st = aw_dev_sysint_check(aw_dev);
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun /*close dsp*/
1473*4882a593Smuzhiyun aw_dev_dsp_enable(aw_dev, false);
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun /*enable amppd*/
1476*4882a593Smuzhiyun aw_dev_amppd(aw_dev, true);
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun /*check monitor process sysint state*/
1479*4882a593Smuzhiyun monitor_int_st = aw_dev_get_monitor_sysint_st(aw_dev);
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun if (int_st < 0 || monitor_int_st < 0) {
1482*4882a593Smuzhiyun /*system status anomaly*/
1483*4882a593Smuzhiyun aw_dev_memclk_select(aw_dev, AW_DEV_MEMCLK_OSC);
1484*4882a593Smuzhiyun aw_dev_dsp_cfg_update(aw_dev, dsp_cfg->data, dsp_cfg->len);
1485*4882a593Smuzhiyun aw_dev_dsp_fw_update(aw_dev, dsp_fw->data, dsp_fw->len);
1486*4882a593Smuzhiyun aw_dev_memclk_select(aw_dev, AW_DEV_MEMCLK_PLL);
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /*set power down*/
1490*4882a593Smuzhiyun aw_dev_pwd(aw_dev, true);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "done");
1493*4882a593Smuzhiyun return 0;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun /*deinit aw_device*/
aw_dev_deinit(struct aw_device * aw_dev)1497*4882a593Smuzhiyun void aw_dev_deinit(struct aw_device *aw_dev)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun if (aw_dev == NULL)
1500*4882a593Smuzhiyun return;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun if (aw_dev->prof_info.prof_desc != NULL) {
1503*4882a593Smuzhiyun devm_kfree(aw_dev->dev, aw_dev->prof_info.prof_desc);
1504*4882a593Smuzhiyun aw_dev->prof_info.prof_desc = NULL;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun aw_dev->prof_info.count = 0;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun if (aw_dev->crc_dsp_cfg.data != NULL) {
1509*4882a593Smuzhiyun aw_dev->crc_dsp_cfg.len = 0;
1510*4882a593Smuzhiyun devm_kfree(aw_dev->dev, aw_dev->crc_dsp_cfg.data);
1511*4882a593Smuzhiyun aw_dev->crc_dsp_cfg.data = NULL;
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun /*init aw_device*/
aw_device_init(struct aw_device * aw_dev,struct aw_container * aw_cfg)1517*4882a593Smuzhiyun int aw_device_init(struct aw_device *aw_dev, struct aw_container *aw_cfg)
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun int ret;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun if (aw_dev == NULL || aw_cfg == NULL) {
1522*4882a593Smuzhiyun aw_pr_err("aw_dev is NULL or aw_cfg is NULL");
1523*4882a593Smuzhiyun return -ENOMEM;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun ret = aw_dev_cfg_load(aw_dev, aw_cfg);
1527*4882a593Smuzhiyun if (ret < 0) {
1528*4882a593Smuzhiyun aw_dev_deinit(aw_dev);
1529*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "aw_dev acf parse failed");
1530*4882a593Smuzhiyun return -EINVAL;
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun aw_dev->cur_prof = aw_dev->prof_info.prof_desc[0].id;
1534*4882a593Smuzhiyun aw_dev->set_prof = aw_dev->prof_info.prof_desc[0].id;
1535*4882a593Smuzhiyun ret = aw_dev_fw_update(aw_dev, AW_FORCE_UPDATE_ON,
1536*4882a593Smuzhiyun AW_DSP_FW_UPDATE_ON);
1537*4882a593Smuzhiyun if (ret < 0) {
1538*4882a593Smuzhiyun aw_dev_err(aw_dev->dev, "fw update failed");
1539*4882a593Smuzhiyun return ret;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun aw_dev_set_intmask(aw_dev, false);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /*set mute*/
1545*4882a593Smuzhiyun aw_dev_mute(aw_dev, true);
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun /*close tx feedback*/
1548*4882a593Smuzhiyun if (aw_dev->ops.aw_i2s_tx_enable)
1549*4882a593Smuzhiyun aw_dev->ops.aw_i2s_tx_enable(aw_dev, false);
1550*4882a593Smuzhiyun usleep_range(AW_1000_US, AW_1000_US + 100);
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun /*enable amppd*/
1553*4882a593Smuzhiyun aw_dev_amppd(aw_dev, true);
1554*4882a593Smuzhiyun /*close dsp*/
1555*4882a593Smuzhiyun aw_dev_dsp_enable(aw_dev, false);
1556*4882a593Smuzhiyun /*set power down*/
1557*4882a593Smuzhiyun aw_dev_pwd(aw_dev, true);
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun mutex_lock(&g_dev_lock);
1560*4882a593Smuzhiyun list_add(&aw_dev->list_node, &g_dev_list);
1561*4882a593Smuzhiyun mutex_unlock(&g_dev_lock);
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "init done");
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun return 0;
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun
aw883xx_parse_channel_dt(struct aw_device * aw_dev)1568*4882a593Smuzhiyun static void aw883xx_parse_channel_dt(struct aw_device *aw_dev)
1569*4882a593Smuzhiyun {
1570*4882a593Smuzhiyun int ret;
1571*4882a593Smuzhiyun uint32_t channel_value;
1572*4882a593Smuzhiyun struct device_node *np = aw_dev->dev->of_node;
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun ret = of_property_read_u32(np, "sound-channel", &channel_value);
1575*4882a593Smuzhiyun if (ret < 0) {
1576*4882a593Smuzhiyun aw_dev_info(aw_dev->dev,
1577*4882a593Smuzhiyun "read sound-channel failed,use default 0");
1578*4882a593Smuzhiyun aw_dev->channel = AW_DEV_DEFAULT_CH;
1579*4882a593Smuzhiyun return;
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun aw_dev_dbg(aw_dev->dev, "read sound-channel value is: %d",
1583*4882a593Smuzhiyun channel_value);
1584*4882a593Smuzhiyun aw_dev->channel = channel_value;
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun
aw883xx_parse_fade_enable_dt(struct aw_device * aw_dev)1587*4882a593Smuzhiyun static void aw883xx_parse_fade_enable_dt(struct aw_device *aw_dev)
1588*4882a593Smuzhiyun {
1589*4882a593Smuzhiyun int ret = -1;
1590*4882a593Smuzhiyun struct device_node *np = aw_dev->dev->of_node;
1591*4882a593Smuzhiyun uint32_t fade_en;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun ret = of_property_read_u32(np, "fade-enable", &fade_en);
1594*4882a593Smuzhiyun if (ret < 0) {
1595*4882a593Smuzhiyun aw_dev_info(aw_dev->dev,
1596*4882a593Smuzhiyun "read fade-enable failed, close fade_in_out");
1597*4882a593Smuzhiyun fade_en = AW_FADE_IN_OUT_DEFAULT;
1598*4882a593Smuzhiyun } else {
1599*4882a593Smuzhiyun aw_dev_info(aw_dev->dev, "read fade-enable value is: %d", fade_en);
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun aw_dev->fade_en = fade_en;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
aw883xx_parse_re_range_dt(struct aw_device * aw_dev)1605*4882a593Smuzhiyun static void aw883xx_parse_re_range_dt(struct aw_device *aw_dev)
1606*4882a593Smuzhiyun {
1607*4882a593Smuzhiyun int ret;
1608*4882a593Smuzhiyun uint32_t re_max;
1609*4882a593Smuzhiyun uint32_t re_min;
1610*4882a593Smuzhiyun struct device_node *np = aw_dev->dev->of_node;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun ret = of_property_read_u32(np, "re-min", &re_min);
1613*4882a593Smuzhiyun if (ret < 0) {
1614*4882a593Smuzhiyun aw_dev->re_range.re_min = aw_dev->re_range.re_min_default;
1615*4882a593Smuzhiyun aw_dev_info(aw_dev->dev,
1616*4882a593Smuzhiyun "read re-min value failed, set deafult value:[%d]mohm",
1617*4882a593Smuzhiyun aw_dev->re_range.re_min);
1618*4882a593Smuzhiyun } else {
1619*4882a593Smuzhiyun aw_dev_info(aw_dev->dev,
1620*4882a593Smuzhiyun "parse re-min:[%d]", re_min);
1621*4882a593Smuzhiyun aw_dev->re_range.re_min = re_min;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun ret = of_property_read_u32(np, "re-max", &re_max);
1625*4882a593Smuzhiyun if (ret < 0) {
1626*4882a593Smuzhiyun aw_dev->re_range.re_max = aw_dev->re_range.re_max_default;
1627*4882a593Smuzhiyun aw_dev_info(aw_dev->dev,
1628*4882a593Smuzhiyun "read re-max failed, set deafult value:[%d]mohm",
1629*4882a593Smuzhiyun aw_dev->re_range.re_max);
1630*4882a593Smuzhiyun } else {
1631*4882a593Smuzhiyun aw_dev_info(aw_dev->dev,
1632*4882a593Smuzhiyun "parse re-max:[%d]", re_max);
1633*4882a593Smuzhiyun aw_dev->re_range.re_max = re_max;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun
aw_device_parse_dt(struct aw_device * aw_dev)1637*4882a593Smuzhiyun static void aw_device_parse_dt(struct aw_device *aw_dev)
1638*4882a593Smuzhiyun {
1639*4882a593Smuzhiyun aw883xx_parse_channel_dt(aw_dev);
1640*4882a593Smuzhiyun aw883xx_parse_fade_enable_dt(aw_dev);
1641*4882a593Smuzhiyun aw883xx_parse_re_range_dt(aw_dev);
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun
aw_dev_get_list_head(struct list_head ** head)1644*4882a593Smuzhiyun int aw_dev_get_list_head(struct list_head **head)
1645*4882a593Smuzhiyun {
1646*4882a593Smuzhiyun if (list_empty(&g_dev_list))
1647*4882a593Smuzhiyun return -EINVAL;
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun *head = &g_dev_list;
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun return 0;
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
aw_device_probe(struct aw_device * aw_dev)1654*4882a593Smuzhiyun int aw_device_probe(struct aw_device *aw_dev)
1655*4882a593Smuzhiyun {
1656*4882a593Smuzhiyun INIT_LIST_HEAD(&aw_dev->list_node);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun aw_device_parse_dt(aw_dev);
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun aw_cali_init(&aw_dev->cali_desc);
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun aw_monitor_init(&aw_dev->monitor_desc);
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun aw_spin_init(&aw_dev->spin_desc);
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun return 0;
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun
aw_device_remove(struct aw_device * aw_dev)1669*4882a593Smuzhiyun int aw_device_remove(struct aw_device *aw_dev)
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun aw_monitor_deinit(&aw_dev->monitor_desc);
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun aw_cali_deinit(&aw_dev->cali_desc);
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun return 0;
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun
1678