1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // ak4642.c -- AK4642/AK4643 ALSA Soc Audio driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2009 Renesas Solutions Corp.
6*4882a593Smuzhiyun // Kuninori Morimoto <morimoto.kuninori@renesas.com>
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // Based on wm8731.c by Richard Purdie
9*4882a593Smuzhiyun // Based on ak4535.c by Richard Purdie
10*4882a593Smuzhiyun // Based on wm8753.c by Liam Girdwood
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /* ** CAUTION **
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * This is very simple driver.
15*4882a593Smuzhiyun * It can use headphone output / stereo input only
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * AK4642 is tested.
18*4882a593Smuzhiyun * AK4643 is tested.
19*4882a593Smuzhiyun * AK4648 is tested.
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <linux/clk.h>
23*4882a593Smuzhiyun #include <linux/clk-provider.h>
24*4882a593Smuzhiyun #include <linux/delay.h>
25*4882a593Smuzhiyun #include <linux/i2c.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/of_device.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/regmap.h>
30*4882a593Smuzhiyun #include <sound/soc.h>
31*4882a593Smuzhiyun #include <sound/initval.h>
32*4882a593Smuzhiyun #include <sound/tlv.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define PW_MGMT1 0x00
35*4882a593Smuzhiyun #define PW_MGMT2 0x01
36*4882a593Smuzhiyun #define SG_SL1 0x02
37*4882a593Smuzhiyun #define SG_SL2 0x03
38*4882a593Smuzhiyun #define MD_CTL1 0x04
39*4882a593Smuzhiyun #define MD_CTL2 0x05
40*4882a593Smuzhiyun #define TIMER 0x06
41*4882a593Smuzhiyun #define ALC_CTL1 0x07
42*4882a593Smuzhiyun #define ALC_CTL2 0x08
43*4882a593Smuzhiyun #define L_IVC 0x09
44*4882a593Smuzhiyun #define L_DVC 0x0a
45*4882a593Smuzhiyun #define ALC_CTL3 0x0b
46*4882a593Smuzhiyun #define R_IVC 0x0c
47*4882a593Smuzhiyun #define R_DVC 0x0d
48*4882a593Smuzhiyun #define MD_CTL3 0x0e
49*4882a593Smuzhiyun #define MD_CTL4 0x0f
50*4882a593Smuzhiyun #define PW_MGMT3 0x10
51*4882a593Smuzhiyun #define DF_S 0x11
52*4882a593Smuzhiyun #define FIL3_0 0x12
53*4882a593Smuzhiyun #define FIL3_1 0x13
54*4882a593Smuzhiyun #define FIL3_2 0x14
55*4882a593Smuzhiyun #define FIL3_3 0x15
56*4882a593Smuzhiyun #define EQ_0 0x16
57*4882a593Smuzhiyun #define EQ_1 0x17
58*4882a593Smuzhiyun #define EQ_2 0x18
59*4882a593Smuzhiyun #define EQ_3 0x19
60*4882a593Smuzhiyun #define EQ_4 0x1a
61*4882a593Smuzhiyun #define EQ_5 0x1b
62*4882a593Smuzhiyun #define FIL1_0 0x1c
63*4882a593Smuzhiyun #define FIL1_1 0x1d
64*4882a593Smuzhiyun #define FIL1_2 0x1e
65*4882a593Smuzhiyun #define FIL1_3 0x1f /* The maximum valid register for ak4642 */
66*4882a593Smuzhiyun #define PW_MGMT4 0x20
67*4882a593Smuzhiyun #define MD_CTL5 0x21
68*4882a593Smuzhiyun #define LO_MS 0x22
69*4882a593Smuzhiyun #define HP_MS 0x23
70*4882a593Smuzhiyun #define SPK_MS 0x24 /* The maximum valid register for ak4643 */
71*4882a593Smuzhiyun #define EQ_FBEQAB 0x25
72*4882a593Smuzhiyun #define EQ_FBEQCD 0x26
73*4882a593Smuzhiyun #define EQ_FBEQE 0x27 /* The maximum valid register for ak4648 */
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* PW_MGMT1*/
76*4882a593Smuzhiyun #define PMVCM (1 << 6) /* VCOM Power Management */
77*4882a593Smuzhiyun #define PMMIN (1 << 5) /* MIN Input Power Management */
78*4882a593Smuzhiyun #define PMDAC (1 << 2) /* DAC Power Management */
79*4882a593Smuzhiyun #define PMADL (1 << 0) /* MIC Amp Lch and ADC Lch Power Management */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* PW_MGMT2 */
82*4882a593Smuzhiyun #define HPMTN (1 << 6)
83*4882a593Smuzhiyun #define PMHPL (1 << 5)
84*4882a593Smuzhiyun #define PMHPR (1 << 4)
85*4882a593Smuzhiyun #define MS (1 << 3) /* master/slave select */
86*4882a593Smuzhiyun #define MCKO (1 << 1)
87*4882a593Smuzhiyun #define PMPLL (1 << 0)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define PMHP_MASK (PMHPL | PMHPR)
90*4882a593Smuzhiyun #define PMHP PMHP_MASK
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* PW_MGMT3 */
93*4882a593Smuzhiyun #define PMADR (1 << 0) /* MIC L / ADC R Power Management */
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* SG_SL1 */
96*4882a593Smuzhiyun #define MINS (1 << 6) /* Switch from MIN to Speaker */
97*4882a593Smuzhiyun #define DACL (1 << 4) /* Switch from DAC to Stereo or Receiver */
98*4882a593Smuzhiyun #define PMMP (1 << 2) /* MPWR pin Power Management */
99*4882a593Smuzhiyun #define MGAIN0 (1 << 0) /* MIC amp gain*/
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* SG_SL2 */
102*4882a593Smuzhiyun #define LOPS (1 << 6) /* Stero Line-out Power Save Mode */
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* TIMER */
105*4882a593Smuzhiyun #define ZTM(param) ((param & 0x3) << 4) /* ALC Zero Crossing TimeOut */
106*4882a593Smuzhiyun #define WTM(param) (((param & 0x4) << 4) | ((param & 0x3) << 2))
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* ALC_CTL1 */
109*4882a593Smuzhiyun #define ALC (1 << 5) /* ALC Enable */
110*4882a593Smuzhiyun #define LMTH0 (1 << 0) /* ALC Limiter / Recovery Level */
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* MD_CTL1 */
113*4882a593Smuzhiyun #define PLL3 (1 << 7)
114*4882a593Smuzhiyun #define PLL2 (1 << 6)
115*4882a593Smuzhiyun #define PLL1 (1 << 5)
116*4882a593Smuzhiyun #define PLL0 (1 << 4)
117*4882a593Smuzhiyun #define PLL_MASK (PLL3 | PLL2 | PLL1 | PLL0)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define BCKO_MASK (1 << 3)
120*4882a593Smuzhiyun #define BCKO_64 BCKO_MASK
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define DIF_MASK (3 << 0)
123*4882a593Smuzhiyun #define DSP (0 << 0)
124*4882a593Smuzhiyun #define RIGHT_J (1 << 0)
125*4882a593Smuzhiyun #define LEFT_J (2 << 0)
126*4882a593Smuzhiyun #define I2S (3 << 0)
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* MD_CTL2 */
129*4882a593Smuzhiyun #define FSs(val) (((val & 0x7) << 0) | ((val & 0x8) << 2))
130*4882a593Smuzhiyun #define PSs(val) ((val & 0x3) << 6)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* MD_CTL3 */
133*4882a593Smuzhiyun #define BST1 (1 << 3)
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* MD_CTL4 */
136*4882a593Smuzhiyun #define DACH (1 << 0)
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct ak4642_drvdata {
139*4882a593Smuzhiyun const struct regmap_config *regmap_config;
140*4882a593Smuzhiyun int extended_frequencies;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun struct ak4642_priv {
144*4882a593Smuzhiyun const struct ak4642_drvdata *drvdata;
145*4882a593Smuzhiyun struct clk *mcko;
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * Playback Volume (table 39)
150*4882a593Smuzhiyun *
151*4882a593Smuzhiyun * max : 0x00 : +12.0 dB
152*4882a593Smuzhiyun * ( 0.5 dB step )
153*4882a593Smuzhiyun * min : 0xFE : -115.0 dB
154*4882a593Smuzhiyun * mute: 0xFF
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(out_tlv, -11550, 50, 1);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const struct snd_kcontrol_new ak4642_snd_controls[] = {
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Digital Playback Volume", L_DVC, R_DVC,
161*4882a593Smuzhiyun 0, 0xFF, 1, out_tlv),
162*4882a593Smuzhiyun SOC_SINGLE("ALC Capture Switch", ALC_CTL1, 5, 1, 0),
163*4882a593Smuzhiyun SOC_SINGLE("ALC Capture ZC Switch", ALC_CTL1, 4, 1, 1),
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static const struct snd_kcontrol_new ak4642_headphone_control =
167*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", PW_MGMT2, 6, 1, 0);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static const struct snd_kcontrol_new ak4642_lout_mixer_controls[] = {
170*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL", SG_SL1, 4, 1, 0),
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* event handlers */
ak4642_lout_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)174*4882a593Smuzhiyun static int ak4642_lout_event(struct snd_soc_dapm_widget *w,
175*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun switch (event) {
180*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
181*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
182*4882a593Smuzhiyun /* Power save mode ON */
183*4882a593Smuzhiyun snd_soc_component_update_bits(component, SG_SL2, LOPS, LOPS);
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
186*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
187*4882a593Smuzhiyun /* Power save mode OFF */
188*4882a593Smuzhiyun msleep(300);
189*4882a593Smuzhiyun snd_soc_component_update_bits(component, SG_SL2, LOPS, 0);
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static const struct snd_soc_dapm_widget ak4642_dapm_widgets[] = {
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* Outputs */
199*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOUTL"),
200*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOUTR"),
201*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUT"),
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HPL Out", PW_MGMT2, 5, 0, NULL, 0),
204*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HPR Out", PW_MGMT2, 4, 0, NULL, 0),
205*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("Headphone Enable", SND_SOC_NOPM, 0, 0,
206*4882a593Smuzhiyun &ak4642_headphone_control),
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DACH", MD_CTL4, 0, 0, NULL, 0),
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun SND_SOC_DAPM_MIXER_E("LINEOUT Mixer", PW_MGMT1, 3, 0,
211*4882a593Smuzhiyun &ak4642_lout_mixer_controls[0],
212*4882a593Smuzhiyun ARRAY_SIZE(ak4642_lout_mixer_controls),
213*4882a593Smuzhiyun ak4642_lout_event,
214*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
215*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* DAC */
218*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC", NULL, PW_MGMT1, 2, 0),
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const struct snd_soc_dapm_route ak4642_intercon[] = {
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* Outputs */
224*4882a593Smuzhiyun {"HPOUTL", NULL, "HPL Out"},
225*4882a593Smuzhiyun {"HPOUTR", NULL, "HPR Out"},
226*4882a593Smuzhiyun {"LINEOUT", NULL, "LINEOUT Mixer"},
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun {"HPL Out", NULL, "Headphone Enable"},
229*4882a593Smuzhiyun {"HPR Out", NULL, "Headphone Enable"},
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun {"Headphone Enable", "Switch", "DACH"},
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun {"DACH", NULL, "DAC"},
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun {"LINEOUT Mixer", "DACL", "DAC"},
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun { "DAC", NULL, "Playback" },
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * ak4642 register cache
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun static const struct reg_default ak4643_reg[] = {
244*4882a593Smuzhiyun { 0, 0x00 }, { 1, 0x00 }, { 2, 0x01 }, { 3, 0x00 },
245*4882a593Smuzhiyun { 4, 0x02 }, { 5, 0x00 }, { 6, 0x00 }, { 7, 0x00 },
246*4882a593Smuzhiyun { 8, 0xe1 }, { 9, 0xe1 }, { 10, 0x18 }, { 11, 0x00 },
247*4882a593Smuzhiyun { 12, 0xe1 }, { 13, 0x18 }, { 14, 0x11 }, { 15, 0x08 },
248*4882a593Smuzhiyun { 16, 0x00 }, { 17, 0x00 }, { 18, 0x00 }, { 19, 0x00 },
249*4882a593Smuzhiyun { 20, 0x00 }, { 21, 0x00 }, { 22, 0x00 }, { 23, 0x00 },
250*4882a593Smuzhiyun { 24, 0x00 }, { 25, 0x00 }, { 26, 0x00 }, { 27, 0x00 },
251*4882a593Smuzhiyun { 28, 0x00 }, { 29, 0x00 }, { 30, 0x00 }, { 31, 0x00 },
252*4882a593Smuzhiyun { 32, 0x00 }, { 33, 0x00 }, { 34, 0x00 }, { 35, 0x00 },
253*4882a593Smuzhiyun { 36, 0x00 },
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* The default settings for 0x0 ~ 0x1f registers are the same for ak4642
257*4882a593Smuzhiyun and ak4643. So we reuse the ak4643 reg_default for ak4642.
258*4882a593Smuzhiyun The valid registers for ak4642 are 0x0 ~ 0x1f which is a subset of ak4643,
259*4882a593Smuzhiyun so define NUM_AK4642_REG_DEFAULTS for ak4642.
260*4882a593Smuzhiyun */
261*4882a593Smuzhiyun #define ak4642_reg ak4643_reg
262*4882a593Smuzhiyun #define NUM_AK4642_REG_DEFAULTS (FIL1_3 + 1)
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static const struct reg_default ak4648_reg[] = {
265*4882a593Smuzhiyun { 0, 0x00 }, { 1, 0x00 }, { 2, 0x01 }, { 3, 0x00 },
266*4882a593Smuzhiyun { 4, 0x02 }, { 5, 0x00 }, { 6, 0x00 }, { 7, 0x00 },
267*4882a593Smuzhiyun { 8, 0xe1 }, { 9, 0xe1 }, { 10, 0x18 }, { 11, 0x00 },
268*4882a593Smuzhiyun { 12, 0xe1 }, { 13, 0x18 }, { 14, 0x11 }, { 15, 0xb8 },
269*4882a593Smuzhiyun { 16, 0x00 }, { 17, 0x00 }, { 18, 0x00 }, { 19, 0x00 },
270*4882a593Smuzhiyun { 20, 0x00 }, { 21, 0x00 }, { 22, 0x00 }, { 23, 0x00 },
271*4882a593Smuzhiyun { 24, 0x00 }, { 25, 0x00 }, { 26, 0x00 }, { 27, 0x00 },
272*4882a593Smuzhiyun { 28, 0x00 }, { 29, 0x00 }, { 30, 0x00 }, { 31, 0x00 },
273*4882a593Smuzhiyun { 32, 0x00 }, { 33, 0x00 }, { 34, 0x00 }, { 35, 0x00 },
274*4882a593Smuzhiyun { 36, 0x00 }, { 37, 0x88 }, { 38, 0x88 }, { 39, 0x08 },
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
ak4642_dai_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)277*4882a593Smuzhiyun static int ak4642_dai_startup(struct snd_pcm_substream *substream,
278*4882a593Smuzhiyun struct snd_soc_dai *dai)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun int is_play = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
281*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (is_play) {
284*4882a593Smuzhiyun /*
285*4882a593Smuzhiyun * start headphone output
286*4882a593Smuzhiyun *
287*4882a593Smuzhiyun * PLL, Master Mode
288*4882a593Smuzhiyun * Audio I/F Format :MSB justified (ADC & DAC)
289*4882a593Smuzhiyun * Bass Boost Level : Middle
290*4882a593Smuzhiyun *
291*4882a593Smuzhiyun * This operation came from example code of
292*4882a593Smuzhiyun * "ASAHI KASEI AK4642" (japanese) manual p97.
293*4882a593Smuzhiyun */
294*4882a593Smuzhiyun snd_soc_component_write(component, L_IVC, 0x91); /* volume */
295*4882a593Smuzhiyun snd_soc_component_write(component, R_IVC, 0x91); /* volume */
296*4882a593Smuzhiyun } else {
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun * start stereo input
299*4882a593Smuzhiyun *
300*4882a593Smuzhiyun * PLL Master Mode
301*4882a593Smuzhiyun * Audio I/F Format:MSB justified (ADC & DAC)
302*4882a593Smuzhiyun * Pre MIC AMP:+20dB
303*4882a593Smuzhiyun * MIC Power On
304*4882a593Smuzhiyun * ALC setting:Refer to Table 35
305*4882a593Smuzhiyun * ALC bit=“1”
306*4882a593Smuzhiyun *
307*4882a593Smuzhiyun * This operation came from example code of
308*4882a593Smuzhiyun * "ASAHI KASEI AK4642" (japanese) manual p94.
309*4882a593Smuzhiyun */
310*4882a593Smuzhiyun snd_soc_component_update_bits(component, SG_SL1, PMMP | MGAIN0, PMMP | MGAIN0);
311*4882a593Smuzhiyun snd_soc_component_write(component, TIMER, ZTM(0x3) | WTM(0x3));
312*4882a593Smuzhiyun snd_soc_component_write(component, ALC_CTL1, ALC | LMTH0);
313*4882a593Smuzhiyun snd_soc_component_update_bits(component, PW_MGMT1, PMADL, PMADL);
314*4882a593Smuzhiyun snd_soc_component_update_bits(component, PW_MGMT3, PMADR, PMADR);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
ak4642_dai_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)320*4882a593Smuzhiyun static void ak4642_dai_shutdown(struct snd_pcm_substream *substream,
321*4882a593Smuzhiyun struct snd_soc_dai *dai)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun int is_play = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
324*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (is_play) {
327*4882a593Smuzhiyun } else {
328*4882a593Smuzhiyun /* stop stereo input */
329*4882a593Smuzhiyun snd_soc_component_update_bits(component, PW_MGMT1, PMADL, 0);
330*4882a593Smuzhiyun snd_soc_component_update_bits(component, PW_MGMT3, PMADR, 0);
331*4882a593Smuzhiyun snd_soc_component_update_bits(component, ALC_CTL1, ALC, 0);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
ak4642_dai_set_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)335*4882a593Smuzhiyun static int ak4642_dai_set_sysclk(struct snd_soc_dai *codec_dai,
336*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
339*4882a593Smuzhiyun struct ak4642_priv *priv = snd_soc_component_get_drvdata(component);
340*4882a593Smuzhiyun u8 pll;
341*4882a593Smuzhiyun int extended_freq = 0;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun switch (freq) {
344*4882a593Smuzhiyun case 11289600:
345*4882a593Smuzhiyun pll = PLL2;
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun case 12288000:
348*4882a593Smuzhiyun pll = PLL2 | PLL0;
349*4882a593Smuzhiyun break;
350*4882a593Smuzhiyun case 12000000:
351*4882a593Smuzhiyun pll = PLL2 | PLL1;
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun case 24000000:
354*4882a593Smuzhiyun pll = PLL2 | PLL1 | PLL0;
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun case 13500000:
357*4882a593Smuzhiyun pll = PLL3 | PLL2;
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun case 27000000:
360*4882a593Smuzhiyun pll = PLL3 | PLL2 | PLL0;
361*4882a593Smuzhiyun break;
362*4882a593Smuzhiyun case 19200000:
363*4882a593Smuzhiyun pll = PLL3;
364*4882a593Smuzhiyun extended_freq = 1;
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun case 13000000:
367*4882a593Smuzhiyun pll = PLL3 | PLL2 | PLL1;
368*4882a593Smuzhiyun extended_freq = 1;
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun case 26000000:
371*4882a593Smuzhiyun pll = PLL3 | PLL2 | PLL1 | PLL0;
372*4882a593Smuzhiyun extended_freq = 1;
373*4882a593Smuzhiyun break;
374*4882a593Smuzhiyun default:
375*4882a593Smuzhiyun return -EINVAL;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (extended_freq && !priv->drvdata->extended_frequencies)
379*4882a593Smuzhiyun return -EINVAL;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun snd_soc_component_update_bits(component, MD_CTL1, PLL_MASK, pll);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun return 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
ak4642_dai_set_fmt(struct snd_soc_dai * dai,unsigned int fmt)386*4882a593Smuzhiyun static int ak4642_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
389*4882a593Smuzhiyun u8 data;
390*4882a593Smuzhiyun u8 bcko;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun data = MCKO | PMPLL; /* use MCKO */
393*4882a593Smuzhiyun bcko = 0;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* set master/slave audio interface */
396*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
397*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
398*4882a593Smuzhiyun data |= MS;
399*4882a593Smuzhiyun bcko = BCKO_64;
400*4882a593Smuzhiyun break;
401*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun default:
404*4882a593Smuzhiyun return -EINVAL;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun snd_soc_component_update_bits(component, PW_MGMT2, MS | MCKO | PMPLL, data);
407*4882a593Smuzhiyun snd_soc_component_update_bits(component, MD_CTL1, BCKO_MASK, bcko);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* format type */
410*4882a593Smuzhiyun data = 0;
411*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
412*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
413*4882a593Smuzhiyun data = LEFT_J;
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
416*4882a593Smuzhiyun data = I2S;
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun /* FIXME
419*4882a593Smuzhiyun * Please add RIGHT_J / DSP support here
420*4882a593Smuzhiyun */
421*4882a593Smuzhiyun default:
422*4882a593Smuzhiyun return -EINVAL;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun snd_soc_component_update_bits(component, MD_CTL1, DIF_MASK, data);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
ak4642_set_mcko(struct snd_soc_component * component,u32 frequency)429*4882a593Smuzhiyun static int ak4642_set_mcko(struct snd_soc_component *component,
430*4882a593Smuzhiyun u32 frequency)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun static const u32 fs_list[] = {
433*4882a593Smuzhiyun [0] = 8000,
434*4882a593Smuzhiyun [1] = 12000,
435*4882a593Smuzhiyun [2] = 16000,
436*4882a593Smuzhiyun [3] = 24000,
437*4882a593Smuzhiyun [4] = 7350,
438*4882a593Smuzhiyun [5] = 11025,
439*4882a593Smuzhiyun [6] = 14700,
440*4882a593Smuzhiyun [7] = 22050,
441*4882a593Smuzhiyun [10] = 32000,
442*4882a593Smuzhiyun [11] = 48000,
443*4882a593Smuzhiyun [14] = 29400,
444*4882a593Smuzhiyun [15] = 44100,
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun static const u32 ps_list[] = {
447*4882a593Smuzhiyun [0] = 256,
448*4882a593Smuzhiyun [1] = 128,
449*4882a593Smuzhiyun [2] = 64,
450*4882a593Smuzhiyun [3] = 32
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun int ps, fs;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun for (ps = 0; ps < ARRAY_SIZE(ps_list); ps++) {
455*4882a593Smuzhiyun for (fs = 0; fs < ARRAY_SIZE(fs_list); fs++) {
456*4882a593Smuzhiyun if (frequency == ps_list[ps] * fs_list[fs]) {
457*4882a593Smuzhiyun snd_soc_component_write(component, MD_CTL2,
458*4882a593Smuzhiyun PSs(ps) | FSs(fs));
459*4882a593Smuzhiyun return 0;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun return 0;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
ak4642_dai_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)467*4882a593Smuzhiyun static int ak4642_dai_hw_params(struct snd_pcm_substream *substream,
468*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
469*4882a593Smuzhiyun struct snd_soc_dai *dai)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
472*4882a593Smuzhiyun struct ak4642_priv *priv = snd_soc_component_get_drvdata(component);
473*4882a593Smuzhiyun u32 rate = clk_get_rate(priv->mcko);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (!rate)
476*4882a593Smuzhiyun rate = params_rate(params) * 256;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun return ak4642_set_mcko(component, rate);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
ak4642_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)481*4882a593Smuzhiyun static int ak4642_set_bias_level(struct snd_soc_component *component,
482*4882a593Smuzhiyun enum snd_soc_bias_level level)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun switch (level) {
485*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
486*4882a593Smuzhiyun snd_soc_component_write(component, PW_MGMT1, 0x00);
487*4882a593Smuzhiyun break;
488*4882a593Smuzhiyun default:
489*4882a593Smuzhiyun snd_soc_component_update_bits(component, PW_MGMT1, PMVCM, PMVCM);
490*4882a593Smuzhiyun break;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun static const struct snd_soc_dai_ops ak4642_dai_ops = {
497*4882a593Smuzhiyun .startup = ak4642_dai_startup,
498*4882a593Smuzhiyun .shutdown = ak4642_dai_shutdown,
499*4882a593Smuzhiyun .set_sysclk = ak4642_dai_set_sysclk,
500*4882a593Smuzhiyun .set_fmt = ak4642_dai_set_fmt,
501*4882a593Smuzhiyun .hw_params = ak4642_dai_hw_params,
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static struct snd_soc_dai_driver ak4642_dai = {
505*4882a593Smuzhiyun .name = "ak4642-hifi",
506*4882a593Smuzhiyun .playback = {
507*4882a593Smuzhiyun .stream_name = "Playback",
508*4882a593Smuzhiyun .channels_min = 2,
509*4882a593Smuzhiyun .channels_max = 2,
510*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
511*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE },
512*4882a593Smuzhiyun .capture = {
513*4882a593Smuzhiyun .stream_name = "Capture",
514*4882a593Smuzhiyun .channels_min = 2,
515*4882a593Smuzhiyun .channels_max = 2,
516*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
517*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE },
518*4882a593Smuzhiyun .ops = &ak4642_dai_ops,
519*4882a593Smuzhiyun .symmetric_rates = 1,
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun
ak4642_suspend(struct snd_soc_component * component)522*4882a593Smuzhiyun static int ak4642_suspend(struct snd_soc_component *component)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun struct regmap *regmap = dev_get_regmap(component->dev, NULL);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun regcache_cache_only(regmap, true);
527*4882a593Smuzhiyun regcache_mark_dirty(regmap);
528*4882a593Smuzhiyun return 0;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
ak4642_resume(struct snd_soc_component * component)531*4882a593Smuzhiyun static int ak4642_resume(struct snd_soc_component *component)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct regmap *regmap = dev_get_regmap(component->dev, NULL);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun regcache_cache_only(regmap, false);
536*4882a593Smuzhiyun regcache_sync(regmap);
537*4882a593Smuzhiyun return 0;
538*4882a593Smuzhiyun }
ak4642_probe(struct snd_soc_component * component)539*4882a593Smuzhiyun static int ak4642_probe(struct snd_soc_component *component)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct ak4642_priv *priv = snd_soc_component_get_drvdata(component);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (priv->mcko)
544*4882a593Smuzhiyun ak4642_set_mcko(component, clk_get_rate(priv->mcko));
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun return 0;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_ak4642 = {
550*4882a593Smuzhiyun .probe = ak4642_probe,
551*4882a593Smuzhiyun .suspend = ak4642_suspend,
552*4882a593Smuzhiyun .resume = ak4642_resume,
553*4882a593Smuzhiyun .set_bias_level = ak4642_set_bias_level,
554*4882a593Smuzhiyun .controls = ak4642_snd_controls,
555*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(ak4642_snd_controls),
556*4882a593Smuzhiyun .dapm_widgets = ak4642_dapm_widgets,
557*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(ak4642_dapm_widgets),
558*4882a593Smuzhiyun .dapm_routes = ak4642_intercon,
559*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(ak4642_intercon),
560*4882a593Smuzhiyun .idle_bias_on = 1,
561*4882a593Smuzhiyun .endianness = 1,
562*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun static const struct regmap_config ak4642_regmap = {
566*4882a593Smuzhiyun .reg_bits = 8,
567*4882a593Smuzhiyun .val_bits = 8,
568*4882a593Smuzhiyun .max_register = FIL1_3,
569*4882a593Smuzhiyun .reg_defaults = ak4642_reg,
570*4882a593Smuzhiyun .num_reg_defaults = NUM_AK4642_REG_DEFAULTS,
571*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun static const struct regmap_config ak4643_regmap = {
575*4882a593Smuzhiyun .reg_bits = 8,
576*4882a593Smuzhiyun .val_bits = 8,
577*4882a593Smuzhiyun .max_register = SPK_MS,
578*4882a593Smuzhiyun .reg_defaults = ak4643_reg,
579*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(ak4643_reg),
580*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun static const struct regmap_config ak4648_regmap = {
584*4882a593Smuzhiyun .reg_bits = 8,
585*4882a593Smuzhiyun .val_bits = 8,
586*4882a593Smuzhiyun .max_register = EQ_FBEQE,
587*4882a593Smuzhiyun .reg_defaults = ak4648_reg,
588*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(ak4648_reg),
589*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun static const struct ak4642_drvdata ak4642_drvdata = {
593*4882a593Smuzhiyun .regmap_config = &ak4642_regmap,
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun static const struct ak4642_drvdata ak4643_drvdata = {
597*4882a593Smuzhiyun .regmap_config = &ak4643_regmap,
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun static const struct ak4642_drvdata ak4648_drvdata = {
601*4882a593Smuzhiyun .regmap_config = &ak4648_regmap,
602*4882a593Smuzhiyun .extended_frequencies = 1,
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun #ifdef CONFIG_COMMON_CLK
ak4642_of_parse_mcko(struct device * dev)606*4882a593Smuzhiyun static struct clk *ak4642_of_parse_mcko(struct device *dev)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun struct device_node *np = dev->of_node;
609*4882a593Smuzhiyun struct clk *clk;
610*4882a593Smuzhiyun const char *clk_name = np->name;
611*4882a593Smuzhiyun const char *parent_clk_name = NULL;
612*4882a593Smuzhiyun u32 rate;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (of_property_read_u32(np, "clock-frequency", &rate))
615*4882a593Smuzhiyun return NULL;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (of_property_read_bool(np, "clocks"))
618*4882a593Smuzhiyun parent_clk_name = of_clk_get_parent_name(np, 0);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &clk_name);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun clk = clk_register_fixed_rate(dev, clk_name, parent_clk_name, 0, rate);
623*4882a593Smuzhiyun if (!IS_ERR(clk))
624*4882a593Smuzhiyun of_clk_add_provider(np, of_clk_src_simple_get, clk);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun return clk;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun #else
629*4882a593Smuzhiyun #define ak4642_of_parse_mcko(d) 0
630*4882a593Smuzhiyun #endif
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun static const struct of_device_id ak4642_of_match[];
ak4642_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)633*4882a593Smuzhiyun static int ak4642_i2c_probe(struct i2c_client *i2c,
634*4882a593Smuzhiyun const struct i2c_device_id *id)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun struct device *dev = &i2c->dev;
637*4882a593Smuzhiyun struct device_node *np = dev->of_node;
638*4882a593Smuzhiyun const struct ak4642_drvdata *drvdata = NULL;
639*4882a593Smuzhiyun struct regmap *regmap;
640*4882a593Smuzhiyun struct ak4642_priv *priv;
641*4882a593Smuzhiyun struct clk *mcko = NULL;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (np) {
644*4882a593Smuzhiyun const struct of_device_id *of_id;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun mcko = ak4642_of_parse_mcko(dev);
647*4882a593Smuzhiyun if (IS_ERR(mcko))
648*4882a593Smuzhiyun mcko = NULL;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun of_id = of_match_device(ak4642_of_match, dev);
651*4882a593Smuzhiyun if (of_id)
652*4882a593Smuzhiyun drvdata = of_id->data;
653*4882a593Smuzhiyun } else {
654*4882a593Smuzhiyun drvdata = (const struct ak4642_drvdata *)id->driver_data;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (!drvdata) {
658*4882a593Smuzhiyun dev_err(dev, "Unknown device type\n");
659*4882a593Smuzhiyun return -EINVAL;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
663*4882a593Smuzhiyun if (!priv)
664*4882a593Smuzhiyun return -ENOMEM;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun priv->drvdata = drvdata;
667*4882a593Smuzhiyun priv->mcko = mcko;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun i2c_set_clientdata(i2c, priv);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun regmap = devm_regmap_init_i2c(i2c, drvdata->regmap_config);
672*4882a593Smuzhiyun if (IS_ERR(regmap))
673*4882a593Smuzhiyun return PTR_ERR(regmap);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun return devm_snd_soc_register_component(dev,
676*4882a593Smuzhiyun &soc_component_dev_ak4642, &ak4642_dai, 1);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun static const struct of_device_id ak4642_of_match[] = {
680*4882a593Smuzhiyun { .compatible = "asahi-kasei,ak4642", .data = &ak4642_drvdata},
681*4882a593Smuzhiyun { .compatible = "asahi-kasei,ak4643", .data = &ak4643_drvdata},
682*4882a593Smuzhiyun { .compatible = "asahi-kasei,ak4648", .data = &ak4648_drvdata},
683*4882a593Smuzhiyun {},
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ak4642_of_match);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun static const struct i2c_device_id ak4642_i2c_id[] = {
688*4882a593Smuzhiyun { "ak4642", (kernel_ulong_t)&ak4642_drvdata },
689*4882a593Smuzhiyun { "ak4643", (kernel_ulong_t)&ak4643_drvdata },
690*4882a593Smuzhiyun { "ak4648", (kernel_ulong_t)&ak4648_drvdata },
691*4882a593Smuzhiyun { }
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, ak4642_i2c_id);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun static struct i2c_driver ak4642_i2c_driver = {
696*4882a593Smuzhiyun .driver = {
697*4882a593Smuzhiyun .name = "ak4642-codec",
698*4882a593Smuzhiyun .of_match_table = ak4642_of_match,
699*4882a593Smuzhiyun },
700*4882a593Smuzhiyun .probe = ak4642_i2c_probe,
701*4882a593Smuzhiyun .id_table = ak4642_i2c_id,
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun module_i2c_driver(ak4642_i2c_driver);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun MODULE_DESCRIPTION("Soc AK4642 driver");
707*4882a593Smuzhiyun MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
708*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
709