xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/adav80x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ADAV80X Audio Codec driver supporting ADAV801, ADAV803
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2011 Analog Devices Inc.
6*4882a593Smuzhiyun  * Author: Yi Li <yi.li@analog.com>
7*4882a593Smuzhiyun  * Author: Lars-Peter Clausen <lars@metafoo.de>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <sound/pcm.h>
16*4882a593Smuzhiyun #include <sound/pcm_params.h>
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun #include <sound/tlv.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "adav80x.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define ADAV80X_PLAYBACK_CTRL	0x04
23*4882a593Smuzhiyun #define ADAV80X_AUX_IN_CTRL	0x05
24*4882a593Smuzhiyun #define ADAV80X_REC_CTRL	0x06
25*4882a593Smuzhiyun #define ADAV80X_AUX_OUT_CTRL	0x07
26*4882a593Smuzhiyun #define ADAV80X_DPATH_CTRL1	0x62
27*4882a593Smuzhiyun #define ADAV80X_DPATH_CTRL2	0x63
28*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL1	0x64
29*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2	0x65
30*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL3	0x66
31*4882a593Smuzhiyun #define ADAV80X_DAC_L_VOL	0x68
32*4882a593Smuzhiyun #define ADAV80X_DAC_R_VOL	0x69
33*4882a593Smuzhiyun #define ADAV80X_PGA_L_VOL	0x6c
34*4882a593Smuzhiyun #define ADAV80X_PGA_R_VOL	0x6d
35*4882a593Smuzhiyun #define ADAV80X_ADC_CTRL1	0x6e
36*4882a593Smuzhiyun #define ADAV80X_ADC_CTRL2	0x6f
37*4882a593Smuzhiyun #define ADAV80X_ADC_L_VOL	0x70
38*4882a593Smuzhiyun #define ADAV80X_ADC_R_VOL	0x71
39*4882a593Smuzhiyun #define ADAV80X_PLL_CTRL1	0x74
40*4882a593Smuzhiyun #define ADAV80X_PLL_CTRL2	0x75
41*4882a593Smuzhiyun #define ADAV80X_ICLK_CTRL1	0x76
42*4882a593Smuzhiyun #define ADAV80X_ICLK_CTRL2	0x77
43*4882a593Smuzhiyun #define ADAV80X_PLL_CLK_SRC	0x78
44*4882a593Smuzhiyun #define ADAV80X_PLL_OUTE	0x7a
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define ADAV80X_PLL_CLK_SRC_PLL_XIN(pll)	0x00
47*4882a593Smuzhiyun #define ADAV80X_PLL_CLK_SRC_PLL_MCLKI(pll)	(0x40 << (pll))
48*4882a593Smuzhiyun #define ADAV80X_PLL_CLK_SRC_PLL_MASK(pll)	(0x40 << (pll))
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define ADAV80X_ICLK_CTRL1_DAC_SRC(src)		((src) << 5)
51*4882a593Smuzhiyun #define ADAV80X_ICLK_CTRL1_ADC_SRC(src)		((src) << 2)
52*4882a593Smuzhiyun #define ADAV80X_ICLK_CTRL1_ICLK2_SRC(src)	(src)
53*4882a593Smuzhiyun #define ADAV80X_ICLK_CTRL2_ICLK1_SRC(src)	((src) << 3)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define ADAV80X_PLL_CTRL1_PLLDIV		0x10
56*4882a593Smuzhiyun #define ADAV80X_PLL_CTRL1_PLLPD(pll)		(0x04 << (pll))
57*4882a593Smuzhiyun #define ADAV80X_PLL_CTRL1_XTLPD			0x02
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define ADAV80X_PLL_CTRL2_FIELD(pll, x)		((x) << ((pll) * 4))
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define ADAV80X_PLL_CTRL2_FS_48(pll)	ADAV80X_PLL_CTRL2_FIELD((pll), 0x00)
62*4882a593Smuzhiyun #define ADAV80X_PLL_CTRL2_FS_32(pll)	ADAV80X_PLL_CTRL2_FIELD((pll), 0x08)
63*4882a593Smuzhiyun #define ADAV80X_PLL_CTRL2_FS_44(pll)	ADAV80X_PLL_CTRL2_FIELD((pll), 0x0c)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define ADAV80X_PLL_CTRL2_SEL(pll)	ADAV80X_PLL_CTRL2_FIELD((pll), 0x02)
66*4882a593Smuzhiyun #define ADAV80X_PLL_CTRL2_DOUB(pll)	ADAV80X_PLL_CTRL2_FIELD((pll), 0x01)
67*4882a593Smuzhiyun #define ADAV80X_PLL_CTRL2_PLL_MASK(pll) ADAV80X_PLL_CTRL2_FIELD((pll), 0x0f)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define ADAV80X_ADC_CTRL1_MODULATOR_MASK	0x80
70*4882a593Smuzhiyun #define ADAV80X_ADC_CTRL1_MODULATOR_128FS	0x00
71*4882a593Smuzhiyun #define ADAV80X_ADC_CTRL1_MODULATOR_64FS	0x80
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL1_PD			0x80
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_DIV1			0x00
76*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_DIV1_5		0x10
77*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_DIV2			0x20
78*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_DIV3			0x30
79*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_DIV_MASK		0x30
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_INTERPOL_256FS	0x00
82*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_INTERPOL_128FS	0x40
83*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_INTERPOL_64FS		0x80
84*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_INTERPOL_MASK		0xc0
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_DEEMPH_NONE		0x00
87*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_DEEMPH_44		0x01
88*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_DEEMPH_32		0x02
89*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_DEEMPH_48		0x03
90*4882a593Smuzhiyun #define ADAV80X_DAC_CTRL2_DEEMPH_MASK		0x01
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define ADAV80X_CAPTURE_MODE_MASTER		0x20
93*4882a593Smuzhiyun #define ADAV80X_CAPTURE_WORD_LEN24		0x00
94*4882a593Smuzhiyun #define ADAV80X_CAPTURE_WORD_LEN20		0x04
95*4882a593Smuzhiyun #define ADAV80X_CAPTRUE_WORD_LEN18		0x08
96*4882a593Smuzhiyun #define ADAV80X_CAPTURE_WORD_LEN16		0x0c
97*4882a593Smuzhiyun #define ADAV80X_CAPTURE_WORD_LEN_MASK		0x0c
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define ADAV80X_CAPTURE_MODE_LEFT_J		0x00
100*4882a593Smuzhiyun #define ADAV80X_CAPTURE_MODE_I2S		0x01
101*4882a593Smuzhiyun #define ADAV80X_CAPTURE_MODE_RIGHT_J		0x03
102*4882a593Smuzhiyun #define ADAV80X_CAPTURE_MODE_MASK		0x03
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define ADAV80X_PLAYBACK_MODE_MASTER		0x10
105*4882a593Smuzhiyun #define ADAV80X_PLAYBACK_MODE_LEFT_J		0x00
106*4882a593Smuzhiyun #define ADAV80X_PLAYBACK_MODE_I2S		0x01
107*4882a593Smuzhiyun #define ADAV80X_PLAYBACK_MODE_RIGHT_J_24	0x04
108*4882a593Smuzhiyun #define ADAV80X_PLAYBACK_MODE_RIGHT_J_20	0x05
109*4882a593Smuzhiyun #define ADAV80X_PLAYBACK_MODE_RIGHT_J_18	0x06
110*4882a593Smuzhiyun #define ADAV80X_PLAYBACK_MODE_RIGHT_J_16	0x07
111*4882a593Smuzhiyun #define ADAV80X_PLAYBACK_MODE_MASK		0x07
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define ADAV80X_PLL_OUTE_SYSCLKPD(x)		BIT(2 - (x))
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static const struct reg_default adav80x_reg_defaults[] = {
116*4882a593Smuzhiyun 	{ ADAV80X_PLAYBACK_CTRL,	0x01 },
117*4882a593Smuzhiyun 	{ ADAV80X_AUX_IN_CTRL,		0x01 },
118*4882a593Smuzhiyun 	{ ADAV80X_REC_CTRL,		0x02 },
119*4882a593Smuzhiyun 	{ ADAV80X_AUX_OUT_CTRL,		0x01 },
120*4882a593Smuzhiyun 	{ ADAV80X_DPATH_CTRL1,		0xc0 },
121*4882a593Smuzhiyun 	{ ADAV80X_DPATH_CTRL2,		0x11 },
122*4882a593Smuzhiyun 	{ ADAV80X_DAC_CTRL1,		0x00 },
123*4882a593Smuzhiyun 	{ ADAV80X_DAC_CTRL2,		0x00 },
124*4882a593Smuzhiyun 	{ ADAV80X_DAC_CTRL3,		0x00 },
125*4882a593Smuzhiyun 	{ ADAV80X_DAC_L_VOL,		0xff },
126*4882a593Smuzhiyun 	{ ADAV80X_DAC_R_VOL,		0xff },
127*4882a593Smuzhiyun 	{ ADAV80X_PGA_L_VOL,		0x00 },
128*4882a593Smuzhiyun 	{ ADAV80X_PGA_R_VOL,		0x00 },
129*4882a593Smuzhiyun 	{ ADAV80X_ADC_CTRL1,		0x00 },
130*4882a593Smuzhiyun 	{ ADAV80X_ADC_CTRL2,		0x00 },
131*4882a593Smuzhiyun 	{ ADAV80X_ADC_L_VOL,		0xff },
132*4882a593Smuzhiyun 	{ ADAV80X_ADC_R_VOL,		0xff },
133*4882a593Smuzhiyun 	{ ADAV80X_PLL_CTRL1,		0x00 },
134*4882a593Smuzhiyun 	{ ADAV80X_PLL_CTRL2,		0x00 },
135*4882a593Smuzhiyun 	{ ADAV80X_ICLK_CTRL1,		0x00 },
136*4882a593Smuzhiyun 	{ ADAV80X_ICLK_CTRL2,		0x00 },
137*4882a593Smuzhiyun 	{ ADAV80X_PLL_CLK_SRC,		0x00 },
138*4882a593Smuzhiyun 	{ ADAV80X_PLL_OUTE,		0x00 },
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun struct adav80x {
142*4882a593Smuzhiyun 	struct regmap *regmap;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	enum adav80x_clk_src clk_src;
145*4882a593Smuzhiyun 	unsigned int sysclk;
146*4882a593Smuzhiyun 	enum adav80x_pll_src pll_src;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	unsigned int dai_fmt[2];
149*4882a593Smuzhiyun 	unsigned int rate;
150*4882a593Smuzhiyun 	bool deemph;
151*4882a593Smuzhiyun 	bool sysclk_pd[3];
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static const char *adav80x_mux_text[] = {
155*4882a593Smuzhiyun 	"ADC",
156*4882a593Smuzhiyun 	"Playback",
157*4882a593Smuzhiyun 	"Aux Playback",
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static const unsigned int adav80x_mux_values[] = {
161*4882a593Smuzhiyun 	0, 2, 3,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define ADAV80X_MUX_ENUM_DECL(name, reg, shift) \
165*4882a593Smuzhiyun 	SOC_VALUE_ENUM_DOUBLE_DECL(name, reg, shift, 7, \
166*4882a593Smuzhiyun 		ARRAY_SIZE(adav80x_mux_text), adav80x_mux_text, \
167*4882a593Smuzhiyun 		adav80x_mux_values)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static ADAV80X_MUX_ENUM_DECL(adav80x_aux_capture_enum, ADAV80X_DPATH_CTRL1, 0);
170*4882a593Smuzhiyun static ADAV80X_MUX_ENUM_DECL(adav80x_capture_enum, ADAV80X_DPATH_CTRL1, 3);
171*4882a593Smuzhiyun static ADAV80X_MUX_ENUM_DECL(adav80x_dac_enum, ADAV80X_DPATH_CTRL2, 3);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static const struct snd_kcontrol_new adav80x_aux_capture_mux_ctrl =
174*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", adav80x_aux_capture_enum);
175*4882a593Smuzhiyun static const struct snd_kcontrol_new adav80x_capture_mux_ctrl =
176*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", adav80x_capture_enum);
177*4882a593Smuzhiyun static const struct snd_kcontrol_new adav80x_dac_mux_ctrl =
178*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Route", adav80x_dac_enum);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define ADAV80X_MUX(name, ctrl) \
181*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, 0, 0, ctrl)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static const struct snd_soc_dapm_widget adav80x_dapm_widgets[] = {
184*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DAC", NULL, ADAV80X_DAC_CTRL1, 7, 1),
185*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("ADC", NULL, ADAV80X_ADC_CTRL1, 5, 1),
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Right PGA", ADAV80X_ADC_CTRL1, 0, 1, NULL, 0),
188*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Left PGA", ADAV80X_ADC_CTRL1, 1, 1, NULL, 0),
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("AIFOUT", "HiFi Capture", 0, SND_SOC_NOPM, 0, 0),
191*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("AIFIN", "HiFi Playback", 0, SND_SOC_NOPM, 0, 0),
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("AIFAUXOUT", "Aux Capture", 0, SND_SOC_NOPM, 0, 0),
194*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("AIFAUXIN", "Aux Playback", 0, SND_SOC_NOPM, 0, 0),
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	ADAV80X_MUX("Aux Capture Select", &adav80x_aux_capture_mux_ctrl),
197*4882a593Smuzhiyun 	ADAV80X_MUX("Capture Select", &adav80x_capture_mux_ctrl),
198*4882a593Smuzhiyun 	ADAV80X_MUX("DAC Select", &adav80x_dac_mux_ctrl),
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("VINR"),
201*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("VINL"),
202*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("VOUTR"),
203*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("VOUTL"),
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("SYSCLK", SND_SOC_NOPM, 0, 0, NULL, 0),
206*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL1", ADAV80X_PLL_CTRL1, 2, 1, NULL, 0),
207*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL2", ADAV80X_PLL_CTRL1, 3, 1, NULL, 0),
208*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("OSC", ADAV80X_PLL_CTRL1, 1, 1, NULL, 0),
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
adav80x_dapm_sysclk_check(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)211*4882a593Smuzhiyun static int adav80x_dapm_sysclk_check(struct snd_soc_dapm_widget *source,
212*4882a593Smuzhiyun 			 struct snd_soc_dapm_widget *sink)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
215*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
216*4882a593Smuzhiyun 	const char *clk;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	switch (adav80x->clk_src) {
219*4882a593Smuzhiyun 	case ADAV80X_CLK_PLL1:
220*4882a593Smuzhiyun 		clk = "PLL1";
221*4882a593Smuzhiyun 		break;
222*4882a593Smuzhiyun 	case ADAV80X_CLK_PLL2:
223*4882a593Smuzhiyun 		clk = "PLL2";
224*4882a593Smuzhiyun 		break;
225*4882a593Smuzhiyun 	case ADAV80X_CLK_XTAL:
226*4882a593Smuzhiyun 		clk = "OSC";
227*4882a593Smuzhiyun 		break;
228*4882a593Smuzhiyun 	default:
229*4882a593Smuzhiyun 		return 0;
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return strcmp(source->name, clk) == 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
adav80x_dapm_pll_check(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)235*4882a593Smuzhiyun static int adav80x_dapm_pll_check(struct snd_soc_dapm_widget *source,
236*4882a593Smuzhiyun 			 struct snd_soc_dapm_widget *sink)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
239*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return adav80x->pll_src == ADAV80X_PLL_SRC_XTAL;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static const struct snd_soc_dapm_route adav80x_dapm_routes[] = {
246*4882a593Smuzhiyun 	{ "DAC Select", "ADC", "ADC" },
247*4882a593Smuzhiyun 	{ "DAC Select", "Playback", "AIFIN" },
248*4882a593Smuzhiyun 	{ "DAC Select", "Aux Playback", "AIFAUXIN" },
249*4882a593Smuzhiyun 	{ "DAC", NULL,  "DAC Select" },
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	{ "Capture Select", "ADC", "ADC" },
252*4882a593Smuzhiyun 	{ "Capture Select", "Playback", "AIFIN" },
253*4882a593Smuzhiyun 	{ "Capture Select", "Aux Playback", "AIFAUXIN" },
254*4882a593Smuzhiyun 	{ "AIFOUT", NULL,  "Capture Select" },
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	{ "Aux Capture Select", "ADC", "ADC" },
257*4882a593Smuzhiyun 	{ "Aux Capture Select", "Playback", "AIFIN" },
258*4882a593Smuzhiyun 	{ "Aux Capture Select", "Aux Playback", "AIFAUXIN" },
259*4882a593Smuzhiyun 	{ "AIFAUXOUT", NULL,  "Aux Capture Select" },
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	{ "VOUTR",  NULL, "DAC" },
262*4882a593Smuzhiyun 	{ "VOUTL",  NULL, "DAC" },
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	{ "Left PGA", NULL, "VINL" },
265*4882a593Smuzhiyun 	{ "Right PGA", NULL, "VINR" },
266*4882a593Smuzhiyun 	{ "ADC", NULL, "Left PGA" },
267*4882a593Smuzhiyun 	{ "ADC", NULL, "Right PGA" },
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	{ "SYSCLK", NULL, "PLL1", adav80x_dapm_sysclk_check },
270*4882a593Smuzhiyun 	{ "SYSCLK", NULL, "PLL2", adav80x_dapm_sysclk_check },
271*4882a593Smuzhiyun 	{ "SYSCLK", NULL, "OSC", adav80x_dapm_sysclk_check },
272*4882a593Smuzhiyun 	{ "PLL1", NULL, "OSC", adav80x_dapm_pll_check },
273*4882a593Smuzhiyun 	{ "PLL2", NULL, "OSC", adav80x_dapm_pll_check },
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	{ "ADC", NULL, "SYSCLK" },
276*4882a593Smuzhiyun 	{ "DAC", NULL, "SYSCLK" },
277*4882a593Smuzhiyun 	{ "AIFOUT", NULL, "SYSCLK" },
278*4882a593Smuzhiyun 	{ "AIFAUXOUT", NULL, "SYSCLK" },
279*4882a593Smuzhiyun 	{ "AIFIN", NULL, "SYSCLK" },
280*4882a593Smuzhiyun 	{ "AIFAUXIN", NULL, "SYSCLK" },
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
adav80x_set_deemph(struct snd_soc_component * component)283*4882a593Smuzhiyun static int adav80x_set_deemph(struct snd_soc_component *component)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
286*4882a593Smuzhiyun 	unsigned int val;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (adav80x->deemph) {
289*4882a593Smuzhiyun 		switch (adav80x->rate) {
290*4882a593Smuzhiyun 		case 32000:
291*4882a593Smuzhiyun 			val = ADAV80X_DAC_CTRL2_DEEMPH_32;
292*4882a593Smuzhiyun 			break;
293*4882a593Smuzhiyun 		case 44100:
294*4882a593Smuzhiyun 			val = ADAV80X_DAC_CTRL2_DEEMPH_44;
295*4882a593Smuzhiyun 			break;
296*4882a593Smuzhiyun 		case 48000:
297*4882a593Smuzhiyun 		case 64000:
298*4882a593Smuzhiyun 		case 88200:
299*4882a593Smuzhiyun 		case 96000:
300*4882a593Smuzhiyun 			val = ADAV80X_DAC_CTRL2_DEEMPH_48;
301*4882a593Smuzhiyun 			break;
302*4882a593Smuzhiyun 		default:
303*4882a593Smuzhiyun 			val = ADAV80X_DAC_CTRL2_DEEMPH_NONE;
304*4882a593Smuzhiyun 			break;
305*4882a593Smuzhiyun 		}
306*4882a593Smuzhiyun 	} else {
307*4882a593Smuzhiyun 		val = ADAV80X_DAC_CTRL2_DEEMPH_NONE;
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return regmap_update_bits(adav80x->regmap, ADAV80X_DAC_CTRL2,
311*4882a593Smuzhiyun 		ADAV80X_DAC_CTRL2_DEEMPH_MASK, val);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
adav80x_put_deemph(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)314*4882a593Smuzhiyun static int adav80x_put_deemph(struct snd_kcontrol *kcontrol,
315*4882a593Smuzhiyun 		struct snd_ctl_elem_value *ucontrol)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
318*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
319*4882a593Smuzhiyun 	unsigned int deemph = ucontrol->value.integer.value[0];
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	if (deemph > 1)
322*4882a593Smuzhiyun 		return -EINVAL;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	adav80x->deemph = deemph;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return adav80x_set_deemph(component);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
adav80x_get_deemph(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)329*4882a593Smuzhiyun static int adav80x_get_deemph(struct snd_kcontrol *kcontrol,
330*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
333*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = adav80x->deemph;
336*4882a593Smuzhiyun 	return 0;
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adav80x_inpga_tlv, 0, 50, 0);
340*4882a593Smuzhiyun static const DECLARE_TLV_DB_MINMAX(adav80x_digital_tlv, -9563, 0);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static const struct snd_kcontrol_new adav80x_controls[] = {
343*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Master Playback Volume", ADAV80X_DAC_L_VOL,
344*4882a593Smuzhiyun 		ADAV80X_DAC_R_VOL, 0, 0xff, 0, adav80x_digital_tlv),
345*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Master Capture Volume", ADAV80X_ADC_L_VOL,
346*4882a593Smuzhiyun 			ADAV80X_ADC_R_VOL, 0, 0xff, 0, adav80x_digital_tlv),
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("PGA Capture Volume", ADAV80X_PGA_L_VOL,
349*4882a593Smuzhiyun 			ADAV80X_PGA_R_VOL, 0, 0x30, 0, adav80x_inpga_tlv),
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	SOC_DOUBLE("Master Playback Switch", ADAV80X_DAC_CTRL1, 0, 1, 1, 0),
352*4882a593Smuzhiyun 	SOC_DOUBLE("Master Capture Switch", ADAV80X_ADC_CTRL1, 2, 3, 1, 1),
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	SOC_SINGLE("ADC High Pass Filter Switch", ADAV80X_ADC_CTRL1, 6, 1, 0),
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	SOC_SINGLE_BOOL_EXT("Playback De-emphasis Switch", 0,
357*4882a593Smuzhiyun 			adav80x_get_deemph, adav80x_put_deemph),
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun static unsigned int adav80x_port_ctrl_regs[2][2] = {
361*4882a593Smuzhiyun 	{ ADAV80X_REC_CTRL, ADAV80X_PLAYBACK_CTRL, },
362*4882a593Smuzhiyun 	{ ADAV80X_AUX_OUT_CTRL, ADAV80X_AUX_IN_CTRL },
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun 
adav80x_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)365*4882a593Smuzhiyun static int adav80x_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
368*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
369*4882a593Smuzhiyun 	unsigned int capture = 0x00;
370*4882a593Smuzhiyun 	unsigned int playback = 0x00;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
373*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
374*4882a593Smuzhiyun 		capture |= ADAV80X_CAPTURE_MODE_MASTER;
375*4882a593Smuzhiyun 		playback |= ADAV80X_PLAYBACK_MODE_MASTER;
376*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
377*4882a593Smuzhiyun 		break;
378*4882a593Smuzhiyun 	default:
379*4882a593Smuzhiyun 		return -EINVAL;
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
383*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
384*4882a593Smuzhiyun 		capture |= ADAV80X_CAPTURE_MODE_I2S;
385*4882a593Smuzhiyun 		playback |= ADAV80X_PLAYBACK_MODE_I2S;
386*4882a593Smuzhiyun 		break;
387*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
388*4882a593Smuzhiyun 		capture |= ADAV80X_CAPTURE_MODE_LEFT_J;
389*4882a593Smuzhiyun 		playback |= ADAV80X_PLAYBACK_MODE_LEFT_J;
390*4882a593Smuzhiyun 		break;
391*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
392*4882a593Smuzhiyun 		capture |= ADAV80X_CAPTURE_MODE_RIGHT_J;
393*4882a593Smuzhiyun 		playback |= ADAV80X_PLAYBACK_MODE_RIGHT_J_24;
394*4882a593Smuzhiyun 		break;
395*4882a593Smuzhiyun 	default:
396*4882a593Smuzhiyun 		return -EINVAL;
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
400*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
401*4882a593Smuzhiyun 		break;
402*4882a593Smuzhiyun 	default:
403*4882a593Smuzhiyun 		return -EINVAL;
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	regmap_update_bits(adav80x->regmap, adav80x_port_ctrl_regs[dai->id][0],
407*4882a593Smuzhiyun 		ADAV80X_CAPTURE_MODE_MASK | ADAV80X_CAPTURE_MODE_MASTER,
408*4882a593Smuzhiyun 		capture);
409*4882a593Smuzhiyun 	regmap_write(adav80x->regmap, adav80x_port_ctrl_regs[dai->id][1],
410*4882a593Smuzhiyun 		playback);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	adav80x->dai_fmt[dai->id] = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
adav80x_set_adc_clock(struct snd_soc_component * component,unsigned int sample_rate)417*4882a593Smuzhiyun static int adav80x_set_adc_clock(struct snd_soc_component *component,
418*4882a593Smuzhiyun 		unsigned int sample_rate)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
421*4882a593Smuzhiyun 	unsigned int val;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (sample_rate <= 48000)
424*4882a593Smuzhiyun 		val = ADAV80X_ADC_CTRL1_MODULATOR_128FS;
425*4882a593Smuzhiyun 	else
426*4882a593Smuzhiyun 		val = ADAV80X_ADC_CTRL1_MODULATOR_64FS;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	regmap_update_bits(adav80x->regmap, ADAV80X_ADC_CTRL1,
429*4882a593Smuzhiyun 		ADAV80X_ADC_CTRL1_MODULATOR_MASK, val);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
adav80x_set_dac_clock(struct snd_soc_component * component,unsigned int sample_rate)434*4882a593Smuzhiyun static int adav80x_set_dac_clock(struct snd_soc_component *component,
435*4882a593Smuzhiyun 		unsigned int sample_rate)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
438*4882a593Smuzhiyun 	unsigned int val;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	if (sample_rate <= 48000)
441*4882a593Smuzhiyun 		val = ADAV80X_DAC_CTRL2_DIV1 | ADAV80X_DAC_CTRL2_INTERPOL_256FS;
442*4882a593Smuzhiyun 	else
443*4882a593Smuzhiyun 		val = ADAV80X_DAC_CTRL2_DIV2 | ADAV80X_DAC_CTRL2_INTERPOL_128FS;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	regmap_update_bits(adav80x->regmap, ADAV80X_DAC_CTRL2,
446*4882a593Smuzhiyun 		ADAV80X_DAC_CTRL2_DIV_MASK | ADAV80X_DAC_CTRL2_INTERPOL_MASK,
447*4882a593Smuzhiyun 		val);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
adav80x_set_capture_pcm_format(struct snd_soc_component * component,struct snd_soc_dai * dai,struct snd_pcm_hw_params * params)452*4882a593Smuzhiyun static int adav80x_set_capture_pcm_format(struct snd_soc_component *component,
453*4882a593Smuzhiyun 		struct snd_soc_dai *dai, struct snd_pcm_hw_params *params)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
456*4882a593Smuzhiyun 	unsigned int val;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	switch (params_width(params)) {
459*4882a593Smuzhiyun 	case 16:
460*4882a593Smuzhiyun 		val = ADAV80X_CAPTURE_WORD_LEN16;
461*4882a593Smuzhiyun 		break;
462*4882a593Smuzhiyun 	case 18:
463*4882a593Smuzhiyun 		val = ADAV80X_CAPTRUE_WORD_LEN18;
464*4882a593Smuzhiyun 		break;
465*4882a593Smuzhiyun 	case 20:
466*4882a593Smuzhiyun 		val = ADAV80X_CAPTURE_WORD_LEN20;
467*4882a593Smuzhiyun 		break;
468*4882a593Smuzhiyun 	case 24:
469*4882a593Smuzhiyun 		val = ADAV80X_CAPTURE_WORD_LEN24;
470*4882a593Smuzhiyun 		break;
471*4882a593Smuzhiyun 	default:
472*4882a593Smuzhiyun 		return -EINVAL;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	regmap_update_bits(adav80x->regmap, adav80x_port_ctrl_regs[dai->id][0],
476*4882a593Smuzhiyun 		ADAV80X_CAPTURE_WORD_LEN_MASK, val);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
adav80x_set_playback_pcm_format(struct snd_soc_component * component,struct snd_soc_dai * dai,struct snd_pcm_hw_params * params)481*4882a593Smuzhiyun static int adav80x_set_playback_pcm_format(struct snd_soc_component *component,
482*4882a593Smuzhiyun 		struct snd_soc_dai *dai, struct snd_pcm_hw_params *params)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
485*4882a593Smuzhiyun 	unsigned int val;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (adav80x->dai_fmt[dai->id] != SND_SOC_DAIFMT_RIGHT_J)
488*4882a593Smuzhiyun 		return 0;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	switch (params_width(params)) {
491*4882a593Smuzhiyun 	case 16:
492*4882a593Smuzhiyun 		val = ADAV80X_PLAYBACK_MODE_RIGHT_J_16;
493*4882a593Smuzhiyun 		break;
494*4882a593Smuzhiyun 	case 18:
495*4882a593Smuzhiyun 		val = ADAV80X_PLAYBACK_MODE_RIGHT_J_18;
496*4882a593Smuzhiyun 		break;
497*4882a593Smuzhiyun 	case 20:
498*4882a593Smuzhiyun 		val = ADAV80X_PLAYBACK_MODE_RIGHT_J_20;
499*4882a593Smuzhiyun 		break;
500*4882a593Smuzhiyun 	case 24:
501*4882a593Smuzhiyun 		val = ADAV80X_PLAYBACK_MODE_RIGHT_J_24;
502*4882a593Smuzhiyun 		break;
503*4882a593Smuzhiyun 	default:
504*4882a593Smuzhiyun 		return -EINVAL;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	regmap_update_bits(adav80x->regmap, adav80x_port_ctrl_regs[dai->id][1],
508*4882a593Smuzhiyun 		ADAV80X_PLAYBACK_MODE_MASK, val);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
adav80x_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)513*4882a593Smuzhiyun static int adav80x_hw_params(struct snd_pcm_substream *substream,
514*4882a593Smuzhiyun 		struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
517*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
518*4882a593Smuzhiyun 	unsigned int rate = params_rate(params);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	if (rate * 256 != adav80x->sysclk)
521*4882a593Smuzhiyun 		return -EINVAL;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
524*4882a593Smuzhiyun 		adav80x_set_playback_pcm_format(component, dai, params);
525*4882a593Smuzhiyun 		adav80x_set_dac_clock(component, rate);
526*4882a593Smuzhiyun 	} else {
527*4882a593Smuzhiyun 		adav80x_set_capture_pcm_format(component, dai, params);
528*4882a593Smuzhiyun 		adav80x_set_adc_clock(component, rate);
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 	adav80x->rate = rate;
531*4882a593Smuzhiyun 	adav80x_set_deemph(component);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	return 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
adav80x_set_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)536*4882a593Smuzhiyun static int adav80x_set_sysclk(struct snd_soc_component *component,
537*4882a593Smuzhiyun 			      int clk_id, int source,
538*4882a593Smuzhiyun 			      unsigned int freq, int dir)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
541*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	if (dir == SND_SOC_CLOCK_IN) {
544*4882a593Smuzhiyun 		switch (clk_id) {
545*4882a593Smuzhiyun 		case ADAV80X_CLK_XIN:
546*4882a593Smuzhiyun 		case ADAV80X_CLK_XTAL:
547*4882a593Smuzhiyun 		case ADAV80X_CLK_MCLKI:
548*4882a593Smuzhiyun 		case ADAV80X_CLK_PLL1:
549*4882a593Smuzhiyun 		case ADAV80X_CLK_PLL2:
550*4882a593Smuzhiyun 			break;
551*4882a593Smuzhiyun 		default:
552*4882a593Smuzhiyun 			return -EINVAL;
553*4882a593Smuzhiyun 		}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 		adav80x->sysclk = freq;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 		if (adav80x->clk_src != clk_id) {
558*4882a593Smuzhiyun 			unsigned int iclk_ctrl1, iclk_ctrl2;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 			adav80x->clk_src = clk_id;
561*4882a593Smuzhiyun 			if (clk_id == ADAV80X_CLK_XTAL)
562*4882a593Smuzhiyun 				clk_id = ADAV80X_CLK_XIN;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 			iclk_ctrl1 = ADAV80X_ICLK_CTRL1_DAC_SRC(clk_id) |
565*4882a593Smuzhiyun 					ADAV80X_ICLK_CTRL1_ADC_SRC(clk_id) |
566*4882a593Smuzhiyun 					ADAV80X_ICLK_CTRL1_ICLK2_SRC(clk_id);
567*4882a593Smuzhiyun 			iclk_ctrl2 = ADAV80X_ICLK_CTRL2_ICLK1_SRC(clk_id);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 			regmap_write(adav80x->regmap, ADAV80X_ICLK_CTRL1,
570*4882a593Smuzhiyun 				iclk_ctrl1);
571*4882a593Smuzhiyun 			regmap_write(adav80x->regmap, ADAV80X_ICLK_CTRL2,
572*4882a593Smuzhiyun 				iclk_ctrl2);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 			snd_soc_dapm_sync(dapm);
575*4882a593Smuzhiyun 		}
576*4882a593Smuzhiyun 	} else {
577*4882a593Smuzhiyun 		unsigned int mask;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 		switch (clk_id) {
580*4882a593Smuzhiyun 		case ADAV80X_CLK_SYSCLK1:
581*4882a593Smuzhiyun 		case ADAV80X_CLK_SYSCLK2:
582*4882a593Smuzhiyun 		case ADAV80X_CLK_SYSCLK3:
583*4882a593Smuzhiyun 			break;
584*4882a593Smuzhiyun 		default:
585*4882a593Smuzhiyun 			return -EINVAL;
586*4882a593Smuzhiyun 		}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 		clk_id -= ADAV80X_CLK_SYSCLK1;
589*4882a593Smuzhiyun 		mask = ADAV80X_PLL_OUTE_SYSCLKPD(clk_id);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 		if (freq == 0) {
592*4882a593Smuzhiyun 			regmap_update_bits(adav80x->regmap, ADAV80X_PLL_OUTE,
593*4882a593Smuzhiyun 				mask, mask);
594*4882a593Smuzhiyun 			adav80x->sysclk_pd[clk_id] = true;
595*4882a593Smuzhiyun 		} else {
596*4882a593Smuzhiyun 			regmap_update_bits(adav80x->regmap, ADAV80X_PLL_OUTE,
597*4882a593Smuzhiyun 				mask, 0);
598*4882a593Smuzhiyun 			adav80x->sysclk_pd[clk_id] = false;
599*4882a593Smuzhiyun 		}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 		snd_soc_dapm_mutex_lock(dapm);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 		if (adav80x->sysclk_pd[0])
604*4882a593Smuzhiyun 			snd_soc_dapm_disable_pin_unlocked(dapm, "PLL1");
605*4882a593Smuzhiyun 		else
606*4882a593Smuzhiyun 			snd_soc_dapm_force_enable_pin_unlocked(dapm, "PLL1");
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 		if (adav80x->sysclk_pd[1] || adav80x->sysclk_pd[2])
609*4882a593Smuzhiyun 			snd_soc_dapm_disable_pin_unlocked(dapm, "PLL2");
610*4882a593Smuzhiyun 		else
611*4882a593Smuzhiyun 			snd_soc_dapm_force_enable_pin_unlocked(dapm, "PLL2");
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 		snd_soc_dapm_sync_unlocked(dapm);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		snd_soc_dapm_mutex_unlock(dapm);
616*4882a593Smuzhiyun 	}
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	return 0;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
adav80x_set_pll(struct snd_soc_component * component,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)621*4882a593Smuzhiyun static int adav80x_set_pll(struct snd_soc_component *component, int pll_id,
622*4882a593Smuzhiyun 		int source, unsigned int freq_in, unsigned int freq_out)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
625*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
626*4882a593Smuzhiyun 	unsigned int pll_ctrl1 = 0;
627*4882a593Smuzhiyun 	unsigned int pll_ctrl2 = 0;
628*4882a593Smuzhiyun 	unsigned int pll_src;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	switch (source) {
631*4882a593Smuzhiyun 	case ADAV80X_PLL_SRC_XTAL:
632*4882a593Smuzhiyun 	case ADAV80X_PLL_SRC_XIN:
633*4882a593Smuzhiyun 	case ADAV80X_PLL_SRC_MCLKI:
634*4882a593Smuzhiyun 		break;
635*4882a593Smuzhiyun 	default:
636*4882a593Smuzhiyun 		return -EINVAL;
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	if (!freq_out)
640*4882a593Smuzhiyun 		return 0;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	switch (freq_in) {
643*4882a593Smuzhiyun 	case 27000000:
644*4882a593Smuzhiyun 		break;
645*4882a593Smuzhiyun 	case 54000000:
646*4882a593Smuzhiyun 		if (source == ADAV80X_PLL_SRC_XIN) {
647*4882a593Smuzhiyun 			pll_ctrl1 |= ADAV80X_PLL_CTRL1_PLLDIV;
648*4882a593Smuzhiyun 			break;
649*4882a593Smuzhiyun 		}
650*4882a593Smuzhiyun 		fallthrough;
651*4882a593Smuzhiyun 	default:
652*4882a593Smuzhiyun 		return -EINVAL;
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (freq_out > 12288000) {
656*4882a593Smuzhiyun 		pll_ctrl2 |= ADAV80X_PLL_CTRL2_DOUB(pll_id);
657*4882a593Smuzhiyun 		freq_out /= 2;
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* freq_out = sample_rate * 256 */
661*4882a593Smuzhiyun 	switch (freq_out) {
662*4882a593Smuzhiyun 	case 8192000:
663*4882a593Smuzhiyun 		pll_ctrl2 |= ADAV80X_PLL_CTRL2_FS_32(pll_id);
664*4882a593Smuzhiyun 		break;
665*4882a593Smuzhiyun 	case 11289600:
666*4882a593Smuzhiyun 		pll_ctrl2 |= ADAV80X_PLL_CTRL2_FS_44(pll_id);
667*4882a593Smuzhiyun 		break;
668*4882a593Smuzhiyun 	case 12288000:
669*4882a593Smuzhiyun 		pll_ctrl2 |= ADAV80X_PLL_CTRL2_FS_48(pll_id);
670*4882a593Smuzhiyun 		break;
671*4882a593Smuzhiyun 	default:
672*4882a593Smuzhiyun 		return -EINVAL;
673*4882a593Smuzhiyun 	}
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	regmap_update_bits(adav80x->regmap, ADAV80X_PLL_CTRL1,
676*4882a593Smuzhiyun 			ADAV80X_PLL_CTRL1_PLLDIV, pll_ctrl1);
677*4882a593Smuzhiyun 	regmap_update_bits(adav80x->regmap, ADAV80X_PLL_CTRL2,
678*4882a593Smuzhiyun 			ADAV80X_PLL_CTRL2_PLL_MASK(pll_id), pll_ctrl2);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (source != adav80x->pll_src) {
681*4882a593Smuzhiyun 		if (source == ADAV80X_PLL_SRC_MCLKI)
682*4882a593Smuzhiyun 			pll_src = ADAV80X_PLL_CLK_SRC_PLL_MCLKI(pll_id);
683*4882a593Smuzhiyun 		else
684*4882a593Smuzhiyun 			pll_src = ADAV80X_PLL_CLK_SRC_PLL_XIN(pll_id);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		regmap_update_bits(adav80x->regmap, ADAV80X_PLL_CLK_SRC,
687*4882a593Smuzhiyun 				ADAV80X_PLL_CLK_SRC_PLL_MASK(pll_id), pll_src);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 		adav80x->pll_src = source;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 		snd_soc_dapm_sync(dapm);
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return 0;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
adav80x_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)697*4882a593Smuzhiyun static int adav80x_set_bias_level(struct snd_soc_component *component,
698*4882a593Smuzhiyun 		enum snd_soc_bias_level level)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
701*4882a593Smuzhiyun 	unsigned int mask = ADAV80X_DAC_CTRL1_PD;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	switch (level) {
704*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
705*4882a593Smuzhiyun 		break;
706*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
707*4882a593Smuzhiyun 		break;
708*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
709*4882a593Smuzhiyun 		regmap_update_bits(adav80x->regmap, ADAV80X_DAC_CTRL1, mask,
710*4882a593Smuzhiyun 			0x00);
711*4882a593Smuzhiyun 		break;
712*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
713*4882a593Smuzhiyun 		regmap_update_bits(adav80x->regmap, ADAV80X_DAC_CTRL1, mask,
714*4882a593Smuzhiyun 			mask);
715*4882a593Smuzhiyun 		break;
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	return 0;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /* Enforce the same sample rate on all audio interfaces */
adav80x_dai_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)722*4882a593Smuzhiyun static int adav80x_dai_startup(struct snd_pcm_substream *substream,
723*4882a593Smuzhiyun 	struct snd_soc_dai *dai)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
726*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	if (!snd_soc_component_active(component) || !adav80x->rate)
729*4882a593Smuzhiyun 		return 0;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	return snd_pcm_hw_constraint_single(substream->runtime,
732*4882a593Smuzhiyun 			SNDRV_PCM_HW_PARAM_RATE, adav80x->rate);
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun 
adav80x_dai_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)735*4882a593Smuzhiyun static void adav80x_dai_shutdown(struct snd_pcm_substream *substream,
736*4882a593Smuzhiyun 		struct snd_soc_dai *dai)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
739*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	if (!snd_soc_component_active(component))
742*4882a593Smuzhiyun 		adav80x->rate = 0;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun static const struct snd_soc_dai_ops adav80x_dai_ops = {
746*4882a593Smuzhiyun 	.set_fmt = adav80x_set_dai_fmt,
747*4882a593Smuzhiyun 	.hw_params = adav80x_hw_params,
748*4882a593Smuzhiyun 	.startup = adav80x_dai_startup,
749*4882a593Smuzhiyun 	.shutdown = adav80x_dai_shutdown,
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun #define ADAV80X_PLAYBACK_RATES (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
753*4882a593Smuzhiyun 	SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_64000 | SNDRV_PCM_RATE_88200 | \
754*4882a593Smuzhiyun 	SNDRV_PCM_RATE_96000)
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun #define ADAV80X_CAPTURE_RATES (SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000)
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun #define ADAV80X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S18_3LE | \
759*4882a593Smuzhiyun 	SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE)
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun static struct snd_soc_dai_driver adav80x_dais[] = {
762*4882a593Smuzhiyun 	{
763*4882a593Smuzhiyun 		.name = "adav80x-hifi",
764*4882a593Smuzhiyun 		.id = 0,
765*4882a593Smuzhiyun 		.playback = {
766*4882a593Smuzhiyun 			.stream_name = "HiFi Playback",
767*4882a593Smuzhiyun 			.channels_min = 2,
768*4882a593Smuzhiyun 			.channels_max = 2,
769*4882a593Smuzhiyun 			.rates = ADAV80X_PLAYBACK_RATES,
770*4882a593Smuzhiyun 			.formats = ADAV80X_FORMATS,
771*4882a593Smuzhiyun 	},
772*4882a593Smuzhiyun 		.capture = {
773*4882a593Smuzhiyun 			.stream_name = "HiFi Capture",
774*4882a593Smuzhiyun 			.channels_min = 2,
775*4882a593Smuzhiyun 			.channels_max = 2,
776*4882a593Smuzhiyun 			.rates = ADAV80X_CAPTURE_RATES,
777*4882a593Smuzhiyun 			.formats = ADAV80X_FORMATS,
778*4882a593Smuzhiyun 		},
779*4882a593Smuzhiyun 		.ops = &adav80x_dai_ops,
780*4882a593Smuzhiyun 	},
781*4882a593Smuzhiyun 	{
782*4882a593Smuzhiyun 		.name = "adav80x-aux",
783*4882a593Smuzhiyun 		.id = 1,
784*4882a593Smuzhiyun 		.playback = {
785*4882a593Smuzhiyun 			.stream_name = "Aux Playback",
786*4882a593Smuzhiyun 			.channels_min = 2,
787*4882a593Smuzhiyun 			.channels_max = 2,
788*4882a593Smuzhiyun 			.rates = ADAV80X_PLAYBACK_RATES,
789*4882a593Smuzhiyun 			.formats = ADAV80X_FORMATS,
790*4882a593Smuzhiyun 		},
791*4882a593Smuzhiyun 		.capture = {
792*4882a593Smuzhiyun 			.stream_name = "Aux Capture",
793*4882a593Smuzhiyun 			.channels_min = 2,
794*4882a593Smuzhiyun 			.channels_max = 2,
795*4882a593Smuzhiyun 			.rates = ADAV80X_CAPTURE_RATES,
796*4882a593Smuzhiyun 			.formats = ADAV80X_FORMATS,
797*4882a593Smuzhiyun 		},
798*4882a593Smuzhiyun 		.ops = &adav80x_dai_ops,
799*4882a593Smuzhiyun 	},
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun 
adav80x_probe(struct snd_soc_component * component)802*4882a593Smuzhiyun static int adav80x_probe(struct snd_soc_component *component)
803*4882a593Smuzhiyun {
804*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
805*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* Force PLLs on for SYSCLK output */
808*4882a593Smuzhiyun 	snd_soc_dapm_force_enable_pin(dapm, "PLL1");
809*4882a593Smuzhiyun 	snd_soc_dapm_force_enable_pin(dapm, "PLL2");
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	/* Power down S/PDIF receiver, since it is currently not supported */
812*4882a593Smuzhiyun 	regmap_write(adav80x->regmap, ADAV80X_PLL_OUTE, 0x20);
813*4882a593Smuzhiyun 	/* Disable DAC zero flag */
814*4882a593Smuzhiyun 	regmap_write(adav80x->regmap, ADAV80X_DAC_CTRL3, 0x6);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	return 0;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
adav80x_resume(struct snd_soc_component * component)819*4882a593Smuzhiyun static int adav80x_resume(struct snd_soc_component *component)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	struct adav80x *adav80x = snd_soc_component_get_drvdata(component);
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	regcache_sync(adav80x->regmap);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	return 0;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun static const struct snd_soc_component_driver adav80x_component_driver = {
829*4882a593Smuzhiyun 	.probe			= adav80x_probe,
830*4882a593Smuzhiyun 	.resume			= adav80x_resume,
831*4882a593Smuzhiyun 	.set_bias_level		= adav80x_set_bias_level,
832*4882a593Smuzhiyun 	.set_pll		= adav80x_set_pll,
833*4882a593Smuzhiyun 	.set_sysclk		= adav80x_set_sysclk,
834*4882a593Smuzhiyun 	.controls		= adav80x_controls,
835*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(adav80x_controls),
836*4882a593Smuzhiyun 	.dapm_widgets		= adav80x_dapm_widgets,
837*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(adav80x_dapm_widgets),
838*4882a593Smuzhiyun 	.dapm_routes		= adav80x_dapm_routes,
839*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(adav80x_dapm_routes),
840*4882a593Smuzhiyun 	.suspend_bias_off	= 1,
841*4882a593Smuzhiyun 	.idle_bias_on		= 1,
842*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
843*4882a593Smuzhiyun 	.endianness		= 1,
844*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun 
adav80x_bus_probe(struct device * dev,struct regmap * regmap)847*4882a593Smuzhiyun int adav80x_bus_probe(struct device *dev, struct regmap *regmap)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	struct adav80x *adav80x;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	if (IS_ERR(regmap))
852*4882a593Smuzhiyun 		return PTR_ERR(regmap);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	adav80x = devm_kzalloc(dev, sizeof(*adav80x), GFP_KERNEL);
855*4882a593Smuzhiyun 	if (!adav80x)
856*4882a593Smuzhiyun 		return -ENOMEM;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	dev_set_drvdata(dev, adav80x);
859*4882a593Smuzhiyun 	adav80x->regmap = regmap;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	return devm_snd_soc_register_component(dev, &adav80x_component_driver,
862*4882a593Smuzhiyun 		adav80x_dais, ARRAY_SIZE(adav80x_dais));
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adav80x_bus_probe);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun const struct regmap_config adav80x_regmap_config = {
867*4882a593Smuzhiyun 	.val_bits = 8,
868*4882a593Smuzhiyun 	.pad_bits = 1,
869*4882a593Smuzhiyun 	.reg_bits = 7,
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	.max_register = ADAV80X_PLL_OUTE,
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
874*4882a593Smuzhiyun 	.reg_defaults = adav80x_reg_defaults,
875*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(adav80x_reg_defaults),
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adav80x_regmap_config);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC ADAV80x driver");
880*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
881*4882a593Smuzhiyun MODULE_AUTHOR("Yi Li <yi.li@analog.com>>");
882*4882a593Smuzhiyun MODULE_LICENSE("GPL");
883