xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/adau17x1.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef __ADAU17X1_H__
3*4882a593Smuzhiyun #define __ADAU17X1_H__
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/regmap.h>
6*4882a593Smuzhiyun #include <linux/platform_data/adau17x1.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "sigmadsp.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun enum adau17x1_type {
11*4882a593Smuzhiyun 	ADAU1361,
12*4882a593Smuzhiyun 	ADAU1761,
13*4882a593Smuzhiyun 	ADAU1381,
14*4882a593Smuzhiyun 	ADAU1781,
15*4882a593Smuzhiyun };
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun enum adau17x1_pll {
18*4882a593Smuzhiyun 	ADAU17X1_PLL,
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun enum adau17x1_pll_src {
22*4882a593Smuzhiyun 	ADAU17X1_PLL_SRC_MCLK,
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun enum adau17x1_clk_src {
26*4882a593Smuzhiyun 	/* Automatically configure PLL based on the sample rate */
27*4882a593Smuzhiyun 	ADAU17X1_CLK_SRC_PLL_AUTO,
28*4882a593Smuzhiyun 	ADAU17X1_CLK_SRC_MCLK,
29*4882a593Smuzhiyun 	ADAU17X1_CLK_SRC_PLL,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun struct clk;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct adau {
35*4882a593Smuzhiyun 	unsigned int sysclk;
36*4882a593Smuzhiyun 	unsigned int pll_freq;
37*4882a593Smuzhiyun 	struct clk *mclk;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	enum adau17x1_clk_src clk_src;
40*4882a593Smuzhiyun 	enum adau17x1_type type;
41*4882a593Smuzhiyun 	void (*switch_mode)(struct device *dev);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	unsigned int dai_fmt;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	uint8_t pll_regs[6];
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	bool master;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	unsigned int tdm_slot[2];
50*4882a593Smuzhiyun 	bool dsp_bypass[2];
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	struct regmap *regmap;
53*4882a593Smuzhiyun 	struct sigmadsp *sigmadsp;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun int adau17x1_add_widgets(struct snd_soc_component *component);
57*4882a593Smuzhiyun int adau17x1_add_routes(struct snd_soc_component *component);
58*4882a593Smuzhiyun int adau17x1_probe(struct device *dev, struct regmap *regmap,
59*4882a593Smuzhiyun 	enum adau17x1_type type, void (*switch_mode)(struct device *dev),
60*4882a593Smuzhiyun 	const char *firmware_name);
61*4882a593Smuzhiyun void adau17x1_remove(struct device *dev);
62*4882a593Smuzhiyun int adau17x1_set_micbias_voltage(struct snd_soc_component *component,
63*4882a593Smuzhiyun 	enum adau17x1_micbias_voltage micbias);
64*4882a593Smuzhiyun bool adau17x1_readable_register(struct device *dev, unsigned int reg);
65*4882a593Smuzhiyun bool adau17x1_volatile_register(struct device *dev, unsigned int reg);
66*4882a593Smuzhiyun bool adau17x1_precious_register(struct device *dev, unsigned int reg);
67*4882a593Smuzhiyun int adau17x1_resume(struct snd_soc_component *component);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun extern const struct snd_soc_dai_ops adau17x1_dai_ops;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define ADAU17X1_CLOCK_CONTROL			0x4000
72*4882a593Smuzhiyun #define ADAU17X1_PLL_CONTROL			0x4002
73*4882a593Smuzhiyun #define ADAU17X1_REC_POWER_MGMT			0x4009
74*4882a593Smuzhiyun #define ADAU17X1_MICBIAS			0x4010
75*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT0			0x4015
76*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT1			0x4016
77*4882a593Smuzhiyun #define ADAU17X1_CONVERTER0			0x4017
78*4882a593Smuzhiyun #define ADAU17X1_CONVERTER1			0x4018
79*4882a593Smuzhiyun #define ADAU17X1_LEFT_INPUT_DIGITAL_VOL		0x401a
80*4882a593Smuzhiyun #define ADAU17X1_RIGHT_INPUT_DIGITAL_VOL	0x401b
81*4882a593Smuzhiyun #define ADAU17X1_ADC_CONTROL			0x4019
82*4882a593Smuzhiyun #define ADAU17X1_PLAY_POWER_MGMT		0x4029
83*4882a593Smuzhiyun #define ADAU17X1_DAC_CONTROL0			0x402a
84*4882a593Smuzhiyun #define ADAU17X1_DAC_CONTROL1			0x402b
85*4882a593Smuzhiyun #define ADAU17X1_DAC_CONTROL2			0x402c
86*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT_PAD		0x402d
87*4882a593Smuzhiyun #define ADAU17X1_CONTROL_PORT_PAD0		0x402f
88*4882a593Smuzhiyun #define ADAU17X1_CONTROL_PORT_PAD1		0x4030
89*4882a593Smuzhiyun #define ADAU17X1_DSP_SAMPLING_RATE		0x40eb
90*4882a593Smuzhiyun #define ADAU17X1_SERIAL_INPUT_ROUTE		0x40f2
91*4882a593Smuzhiyun #define ADAU17X1_SERIAL_OUTPUT_ROUTE		0x40f3
92*4882a593Smuzhiyun #define ADAU17X1_DSP_ENABLE			0x40f5
93*4882a593Smuzhiyun #define ADAU17X1_DSP_RUN			0x40f6
94*4882a593Smuzhiyun #define ADAU17X1_SERIAL_SAMPLING_RATE		0x40f8
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT0_BCLK_POL		BIT(4)
97*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT0_LRCLK_POL		BIT(3)
98*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT0_MASTER		BIT(0)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT1_DELAY1		0x00
101*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT1_DELAY0		0x01
102*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT1_DELAY8		0x02
103*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT1_DELAY16		0x03
104*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT1_DELAY_MASK	0x03
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define ADAU17X1_CLOCK_CONTROL_INFREQ_MASK	0x6
107*4882a593Smuzhiyun #define ADAU17X1_CLOCK_CONTROL_CORECLK_SRC_PLL	BIT(3)
108*4882a593Smuzhiyun #define ADAU17X1_CLOCK_CONTROL_SYSCLK_EN	BIT(0)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT1_BCLK64		(0x0 << 5)
111*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT1_BCLK32		(0x1 << 5)
112*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT1_BCLK48		(0x2 << 5)
113*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT1_BCLK128		(0x3 << 5)
114*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT1_BCLK256		(0x4 << 5)
115*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT1_BCLK_MASK		(0x7 << 5)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT0_STEREO		(0x0 << 1)
118*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT0_TDM4		(0x1 << 1)
119*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT0_TDM8		(0x2 << 1)
120*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT0_TDM_MASK		(0x3 << 1)
121*4882a593Smuzhiyun #define ADAU17X1_SERIAL_PORT0_PULSE_MODE	BIT(5)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define ADAU17X1_CONVERTER0_DAC_PAIR(x)		(((x) - 1) << 5)
124*4882a593Smuzhiyun #define ADAU17X1_CONVERTER0_DAC_PAIR_MASK	(0x3 << 5)
125*4882a593Smuzhiyun #define ADAU17X1_CONVERTER1_ADC_PAIR(x)		((x) - 1)
126*4882a593Smuzhiyun #define ADAU17X1_CONVERTER1_ADC_PAIR_MASK	0x3
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define ADAU17X1_CONVERTER0_CONVSR_MASK		0x7
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define ADAU17X1_CONVERTER0_ADOSR		BIT(3)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #endif
134