1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Common code for ADAU1X61 and ADAU1X81 codecs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011-2014 Analog Devices Inc.
6*4882a593Smuzhiyun * Author: Lars-Peter Clausen <lars@metafoo.de>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <sound/core.h>
15*4882a593Smuzhiyun #include <sound/pcm.h>
16*4882a593Smuzhiyun #include <sound/pcm_params.h>
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun #include <sound/tlv.h>
19*4882a593Smuzhiyun #include <linux/gcd.h>
20*4882a593Smuzhiyun #include <linux/i2c.h>
21*4882a593Smuzhiyun #include <linux/spi/spi.h>
22*4882a593Smuzhiyun #include <linux/regmap.h>
23*4882a593Smuzhiyun #include <asm/unaligned.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "sigmadsp.h"
26*4882a593Smuzhiyun #include "adau17x1.h"
27*4882a593Smuzhiyun #include "adau-utils.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define ADAU17X1_SAFELOAD_TARGET_ADDRESS 0x0006
30*4882a593Smuzhiyun #define ADAU17X1_SAFELOAD_TRIGGER 0x0007
31*4882a593Smuzhiyun #define ADAU17X1_SAFELOAD_DATA 0x0001
32*4882a593Smuzhiyun #define ADAU17X1_SAFELOAD_DATA_SIZE 20
33*4882a593Smuzhiyun #define ADAU17X1_WORD_SIZE 4
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const char * const adau17x1_capture_mixer_boost_text[] = {
36*4882a593Smuzhiyun "Normal operation", "Boost Level 1", "Boost Level 2", "Boost Level 3",
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau17x1_capture_boost_enum,
40*4882a593Smuzhiyun ADAU17X1_REC_POWER_MGMT, 5, adau17x1_capture_mixer_boost_text);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const char * const adau17x1_mic_bias_mode_text[] = {
43*4882a593Smuzhiyun "Normal operation", "High performance",
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau17x1_mic_bias_mode_enum,
47*4882a593Smuzhiyun ADAU17X1_MICBIAS, 3, adau17x1_mic_bias_mode_text);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static const DECLARE_TLV_DB_MINMAX(adau17x1_digital_tlv, -9563, 0);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static const struct snd_kcontrol_new adau17x1_controls[] = {
52*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Digital Capture Volume",
53*4882a593Smuzhiyun ADAU17X1_LEFT_INPUT_DIGITAL_VOL,
54*4882a593Smuzhiyun ADAU17X1_RIGHT_INPUT_DIGITAL_VOL,
55*4882a593Smuzhiyun 0, 0xff, 1, adau17x1_digital_tlv),
56*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Digital Playback Volume", ADAU17X1_DAC_CONTROL1,
57*4882a593Smuzhiyun ADAU17X1_DAC_CONTROL2, 0, 0xff, 1, adau17x1_digital_tlv),
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun SOC_SINGLE("ADC High Pass Filter Switch", ADAU17X1_ADC_CONTROL,
60*4882a593Smuzhiyun 5, 1, 0),
61*4882a593Smuzhiyun SOC_SINGLE("Playback De-emphasis Switch", ADAU17X1_DAC_CONTROL0,
62*4882a593Smuzhiyun 2, 1, 0),
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun SOC_ENUM("Capture Boost", adau17x1_capture_boost_enum),
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun SOC_ENUM("Mic Bias Mode", adau17x1_mic_bias_mode_enum),
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static int adau17x1_setup_firmware(struct snd_soc_component *component,
70*4882a593Smuzhiyun unsigned int rate);
71*4882a593Smuzhiyun
adau17x1_pll_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)72*4882a593Smuzhiyun static int adau17x1_pll_event(struct snd_soc_dapm_widget *w,
73*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
76*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(component);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_ON(event)) {
79*4882a593Smuzhiyun adau->pll_regs[5] = 1;
80*4882a593Smuzhiyun } else {
81*4882a593Smuzhiyun adau->pll_regs[5] = 0;
82*4882a593Smuzhiyun /* Bypass the PLL when disabled, otherwise registers will become
83*4882a593Smuzhiyun * inaccessible. */
84*4882a593Smuzhiyun regmap_update_bits(adau->regmap, ADAU17X1_CLOCK_CONTROL,
85*4882a593Smuzhiyun ADAU17X1_CLOCK_CONTROL_CORECLK_SRC_PLL, 0);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* The PLL register is 6 bytes long and can only be written at once. */
89*4882a593Smuzhiyun regmap_raw_write(adau->regmap, ADAU17X1_PLL_CONTROL,
90*4882a593Smuzhiyun adau->pll_regs, ARRAY_SIZE(adau->pll_regs));
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_ON(event)) {
93*4882a593Smuzhiyun mdelay(5);
94*4882a593Smuzhiyun regmap_update_bits(adau->regmap, ADAU17X1_CLOCK_CONTROL,
95*4882a593Smuzhiyun ADAU17X1_CLOCK_CONTROL_CORECLK_SRC_PLL,
96*4882a593Smuzhiyun ADAU17X1_CLOCK_CONTROL_CORECLK_SRC_PLL);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
adau17x1_adc_fixup(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)102*4882a593Smuzhiyun static int adau17x1_adc_fixup(struct snd_soc_dapm_widget *w,
103*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
106*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(component);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun * If we are capturing, toggle the ADOSR bit in Converter Control 0 to
110*4882a593Smuzhiyun * avoid losing SNR (workaround from ADI). This must be done after
111*4882a593Smuzhiyun * the ADC(s) have been enabled. According to the data sheet, it is
112*4882a593Smuzhiyun * normally illegal to set this bit when the sampling rate is 96 kHz,
113*4882a593Smuzhiyun * but according to ADI it is acceptable for this workaround.
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun regmap_update_bits(adau->regmap, ADAU17X1_CONVERTER0,
116*4882a593Smuzhiyun ADAU17X1_CONVERTER0_ADOSR, ADAU17X1_CONVERTER0_ADOSR);
117*4882a593Smuzhiyun regmap_update_bits(adau->regmap, ADAU17X1_CONVERTER0,
118*4882a593Smuzhiyun ADAU17X1_CONVERTER0_ADOSR, 0);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static const char * const adau17x1_mono_stereo_text[] = {
124*4882a593Smuzhiyun "Stereo",
125*4882a593Smuzhiyun "Mono Left Channel (L+R)",
126*4882a593Smuzhiyun "Mono Right Channel (L+R)",
127*4882a593Smuzhiyun "Mono (L+R)",
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau17x1_dac_mode_enum,
131*4882a593Smuzhiyun ADAU17X1_DAC_CONTROL0, 6, adau17x1_mono_stereo_text);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static const struct snd_kcontrol_new adau17x1_dac_mode_mux =
134*4882a593Smuzhiyun SOC_DAPM_ENUM("DAC Mono-Stereo-Mode", adau17x1_dac_mode_enum);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static const struct snd_soc_dapm_widget adau17x1_dapm_widgets[] = {
137*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("PLL", 3, SND_SOC_NOPM, 0, 0, adau17x1_pll_event,
138*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("AIFCLK", SND_SOC_NOPM, 0, 0, NULL, 0),
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS", ADAU17X1_MICBIAS, 0, 0, NULL, 0),
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Left Playback Enable", ADAU17X1_PLAY_POWER_MGMT,
145*4882a593Smuzhiyun 0, 0, NULL, 0),
146*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Right Playback Enable", ADAU17X1_PLAY_POWER_MGMT,
147*4882a593Smuzhiyun 1, 0, NULL, 0),
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Left DAC Mode Mux", SND_SOC_NOPM, 0, 0,
150*4882a593Smuzhiyun &adau17x1_dac_mode_mux),
151*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Right DAC Mode Mux", SND_SOC_NOPM, 0, 0,
152*4882a593Smuzhiyun &adau17x1_dac_mode_mux),
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("Left Decimator", NULL, ADAU17X1_ADC_CONTROL, 0, 0,
155*4882a593Smuzhiyun adau17x1_adc_fixup, SND_SOC_DAPM_POST_PMU),
156*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Right Decimator", NULL, ADAU17X1_ADC_CONTROL, 1, 0),
157*4882a593Smuzhiyun SND_SOC_DAPM_DAC("Left DAC", NULL, ADAU17X1_DAC_CONTROL0, 0, 0),
158*4882a593Smuzhiyun SND_SOC_DAPM_DAC("Right DAC", NULL, ADAU17X1_DAC_CONTROL0, 1, 0),
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const struct snd_soc_dapm_route adau17x1_dapm_routes[] = {
162*4882a593Smuzhiyun { "Left Decimator", NULL, "SYSCLK" },
163*4882a593Smuzhiyun { "Right Decimator", NULL, "SYSCLK" },
164*4882a593Smuzhiyun { "Left DAC", NULL, "SYSCLK" },
165*4882a593Smuzhiyun { "Right DAC", NULL, "SYSCLK" },
166*4882a593Smuzhiyun { "Capture", NULL, "SYSCLK" },
167*4882a593Smuzhiyun { "Playback", NULL, "SYSCLK" },
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun { "Left DAC", NULL, "Left DAC Mode Mux" },
170*4882a593Smuzhiyun { "Right DAC", NULL, "Right DAC Mode Mux" },
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun { "Capture", NULL, "AIFCLK" },
173*4882a593Smuzhiyun { "Playback", NULL, "AIFCLK" },
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static const struct snd_soc_dapm_route adau17x1_dapm_pll_route = {
177*4882a593Smuzhiyun "SYSCLK", NULL, "PLL",
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun * The MUX register for the Capture and Playback MUXs selects either DSP as
182*4882a593Smuzhiyun * source/destination or one of the TDM slots. The TDM slot is selected via
183*4882a593Smuzhiyun * snd_soc_dai_set_tdm_slot(), so we only expose whether to go to the DSP or
184*4882a593Smuzhiyun * directly to the DAI interface with this control.
185*4882a593Smuzhiyun */
adau17x1_dsp_mux_enum_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)186*4882a593Smuzhiyun static int adau17x1_dsp_mux_enum_put(struct snd_kcontrol *kcontrol,
187*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_kcontrol_component(kcontrol);
190*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
191*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(component);
192*4882a593Smuzhiyun struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
193*4882a593Smuzhiyun struct snd_soc_dapm_update update = {};
194*4882a593Smuzhiyun unsigned int stream = e->shift_l;
195*4882a593Smuzhiyun unsigned int val, change;
196*4882a593Smuzhiyun int reg;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (ucontrol->value.enumerated.item[0] >= e->items)
199*4882a593Smuzhiyun return -EINVAL;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun switch (ucontrol->value.enumerated.item[0]) {
202*4882a593Smuzhiyun case 0:
203*4882a593Smuzhiyun val = 0;
204*4882a593Smuzhiyun adau->dsp_bypass[stream] = false;
205*4882a593Smuzhiyun break;
206*4882a593Smuzhiyun default:
207*4882a593Smuzhiyun val = (adau->tdm_slot[stream] * 2) + 1;
208*4882a593Smuzhiyun adau->dsp_bypass[stream] = true;
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (stream == SNDRV_PCM_STREAM_PLAYBACK)
213*4882a593Smuzhiyun reg = ADAU17X1_SERIAL_INPUT_ROUTE;
214*4882a593Smuzhiyun else
215*4882a593Smuzhiyun reg = ADAU17X1_SERIAL_OUTPUT_ROUTE;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun change = snd_soc_component_test_bits(component, reg, 0xff, val);
218*4882a593Smuzhiyun if (change) {
219*4882a593Smuzhiyun update.kcontrol = kcontrol;
220*4882a593Smuzhiyun update.mask = 0xff;
221*4882a593Smuzhiyun update.reg = reg;
222*4882a593Smuzhiyun update.val = val;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun snd_soc_dapm_mux_update_power(dapm, kcontrol,
225*4882a593Smuzhiyun ucontrol->value.enumerated.item[0], e, &update);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return change;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
adau17x1_dsp_mux_enum_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)231*4882a593Smuzhiyun static int adau17x1_dsp_mux_enum_get(struct snd_kcontrol *kcontrol,
232*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_kcontrol_component(kcontrol);
235*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(component);
236*4882a593Smuzhiyun struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
237*4882a593Smuzhiyun unsigned int stream = e->shift_l;
238*4882a593Smuzhiyun unsigned int reg, val;
239*4882a593Smuzhiyun int ret;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (stream == SNDRV_PCM_STREAM_PLAYBACK)
242*4882a593Smuzhiyun reg = ADAU17X1_SERIAL_INPUT_ROUTE;
243*4882a593Smuzhiyun else
244*4882a593Smuzhiyun reg = ADAU17X1_SERIAL_OUTPUT_ROUTE;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun ret = regmap_read(adau->regmap, reg, &val);
247*4882a593Smuzhiyun if (ret)
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (val != 0)
251*4882a593Smuzhiyun val = 1;
252*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = val;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #define DECLARE_ADAU17X1_DSP_MUX_CTRL(_name, _label, _stream, _text) \
258*4882a593Smuzhiyun const struct snd_kcontrol_new _name = \
259*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT(_label, (const struct soc_enum)\
260*4882a593Smuzhiyun SOC_ENUM_SINGLE(SND_SOC_NOPM, _stream, \
261*4882a593Smuzhiyun ARRAY_SIZE(_text), _text), \
262*4882a593Smuzhiyun adau17x1_dsp_mux_enum_get, adau17x1_dsp_mux_enum_put)
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static const char * const adau17x1_dac_mux_text[] = {
265*4882a593Smuzhiyun "DSP",
266*4882a593Smuzhiyun "AIFIN",
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun static const char * const adau17x1_capture_mux_text[] = {
270*4882a593Smuzhiyun "DSP",
271*4882a593Smuzhiyun "Decimator",
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static DECLARE_ADAU17X1_DSP_MUX_CTRL(adau17x1_dac_mux, "DAC Playback Mux",
275*4882a593Smuzhiyun SNDRV_PCM_STREAM_PLAYBACK, adau17x1_dac_mux_text);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static DECLARE_ADAU17X1_DSP_MUX_CTRL(adau17x1_capture_mux, "Capture Mux",
278*4882a593Smuzhiyun SNDRV_PCM_STREAM_CAPTURE, adau17x1_capture_mux_text);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static const struct snd_soc_dapm_widget adau17x1_dsp_dapm_widgets[] = {
281*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DSP", ADAU17X1_DSP_RUN, 0, 0, NULL, 0),
282*4882a593Smuzhiyun SND_SOC_DAPM_SIGGEN("DSP Siggen"),
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC Playback Mux", SND_SOC_NOPM, 0, 0,
285*4882a593Smuzhiyun &adau17x1_dac_mux),
286*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0,
287*4882a593Smuzhiyun &adau17x1_capture_mux),
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static const struct snd_soc_dapm_route adau17x1_dsp_dapm_routes[] = {
291*4882a593Smuzhiyun { "DAC Playback Mux", "DSP", "DSP" },
292*4882a593Smuzhiyun { "DAC Playback Mux", "AIFIN", "Playback" },
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun { "Left DAC Mode Mux", "Stereo", "DAC Playback Mux" },
295*4882a593Smuzhiyun { "Left DAC Mode Mux", "Mono (L+R)", "DAC Playback Mux" },
296*4882a593Smuzhiyun { "Left DAC Mode Mux", "Mono Left Channel (L+R)", "DAC Playback Mux" },
297*4882a593Smuzhiyun { "Right DAC Mode Mux", "Stereo", "DAC Playback Mux" },
298*4882a593Smuzhiyun { "Right DAC Mode Mux", "Mono (L+R)", "DAC Playback Mux" },
299*4882a593Smuzhiyun { "Right DAC Mode Mux", "Mono Right Channel (L+R)", "DAC Playback Mux" },
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun { "Capture Mux", "DSP", "DSP" },
302*4882a593Smuzhiyun { "Capture Mux", "Decimator", "Left Decimator" },
303*4882a593Smuzhiyun { "Capture Mux", "Decimator", "Right Decimator" },
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun { "Capture", NULL, "Capture Mux" },
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun { "DSP", NULL, "DSP Siggen" },
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun { "DSP", NULL, "Left Decimator" },
310*4882a593Smuzhiyun { "DSP", NULL, "Right Decimator" },
311*4882a593Smuzhiyun { "DSP", NULL, "Playback" },
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static const struct snd_soc_dapm_route adau17x1_no_dsp_dapm_routes[] = {
315*4882a593Smuzhiyun { "Left DAC Mode Mux", "Stereo", "Playback" },
316*4882a593Smuzhiyun { "Left DAC Mode Mux", "Mono (L+R)", "Playback" },
317*4882a593Smuzhiyun { "Left DAC Mode Mux", "Mono Left Channel (L+R)", "Playback" },
318*4882a593Smuzhiyun { "Right DAC Mode Mux", "Stereo", "Playback" },
319*4882a593Smuzhiyun { "Right DAC Mode Mux", "Mono (L+R)", "Playback" },
320*4882a593Smuzhiyun { "Right DAC Mode Mux", "Mono Right Channel (L+R)", "Playback" },
321*4882a593Smuzhiyun { "Capture", NULL, "Left Decimator" },
322*4882a593Smuzhiyun { "Capture", NULL, "Right Decimator" },
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
adau17x1_has_dsp(struct adau * adau)325*4882a593Smuzhiyun static bool adau17x1_has_dsp(struct adau *adau)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun switch (adau->type) {
328*4882a593Smuzhiyun case ADAU1761:
329*4882a593Smuzhiyun case ADAU1381:
330*4882a593Smuzhiyun case ADAU1781:
331*4882a593Smuzhiyun return true;
332*4882a593Smuzhiyun default:
333*4882a593Smuzhiyun return false;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
adau17x1_has_safeload(struct adau * adau)337*4882a593Smuzhiyun static bool adau17x1_has_safeload(struct adau *adau)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun switch (adau->type) {
340*4882a593Smuzhiyun case ADAU1761:
341*4882a593Smuzhiyun case ADAU1781:
342*4882a593Smuzhiyun return true;
343*4882a593Smuzhiyun default:
344*4882a593Smuzhiyun return false;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
adau17x1_set_dai_pll(struct snd_soc_dai * dai,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)348*4882a593Smuzhiyun static int adau17x1_set_dai_pll(struct snd_soc_dai *dai, int pll_id,
349*4882a593Smuzhiyun int source, unsigned int freq_in, unsigned int freq_out)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
352*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(component);
353*4882a593Smuzhiyun int ret;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (freq_in < 8000000 || freq_in > 27000000)
356*4882a593Smuzhiyun return -EINVAL;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun ret = adau_calc_pll_cfg(freq_in, freq_out, adau->pll_regs);
359*4882a593Smuzhiyun if (ret < 0)
360*4882a593Smuzhiyun return ret;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* The PLL register is 6 bytes long and can only be written at once. */
363*4882a593Smuzhiyun ret = regmap_raw_write(adau->regmap, ADAU17X1_PLL_CONTROL,
364*4882a593Smuzhiyun adau->pll_regs, ARRAY_SIZE(adau->pll_regs));
365*4882a593Smuzhiyun if (ret)
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun adau->pll_freq = freq_out;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
adau17x1_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)373*4882a593Smuzhiyun static int adau17x1_set_dai_sysclk(struct snd_soc_dai *dai,
374*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(dai->component);
377*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(dai->component);
378*4882a593Smuzhiyun bool is_pll;
379*4882a593Smuzhiyun bool was_pll;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun switch (clk_id) {
382*4882a593Smuzhiyun case ADAU17X1_CLK_SRC_MCLK:
383*4882a593Smuzhiyun is_pll = false;
384*4882a593Smuzhiyun break;
385*4882a593Smuzhiyun case ADAU17X1_CLK_SRC_PLL_AUTO:
386*4882a593Smuzhiyun if (!adau->mclk)
387*4882a593Smuzhiyun return -EINVAL;
388*4882a593Smuzhiyun fallthrough;
389*4882a593Smuzhiyun case ADAU17X1_CLK_SRC_PLL:
390*4882a593Smuzhiyun is_pll = true;
391*4882a593Smuzhiyun break;
392*4882a593Smuzhiyun default:
393*4882a593Smuzhiyun return -EINVAL;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun switch (adau->clk_src) {
397*4882a593Smuzhiyun case ADAU17X1_CLK_SRC_MCLK:
398*4882a593Smuzhiyun was_pll = false;
399*4882a593Smuzhiyun break;
400*4882a593Smuzhiyun case ADAU17X1_CLK_SRC_PLL:
401*4882a593Smuzhiyun case ADAU17X1_CLK_SRC_PLL_AUTO:
402*4882a593Smuzhiyun was_pll = true;
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun default:
405*4882a593Smuzhiyun return -EINVAL;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun adau->sysclk = freq;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun if (is_pll != was_pll) {
411*4882a593Smuzhiyun if (is_pll) {
412*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm,
413*4882a593Smuzhiyun &adau17x1_dapm_pll_route, 1);
414*4882a593Smuzhiyun } else {
415*4882a593Smuzhiyun snd_soc_dapm_del_routes(dapm,
416*4882a593Smuzhiyun &adau17x1_dapm_pll_route, 1);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun adau->clk_src = clk_id;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
adau17x1_auto_pll(struct snd_soc_dai * dai,struct snd_pcm_hw_params * params)425*4882a593Smuzhiyun static int adau17x1_auto_pll(struct snd_soc_dai *dai,
426*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun struct adau *adau = snd_soc_dai_get_drvdata(dai);
429*4882a593Smuzhiyun unsigned int pll_rate;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun switch (params_rate(params)) {
432*4882a593Smuzhiyun case 48000:
433*4882a593Smuzhiyun case 8000:
434*4882a593Smuzhiyun case 12000:
435*4882a593Smuzhiyun case 16000:
436*4882a593Smuzhiyun case 24000:
437*4882a593Smuzhiyun case 32000:
438*4882a593Smuzhiyun case 96000:
439*4882a593Smuzhiyun pll_rate = 48000 * 1024;
440*4882a593Smuzhiyun break;
441*4882a593Smuzhiyun case 44100:
442*4882a593Smuzhiyun case 7350:
443*4882a593Smuzhiyun case 11025:
444*4882a593Smuzhiyun case 14700:
445*4882a593Smuzhiyun case 22050:
446*4882a593Smuzhiyun case 29400:
447*4882a593Smuzhiyun case 88200:
448*4882a593Smuzhiyun pll_rate = 44100 * 1024;
449*4882a593Smuzhiyun break;
450*4882a593Smuzhiyun default:
451*4882a593Smuzhiyun return -EINVAL;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun return adau17x1_set_dai_pll(dai, ADAU17X1_PLL, ADAU17X1_PLL_SRC_MCLK,
455*4882a593Smuzhiyun clk_get_rate(adau->mclk), pll_rate);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
adau17x1_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)458*4882a593Smuzhiyun static int adau17x1_hw_params(struct snd_pcm_substream *substream,
459*4882a593Smuzhiyun struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
462*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(component);
463*4882a593Smuzhiyun unsigned int val, div, dsp_div;
464*4882a593Smuzhiyun unsigned int freq;
465*4882a593Smuzhiyun int ret;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun switch (adau->clk_src) {
468*4882a593Smuzhiyun case ADAU17X1_CLK_SRC_PLL_AUTO:
469*4882a593Smuzhiyun ret = adau17x1_auto_pll(dai, params);
470*4882a593Smuzhiyun if (ret)
471*4882a593Smuzhiyun return ret;
472*4882a593Smuzhiyun fallthrough;
473*4882a593Smuzhiyun case ADAU17X1_CLK_SRC_PLL:
474*4882a593Smuzhiyun freq = adau->pll_freq;
475*4882a593Smuzhiyun break;
476*4882a593Smuzhiyun default:
477*4882a593Smuzhiyun freq = adau->sysclk;
478*4882a593Smuzhiyun break;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (freq % params_rate(params) != 0)
482*4882a593Smuzhiyun return -EINVAL;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun switch (freq / params_rate(params)) {
485*4882a593Smuzhiyun case 1024: /* fs */
486*4882a593Smuzhiyun div = 0;
487*4882a593Smuzhiyun dsp_div = 1;
488*4882a593Smuzhiyun break;
489*4882a593Smuzhiyun case 6144: /* fs / 6 */
490*4882a593Smuzhiyun div = 1;
491*4882a593Smuzhiyun dsp_div = 6;
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun case 4096: /* fs / 4 */
494*4882a593Smuzhiyun div = 2;
495*4882a593Smuzhiyun dsp_div = 5;
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun case 3072: /* fs / 3 */
498*4882a593Smuzhiyun div = 3;
499*4882a593Smuzhiyun dsp_div = 4;
500*4882a593Smuzhiyun break;
501*4882a593Smuzhiyun case 2048: /* fs / 2 */
502*4882a593Smuzhiyun div = 4;
503*4882a593Smuzhiyun dsp_div = 3;
504*4882a593Smuzhiyun break;
505*4882a593Smuzhiyun case 1536: /* fs / 1.5 */
506*4882a593Smuzhiyun div = 5;
507*4882a593Smuzhiyun dsp_div = 2;
508*4882a593Smuzhiyun break;
509*4882a593Smuzhiyun case 512: /* fs / 0.5 */
510*4882a593Smuzhiyun div = 6;
511*4882a593Smuzhiyun dsp_div = 0;
512*4882a593Smuzhiyun break;
513*4882a593Smuzhiyun default:
514*4882a593Smuzhiyun return -EINVAL;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun regmap_update_bits(adau->regmap, ADAU17X1_CONVERTER0,
518*4882a593Smuzhiyun ADAU17X1_CONVERTER0_CONVSR_MASK, div);
519*4882a593Smuzhiyun if (adau17x1_has_dsp(adau)) {
520*4882a593Smuzhiyun regmap_write(adau->regmap, ADAU17X1_SERIAL_SAMPLING_RATE, div);
521*4882a593Smuzhiyun regmap_write(adau->regmap, ADAU17X1_DSP_SAMPLING_RATE, dsp_div);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (adau->sigmadsp) {
525*4882a593Smuzhiyun ret = adau17x1_setup_firmware(component, params_rate(params));
526*4882a593Smuzhiyun if (ret < 0)
527*4882a593Smuzhiyun return ret;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (adau->dai_fmt != SND_SOC_DAIFMT_RIGHT_J)
531*4882a593Smuzhiyun return 0;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun switch (params_width(params)) {
534*4882a593Smuzhiyun case 16:
535*4882a593Smuzhiyun val = ADAU17X1_SERIAL_PORT1_DELAY16;
536*4882a593Smuzhiyun break;
537*4882a593Smuzhiyun case 24:
538*4882a593Smuzhiyun val = ADAU17X1_SERIAL_PORT1_DELAY8;
539*4882a593Smuzhiyun break;
540*4882a593Smuzhiyun case 32:
541*4882a593Smuzhiyun val = ADAU17X1_SERIAL_PORT1_DELAY0;
542*4882a593Smuzhiyun break;
543*4882a593Smuzhiyun default:
544*4882a593Smuzhiyun return -EINVAL;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return regmap_update_bits(adau->regmap, ADAU17X1_SERIAL_PORT1,
548*4882a593Smuzhiyun ADAU17X1_SERIAL_PORT1_DELAY_MASK, val);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
adau17x1_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)551*4882a593Smuzhiyun static int adau17x1_set_dai_fmt(struct snd_soc_dai *dai,
552*4882a593Smuzhiyun unsigned int fmt)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(dai->component);
555*4882a593Smuzhiyun unsigned int ctrl0, ctrl1;
556*4882a593Smuzhiyun int lrclk_pol;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
559*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
560*4882a593Smuzhiyun ctrl0 = ADAU17X1_SERIAL_PORT0_MASTER;
561*4882a593Smuzhiyun adau->master = true;
562*4882a593Smuzhiyun break;
563*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
564*4882a593Smuzhiyun ctrl0 = 0;
565*4882a593Smuzhiyun adau->master = false;
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun default:
568*4882a593Smuzhiyun return -EINVAL;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
572*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
573*4882a593Smuzhiyun lrclk_pol = 0;
574*4882a593Smuzhiyun ctrl1 = ADAU17X1_SERIAL_PORT1_DELAY1;
575*4882a593Smuzhiyun break;
576*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
577*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
578*4882a593Smuzhiyun lrclk_pol = 1;
579*4882a593Smuzhiyun ctrl1 = ADAU17X1_SERIAL_PORT1_DELAY0;
580*4882a593Smuzhiyun break;
581*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
582*4882a593Smuzhiyun lrclk_pol = 1;
583*4882a593Smuzhiyun ctrl0 |= ADAU17X1_SERIAL_PORT0_PULSE_MODE;
584*4882a593Smuzhiyun ctrl1 = ADAU17X1_SERIAL_PORT1_DELAY1;
585*4882a593Smuzhiyun break;
586*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
587*4882a593Smuzhiyun lrclk_pol = 1;
588*4882a593Smuzhiyun ctrl0 |= ADAU17X1_SERIAL_PORT0_PULSE_MODE;
589*4882a593Smuzhiyun ctrl1 = ADAU17X1_SERIAL_PORT1_DELAY0;
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun default:
592*4882a593Smuzhiyun return -EINVAL;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
596*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
597*4882a593Smuzhiyun break;
598*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
599*4882a593Smuzhiyun ctrl0 |= ADAU17X1_SERIAL_PORT0_BCLK_POL;
600*4882a593Smuzhiyun break;
601*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
602*4882a593Smuzhiyun lrclk_pol = !lrclk_pol;
603*4882a593Smuzhiyun break;
604*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
605*4882a593Smuzhiyun ctrl0 |= ADAU17X1_SERIAL_PORT0_BCLK_POL;
606*4882a593Smuzhiyun lrclk_pol = !lrclk_pol;
607*4882a593Smuzhiyun break;
608*4882a593Smuzhiyun default:
609*4882a593Smuzhiyun return -EINVAL;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if (lrclk_pol)
613*4882a593Smuzhiyun ctrl0 |= ADAU17X1_SERIAL_PORT0_LRCLK_POL;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun regmap_write(adau->regmap, ADAU17X1_SERIAL_PORT0, ctrl0);
616*4882a593Smuzhiyun regmap_write(adau->regmap, ADAU17X1_SERIAL_PORT1, ctrl1);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun adau->dai_fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun return 0;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
adau17x1_set_dai_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)623*4882a593Smuzhiyun static int adau17x1_set_dai_tdm_slot(struct snd_soc_dai *dai,
624*4882a593Smuzhiyun unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(dai->component);
627*4882a593Smuzhiyun unsigned int ser_ctrl0, ser_ctrl1;
628*4882a593Smuzhiyun unsigned int conv_ctrl0, conv_ctrl1;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* I2S mode */
631*4882a593Smuzhiyun if (slots == 0) {
632*4882a593Smuzhiyun slots = 2;
633*4882a593Smuzhiyun rx_mask = 3;
634*4882a593Smuzhiyun tx_mask = 3;
635*4882a593Smuzhiyun slot_width = 32;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun switch (slots) {
639*4882a593Smuzhiyun case 2:
640*4882a593Smuzhiyun ser_ctrl0 = ADAU17X1_SERIAL_PORT0_STEREO;
641*4882a593Smuzhiyun break;
642*4882a593Smuzhiyun case 4:
643*4882a593Smuzhiyun ser_ctrl0 = ADAU17X1_SERIAL_PORT0_TDM4;
644*4882a593Smuzhiyun break;
645*4882a593Smuzhiyun case 8:
646*4882a593Smuzhiyun if (adau->type == ADAU1361)
647*4882a593Smuzhiyun return -EINVAL;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun ser_ctrl0 = ADAU17X1_SERIAL_PORT0_TDM8;
650*4882a593Smuzhiyun break;
651*4882a593Smuzhiyun default:
652*4882a593Smuzhiyun return -EINVAL;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun switch (slot_width * slots) {
656*4882a593Smuzhiyun case 32:
657*4882a593Smuzhiyun if (adau->type == ADAU1761)
658*4882a593Smuzhiyun return -EINVAL;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun ser_ctrl1 = ADAU17X1_SERIAL_PORT1_BCLK32;
661*4882a593Smuzhiyun break;
662*4882a593Smuzhiyun case 64:
663*4882a593Smuzhiyun ser_ctrl1 = ADAU17X1_SERIAL_PORT1_BCLK64;
664*4882a593Smuzhiyun break;
665*4882a593Smuzhiyun case 48:
666*4882a593Smuzhiyun ser_ctrl1 = ADAU17X1_SERIAL_PORT1_BCLK48;
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun case 128:
669*4882a593Smuzhiyun ser_ctrl1 = ADAU17X1_SERIAL_PORT1_BCLK128;
670*4882a593Smuzhiyun break;
671*4882a593Smuzhiyun case 256:
672*4882a593Smuzhiyun if (adau->type == ADAU1361)
673*4882a593Smuzhiyun return -EINVAL;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun ser_ctrl1 = ADAU17X1_SERIAL_PORT1_BCLK256;
676*4882a593Smuzhiyun break;
677*4882a593Smuzhiyun default:
678*4882a593Smuzhiyun return -EINVAL;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun switch (rx_mask) {
682*4882a593Smuzhiyun case 0x03:
683*4882a593Smuzhiyun conv_ctrl1 = ADAU17X1_CONVERTER1_ADC_PAIR(1);
684*4882a593Smuzhiyun adau->tdm_slot[SNDRV_PCM_STREAM_CAPTURE] = 0;
685*4882a593Smuzhiyun break;
686*4882a593Smuzhiyun case 0x0c:
687*4882a593Smuzhiyun conv_ctrl1 = ADAU17X1_CONVERTER1_ADC_PAIR(2);
688*4882a593Smuzhiyun adau->tdm_slot[SNDRV_PCM_STREAM_CAPTURE] = 1;
689*4882a593Smuzhiyun break;
690*4882a593Smuzhiyun case 0x30:
691*4882a593Smuzhiyun conv_ctrl1 = ADAU17X1_CONVERTER1_ADC_PAIR(3);
692*4882a593Smuzhiyun adau->tdm_slot[SNDRV_PCM_STREAM_CAPTURE] = 2;
693*4882a593Smuzhiyun break;
694*4882a593Smuzhiyun case 0xc0:
695*4882a593Smuzhiyun conv_ctrl1 = ADAU17X1_CONVERTER1_ADC_PAIR(4);
696*4882a593Smuzhiyun adau->tdm_slot[SNDRV_PCM_STREAM_CAPTURE] = 3;
697*4882a593Smuzhiyun break;
698*4882a593Smuzhiyun default:
699*4882a593Smuzhiyun return -EINVAL;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun switch (tx_mask) {
703*4882a593Smuzhiyun case 0x03:
704*4882a593Smuzhiyun conv_ctrl0 = ADAU17X1_CONVERTER0_DAC_PAIR(1);
705*4882a593Smuzhiyun adau->tdm_slot[SNDRV_PCM_STREAM_PLAYBACK] = 0;
706*4882a593Smuzhiyun break;
707*4882a593Smuzhiyun case 0x0c:
708*4882a593Smuzhiyun conv_ctrl0 = ADAU17X1_CONVERTER0_DAC_PAIR(2);
709*4882a593Smuzhiyun adau->tdm_slot[SNDRV_PCM_STREAM_PLAYBACK] = 1;
710*4882a593Smuzhiyun break;
711*4882a593Smuzhiyun case 0x30:
712*4882a593Smuzhiyun conv_ctrl0 = ADAU17X1_CONVERTER0_DAC_PAIR(3);
713*4882a593Smuzhiyun adau->tdm_slot[SNDRV_PCM_STREAM_PLAYBACK] = 2;
714*4882a593Smuzhiyun break;
715*4882a593Smuzhiyun case 0xc0:
716*4882a593Smuzhiyun conv_ctrl0 = ADAU17X1_CONVERTER0_DAC_PAIR(4);
717*4882a593Smuzhiyun adau->tdm_slot[SNDRV_PCM_STREAM_PLAYBACK] = 3;
718*4882a593Smuzhiyun break;
719*4882a593Smuzhiyun default:
720*4882a593Smuzhiyun return -EINVAL;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun regmap_update_bits(adau->regmap, ADAU17X1_CONVERTER0,
724*4882a593Smuzhiyun ADAU17X1_CONVERTER0_DAC_PAIR_MASK, conv_ctrl0);
725*4882a593Smuzhiyun regmap_update_bits(adau->regmap, ADAU17X1_CONVERTER1,
726*4882a593Smuzhiyun ADAU17X1_CONVERTER1_ADC_PAIR_MASK, conv_ctrl1);
727*4882a593Smuzhiyun regmap_update_bits(adau->regmap, ADAU17X1_SERIAL_PORT0,
728*4882a593Smuzhiyun ADAU17X1_SERIAL_PORT0_TDM_MASK, ser_ctrl0);
729*4882a593Smuzhiyun regmap_update_bits(adau->regmap, ADAU17X1_SERIAL_PORT1,
730*4882a593Smuzhiyun ADAU17X1_SERIAL_PORT1_BCLK_MASK, ser_ctrl1);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun if (!adau17x1_has_dsp(adau))
733*4882a593Smuzhiyun return 0;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun if (adau->dsp_bypass[SNDRV_PCM_STREAM_PLAYBACK]) {
736*4882a593Smuzhiyun regmap_write(adau->regmap, ADAU17X1_SERIAL_INPUT_ROUTE,
737*4882a593Smuzhiyun (adau->tdm_slot[SNDRV_PCM_STREAM_PLAYBACK] * 2) + 1);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun if (adau->dsp_bypass[SNDRV_PCM_STREAM_CAPTURE]) {
741*4882a593Smuzhiyun regmap_write(adau->regmap, ADAU17X1_SERIAL_OUTPUT_ROUTE,
742*4882a593Smuzhiyun (adau->tdm_slot[SNDRV_PCM_STREAM_CAPTURE] * 2) + 1);
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
adau17x1_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)748*4882a593Smuzhiyun static int adau17x1_startup(struct snd_pcm_substream *substream,
749*4882a593Smuzhiyun struct snd_soc_dai *dai)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(dai->component);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (adau->sigmadsp)
754*4882a593Smuzhiyun return sigmadsp_restrict_params(adau->sigmadsp, substream);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun return 0;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun const struct snd_soc_dai_ops adau17x1_dai_ops = {
760*4882a593Smuzhiyun .hw_params = adau17x1_hw_params,
761*4882a593Smuzhiyun .set_sysclk = adau17x1_set_dai_sysclk,
762*4882a593Smuzhiyun .set_fmt = adau17x1_set_dai_fmt,
763*4882a593Smuzhiyun .set_pll = adau17x1_set_dai_pll,
764*4882a593Smuzhiyun .set_tdm_slot = adau17x1_set_dai_tdm_slot,
765*4882a593Smuzhiyun .startup = adau17x1_startup,
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adau17x1_dai_ops);
768*4882a593Smuzhiyun
adau17x1_set_micbias_voltage(struct snd_soc_component * component,enum adau17x1_micbias_voltage micbias)769*4882a593Smuzhiyun int adau17x1_set_micbias_voltage(struct snd_soc_component *component,
770*4882a593Smuzhiyun enum adau17x1_micbias_voltage micbias)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(component);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun switch (micbias) {
775*4882a593Smuzhiyun case ADAU17X1_MICBIAS_0_90_AVDD:
776*4882a593Smuzhiyun case ADAU17X1_MICBIAS_0_65_AVDD:
777*4882a593Smuzhiyun break;
778*4882a593Smuzhiyun default:
779*4882a593Smuzhiyun return -EINVAL;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun return regmap_write(adau->regmap, ADAU17X1_MICBIAS, micbias << 2);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adau17x1_set_micbias_voltage);
785*4882a593Smuzhiyun
adau17x1_precious_register(struct device * dev,unsigned int reg)786*4882a593Smuzhiyun bool adau17x1_precious_register(struct device *dev, unsigned int reg)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun /* SigmaDSP parameter memory */
789*4882a593Smuzhiyun if (reg < 0x400)
790*4882a593Smuzhiyun return true;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun return false;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adau17x1_precious_register);
795*4882a593Smuzhiyun
adau17x1_readable_register(struct device * dev,unsigned int reg)796*4882a593Smuzhiyun bool adau17x1_readable_register(struct device *dev, unsigned int reg)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun /* SigmaDSP parameter memory */
799*4882a593Smuzhiyun if (reg < 0x400)
800*4882a593Smuzhiyun return true;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun switch (reg) {
803*4882a593Smuzhiyun case ADAU17X1_CLOCK_CONTROL:
804*4882a593Smuzhiyun case ADAU17X1_PLL_CONTROL:
805*4882a593Smuzhiyun case ADAU17X1_REC_POWER_MGMT:
806*4882a593Smuzhiyun case ADAU17X1_MICBIAS:
807*4882a593Smuzhiyun case ADAU17X1_SERIAL_PORT0:
808*4882a593Smuzhiyun case ADAU17X1_SERIAL_PORT1:
809*4882a593Smuzhiyun case ADAU17X1_CONVERTER0:
810*4882a593Smuzhiyun case ADAU17X1_CONVERTER1:
811*4882a593Smuzhiyun case ADAU17X1_LEFT_INPUT_DIGITAL_VOL:
812*4882a593Smuzhiyun case ADAU17X1_RIGHT_INPUT_DIGITAL_VOL:
813*4882a593Smuzhiyun case ADAU17X1_ADC_CONTROL:
814*4882a593Smuzhiyun case ADAU17X1_PLAY_POWER_MGMT:
815*4882a593Smuzhiyun case ADAU17X1_DAC_CONTROL0:
816*4882a593Smuzhiyun case ADAU17X1_DAC_CONTROL1:
817*4882a593Smuzhiyun case ADAU17X1_DAC_CONTROL2:
818*4882a593Smuzhiyun case ADAU17X1_SERIAL_PORT_PAD:
819*4882a593Smuzhiyun case ADAU17X1_CONTROL_PORT_PAD0:
820*4882a593Smuzhiyun case ADAU17X1_CONTROL_PORT_PAD1:
821*4882a593Smuzhiyun case ADAU17X1_DSP_SAMPLING_RATE:
822*4882a593Smuzhiyun case ADAU17X1_SERIAL_INPUT_ROUTE:
823*4882a593Smuzhiyun case ADAU17X1_SERIAL_OUTPUT_ROUTE:
824*4882a593Smuzhiyun case ADAU17X1_DSP_ENABLE:
825*4882a593Smuzhiyun case ADAU17X1_DSP_RUN:
826*4882a593Smuzhiyun case ADAU17X1_SERIAL_SAMPLING_RATE:
827*4882a593Smuzhiyun return true;
828*4882a593Smuzhiyun default:
829*4882a593Smuzhiyun break;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun return false;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adau17x1_readable_register);
834*4882a593Smuzhiyun
adau17x1_volatile_register(struct device * dev,unsigned int reg)835*4882a593Smuzhiyun bool adau17x1_volatile_register(struct device *dev, unsigned int reg)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun /* SigmaDSP parameter and program memory */
838*4882a593Smuzhiyun if (reg < 0x4000)
839*4882a593Smuzhiyun return true;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun switch (reg) {
842*4882a593Smuzhiyun /* The PLL register is 6 bytes long */
843*4882a593Smuzhiyun case ADAU17X1_PLL_CONTROL:
844*4882a593Smuzhiyun case ADAU17X1_PLL_CONTROL + 1:
845*4882a593Smuzhiyun case ADAU17X1_PLL_CONTROL + 2:
846*4882a593Smuzhiyun case ADAU17X1_PLL_CONTROL + 3:
847*4882a593Smuzhiyun case ADAU17X1_PLL_CONTROL + 4:
848*4882a593Smuzhiyun case ADAU17X1_PLL_CONTROL + 5:
849*4882a593Smuzhiyun return true;
850*4882a593Smuzhiyun default:
851*4882a593Smuzhiyun break;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun return false;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adau17x1_volatile_register);
857*4882a593Smuzhiyun
adau17x1_setup_firmware(struct snd_soc_component * component,unsigned int rate)858*4882a593Smuzhiyun static int adau17x1_setup_firmware(struct snd_soc_component *component,
859*4882a593Smuzhiyun unsigned int rate)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun int ret;
862*4882a593Smuzhiyun int dspsr, dsp_run;
863*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(component);
864*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* Check if sample rate is the same as before. If it is there is no
867*4882a593Smuzhiyun * point in performing the below steps as the call to
868*4882a593Smuzhiyun * sigmadsp_setup(...) will return directly when it finds the sample
869*4882a593Smuzhiyun * rate to be the same as before. By checking this we can prevent an
870*4882a593Smuzhiyun * audiable popping noise which occours when toggling DSP_RUN.
871*4882a593Smuzhiyun */
872*4882a593Smuzhiyun if (adau->sigmadsp->current_samplerate == rate)
873*4882a593Smuzhiyun return 0;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun snd_soc_dapm_mutex_lock(dapm);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun ret = regmap_read(adau->regmap, ADAU17X1_DSP_SAMPLING_RATE, &dspsr);
878*4882a593Smuzhiyun if (ret)
879*4882a593Smuzhiyun goto err;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun ret = regmap_read(adau->regmap, ADAU17X1_DSP_RUN, &dsp_run);
882*4882a593Smuzhiyun if (ret)
883*4882a593Smuzhiyun goto err;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun regmap_write(adau->regmap, ADAU17X1_DSP_ENABLE, 1);
886*4882a593Smuzhiyun regmap_write(adau->regmap, ADAU17X1_DSP_SAMPLING_RATE, 0xf);
887*4882a593Smuzhiyun regmap_write(adau->regmap, ADAU17X1_DSP_RUN, 0);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun ret = sigmadsp_setup(adau->sigmadsp, rate);
890*4882a593Smuzhiyun if (ret) {
891*4882a593Smuzhiyun regmap_write(adau->regmap, ADAU17X1_DSP_ENABLE, 0);
892*4882a593Smuzhiyun goto err;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun regmap_write(adau->regmap, ADAU17X1_DSP_SAMPLING_RATE, dspsr);
895*4882a593Smuzhiyun regmap_write(adau->regmap, ADAU17X1_DSP_RUN, dsp_run);
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun err:
898*4882a593Smuzhiyun snd_soc_dapm_mutex_unlock(dapm);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun return ret;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
adau17x1_add_widgets(struct snd_soc_component * component)903*4882a593Smuzhiyun int adau17x1_add_widgets(struct snd_soc_component *component)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
906*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(component);
907*4882a593Smuzhiyun int ret;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun ret = snd_soc_add_component_controls(component, adau17x1_controls,
910*4882a593Smuzhiyun ARRAY_SIZE(adau17x1_controls));
911*4882a593Smuzhiyun if (ret)
912*4882a593Smuzhiyun return ret;
913*4882a593Smuzhiyun ret = snd_soc_dapm_new_controls(dapm, adau17x1_dapm_widgets,
914*4882a593Smuzhiyun ARRAY_SIZE(adau17x1_dapm_widgets));
915*4882a593Smuzhiyun if (ret)
916*4882a593Smuzhiyun return ret;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun if (adau17x1_has_dsp(adau)) {
919*4882a593Smuzhiyun ret = snd_soc_dapm_new_controls(dapm, adau17x1_dsp_dapm_widgets,
920*4882a593Smuzhiyun ARRAY_SIZE(adau17x1_dsp_dapm_widgets));
921*4882a593Smuzhiyun if (ret)
922*4882a593Smuzhiyun return ret;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun if (!adau->sigmadsp)
925*4882a593Smuzhiyun return 0;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun ret = sigmadsp_attach(adau->sigmadsp, component);
928*4882a593Smuzhiyun if (ret) {
929*4882a593Smuzhiyun dev_err(component->dev, "Failed to attach firmware: %d\n",
930*4882a593Smuzhiyun ret);
931*4882a593Smuzhiyun return ret;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun return 0;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adau17x1_add_widgets);
938*4882a593Smuzhiyun
adau17x1_add_routes(struct snd_soc_component * component)939*4882a593Smuzhiyun int adau17x1_add_routes(struct snd_soc_component *component)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
942*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(component);
943*4882a593Smuzhiyun int ret;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun ret = snd_soc_dapm_add_routes(dapm, adau17x1_dapm_routes,
946*4882a593Smuzhiyun ARRAY_SIZE(adau17x1_dapm_routes));
947*4882a593Smuzhiyun if (ret)
948*4882a593Smuzhiyun return ret;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun if (adau17x1_has_dsp(adau)) {
951*4882a593Smuzhiyun ret = snd_soc_dapm_add_routes(dapm, adau17x1_dsp_dapm_routes,
952*4882a593Smuzhiyun ARRAY_SIZE(adau17x1_dsp_dapm_routes));
953*4882a593Smuzhiyun } else {
954*4882a593Smuzhiyun ret = snd_soc_dapm_add_routes(dapm, adau17x1_no_dsp_dapm_routes,
955*4882a593Smuzhiyun ARRAY_SIZE(adau17x1_no_dsp_dapm_routes));
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun if (adau->clk_src != ADAU17X1_CLK_SRC_MCLK)
959*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, &adau17x1_dapm_pll_route, 1);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun return ret;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adau17x1_add_routes);
964*4882a593Smuzhiyun
adau17x1_resume(struct snd_soc_component * component)965*4882a593Smuzhiyun int adau17x1_resume(struct snd_soc_component *component)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun struct adau *adau = snd_soc_component_get_drvdata(component);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun if (adau->switch_mode)
970*4882a593Smuzhiyun adau->switch_mode(component->dev);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun regcache_sync(adau->regmap);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun return 0;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adau17x1_resume);
977*4882a593Smuzhiyun
adau17x1_safeload(struct sigmadsp * sigmadsp,unsigned int addr,const uint8_t bytes[],size_t len)978*4882a593Smuzhiyun static int adau17x1_safeload(struct sigmadsp *sigmadsp, unsigned int addr,
979*4882a593Smuzhiyun const uint8_t bytes[], size_t len)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun uint8_t buf[ADAU17X1_WORD_SIZE];
982*4882a593Smuzhiyun uint8_t data[ADAU17X1_SAFELOAD_DATA_SIZE];
983*4882a593Smuzhiyun unsigned int addr_offset;
984*4882a593Smuzhiyun unsigned int nbr_words;
985*4882a593Smuzhiyun int ret;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun /* write data to safeload addresses. Check if len is not a multiple of
988*4882a593Smuzhiyun * 4 bytes, if so we need to zero pad.
989*4882a593Smuzhiyun */
990*4882a593Smuzhiyun nbr_words = len / ADAU17X1_WORD_SIZE;
991*4882a593Smuzhiyun if ((len - nbr_words * ADAU17X1_WORD_SIZE) == 0) {
992*4882a593Smuzhiyun ret = regmap_raw_write(sigmadsp->control_data,
993*4882a593Smuzhiyun ADAU17X1_SAFELOAD_DATA, bytes, len);
994*4882a593Smuzhiyun } else {
995*4882a593Smuzhiyun nbr_words++;
996*4882a593Smuzhiyun memset(data, 0, ADAU17X1_SAFELOAD_DATA_SIZE);
997*4882a593Smuzhiyun memcpy(data, bytes, len);
998*4882a593Smuzhiyun ret = regmap_raw_write(sigmadsp->control_data,
999*4882a593Smuzhiyun ADAU17X1_SAFELOAD_DATA, data,
1000*4882a593Smuzhiyun nbr_words * ADAU17X1_WORD_SIZE);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun if (ret < 0)
1004*4882a593Smuzhiyun return ret;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /* Write target address, target address is offset by 1 */
1007*4882a593Smuzhiyun addr_offset = addr - 1;
1008*4882a593Smuzhiyun put_unaligned_be32(addr_offset, buf);
1009*4882a593Smuzhiyun ret = regmap_raw_write(sigmadsp->control_data,
1010*4882a593Smuzhiyun ADAU17X1_SAFELOAD_TARGET_ADDRESS, buf, ADAU17X1_WORD_SIZE);
1011*4882a593Smuzhiyun if (ret < 0)
1012*4882a593Smuzhiyun return ret;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /* write nbr of words to trigger address */
1015*4882a593Smuzhiyun put_unaligned_be32(nbr_words, buf);
1016*4882a593Smuzhiyun ret = regmap_raw_write(sigmadsp->control_data,
1017*4882a593Smuzhiyun ADAU17X1_SAFELOAD_TRIGGER, buf, ADAU17X1_WORD_SIZE);
1018*4882a593Smuzhiyun if (ret < 0)
1019*4882a593Smuzhiyun return ret;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun return 0;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun static const struct sigmadsp_ops adau17x1_sigmadsp_ops = {
1025*4882a593Smuzhiyun .safeload = adau17x1_safeload,
1026*4882a593Smuzhiyun };
1027*4882a593Smuzhiyun
adau17x1_probe(struct device * dev,struct regmap * regmap,enum adau17x1_type type,void (* switch_mode)(struct device * dev),const char * firmware_name)1028*4882a593Smuzhiyun int adau17x1_probe(struct device *dev, struct regmap *regmap,
1029*4882a593Smuzhiyun enum adau17x1_type type, void (*switch_mode)(struct device *dev),
1030*4882a593Smuzhiyun const char *firmware_name)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun struct adau *adau;
1033*4882a593Smuzhiyun int ret;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun if (IS_ERR(regmap))
1036*4882a593Smuzhiyun return PTR_ERR(regmap);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun adau = devm_kzalloc(dev, sizeof(*adau), GFP_KERNEL);
1039*4882a593Smuzhiyun if (!adau)
1040*4882a593Smuzhiyun return -ENOMEM;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun adau->mclk = devm_clk_get(dev, "mclk");
1043*4882a593Smuzhiyun if (IS_ERR(adau->mclk)) {
1044*4882a593Smuzhiyun if (PTR_ERR(adau->mclk) != -ENOENT)
1045*4882a593Smuzhiyun return PTR_ERR(adau->mclk);
1046*4882a593Smuzhiyun /* Clock is optional (for the driver) */
1047*4882a593Smuzhiyun adau->mclk = NULL;
1048*4882a593Smuzhiyun } else if (adau->mclk) {
1049*4882a593Smuzhiyun adau->clk_src = ADAU17X1_CLK_SRC_PLL_AUTO;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /*
1052*4882a593Smuzhiyun * Any valid PLL output rate will work at this point, use one
1053*4882a593Smuzhiyun * that is likely to be chosen later as well. The register will
1054*4882a593Smuzhiyun * be written when the PLL is powered up for the first time.
1055*4882a593Smuzhiyun */
1056*4882a593Smuzhiyun ret = adau_calc_pll_cfg(clk_get_rate(adau->mclk), 48000 * 1024,
1057*4882a593Smuzhiyun adau->pll_regs);
1058*4882a593Smuzhiyun if (ret < 0)
1059*4882a593Smuzhiyun return ret;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun ret = clk_prepare_enable(adau->mclk);
1062*4882a593Smuzhiyun if (ret)
1063*4882a593Smuzhiyun return ret;
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun adau->regmap = regmap;
1067*4882a593Smuzhiyun adau->switch_mode = switch_mode;
1068*4882a593Smuzhiyun adau->type = type;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun dev_set_drvdata(dev, adau);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (firmware_name) {
1073*4882a593Smuzhiyun if (adau17x1_has_safeload(adau)) {
1074*4882a593Smuzhiyun adau->sigmadsp = devm_sigmadsp_init_regmap(dev, regmap,
1075*4882a593Smuzhiyun &adau17x1_sigmadsp_ops, firmware_name);
1076*4882a593Smuzhiyun } else {
1077*4882a593Smuzhiyun adau->sigmadsp = devm_sigmadsp_init_regmap(dev, regmap,
1078*4882a593Smuzhiyun NULL, firmware_name);
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun if (IS_ERR(adau->sigmadsp)) {
1081*4882a593Smuzhiyun dev_warn(dev, "Could not find firmware file: %ld\n",
1082*4882a593Smuzhiyun PTR_ERR(adau->sigmadsp));
1083*4882a593Smuzhiyun adau->sigmadsp = NULL;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun if (switch_mode)
1088*4882a593Smuzhiyun switch_mode(dev);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun return 0;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adau17x1_probe);
1093*4882a593Smuzhiyun
adau17x1_remove(struct device * dev)1094*4882a593Smuzhiyun void adau17x1_remove(struct device *dev)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun struct adau *adau = dev_get_drvdata(dev);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (adau->mclk)
1099*4882a593Smuzhiyun clk_disable_unprepare(adau->mclk);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(adau17x1_remove);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC ADAU1X61/ADAU1X81 common code");
1104*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
1105*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1106