1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for ADAU1701 SigmaDSP processor
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011 Analog Devices Inc.
6*4882a593Smuzhiyun * Author: Lars-Peter Clausen <lars@metafoo.de>
7*4882a593Smuzhiyun * based on an inital version by Cliff Cai <cliff.cai@analog.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/i2c.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_gpio.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <sound/core.h>
21*4882a593Smuzhiyun #include <sound/pcm.h>
22*4882a593Smuzhiyun #include <sound/pcm_params.h>
23*4882a593Smuzhiyun #include <sound/soc.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <asm/unaligned.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "sigmadsp.h"
28*4882a593Smuzhiyun #include "adau1701.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define ADAU1701_SAFELOAD_DATA(i) (0x0810 + (i))
31*4882a593Smuzhiyun #define ADAU1701_SAFELOAD_ADDR(i) (0x0815 + (i))
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define ADAU1701_DSPCTRL 0x081c
34*4882a593Smuzhiyun #define ADAU1701_SEROCTL 0x081e
35*4882a593Smuzhiyun #define ADAU1701_SERICTL 0x081f
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define ADAU1701_AUXNPOW 0x0822
38*4882a593Smuzhiyun #define ADAU1701_PINCONF_0 0x0820
39*4882a593Smuzhiyun #define ADAU1701_PINCONF_1 0x0821
40*4882a593Smuzhiyun #define ADAU1701_AUXNPOW 0x0822
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define ADAU1701_OSCIPOW 0x0826
43*4882a593Smuzhiyun #define ADAU1701_DACSET 0x0827
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define ADAU1701_MAX_REGISTER 0x0828
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define ADAU1701_DSPCTRL_CR (1 << 2)
48*4882a593Smuzhiyun #define ADAU1701_DSPCTRL_DAM (1 << 3)
49*4882a593Smuzhiyun #define ADAU1701_DSPCTRL_ADM (1 << 4)
50*4882a593Smuzhiyun #define ADAU1701_DSPCTRL_IST (1 << 5)
51*4882a593Smuzhiyun #define ADAU1701_DSPCTRL_SR_48 0x00
52*4882a593Smuzhiyun #define ADAU1701_DSPCTRL_SR_96 0x01
53*4882a593Smuzhiyun #define ADAU1701_DSPCTRL_SR_192 0x02
54*4882a593Smuzhiyun #define ADAU1701_DSPCTRL_SR_MASK 0x03
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define ADAU1701_SEROCTL_INV_LRCLK 0x2000
57*4882a593Smuzhiyun #define ADAU1701_SEROCTL_INV_BCLK 0x1000
58*4882a593Smuzhiyun #define ADAU1701_SEROCTL_MASTER 0x0800
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define ADAU1701_SEROCTL_OBF16 0x0000
61*4882a593Smuzhiyun #define ADAU1701_SEROCTL_OBF8 0x0200
62*4882a593Smuzhiyun #define ADAU1701_SEROCTL_OBF4 0x0400
63*4882a593Smuzhiyun #define ADAU1701_SEROCTL_OBF2 0x0600
64*4882a593Smuzhiyun #define ADAU1701_SEROCTL_OBF_MASK 0x0600
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define ADAU1701_SEROCTL_OLF1024 0x0000
67*4882a593Smuzhiyun #define ADAU1701_SEROCTL_OLF512 0x0080
68*4882a593Smuzhiyun #define ADAU1701_SEROCTL_OLF256 0x0100
69*4882a593Smuzhiyun #define ADAU1701_SEROCTL_OLF_MASK 0x0180
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define ADAU1701_SEROCTL_MSB_DEALY1 0x0000
72*4882a593Smuzhiyun #define ADAU1701_SEROCTL_MSB_DEALY0 0x0004
73*4882a593Smuzhiyun #define ADAU1701_SEROCTL_MSB_DEALY8 0x0008
74*4882a593Smuzhiyun #define ADAU1701_SEROCTL_MSB_DEALY12 0x000c
75*4882a593Smuzhiyun #define ADAU1701_SEROCTL_MSB_DEALY16 0x0010
76*4882a593Smuzhiyun #define ADAU1701_SEROCTL_MSB_DEALY_MASK 0x001c
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define ADAU1701_SEROCTL_WORD_LEN_24 0x0000
79*4882a593Smuzhiyun #define ADAU1701_SEROCTL_WORD_LEN_20 0x0001
80*4882a593Smuzhiyun #define ADAU1701_SEROCTL_WORD_LEN_16 0x0002
81*4882a593Smuzhiyun #define ADAU1701_SEROCTL_WORD_LEN_MASK 0x0003
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define ADAU1701_AUXNPOW_VBPD 0x40
84*4882a593Smuzhiyun #define ADAU1701_AUXNPOW_VRPD 0x20
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define ADAU1701_SERICTL_I2S 0
87*4882a593Smuzhiyun #define ADAU1701_SERICTL_LEFTJ 1
88*4882a593Smuzhiyun #define ADAU1701_SERICTL_TDM 2
89*4882a593Smuzhiyun #define ADAU1701_SERICTL_RIGHTJ_24 3
90*4882a593Smuzhiyun #define ADAU1701_SERICTL_RIGHTJ_20 4
91*4882a593Smuzhiyun #define ADAU1701_SERICTL_RIGHTJ_18 5
92*4882a593Smuzhiyun #define ADAU1701_SERICTL_RIGHTJ_16 6
93*4882a593Smuzhiyun #define ADAU1701_SERICTL_MODE_MASK 7
94*4882a593Smuzhiyun #define ADAU1701_SERICTL_INV_BCLK BIT(3)
95*4882a593Smuzhiyun #define ADAU1701_SERICTL_INV_LRCLK BIT(4)
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define ADAU1701_OSCIPOW_OPD 0x04
98*4882a593Smuzhiyun #define ADAU1701_DACSET_DACINIT 1
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define ADAU1707_CLKDIV_UNSET (-1U)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define ADAU1701_FIRMWARE "adau1701.bin"
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const char * const supply_names[] = {
105*4882a593Smuzhiyun "dvdd", "avdd"
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct adau1701 {
109*4882a593Smuzhiyun int gpio_nreset;
110*4882a593Smuzhiyun int gpio_pll_mode[2];
111*4882a593Smuzhiyun unsigned int dai_fmt;
112*4882a593Smuzhiyun unsigned int pll_clkdiv;
113*4882a593Smuzhiyun unsigned int sysclk;
114*4882a593Smuzhiyun struct regmap *regmap;
115*4882a593Smuzhiyun struct i2c_client *client;
116*4882a593Smuzhiyun u8 pin_config[12];
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun struct sigmadsp *sigmadsp;
119*4882a593Smuzhiyun struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const struct snd_kcontrol_new adau1701_controls[] = {
123*4882a593Smuzhiyun SOC_SINGLE("Master Capture Switch", ADAU1701_DSPCTRL, 4, 1, 0),
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static const struct snd_soc_dapm_widget adau1701_dapm_widgets[] = {
127*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC0", "Playback", ADAU1701_AUXNPOW, 3, 1),
128*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC1", "Playback", ADAU1701_AUXNPOW, 2, 1),
129*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC2", "Playback", ADAU1701_AUXNPOW, 1, 1),
130*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC3", "Playback", ADAU1701_AUXNPOW, 0, 1),
131*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC", "Capture", ADAU1701_AUXNPOW, 7, 1),
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT0"),
134*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT1"),
135*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT2"),
136*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT3"),
137*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN0"),
138*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1"),
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static const struct snd_soc_dapm_route adau1701_dapm_routes[] = {
142*4882a593Smuzhiyun { "OUT0", NULL, "DAC0" },
143*4882a593Smuzhiyun { "OUT1", NULL, "DAC1" },
144*4882a593Smuzhiyun { "OUT2", NULL, "DAC2" },
145*4882a593Smuzhiyun { "OUT3", NULL, "DAC3" },
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun { "ADC", NULL, "IN0" },
148*4882a593Smuzhiyun { "ADC", NULL, "IN1" },
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
adau1701_register_size(struct device * dev,unsigned int reg)151*4882a593Smuzhiyun static unsigned int adau1701_register_size(struct device *dev,
152*4882a593Smuzhiyun unsigned int reg)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun switch (reg) {
155*4882a593Smuzhiyun case ADAU1701_PINCONF_0:
156*4882a593Smuzhiyun case ADAU1701_PINCONF_1:
157*4882a593Smuzhiyun return 3;
158*4882a593Smuzhiyun case ADAU1701_DSPCTRL:
159*4882a593Smuzhiyun case ADAU1701_SEROCTL:
160*4882a593Smuzhiyun case ADAU1701_AUXNPOW:
161*4882a593Smuzhiyun case ADAU1701_OSCIPOW:
162*4882a593Smuzhiyun case ADAU1701_DACSET:
163*4882a593Smuzhiyun return 2;
164*4882a593Smuzhiyun case ADAU1701_SERICTL:
165*4882a593Smuzhiyun return 1;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun dev_err(dev, "Unsupported register address: %d\n", reg);
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
adau1701_volatile_reg(struct device * dev,unsigned int reg)172*4882a593Smuzhiyun static bool adau1701_volatile_reg(struct device *dev, unsigned int reg)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun switch (reg) {
175*4882a593Smuzhiyun case ADAU1701_DACSET:
176*4882a593Smuzhiyun case ADAU1701_DSPCTRL:
177*4882a593Smuzhiyun return true;
178*4882a593Smuzhiyun default:
179*4882a593Smuzhiyun return false;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
adau1701_reg_write(void * context,unsigned int reg,unsigned int value)183*4882a593Smuzhiyun static int adau1701_reg_write(void *context, unsigned int reg,
184*4882a593Smuzhiyun unsigned int value)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct i2c_client *client = context;
187*4882a593Smuzhiyun unsigned int i;
188*4882a593Smuzhiyun unsigned int size;
189*4882a593Smuzhiyun uint8_t buf[5];
190*4882a593Smuzhiyun int ret;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun size = adau1701_register_size(&client->dev, reg);
193*4882a593Smuzhiyun if (size == 0)
194*4882a593Smuzhiyun return -EINVAL;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun buf[0] = reg >> 8;
197*4882a593Smuzhiyun buf[1] = reg & 0xff;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun for (i = size + 1; i >= 2; --i) {
200*4882a593Smuzhiyun buf[i] = value;
201*4882a593Smuzhiyun value >>= 8;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun ret = i2c_master_send(client, buf, size + 2);
205*4882a593Smuzhiyun if (ret == size + 2)
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun else if (ret < 0)
208*4882a593Smuzhiyun return ret;
209*4882a593Smuzhiyun else
210*4882a593Smuzhiyun return -EIO;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
adau1701_reg_read(void * context,unsigned int reg,unsigned int * value)213*4882a593Smuzhiyun static int adau1701_reg_read(void *context, unsigned int reg,
214*4882a593Smuzhiyun unsigned int *value)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun int ret;
217*4882a593Smuzhiyun unsigned int i;
218*4882a593Smuzhiyun unsigned int size;
219*4882a593Smuzhiyun uint8_t send_buf[2], recv_buf[3];
220*4882a593Smuzhiyun struct i2c_client *client = context;
221*4882a593Smuzhiyun struct i2c_msg msgs[2];
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun size = adau1701_register_size(&client->dev, reg);
224*4882a593Smuzhiyun if (size == 0)
225*4882a593Smuzhiyun return -EINVAL;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun send_buf[0] = reg >> 8;
228*4882a593Smuzhiyun send_buf[1] = reg & 0xff;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun msgs[0].addr = client->addr;
231*4882a593Smuzhiyun msgs[0].len = sizeof(send_buf);
232*4882a593Smuzhiyun msgs[0].buf = send_buf;
233*4882a593Smuzhiyun msgs[0].flags = 0;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun msgs[1].addr = client->addr;
236*4882a593Smuzhiyun msgs[1].len = size;
237*4882a593Smuzhiyun msgs[1].buf = recv_buf;
238*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
241*4882a593Smuzhiyun if (ret < 0)
242*4882a593Smuzhiyun return ret;
243*4882a593Smuzhiyun else if (ret != ARRAY_SIZE(msgs))
244*4882a593Smuzhiyun return -EIO;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun *value = 0;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun for (i = 0; i < size; i++) {
249*4882a593Smuzhiyun *value <<= 8;
250*4882a593Smuzhiyun *value |= recv_buf[i];
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
adau1701_safeload(struct sigmadsp * sigmadsp,unsigned int addr,const uint8_t bytes[],size_t len)256*4882a593Smuzhiyun static int adau1701_safeload(struct sigmadsp *sigmadsp, unsigned int addr,
257*4882a593Smuzhiyun const uint8_t bytes[], size_t len)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(sigmadsp->dev);
260*4882a593Smuzhiyun struct adau1701 *adau1701 = i2c_get_clientdata(client);
261*4882a593Smuzhiyun unsigned int val;
262*4882a593Smuzhiyun unsigned int i;
263*4882a593Smuzhiyun uint8_t buf[10];
264*4882a593Smuzhiyun int ret;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun ret = regmap_read(adau1701->regmap, ADAU1701_DSPCTRL, &val);
267*4882a593Smuzhiyun if (ret)
268*4882a593Smuzhiyun return ret;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (val & ADAU1701_DSPCTRL_IST)
271*4882a593Smuzhiyun msleep(50);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun for (i = 0; i < len / 4; i++) {
274*4882a593Smuzhiyun put_unaligned_le16(ADAU1701_SAFELOAD_DATA(i), buf);
275*4882a593Smuzhiyun buf[2] = 0x00;
276*4882a593Smuzhiyun memcpy(buf + 3, bytes + i * 4, 4);
277*4882a593Smuzhiyun ret = i2c_master_send(client, buf, 7);
278*4882a593Smuzhiyun if (ret < 0)
279*4882a593Smuzhiyun return ret;
280*4882a593Smuzhiyun else if (ret != 7)
281*4882a593Smuzhiyun return -EIO;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun put_unaligned_le16(ADAU1701_SAFELOAD_ADDR(i), buf);
284*4882a593Smuzhiyun put_unaligned_le16(addr + i, buf + 2);
285*4882a593Smuzhiyun ret = i2c_master_send(client, buf, 4);
286*4882a593Smuzhiyun if (ret < 0)
287*4882a593Smuzhiyun return ret;
288*4882a593Smuzhiyun else if (ret != 4)
289*4882a593Smuzhiyun return -EIO;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return regmap_update_bits(adau1701->regmap, ADAU1701_DSPCTRL,
293*4882a593Smuzhiyun ADAU1701_DSPCTRL_IST, ADAU1701_DSPCTRL_IST);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static const struct sigmadsp_ops adau1701_sigmadsp_ops = {
297*4882a593Smuzhiyun .safeload = adau1701_safeload,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
adau1701_reset(struct snd_soc_component * component,unsigned int clkdiv,unsigned int rate)300*4882a593Smuzhiyun static int adau1701_reset(struct snd_soc_component *component, unsigned int clkdiv,
301*4882a593Smuzhiyun unsigned int rate)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(component);
304*4882a593Smuzhiyun int ret;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun sigmadsp_reset(adau1701->sigmadsp);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (clkdiv != ADAU1707_CLKDIV_UNSET &&
309*4882a593Smuzhiyun gpio_is_valid(adau1701->gpio_pll_mode[0]) &&
310*4882a593Smuzhiyun gpio_is_valid(adau1701->gpio_pll_mode[1])) {
311*4882a593Smuzhiyun switch (clkdiv) {
312*4882a593Smuzhiyun case 64:
313*4882a593Smuzhiyun gpio_set_value_cansleep(adau1701->gpio_pll_mode[0], 0);
314*4882a593Smuzhiyun gpio_set_value_cansleep(adau1701->gpio_pll_mode[1], 0);
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun case 256:
317*4882a593Smuzhiyun gpio_set_value_cansleep(adau1701->gpio_pll_mode[0], 0);
318*4882a593Smuzhiyun gpio_set_value_cansleep(adau1701->gpio_pll_mode[1], 1);
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun case 384:
321*4882a593Smuzhiyun gpio_set_value_cansleep(adau1701->gpio_pll_mode[0], 1);
322*4882a593Smuzhiyun gpio_set_value_cansleep(adau1701->gpio_pll_mode[1], 0);
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun case 0: /* fallback */
325*4882a593Smuzhiyun case 512:
326*4882a593Smuzhiyun gpio_set_value_cansleep(adau1701->gpio_pll_mode[0], 1);
327*4882a593Smuzhiyun gpio_set_value_cansleep(adau1701->gpio_pll_mode[1], 1);
328*4882a593Smuzhiyun break;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun adau1701->pll_clkdiv = clkdiv;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (gpio_is_valid(adau1701->gpio_nreset)) {
335*4882a593Smuzhiyun gpio_set_value_cansleep(adau1701->gpio_nreset, 0);
336*4882a593Smuzhiyun /* minimum reset time is 20ns */
337*4882a593Smuzhiyun udelay(1);
338*4882a593Smuzhiyun gpio_set_value_cansleep(adau1701->gpio_nreset, 1);
339*4882a593Smuzhiyun /* power-up time may be as long as 85ms */
340*4882a593Smuzhiyun mdelay(85);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun * Postpone the firmware download to a point in time when we
345*4882a593Smuzhiyun * know the correct PLL setup
346*4882a593Smuzhiyun */
347*4882a593Smuzhiyun if (clkdiv != ADAU1707_CLKDIV_UNSET) {
348*4882a593Smuzhiyun ret = sigmadsp_setup(adau1701->sigmadsp, rate);
349*4882a593Smuzhiyun if (ret) {
350*4882a593Smuzhiyun dev_warn(component->dev, "Failed to load firmware\n");
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun regmap_write(adau1701->regmap, ADAU1701_DACSET, ADAU1701_DACSET_DACINIT);
356*4882a593Smuzhiyun regmap_write(adau1701->regmap, ADAU1701_DSPCTRL, ADAU1701_DSPCTRL_CR);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun regcache_mark_dirty(adau1701->regmap);
359*4882a593Smuzhiyun regcache_sync(adau1701->regmap);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
adau1701_set_capture_pcm_format(struct snd_soc_component * component,struct snd_pcm_hw_params * params)364*4882a593Smuzhiyun static int adau1701_set_capture_pcm_format(struct snd_soc_component *component,
365*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(component);
368*4882a593Smuzhiyun unsigned int mask = ADAU1701_SEROCTL_WORD_LEN_MASK;
369*4882a593Smuzhiyun unsigned int val;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun switch (params_width(params)) {
372*4882a593Smuzhiyun case 16:
373*4882a593Smuzhiyun val = ADAU1701_SEROCTL_WORD_LEN_16;
374*4882a593Smuzhiyun break;
375*4882a593Smuzhiyun case 20:
376*4882a593Smuzhiyun val = ADAU1701_SEROCTL_WORD_LEN_20;
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun case 24:
379*4882a593Smuzhiyun val = ADAU1701_SEROCTL_WORD_LEN_24;
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun default:
382*4882a593Smuzhiyun return -EINVAL;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (adau1701->dai_fmt == SND_SOC_DAIFMT_RIGHT_J) {
386*4882a593Smuzhiyun switch (params_width(params)) {
387*4882a593Smuzhiyun case 16:
388*4882a593Smuzhiyun val |= ADAU1701_SEROCTL_MSB_DEALY16;
389*4882a593Smuzhiyun break;
390*4882a593Smuzhiyun case 20:
391*4882a593Smuzhiyun val |= ADAU1701_SEROCTL_MSB_DEALY12;
392*4882a593Smuzhiyun break;
393*4882a593Smuzhiyun case 24:
394*4882a593Smuzhiyun val |= ADAU1701_SEROCTL_MSB_DEALY8;
395*4882a593Smuzhiyun break;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun mask |= ADAU1701_SEROCTL_MSB_DEALY_MASK;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun regmap_update_bits(adau1701->regmap, ADAU1701_SEROCTL, mask, val);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
adau1701_set_playback_pcm_format(struct snd_soc_component * component,struct snd_pcm_hw_params * params)405*4882a593Smuzhiyun static int adau1701_set_playback_pcm_format(struct snd_soc_component *component,
406*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(component);
409*4882a593Smuzhiyun unsigned int val;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun if (adau1701->dai_fmt != SND_SOC_DAIFMT_RIGHT_J)
412*4882a593Smuzhiyun return 0;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun switch (params_width(params)) {
415*4882a593Smuzhiyun case 16:
416*4882a593Smuzhiyun val = ADAU1701_SERICTL_RIGHTJ_16;
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun case 20:
419*4882a593Smuzhiyun val = ADAU1701_SERICTL_RIGHTJ_20;
420*4882a593Smuzhiyun break;
421*4882a593Smuzhiyun case 24:
422*4882a593Smuzhiyun val = ADAU1701_SERICTL_RIGHTJ_24;
423*4882a593Smuzhiyun break;
424*4882a593Smuzhiyun default:
425*4882a593Smuzhiyun return -EINVAL;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun regmap_update_bits(adau1701->regmap, ADAU1701_SERICTL,
429*4882a593Smuzhiyun ADAU1701_SERICTL_MODE_MASK, val);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
adau1701_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)434*4882a593Smuzhiyun static int adau1701_hw_params(struct snd_pcm_substream *substream,
435*4882a593Smuzhiyun struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
438*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(component);
439*4882a593Smuzhiyun unsigned int clkdiv = adau1701->sysclk / params_rate(params);
440*4882a593Smuzhiyun unsigned int val;
441*4882a593Smuzhiyun int ret;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /*
444*4882a593Smuzhiyun * If the mclk/lrclk ratio changes, the chip needs updated PLL
445*4882a593Smuzhiyun * mode GPIO settings, and a full reset cycle, including a new
446*4882a593Smuzhiyun * firmware upload.
447*4882a593Smuzhiyun */
448*4882a593Smuzhiyun if (clkdiv != adau1701->pll_clkdiv) {
449*4882a593Smuzhiyun ret = adau1701_reset(component, clkdiv, params_rate(params));
450*4882a593Smuzhiyun if (ret < 0)
451*4882a593Smuzhiyun return ret;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun switch (params_rate(params)) {
455*4882a593Smuzhiyun case 192000:
456*4882a593Smuzhiyun val = ADAU1701_DSPCTRL_SR_192;
457*4882a593Smuzhiyun break;
458*4882a593Smuzhiyun case 96000:
459*4882a593Smuzhiyun val = ADAU1701_DSPCTRL_SR_96;
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun case 48000:
462*4882a593Smuzhiyun val = ADAU1701_DSPCTRL_SR_48;
463*4882a593Smuzhiyun break;
464*4882a593Smuzhiyun default:
465*4882a593Smuzhiyun return -EINVAL;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun regmap_update_bits(adau1701->regmap, ADAU1701_DSPCTRL,
469*4882a593Smuzhiyun ADAU1701_DSPCTRL_SR_MASK, val);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
472*4882a593Smuzhiyun return adau1701_set_playback_pcm_format(component, params);
473*4882a593Smuzhiyun else
474*4882a593Smuzhiyun return adau1701_set_capture_pcm_format(component, params);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
adau1701_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)477*4882a593Smuzhiyun static int adau1701_set_dai_fmt(struct snd_soc_dai *codec_dai,
478*4882a593Smuzhiyun unsigned int fmt)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
481*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(component);
482*4882a593Smuzhiyun unsigned int serictl = 0x00, seroctl = 0x00;
483*4882a593Smuzhiyun bool invert_lrclk;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
486*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
487*4882a593Smuzhiyun /* master, 64-bits per sample, 1 frame per sample */
488*4882a593Smuzhiyun seroctl |= ADAU1701_SEROCTL_MASTER | ADAU1701_SEROCTL_OBF16
489*4882a593Smuzhiyun | ADAU1701_SEROCTL_OLF1024;
490*4882a593Smuzhiyun break;
491*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun default:
494*4882a593Smuzhiyun return -EINVAL;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* clock inversion */
498*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
499*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
500*4882a593Smuzhiyun invert_lrclk = false;
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
503*4882a593Smuzhiyun invert_lrclk = true;
504*4882a593Smuzhiyun break;
505*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
506*4882a593Smuzhiyun invert_lrclk = false;
507*4882a593Smuzhiyun serictl |= ADAU1701_SERICTL_INV_BCLK;
508*4882a593Smuzhiyun seroctl |= ADAU1701_SEROCTL_INV_BCLK;
509*4882a593Smuzhiyun break;
510*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
511*4882a593Smuzhiyun invert_lrclk = true;
512*4882a593Smuzhiyun serictl |= ADAU1701_SERICTL_INV_BCLK;
513*4882a593Smuzhiyun seroctl |= ADAU1701_SEROCTL_INV_BCLK;
514*4882a593Smuzhiyun break;
515*4882a593Smuzhiyun default:
516*4882a593Smuzhiyun return -EINVAL;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
520*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
521*4882a593Smuzhiyun break;
522*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
523*4882a593Smuzhiyun serictl |= ADAU1701_SERICTL_LEFTJ;
524*4882a593Smuzhiyun seroctl |= ADAU1701_SEROCTL_MSB_DEALY0;
525*4882a593Smuzhiyun invert_lrclk = !invert_lrclk;
526*4882a593Smuzhiyun break;
527*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
528*4882a593Smuzhiyun serictl |= ADAU1701_SERICTL_RIGHTJ_24;
529*4882a593Smuzhiyun seroctl |= ADAU1701_SEROCTL_MSB_DEALY8;
530*4882a593Smuzhiyun invert_lrclk = !invert_lrclk;
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun default:
533*4882a593Smuzhiyun return -EINVAL;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if (invert_lrclk) {
537*4882a593Smuzhiyun seroctl |= ADAU1701_SEROCTL_INV_LRCLK;
538*4882a593Smuzhiyun serictl |= ADAU1701_SERICTL_INV_LRCLK;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun adau1701->dai_fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun regmap_write(adau1701->regmap, ADAU1701_SERICTL, serictl);
544*4882a593Smuzhiyun regmap_update_bits(adau1701->regmap, ADAU1701_SEROCTL,
545*4882a593Smuzhiyun ~ADAU1701_SEROCTL_WORD_LEN_MASK, seroctl);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
adau1701_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)550*4882a593Smuzhiyun static int adau1701_set_bias_level(struct snd_soc_component *component,
551*4882a593Smuzhiyun enum snd_soc_bias_level level)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun unsigned int mask = ADAU1701_AUXNPOW_VBPD | ADAU1701_AUXNPOW_VRPD;
554*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(component);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun switch (level) {
557*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
558*4882a593Smuzhiyun break;
559*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
560*4882a593Smuzhiyun break;
561*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
562*4882a593Smuzhiyun /* Enable VREF and VREF buffer */
563*4882a593Smuzhiyun regmap_update_bits(adau1701->regmap,
564*4882a593Smuzhiyun ADAU1701_AUXNPOW, mask, 0x00);
565*4882a593Smuzhiyun break;
566*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
567*4882a593Smuzhiyun /* Disable VREF and VREF buffer */
568*4882a593Smuzhiyun regmap_update_bits(adau1701->regmap,
569*4882a593Smuzhiyun ADAU1701_AUXNPOW, mask, mask);
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun return 0;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
adau1701_mute_stream(struct snd_soc_dai * dai,int mute,int direction)576*4882a593Smuzhiyun static int adau1701_mute_stream(struct snd_soc_dai *dai, int mute, int direction)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
579*4882a593Smuzhiyun unsigned int mask = ADAU1701_DSPCTRL_DAM;
580*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(component);
581*4882a593Smuzhiyun unsigned int val;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (mute)
584*4882a593Smuzhiyun val = 0;
585*4882a593Smuzhiyun else
586*4882a593Smuzhiyun val = mask;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun regmap_update_bits(adau1701->regmap, ADAU1701_DSPCTRL, mask, val);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun return 0;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
adau1701_set_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)593*4882a593Smuzhiyun static int adau1701_set_sysclk(struct snd_soc_component *component, int clk_id,
594*4882a593Smuzhiyun int source, unsigned int freq, int dir)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun unsigned int val;
597*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(component);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun switch (clk_id) {
600*4882a593Smuzhiyun case ADAU1701_CLK_SRC_OSC:
601*4882a593Smuzhiyun val = 0x0;
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun case ADAU1701_CLK_SRC_MCLK:
604*4882a593Smuzhiyun val = ADAU1701_OSCIPOW_OPD;
605*4882a593Smuzhiyun break;
606*4882a593Smuzhiyun default:
607*4882a593Smuzhiyun return -EINVAL;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun regmap_update_bits(adau1701->regmap, ADAU1701_OSCIPOW,
611*4882a593Smuzhiyun ADAU1701_OSCIPOW_OPD, val);
612*4882a593Smuzhiyun adau1701->sysclk = freq;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun return 0;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
adau1701_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)617*4882a593Smuzhiyun static int adau1701_startup(struct snd_pcm_substream *substream,
618*4882a593Smuzhiyun struct snd_soc_dai *dai)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(dai->component);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return sigmadsp_restrict_params(adau1701->sigmadsp, substream);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun #define ADAU1701_RATES (SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 | \
626*4882a593Smuzhiyun SNDRV_PCM_RATE_192000)
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun #define ADAU1701_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
629*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE)
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static const struct snd_soc_dai_ops adau1701_dai_ops = {
632*4882a593Smuzhiyun .set_fmt = adau1701_set_dai_fmt,
633*4882a593Smuzhiyun .hw_params = adau1701_hw_params,
634*4882a593Smuzhiyun .mute_stream = adau1701_mute_stream,
635*4882a593Smuzhiyun .startup = adau1701_startup,
636*4882a593Smuzhiyun .no_capture_mute = 1,
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun static struct snd_soc_dai_driver adau1701_dai = {
640*4882a593Smuzhiyun .name = "adau1701",
641*4882a593Smuzhiyun .playback = {
642*4882a593Smuzhiyun .stream_name = "Playback",
643*4882a593Smuzhiyun .channels_min = 2,
644*4882a593Smuzhiyun .channels_max = 8,
645*4882a593Smuzhiyun .rates = ADAU1701_RATES,
646*4882a593Smuzhiyun .formats = ADAU1701_FORMATS,
647*4882a593Smuzhiyun },
648*4882a593Smuzhiyun .capture = {
649*4882a593Smuzhiyun .stream_name = "Capture",
650*4882a593Smuzhiyun .channels_min = 2,
651*4882a593Smuzhiyun .channels_max = 8,
652*4882a593Smuzhiyun .rates = ADAU1701_RATES,
653*4882a593Smuzhiyun .formats = ADAU1701_FORMATS,
654*4882a593Smuzhiyun },
655*4882a593Smuzhiyun .ops = &adau1701_dai_ops,
656*4882a593Smuzhiyun .symmetric_rates = 1,
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun #ifdef CONFIG_OF
660*4882a593Smuzhiyun static const struct of_device_id adau1701_dt_ids[] = {
661*4882a593Smuzhiyun { .compatible = "adi,adau1701", },
662*4882a593Smuzhiyun { }
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, adau1701_dt_ids);
665*4882a593Smuzhiyun #endif
666*4882a593Smuzhiyun
adau1701_probe(struct snd_soc_component * component)667*4882a593Smuzhiyun static int adau1701_probe(struct snd_soc_component *component)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun int i, ret;
670*4882a593Smuzhiyun unsigned int val;
671*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(component);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun ret = sigmadsp_attach(adau1701->sigmadsp, component);
674*4882a593Smuzhiyun if (ret)
675*4882a593Smuzhiyun return ret;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(adau1701->supplies),
678*4882a593Smuzhiyun adau1701->supplies);
679*4882a593Smuzhiyun if (ret < 0) {
680*4882a593Smuzhiyun dev_err(component->dev, "Failed to enable regulators: %d\n", ret);
681*4882a593Smuzhiyun return ret;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /*
685*4882a593Smuzhiyun * Let the pll_clkdiv variable default to something that won't happen
686*4882a593Smuzhiyun * at runtime. That way, we can postpone the firmware download from
687*4882a593Smuzhiyun * adau1701_reset() to a point in time when we know the correct PLL
688*4882a593Smuzhiyun * mode parameters.
689*4882a593Smuzhiyun */
690*4882a593Smuzhiyun adau1701->pll_clkdiv = ADAU1707_CLKDIV_UNSET;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* initalize with pre-configured pll mode settings */
693*4882a593Smuzhiyun ret = adau1701_reset(component, adau1701->pll_clkdiv, 0);
694*4882a593Smuzhiyun if (ret < 0)
695*4882a593Smuzhiyun goto exit_regulators_disable;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* set up pin config */
698*4882a593Smuzhiyun val = 0;
699*4882a593Smuzhiyun for (i = 0; i < 6; i++)
700*4882a593Smuzhiyun val |= adau1701->pin_config[i] << (i * 4);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun regmap_write(adau1701->regmap, ADAU1701_PINCONF_0, val);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun val = 0;
705*4882a593Smuzhiyun for (i = 0; i < 6; i++)
706*4882a593Smuzhiyun val |= adau1701->pin_config[i + 6] << (i * 4);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun regmap_write(adau1701->regmap, ADAU1701_PINCONF_1, val);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun return 0;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun exit_regulators_disable:
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(adau1701->supplies), adau1701->supplies);
715*4882a593Smuzhiyun return ret;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
adau1701_remove(struct snd_soc_component * component)718*4882a593Smuzhiyun static void adau1701_remove(struct snd_soc_component *component)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(component);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (gpio_is_valid(adau1701->gpio_nreset))
723*4882a593Smuzhiyun gpio_set_value_cansleep(adau1701->gpio_nreset, 0);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(adau1701->supplies), adau1701->supplies);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun #ifdef CONFIG_PM
adau1701_suspend(struct snd_soc_component * component)729*4882a593Smuzhiyun static int adau1701_suspend(struct snd_soc_component *component)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(component);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(adau1701->supplies),
734*4882a593Smuzhiyun adau1701->supplies);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
adau1701_resume(struct snd_soc_component * component)739*4882a593Smuzhiyun static int adau1701_resume(struct snd_soc_component *component)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun struct adau1701 *adau1701 = snd_soc_component_get_drvdata(component);
742*4882a593Smuzhiyun int ret;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(adau1701->supplies),
745*4882a593Smuzhiyun adau1701->supplies);
746*4882a593Smuzhiyun if (ret < 0) {
747*4882a593Smuzhiyun dev_err(component->dev, "Failed to enable regulators: %d\n", ret);
748*4882a593Smuzhiyun return ret;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun return adau1701_reset(component, adau1701->pll_clkdiv, 0);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun #else
754*4882a593Smuzhiyun #define adau1701_resume NULL
755*4882a593Smuzhiyun #define adau1701_suspend NULL
756*4882a593Smuzhiyun #endif /* CONFIG_PM */
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun static const struct snd_soc_component_driver adau1701_component_drv = {
759*4882a593Smuzhiyun .probe = adau1701_probe,
760*4882a593Smuzhiyun .remove = adau1701_remove,
761*4882a593Smuzhiyun .resume = adau1701_resume,
762*4882a593Smuzhiyun .suspend = adau1701_suspend,
763*4882a593Smuzhiyun .set_bias_level = adau1701_set_bias_level,
764*4882a593Smuzhiyun .controls = adau1701_controls,
765*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(adau1701_controls),
766*4882a593Smuzhiyun .dapm_widgets = adau1701_dapm_widgets,
767*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(adau1701_dapm_widgets),
768*4882a593Smuzhiyun .dapm_routes = adau1701_dapm_routes,
769*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(adau1701_dapm_routes),
770*4882a593Smuzhiyun .set_sysclk = adau1701_set_sysclk,
771*4882a593Smuzhiyun .use_pmdown_time = 1,
772*4882a593Smuzhiyun .endianness = 1,
773*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun static const struct regmap_config adau1701_regmap = {
777*4882a593Smuzhiyun .reg_bits = 16,
778*4882a593Smuzhiyun .val_bits = 32,
779*4882a593Smuzhiyun .max_register = ADAU1701_MAX_REGISTER,
780*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
781*4882a593Smuzhiyun .volatile_reg = adau1701_volatile_reg,
782*4882a593Smuzhiyun .reg_write = adau1701_reg_write,
783*4882a593Smuzhiyun .reg_read = adau1701_reg_read,
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun
adau1701_i2c_probe(struct i2c_client * client,const struct i2c_device_id * id)786*4882a593Smuzhiyun static int adau1701_i2c_probe(struct i2c_client *client,
787*4882a593Smuzhiyun const struct i2c_device_id *id)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun struct adau1701 *adau1701;
790*4882a593Smuzhiyun struct device *dev = &client->dev;
791*4882a593Smuzhiyun int gpio_nreset = -EINVAL;
792*4882a593Smuzhiyun int gpio_pll_mode[2] = { -EINVAL, -EINVAL };
793*4882a593Smuzhiyun int ret, i;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun adau1701 = devm_kzalloc(dev, sizeof(*adau1701), GFP_KERNEL);
796*4882a593Smuzhiyun if (!adau1701)
797*4882a593Smuzhiyun return -ENOMEM;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supply_names); i++)
800*4882a593Smuzhiyun adau1701->supplies[i].supply = supply_names[i];
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(adau1701->supplies),
803*4882a593Smuzhiyun adau1701->supplies);
804*4882a593Smuzhiyun if (ret < 0) {
805*4882a593Smuzhiyun dev_err(dev, "Failed to get regulators: %d\n", ret);
806*4882a593Smuzhiyun return ret;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(adau1701->supplies),
810*4882a593Smuzhiyun adau1701->supplies);
811*4882a593Smuzhiyun if (ret < 0) {
812*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators: %d\n", ret);
813*4882a593Smuzhiyun return ret;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun adau1701->client = client;
817*4882a593Smuzhiyun adau1701->regmap = devm_regmap_init(dev, NULL, client,
818*4882a593Smuzhiyun &adau1701_regmap);
819*4882a593Smuzhiyun if (IS_ERR(adau1701->regmap)) {
820*4882a593Smuzhiyun ret = PTR_ERR(adau1701->regmap);
821*4882a593Smuzhiyun goto exit_regulators_disable;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun if (dev->of_node) {
826*4882a593Smuzhiyun gpio_nreset = of_get_named_gpio(dev->of_node, "reset-gpio", 0);
827*4882a593Smuzhiyun if (gpio_nreset < 0 && gpio_nreset != -ENOENT) {
828*4882a593Smuzhiyun ret = gpio_nreset;
829*4882a593Smuzhiyun goto exit_regulators_disable;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun gpio_pll_mode[0] = of_get_named_gpio(dev->of_node,
833*4882a593Smuzhiyun "adi,pll-mode-gpios", 0);
834*4882a593Smuzhiyun if (gpio_pll_mode[0] < 0 && gpio_pll_mode[0] != -ENOENT) {
835*4882a593Smuzhiyun ret = gpio_pll_mode[0];
836*4882a593Smuzhiyun goto exit_regulators_disable;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun gpio_pll_mode[1] = of_get_named_gpio(dev->of_node,
840*4882a593Smuzhiyun "adi,pll-mode-gpios", 1);
841*4882a593Smuzhiyun if (gpio_pll_mode[1] < 0 && gpio_pll_mode[1] != -ENOENT) {
842*4882a593Smuzhiyun ret = gpio_pll_mode[1];
843*4882a593Smuzhiyun goto exit_regulators_disable;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun of_property_read_u32(dev->of_node, "adi,pll-clkdiv",
847*4882a593Smuzhiyun &adau1701->pll_clkdiv);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun of_property_read_u8_array(dev->of_node, "adi,pin-config",
850*4882a593Smuzhiyun adau1701->pin_config,
851*4882a593Smuzhiyun ARRAY_SIZE(adau1701->pin_config));
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (gpio_is_valid(gpio_nreset)) {
855*4882a593Smuzhiyun ret = devm_gpio_request_one(dev, gpio_nreset, GPIOF_OUT_INIT_LOW,
856*4882a593Smuzhiyun "ADAU1701 Reset");
857*4882a593Smuzhiyun if (ret < 0)
858*4882a593Smuzhiyun goto exit_regulators_disable;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun if (gpio_is_valid(gpio_pll_mode[0]) &&
862*4882a593Smuzhiyun gpio_is_valid(gpio_pll_mode[1])) {
863*4882a593Smuzhiyun ret = devm_gpio_request_one(dev, gpio_pll_mode[0],
864*4882a593Smuzhiyun GPIOF_OUT_INIT_LOW,
865*4882a593Smuzhiyun "ADAU1701 PLL mode 0");
866*4882a593Smuzhiyun if (ret < 0)
867*4882a593Smuzhiyun goto exit_regulators_disable;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun ret = devm_gpio_request_one(dev, gpio_pll_mode[1],
870*4882a593Smuzhiyun GPIOF_OUT_INIT_LOW,
871*4882a593Smuzhiyun "ADAU1701 PLL mode 1");
872*4882a593Smuzhiyun if (ret < 0)
873*4882a593Smuzhiyun goto exit_regulators_disable;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun adau1701->gpio_nreset = gpio_nreset;
877*4882a593Smuzhiyun adau1701->gpio_pll_mode[0] = gpio_pll_mode[0];
878*4882a593Smuzhiyun adau1701->gpio_pll_mode[1] = gpio_pll_mode[1];
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun i2c_set_clientdata(client, adau1701);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun adau1701->sigmadsp = devm_sigmadsp_init_i2c(client,
883*4882a593Smuzhiyun &adau1701_sigmadsp_ops, ADAU1701_FIRMWARE);
884*4882a593Smuzhiyun if (IS_ERR(adau1701->sigmadsp)) {
885*4882a593Smuzhiyun ret = PTR_ERR(adau1701->sigmadsp);
886*4882a593Smuzhiyun goto exit_regulators_disable;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&client->dev,
890*4882a593Smuzhiyun &adau1701_component_drv,
891*4882a593Smuzhiyun &adau1701_dai, 1);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun exit_regulators_disable:
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(adau1701->supplies), adau1701->supplies);
896*4882a593Smuzhiyun return ret;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun static const struct i2c_device_id adau1701_i2c_id[] = {
900*4882a593Smuzhiyun { "adau1401", 0 },
901*4882a593Smuzhiyun { "adau1401a", 0 },
902*4882a593Smuzhiyun { "adau1701", 0 },
903*4882a593Smuzhiyun { "adau1702", 0 },
904*4882a593Smuzhiyun { }
905*4882a593Smuzhiyun };
906*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, adau1701_i2c_id);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun static struct i2c_driver adau1701_i2c_driver = {
909*4882a593Smuzhiyun .driver = {
910*4882a593Smuzhiyun .name = "adau1701",
911*4882a593Smuzhiyun .of_match_table = of_match_ptr(adau1701_dt_ids),
912*4882a593Smuzhiyun },
913*4882a593Smuzhiyun .probe = adau1701_i2c_probe,
914*4882a593Smuzhiyun .id_table = adau1701_i2c_id,
915*4882a593Smuzhiyun };
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun module_i2c_driver(adau1701_i2c_driver);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC ADAU1701 SigmaDSP driver");
920*4882a593Smuzhiyun MODULE_AUTHOR("Cliff Cai <cliff.cai@analog.com>");
921*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
922*4882a593Smuzhiyun MODULE_LICENSE("GPL");
923