xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/adau1373.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Analog Devices ADAU1373 Audio Codec drive
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2011 Analog Devices Inc.
6*4882a593Smuzhiyun  * Author: Lars-Peter Clausen <lars@metafoo.de>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/pm.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/gcd.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <sound/core.h>
18*4882a593Smuzhiyun #include <sound/pcm.h>
19*4882a593Smuzhiyun #include <sound/pcm_params.h>
20*4882a593Smuzhiyun #include <sound/tlv.h>
21*4882a593Smuzhiyun #include <sound/soc.h>
22*4882a593Smuzhiyun #include <sound/adau1373.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "adau1373.h"
25*4882a593Smuzhiyun #include "adau-utils.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun struct adau1373_dai {
28*4882a593Smuzhiyun 	unsigned int clk_src;
29*4882a593Smuzhiyun 	unsigned int sysclk;
30*4882a593Smuzhiyun 	bool enable_src;
31*4882a593Smuzhiyun 	bool master;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct adau1373 {
35*4882a593Smuzhiyun 	struct regmap *regmap;
36*4882a593Smuzhiyun 	struct adau1373_dai dais[3];
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define ADAU1373_INPUT_MODE	0x00
40*4882a593Smuzhiyun #define ADAU1373_AINL_CTRL(x)	(0x01 + (x) * 2)
41*4882a593Smuzhiyun #define ADAU1373_AINR_CTRL(x)	(0x02 + (x) * 2)
42*4882a593Smuzhiyun #define ADAU1373_LLINE_OUT(x)	(0x9 + (x) * 2)
43*4882a593Smuzhiyun #define ADAU1373_RLINE_OUT(x)	(0xa + (x) * 2)
44*4882a593Smuzhiyun #define ADAU1373_LSPK_OUT	0x0d
45*4882a593Smuzhiyun #define ADAU1373_RSPK_OUT	0x0e
46*4882a593Smuzhiyun #define ADAU1373_LHP_OUT	0x0f
47*4882a593Smuzhiyun #define ADAU1373_RHP_OUT	0x10
48*4882a593Smuzhiyun #define ADAU1373_ADC_GAIN	0x11
49*4882a593Smuzhiyun #define ADAU1373_LADC_MIXER	0x12
50*4882a593Smuzhiyun #define ADAU1373_RADC_MIXER	0x13
51*4882a593Smuzhiyun #define ADAU1373_LLINE1_MIX	0x14
52*4882a593Smuzhiyun #define ADAU1373_RLINE1_MIX	0x15
53*4882a593Smuzhiyun #define ADAU1373_LLINE2_MIX	0x16
54*4882a593Smuzhiyun #define ADAU1373_RLINE2_MIX	0x17
55*4882a593Smuzhiyun #define ADAU1373_LSPK_MIX	0x18
56*4882a593Smuzhiyun #define ADAU1373_RSPK_MIX	0x19
57*4882a593Smuzhiyun #define ADAU1373_LHP_MIX	0x1a
58*4882a593Smuzhiyun #define ADAU1373_RHP_MIX	0x1b
59*4882a593Smuzhiyun #define ADAU1373_EP_MIX		0x1c
60*4882a593Smuzhiyun #define ADAU1373_HP_CTRL	0x1d
61*4882a593Smuzhiyun #define ADAU1373_HP_CTRL2	0x1e
62*4882a593Smuzhiyun #define ADAU1373_LS_CTRL	0x1f
63*4882a593Smuzhiyun #define ADAU1373_EP_CTRL	0x21
64*4882a593Smuzhiyun #define ADAU1373_MICBIAS_CTRL1	0x22
65*4882a593Smuzhiyun #define ADAU1373_MICBIAS_CTRL2	0x23
66*4882a593Smuzhiyun #define ADAU1373_OUTPUT_CTRL	0x24
67*4882a593Smuzhiyun #define ADAU1373_PWDN_CTRL1	0x25
68*4882a593Smuzhiyun #define ADAU1373_PWDN_CTRL2	0x26
69*4882a593Smuzhiyun #define ADAU1373_PWDN_CTRL3	0x27
70*4882a593Smuzhiyun #define ADAU1373_DPLL_CTRL(x)	(0x28 + (x) * 7)
71*4882a593Smuzhiyun #define ADAU1373_PLL_CTRL1(x)	(0x29 + (x) * 7)
72*4882a593Smuzhiyun #define ADAU1373_PLL_CTRL2(x)	(0x2a + (x) * 7)
73*4882a593Smuzhiyun #define ADAU1373_PLL_CTRL3(x)	(0x2b + (x) * 7)
74*4882a593Smuzhiyun #define ADAU1373_PLL_CTRL4(x)	(0x2c + (x) * 7)
75*4882a593Smuzhiyun #define ADAU1373_PLL_CTRL5(x)	(0x2d + (x) * 7)
76*4882a593Smuzhiyun #define ADAU1373_PLL_CTRL6(x)	(0x2e + (x) * 7)
77*4882a593Smuzhiyun #define ADAU1373_HEADDECT	0x36
78*4882a593Smuzhiyun #define ADAU1373_ADC_DAC_STATUS	0x37
79*4882a593Smuzhiyun #define ADAU1373_ADC_CTRL	0x3c
80*4882a593Smuzhiyun #define ADAU1373_DAI(x)		(0x44 + (x))
81*4882a593Smuzhiyun #define ADAU1373_CLK_SRC_DIV(x)	(0x40 + (x) * 2)
82*4882a593Smuzhiyun #define ADAU1373_BCLKDIV(x)	(0x47 + (x))
83*4882a593Smuzhiyun #define ADAU1373_SRC_RATIOA(x)	(0x4a + (x) * 2)
84*4882a593Smuzhiyun #define ADAU1373_SRC_RATIOB(x)	(0x4b + (x) * 2)
85*4882a593Smuzhiyun #define ADAU1373_DEEMP_CTRL	0x50
86*4882a593Smuzhiyun #define ADAU1373_SRC_DAI_CTRL(x) (0x51 + (x))
87*4882a593Smuzhiyun #define ADAU1373_DIN_MIX_CTRL(x) (0x56 + (x))
88*4882a593Smuzhiyun #define ADAU1373_DOUT_MIX_CTRL(x) (0x5b + (x))
89*4882a593Smuzhiyun #define ADAU1373_DAI_PBL_VOL(x)	(0x62 + (x) * 2)
90*4882a593Smuzhiyun #define ADAU1373_DAI_PBR_VOL(x)	(0x63 + (x) * 2)
91*4882a593Smuzhiyun #define ADAU1373_DAI_RECL_VOL(x) (0x68 + (x) * 2)
92*4882a593Smuzhiyun #define ADAU1373_DAI_RECR_VOL(x) (0x69 + (x) * 2)
93*4882a593Smuzhiyun #define ADAU1373_DAC1_PBL_VOL	0x6e
94*4882a593Smuzhiyun #define ADAU1373_DAC1_PBR_VOL	0x6f
95*4882a593Smuzhiyun #define ADAU1373_DAC2_PBL_VOL	0x70
96*4882a593Smuzhiyun #define ADAU1373_DAC2_PBR_VOL	0x71
97*4882a593Smuzhiyun #define ADAU1373_ADC_RECL_VOL	0x72
98*4882a593Smuzhiyun #define ADAU1373_ADC_RECR_VOL	0x73
99*4882a593Smuzhiyun #define ADAU1373_DMIC_RECL_VOL	0x74
100*4882a593Smuzhiyun #define ADAU1373_DMIC_RECR_VOL	0x75
101*4882a593Smuzhiyun #define ADAU1373_VOL_GAIN1	0x76
102*4882a593Smuzhiyun #define ADAU1373_VOL_GAIN2	0x77
103*4882a593Smuzhiyun #define ADAU1373_VOL_GAIN3	0x78
104*4882a593Smuzhiyun #define ADAU1373_HPF_CTRL	0x7d
105*4882a593Smuzhiyun #define ADAU1373_BASS1		0x7e
106*4882a593Smuzhiyun #define ADAU1373_BASS2		0x7f
107*4882a593Smuzhiyun #define ADAU1373_DRC(x)		(0x80 + (x) * 0x10)
108*4882a593Smuzhiyun #define ADAU1373_3D_CTRL1	0xc0
109*4882a593Smuzhiyun #define ADAU1373_3D_CTRL2	0xc1
110*4882a593Smuzhiyun #define ADAU1373_FDSP_SEL1	0xdc
111*4882a593Smuzhiyun #define ADAU1373_FDSP_SEL2	0xdd
112*4882a593Smuzhiyun #define ADAU1373_FDSP_SEL3	0xde
113*4882a593Smuzhiyun #define ADAU1373_FDSP_SEL4	0xdf
114*4882a593Smuzhiyun #define ADAU1373_DIGMICCTRL	0xe2
115*4882a593Smuzhiyun #define ADAU1373_DIGEN		0xeb
116*4882a593Smuzhiyun #define ADAU1373_SOFT_RESET	0xff
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define ADAU1373_PLL_CTRL6_DPLL_BYPASS	BIT(1)
120*4882a593Smuzhiyun #define ADAU1373_PLL_CTRL6_PLL_EN	BIT(0)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define ADAU1373_DAI_INVERT_BCLK	BIT(7)
123*4882a593Smuzhiyun #define ADAU1373_DAI_MASTER		BIT(6)
124*4882a593Smuzhiyun #define ADAU1373_DAI_INVERT_LRCLK	BIT(4)
125*4882a593Smuzhiyun #define ADAU1373_DAI_WLEN_16		0x0
126*4882a593Smuzhiyun #define ADAU1373_DAI_WLEN_20		0x4
127*4882a593Smuzhiyun #define ADAU1373_DAI_WLEN_24		0x8
128*4882a593Smuzhiyun #define ADAU1373_DAI_WLEN_32		0xc
129*4882a593Smuzhiyun #define ADAU1373_DAI_WLEN_MASK		0xc
130*4882a593Smuzhiyun #define ADAU1373_DAI_FORMAT_RIGHT_J	0x0
131*4882a593Smuzhiyun #define ADAU1373_DAI_FORMAT_LEFT_J	0x1
132*4882a593Smuzhiyun #define ADAU1373_DAI_FORMAT_I2S		0x2
133*4882a593Smuzhiyun #define ADAU1373_DAI_FORMAT_DSP		0x3
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define ADAU1373_BCLKDIV_SOURCE		BIT(5)
136*4882a593Smuzhiyun #define ADAU1373_BCLKDIV_SR_MASK	(0x07 << 2)
137*4882a593Smuzhiyun #define ADAU1373_BCLKDIV_BCLK_MASK	0x03
138*4882a593Smuzhiyun #define ADAU1373_BCLKDIV_32		0x03
139*4882a593Smuzhiyun #define ADAU1373_BCLKDIV_64		0x02
140*4882a593Smuzhiyun #define ADAU1373_BCLKDIV_128		0x01
141*4882a593Smuzhiyun #define ADAU1373_BCLKDIV_256		0x00
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define ADAU1373_ADC_CTRL_PEAK_DETECT	BIT(0)
144*4882a593Smuzhiyun #define ADAU1373_ADC_CTRL_RESET		BIT(1)
145*4882a593Smuzhiyun #define ADAU1373_ADC_CTRL_RESET_FORCE	BIT(2)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define ADAU1373_OUTPUT_CTRL_LDIFF	BIT(3)
148*4882a593Smuzhiyun #define ADAU1373_OUTPUT_CTRL_LNFBEN	BIT(2)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define ADAU1373_PWDN_CTRL3_PWR_EN BIT(0)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define ADAU1373_EP_CTRL_MICBIAS1_OFFSET 4
153*4882a593Smuzhiyun #define ADAU1373_EP_CTRL_MICBIAS2_OFFSET 2
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static const struct reg_default adau1373_reg_defaults[] = {
156*4882a593Smuzhiyun 	{ ADAU1373_INPUT_MODE,		0x00 },
157*4882a593Smuzhiyun 	{ ADAU1373_AINL_CTRL(0),	0x00 },
158*4882a593Smuzhiyun 	{ ADAU1373_AINR_CTRL(0),	0x00 },
159*4882a593Smuzhiyun 	{ ADAU1373_AINL_CTRL(1),	0x00 },
160*4882a593Smuzhiyun 	{ ADAU1373_AINR_CTRL(1),	0x00 },
161*4882a593Smuzhiyun 	{ ADAU1373_AINL_CTRL(2),	0x00 },
162*4882a593Smuzhiyun 	{ ADAU1373_AINR_CTRL(2),	0x00 },
163*4882a593Smuzhiyun 	{ ADAU1373_AINL_CTRL(3),	0x00 },
164*4882a593Smuzhiyun 	{ ADAU1373_AINR_CTRL(3),	0x00 },
165*4882a593Smuzhiyun 	{ ADAU1373_LLINE_OUT(0),	0x00 },
166*4882a593Smuzhiyun 	{ ADAU1373_RLINE_OUT(0),	0x00 },
167*4882a593Smuzhiyun 	{ ADAU1373_LLINE_OUT(1),	0x00 },
168*4882a593Smuzhiyun 	{ ADAU1373_RLINE_OUT(1),	0x00 },
169*4882a593Smuzhiyun 	{ ADAU1373_LSPK_OUT,		0x00 },
170*4882a593Smuzhiyun 	{ ADAU1373_RSPK_OUT,		0x00 },
171*4882a593Smuzhiyun 	{ ADAU1373_LHP_OUT,		0x00 },
172*4882a593Smuzhiyun 	{ ADAU1373_RHP_OUT,		0x00 },
173*4882a593Smuzhiyun 	{ ADAU1373_ADC_GAIN,		0x00 },
174*4882a593Smuzhiyun 	{ ADAU1373_LADC_MIXER,		0x00 },
175*4882a593Smuzhiyun 	{ ADAU1373_RADC_MIXER,		0x00 },
176*4882a593Smuzhiyun 	{ ADAU1373_LLINE1_MIX,		0x00 },
177*4882a593Smuzhiyun 	{ ADAU1373_RLINE1_MIX,		0x00 },
178*4882a593Smuzhiyun 	{ ADAU1373_LLINE2_MIX,		0x00 },
179*4882a593Smuzhiyun 	{ ADAU1373_RLINE2_MIX,		0x00 },
180*4882a593Smuzhiyun 	{ ADAU1373_LSPK_MIX,		0x00 },
181*4882a593Smuzhiyun 	{ ADAU1373_RSPK_MIX,		0x00 },
182*4882a593Smuzhiyun 	{ ADAU1373_LHP_MIX,		0x00 },
183*4882a593Smuzhiyun 	{ ADAU1373_RHP_MIX,		0x00 },
184*4882a593Smuzhiyun 	{ ADAU1373_EP_MIX,		0x00 },
185*4882a593Smuzhiyun 	{ ADAU1373_HP_CTRL,		0x00 },
186*4882a593Smuzhiyun 	{ ADAU1373_HP_CTRL2,		0x00 },
187*4882a593Smuzhiyun 	{ ADAU1373_LS_CTRL,		0x00 },
188*4882a593Smuzhiyun 	{ ADAU1373_EP_CTRL,		0x00 },
189*4882a593Smuzhiyun 	{ ADAU1373_MICBIAS_CTRL1,	0x00 },
190*4882a593Smuzhiyun 	{ ADAU1373_MICBIAS_CTRL2,	0x00 },
191*4882a593Smuzhiyun 	{ ADAU1373_OUTPUT_CTRL,		0x00 },
192*4882a593Smuzhiyun 	{ ADAU1373_PWDN_CTRL1,		0x00 },
193*4882a593Smuzhiyun 	{ ADAU1373_PWDN_CTRL2,		0x00 },
194*4882a593Smuzhiyun 	{ ADAU1373_PWDN_CTRL3,		0x00 },
195*4882a593Smuzhiyun 	{ ADAU1373_DPLL_CTRL(0),	0x00 },
196*4882a593Smuzhiyun 	{ ADAU1373_PLL_CTRL1(0),	0x00 },
197*4882a593Smuzhiyun 	{ ADAU1373_PLL_CTRL2(0),	0x00 },
198*4882a593Smuzhiyun 	{ ADAU1373_PLL_CTRL3(0),	0x00 },
199*4882a593Smuzhiyun 	{ ADAU1373_PLL_CTRL4(0),	0x00 },
200*4882a593Smuzhiyun 	{ ADAU1373_PLL_CTRL5(0),	0x00 },
201*4882a593Smuzhiyun 	{ ADAU1373_PLL_CTRL6(0),	0x02 },
202*4882a593Smuzhiyun 	{ ADAU1373_DPLL_CTRL(1),	0x00 },
203*4882a593Smuzhiyun 	{ ADAU1373_PLL_CTRL1(1),	0x00 },
204*4882a593Smuzhiyun 	{ ADAU1373_PLL_CTRL2(1),	0x00 },
205*4882a593Smuzhiyun 	{ ADAU1373_PLL_CTRL3(1),	0x00 },
206*4882a593Smuzhiyun 	{ ADAU1373_PLL_CTRL4(1),	0x00 },
207*4882a593Smuzhiyun 	{ ADAU1373_PLL_CTRL5(1),	0x00 },
208*4882a593Smuzhiyun 	{ ADAU1373_PLL_CTRL6(1),	0x02 },
209*4882a593Smuzhiyun 	{ ADAU1373_HEADDECT,		0x00 },
210*4882a593Smuzhiyun 	{ ADAU1373_ADC_CTRL,		0x00 },
211*4882a593Smuzhiyun 	{ ADAU1373_CLK_SRC_DIV(0),	0x00 },
212*4882a593Smuzhiyun 	{ ADAU1373_CLK_SRC_DIV(1),	0x00 },
213*4882a593Smuzhiyun 	{ ADAU1373_DAI(0),		0x0a },
214*4882a593Smuzhiyun 	{ ADAU1373_DAI(1),		0x0a },
215*4882a593Smuzhiyun 	{ ADAU1373_DAI(2),		0x0a },
216*4882a593Smuzhiyun 	{ ADAU1373_BCLKDIV(0),		0x00 },
217*4882a593Smuzhiyun 	{ ADAU1373_BCLKDIV(1),		0x00 },
218*4882a593Smuzhiyun 	{ ADAU1373_BCLKDIV(2),		0x00 },
219*4882a593Smuzhiyun 	{ ADAU1373_SRC_RATIOA(0),	0x00 },
220*4882a593Smuzhiyun 	{ ADAU1373_SRC_RATIOB(0),	0x00 },
221*4882a593Smuzhiyun 	{ ADAU1373_SRC_RATIOA(1),	0x00 },
222*4882a593Smuzhiyun 	{ ADAU1373_SRC_RATIOB(1),	0x00 },
223*4882a593Smuzhiyun 	{ ADAU1373_SRC_RATIOA(2),	0x00 },
224*4882a593Smuzhiyun 	{ ADAU1373_SRC_RATIOB(2),	0x00 },
225*4882a593Smuzhiyun 	{ ADAU1373_DEEMP_CTRL,		0x00 },
226*4882a593Smuzhiyun 	{ ADAU1373_SRC_DAI_CTRL(0),	0x08 },
227*4882a593Smuzhiyun 	{ ADAU1373_SRC_DAI_CTRL(1),	0x08 },
228*4882a593Smuzhiyun 	{ ADAU1373_SRC_DAI_CTRL(2),	0x08 },
229*4882a593Smuzhiyun 	{ ADAU1373_DIN_MIX_CTRL(0),	0x00 },
230*4882a593Smuzhiyun 	{ ADAU1373_DIN_MIX_CTRL(1),	0x00 },
231*4882a593Smuzhiyun 	{ ADAU1373_DIN_MIX_CTRL(2),	0x00 },
232*4882a593Smuzhiyun 	{ ADAU1373_DIN_MIX_CTRL(3),	0x00 },
233*4882a593Smuzhiyun 	{ ADAU1373_DIN_MIX_CTRL(4),	0x00 },
234*4882a593Smuzhiyun 	{ ADAU1373_DOUT_MIX_CTRL(0),	0x00 },
235*4882a593Smuzhiyun 	{ ADAU1373_DOUT_MIX_CTRL(1),	0x00 },
236*4882a593Smuzhiyun 	{ ADAU1373_DOUT_MIX_CTRL(2),	0x00 },
237*4882a593Smuzhiyun 	{ ADAU1373_DOUT_MIX_CTRL(3),	0x00 },
238*4882a593Smuzhiyun 	{ ADAU1373_DOUT_MIX_CTRL(4),	0x00 },
239*4882a593Smuzhiyun 	{ ADAU1373_DAI_PBL_VOL(0),	0x00 },
240*4882a593Smuzhiyun 	{ ADAU1373_DAI_PBR_VOL(0),	0x00 },
241*4882a593Smuzhiyun 	{ ADAU1373_DAI_PBL_VOL(1),	0x00 },
242*4882a593Smuzhiyun 	{ ADAU1373_DAI_PBR_VOL(1),	0x00 },
243*4882a593Smuzhiyun 	{ ADAU1373_DAI_PBL_VOL(2),	0x00 },
244*4882a593Smuzhiyun 	{ ADAU1373_DAI_PBR_VOL(2),	0x00 },
245*4882a593Smuzhiyun 	{ ADAU1373_DAI_RECL_VOL(0),	0x00 },
246*4882a593Smuzhiyun 	{ ADAU1373_DAI_RECR_VOL(0),	0x00 },
247*4882a593Smuzhiyun 	{ ADAU1373_DAI_RECL_VOL(1),	0x00 },
248*4882a593Smuzhiyun 	{ ADAU1373_DAI_RECR_VOL(1),	0x00 },
249*4882a593Smuzhiyun 	{ ADAU1373_DAI_RECL_VOL(2),	0x00 },
250*4882a593Smuzhiyun 	{ ADAU1373_DAI_RECR_VOL(2),	0x00 },
251*4882a593Smuzhiyun 	{ ADAU1373_DAC1_PBL_VOL,	0x00 },
252*4882a593Smuzhiyun 	{ ADAU1373_DAC1_PBR_VOL,	0x00 },
253*4882a593Smuzhiyun 	{ ADAU1373_DAC2_PBL_VOL,	0x00 },
254*4882a593Smuzhiyun 	{ ADAU1373_DAC2_PBR_VOL,	0x00 },
255*4882a593Smuzhiyun 	{ ADAU1373_ADC_RECL_VOL,	0x00 },
256*4882a593Smuzhiyun 	{ ADAU1373_ADC_RECR_VOL,	0x00 },
257*4882a593Smuzhiyun 	{ ADAU1373_DMIC_RECL_VOL,	0x00 },
258*4882a593Smuzhiyun 	{ ADAU1373_DMIC_RECR_VOL,	0x00 },
259*4882a593Smuzhiyun 	{ ADAU1373_VOL_GAIN1,		0x00 },
260*4882a593Smuzhiyun 	{ ADAU1373_VOL_GAIN2,		0x00 },
261*4882a593Smuzhiyun 	{ ADAU1373_VOL_GAIN3,		0x00 },
262*4882a593Smuzhiyun 	{ ADAU1373_HPF_CTRL,		0x00 },
263*4882a593Smuzhiyun 	{ ADAU1373_BASS1,		0x00 },
264*4882a593Smuzhiyun 	{ ADAU1373_BASS2,		0x00 },
265*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0x0,	0x78 },
266*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0x1,	0x18 },
267*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0x2,	0x00 },
268*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0x3,	0x00 },
269*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0x4,	0x00 },
270*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0x5,	0xc0 },
271*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0x6,	0x00 },
272*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0x7,	0x00 },
273*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0x8,	0x00 },
274*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0x9,	0xc0 },
275*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0xa,	0x88 },
276*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0xb,	0x7a },
277*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0xc,	0xdf },
278*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0xd,	0x20 },
279*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0xe,	0x00 },
280*4882a593Smuzhiyun 	{ ADAU1373_DRC(0) + 0xf,	0x00 },
281*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0x0,	0x78 },
282*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0x1,	0x18 },
283*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0x2,	0x00 },
284*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0x3,	0x00 },
285*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0x4,	0x00 },
286*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0x5,	0xc0 },
287*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0x6,	0x00 },
288*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0x7,	0x00 },
289*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0x8,	0x00 },
290*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0x9,	0xc0 },
291*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0xa,	0x88 },
292*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0xb,	0x7a },
293*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0xc,	0xdf },
294*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0xd,	0x20 },
295*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0xe,	0x00 },
296*4882a593Smuzhiyun 	{ ADAU1373_DRC(1) + 0xf,	0x00 },
297*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0x0,	0x78 },
298*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0x1,	0x18 },
299*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0x2,	0x00 },
300*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0x3,	0x00 },
301*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0x4,	0x00 },
302*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0x5,	0xc0 },
303*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0x6,	0x00 },
304*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0x7,	0x00 },
305*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0x8,	0x00 },
306*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0x9,	0xc0 },
307*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0xa,	0x88 },
308*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0xb,	0x7a },
309*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0xc,	0xdf },
310*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0xd,	0x20 },
311*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0xe,	0x00 },
312*4882a593Smuzhiyun 	{ ADAU1373_DRC(2) + 0xf,	0x00 },
313*4882a593Smuzhiyun 	{ ADAU1373_3D_CTRL1,		0x00 },
314*4882a593Smuzhiyun 	{ ADAU1373_3D_CTRL2,		0x00 },
315*4882a593Smuzhiyun 	{ ADAU1373_FDSP_SEL1,		0x00 },
316*4882a593Smuzhiyun 	{ ADAU1373_FDSP_SEL2,		0x00 },
317*4882a593Smuzhiyun 	{ ADAU1373_FDSP_SEL2,		0x00 },
318*4882a593Smuzhiyun 	{ ADAU1373_FDSP_SEL4,		0x00 },
319*4882a593Smuzhiyun 	{ ADAU1373_DIGMICCTRL,		0x00 },
320*4882a593Smuzhiyun 	{ ADAU1373_DIGEN,		0x00 },
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(adau1373_out_tlv,
324*4882a593Smuzhiyun 	0, 7, TLV_DB_SCALE_ITEM(-7900, 400, 1),
325*4882a593Smuzhiyun 	8, 15, TLV_DB_SCALE_ITEM(-4700, 300, 0),
326*4882a593Smuzhiyun 	16, 23, TLV_DB_SCALE_ITEM(-2300, 200, 0),
327*4882a593Smuzhiyun 	24, 31, TLV_DB_SCALE_ITEM(-700, 100, 0)
328*4882a593Smuzhiyun );
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static const DECLARE_TLV_DB_MINMAX(adau1373_digital_tlv, -9563, 0);
331*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adau1373_in_pga_tlv, -1300, 100, 1);
332*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adau1373_ep_tlv, -600, 600, 1);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adau1373_input_boost_tlv, 0, 2000, 0);
335*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adau1373_gain_boost_tlv, 0, 600, 0);
336*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adau1373_speaker_boost_tlv, 1200, 600, 0);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun static const char *adau1373_fdsp_sel_text[] = {
339*4882a593Smuzhiyun 	"None",
340*4882a593Smuzhiyun 	"Channel 1",
341*4882a593Smuzhiyun 	"Channel 2",
342*4882a593Smuzhiyun 	"Channel 3",
343*4882a593Smuzhiyun 	"Channel 4",
344*4882a593Smuzhiyun 	"Channel 5",
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_drc1_channel_enum,
348*4882a593Smuzhiyun 	ADAU1373_FDSP_SEL1, 4, adau1373_fdsp_sel_text);
349*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_drc2_channel_enum,
350*4882a593Smuzhiyun 	ADAU1373_FDSP_SEL1, 0, adau1373_fdsp_sel_text);
351*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_drc3_channel_enum,
352*4882a593Smuzhiyun 	ADAU1373_FDSP_SEL2, 0, adau1373_fdsp_sel_text);
353*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_hpf_channel_enum,
354*4882a593Smuzhiyun 	ADAU1373_FDSP_SEL3, 0, adau1373_fdsp_sel_text);
355*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_bass_channel_enum,
356*4882a593Smuzhiyun 	ADAU1373_FDSP_SEL4, 4, adau1373_fdsp_sel_text);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static const char *adau1373_hpf_cutoff_text[] = {
359*4882a593Smuzhiyun 	"3.7Hz", "50Hz", "100Hz", "150Hz", "200Hz", "250Hz", "300Hz", "350Hz",
360*4882a593Smuzhiyun 	"400Hz", "450Hz", "500Hz", "550Hz", "600Hz", "650Hz", "700Hz", "750Hz",
361*4882a593Smuzhiyun 	"800Hz",
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_hpf_cutoff_enum,
365*4882a593Smuzhiyun 	ADAU1373_HPF_CTRL, 3, adau1373_hpf_cutoff_text);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun static const char *adau1373_bass_lpf_cutoff_text[] = {
368*4882a593Smuzhiyun 	"801Hz", "1001Hz",
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static const char *adau1373_bass_clip_level_text[] = {
372*4882a593Smuzhiyun 	"0.125", "0.250", "0.370", "0.500", "0.625", "0.750", "0.875",
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun static const unsigned int adau1373_bass_clip_level_values[] = {
376*4882a593Smuzhiyun 	1, 2, 3, 4, 5, 6, 7,
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun static const char *adau1373_bass_hpf_cutoff_text[] = {
380*4882a593Smuzhiyun 	"158Hz", "232Hz", "347Hz", "520Hz",
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(adau1373_bass_tlv,
384*4882a593Smuzhiyun 	0, 2, TLV_DB_SCALE_ITEM(-600, 600, 1),
385*4882a593Smuzhiyun 	3, 4, TLV_DB_SCALE_ITEM(950, 250, 0),
386*4882a593Smuzhiyun 	5, 7, TLV_DB_SCALE_ITEM(1400, 150, 0)
387*4882a593Smuzhiyun );
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_bass_lpf_cutoff_enum,
390*4882a593Smuzhiyun 	ADAU1373_BASS1, 5, adau1373_bass_lpf_cutoff_text);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(adau1373_bass_clip_level_enum,
393*4882a593Smuzhiyun 	ADAU1373_BASS1, 2, 7, adau1373_bass_clip_level_text,
394*4882a593Smuzhiyun 	adau1373_bass_clip_level_values);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_bass_hpf_cutoff_enum,
397*4882a593Smuzhiyun 	ADAU1373_BASS1, 0, adau1373_bass_hpf_cutoff_text);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun static const char *adau1373_3d_level_text[] = {
400*4882a593Smuzhiyun 	"0%", "6.67%", "13.33%", "20%", "26.67%", "33.33%",
401*4882a593Smuzhiyun 	"40%", "46.67%", "53.33%", "60%", "66.67%", "73.33%",
402*4882a593Smuzhiyun 	"80%", "86.67", "99.33%", "100%"
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static const char *adau1373_3d_cutoff_text[] = {
406*4882a593Smuzhiyun 	"No 3D", "0.03125 fs", "0.04583 fs", "0.075 fs", "0.11458 fs",
407*4882a593Smuzhiyun 	"0.16875 fs", "0.27083 fs"
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_3d_level_enum,
411*4882a593Smuzhiyun 	ADAU1373_3D_CTRL1, 4, adau1373_3d_level_text);
412*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_3d_cutoff_enum,
413*4882a593Smuzhiyun 	ADAU1373_3D_CTRL1, 0, adau1373_3d_cutoff_text);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(adau1373_3d_tlv,
416*4882a593Smuzhiyun 	0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
417*4882a593Smuzhiyun 	1, 7, TLV_DB_LINEAR_ITEM(-1800, -120)
418*4882a593Smuzhiyun );
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const char *adau1373_lr_mux_text[] = {
421*4882a593Smuzhiyun 	"Mute",
422*4882a593Smuzhiyun 	"Right Channel (L+R)",
423*4882a593Smuzhiyun 	"Left Channel (L+R)",
424*4882a593Smuzhiyun 	"Stereo",
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_lineout1_lr_mux_enum,
428*4882a593Smuzhiyun 	ADAU1373_OUTPUT_CTRL, 4, adau1373_lr_mux_text);
429*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_lineout2_lr_mux_enum,
430*4882a593Smuzhiyun 	ADAU1373_OUTPUT_CTRL, 6, adau1373_lr_mux_text);
431*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adau1373_speaker_lr_mux_enum,
432*4882a593Smuzhiyun 	ADAU1373_LS_CTRL, 4, adau1373_lr_mux_text);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun static const struct snd_kcontrol_new adau1373_controls[] = {
435*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("AIF1 Capture Volume", ADAU1373_DAI_RECL_VOL(0),
436*4882a593Smuzhiyun 		ADAU1373_DAI_RECR_VOL(0), 0, 0xff, 1, adau1373_digital_tlv),
437*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("AIF2 Capture Volume", ADAU1373_DAI_RECL_VOL(1),
438*4882a593Smuzhiyun 		ADAU1373_DAI_RECR_VOL(1), 0, 0xff, 1, adau1373_digital_tlv),
439*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("AIF3 Capture Volume", ADAU1373_DAI_RECL_VOL(2),
440*4882a593Smuzhiyun 		ADAU1373_DAI_RECR_VOL(2), 0, 0xff, 1, adau1373_digital_tlv),
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("ADC Capture Volume", ADAU1373_ADC_RECL_VOL,
443*4882a593Smuzhiyun 		ADAU1373_ADC_RECR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
444*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("DMIC Capture Volume", ADAU1373_DMIC_RECL_VOL,
445*4882a593Smuzhiyun 		ADAU1373_DMIC_RECR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("AIF1 Playback Volume", ADAU1373_DAI_PBL_VOL(0),
448*4882a593Smuzhiyun 		ADAU1373_DAI_PBR_VOL(0), 0, 0xff, 1, adau1373_digital_tlv),
449*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("AIF2 Playback Volume", ADAU1373_DAI_PBL_VOL(1),
450*4882a593Smuzhiyun 		ADAU1373_DAI_PBR_VOL(1), 0, 0xff, 1, adau1373_digital_tlv),
451*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("AIF3 Playback Volume", ADAU1373_DAI_PBL_VOL(2),
452*4882a593Smuzhiyun 		ADAU1373_DAI_PBR_VOL(2), 0, 0xff, 1, adau1373_digital_tlv),
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("DAC1 Playback Volume", ADAU1373_DAC1_PBL_VOL,
455*4882a593Smuzhiyun 		ADAU1373_DAC1_PBR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
456*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("DAC2 Playback Volume", ADAU1373_DAC2_PBL_VOL,
457*4882a593Smuzhiyun 		ADAU1373_DAC2_PBR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Lineout1 Playback Volume", ADAU1373_LLINE_OUT(0),
460*4882a593Smuzhiyun 		ADAU1373_RLINE_OUT(0), 0, 0x1f, 0, adau1373_out_tlv),
461*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Speaker Playback Volume", ADAU1373_LSPK_OUT,
462*4882a593Smuzhiyun 		ADAU1373_RSPK_OUT, 0, 0x1f, 0, adau1373_out_tlv),
463*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Headphone Playback Volume", ADAU1373_LHP_OUT,
464*4882a593Smuzhiyun 		ADAU1373_RHP_OUT, 0, 0x1f, 0, adau1373_out_tlv),
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Input 1 Capture Volume", ADAU1373_AINL_CTRL(0),
467*4882a593Smuzhiyun 		ADAU1373_AINR_CTRL(0), 0, 0x1f, 0, adau1373_in_pga_tlv),
468*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Input 2 Capture Volume", ADAU1373_AINL_CTRL(1),
469*4882a593Smuzhiyun 		ADAU1373_AINR_CTRL(1), 0, 0x1f, 0, adau1373_in_pga_tlv),
470*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Input 3 Capture Volume", ADAU1373_AINL_CTRL(2),
471*4882a593Smuzhiyun 		ADAU1373_AINR_CTRL(2), 0, 0x1f, 0, adau1373_in_pga_tlv),
472*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Input 4 Capture Volume", ADAU1373_AINL_CTRL(3),
473*4882a593Smuzhiyun 		ADAU1373_AINR_CTRL(3), 0, 0x1f, 0, adau1373_in_pga_tlv),
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Earpiece Playback Volume", ADAU1373_EP_CTRL, 0, 3, 0,
476*4882a593Smuzhiyun 		adau1373_ep_tlv),
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("AIF3 Boost Playback Volume", ADAU1373_VOL_GAIN1, 4, 5,
479*4882a593Smuzhiyun 		1, 0, adau1373_gain_boost_tlv),
480*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("AIF2 Boost Playback Volume", ADAU1373_VOL_GAIN1, 2, 3,
481*4882a593Smuzhiyun 		1, 0, adau1373_gain_boost_tlv),
482*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("AIF1 Boost Playback Volume", ADAU1373_VOL_GAIN1, 0, 1,
483*4882a593Smuzhiyun 		1, 0, adau1373_gain_boost_tlv),
484*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("AIF3 Boost Capture Volume", ADAU1373_VOL_GAIN2, 4, 5,
485*4882a593Smuzhiyun 		1, 0, adau1373_gain_boost_tlv),
486*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("AIF2 Boost Capture Volume", ADAU1373_VOL_GAIN2, 2, 3,
487*4882a593Smuzhiyun 		1, 0, adau1373_gain_boost_tlv),
488*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("AIF1 Boost Capture Volume", ADAU1373_VOL_GAIN2, 0, 1,
489*4882a593Smuzhiyun 		1, 0, adau1373_gain_boost_tlv),
490*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("DMIC Boost Capture Volume", ADAU1373_VOL_GAIN3, 6, 7,
491*4882a593Smuzhiyun 		1, 0, adau1373_gain_boost_tlv),
492*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("ADC Boost Capture Volume", ADAU1373_VOL_GAIN3, 4, 5,
493*4882a593Smuzhiyun 		1, 0, adau1373_gain_boost_tlv),
494*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("DAC2 Boost Playback Volume", ADAU1373_VOL_GAIN3, 2, 3,
495*4882a593Smuzhiyun 		1, 0, adau1373_gain_boost_tlv),
496*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("DAC1 Boost Playback Volume", ADAU1373_VOL_GAIN3, 0, 1,
497*4882a593Smuzhiyun 		1, 0, adau1373_gain_boost_tlv),
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("Input 1 Boost Capture Volume", ADAU1373_ADC_GAIN, 0, 4,
500*4882a593Smuzhiyun 		1, 0, adau1373_input_boost_tlv),
501*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("Input 2 Boost Capture Volume", ADAU1373_ADC_GAIN, 1, 5,
502*4882a593Smuzhiyun 		1, 0, adau1373_input_boost_tlv),
503*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("Input 3 Boost Capture Volume", ADAU1373_ADC_GAIN, 2, 6,
504*4882a593Smuzhiyun 		1, 0, adau1373_input_boost_tlv),
505*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("Input 4 Boost Capture Volume", ADAU1373_ADC_GAIN, 3, 7,
506*4882a593Smuzhiyun 		1, 0, adau1373_input_boost_tlv),
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	SOC_DOUBLE_TLV("Speaker Boost Playback Volume", ADAU1373_LS_CTRL, 2, 3,
509*4882a593Smuzhiyun 		1, 0, adau1373_speaker_boost_tlv),
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	SOC_ENUM("Lineout1 LR Mux", adau1373_lineout1_lr_mux_enum),
512*4882a593Smuzhiyun 	SOC_ENUM("Speaker LR Mux", adau1373_speaker_lr_mux_enum),
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	SOC_ENUM("HPF Cutoff", adau1373_hpf_cutoff_enum),
515*4882a593Smuzhiyun 	SOC_DOUBLE("HPF Switch", ADAU1373_HPF_CTRL, 1, 0, 1, 0),
516*4882a593Smuzhiyun 	SOC_ENUM("HPF Channel", adau1373_hpf_channel_enum),
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	SOC_ENUM("Bass HPF Cutoff", adau1373_bass_hpf_cutoff_enum),
519*4882a593Smuzhiyun 	SOC_ENUM("Bass Clip Level Threshold", adau1373_bass_clip_level_enum),
520*4882a593Smuzhiyun 	SOC_ENUM("Bass LPF Cutoff", adau1373_bass_lpf_cutoff_enum),
521*4882a593Smuzhiyun 	SOC_DOUBLE("Bass Playback Switch", ADAU1373_BASS2, 0, 1, 1, 0),
522*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Bass Playback Volume", ADAU1373_BASS2, 2, 7, 0,
523*4882a593Smuzhiyun 	    adau1373_bass_tlv),
524*4882a593Smuzhiyun 	SOC_ENUM("Bass Channel", adau1373_bass_channel_enum),
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	SOC_ENUM("3D Freq", adau1373_3d_cutoff_enum),
527*4882a593Smuzhiyun 	SOC_ENUM("3D Level", adau1373_3d_level_enum),
528*4882a593Smuzhiyun 	SOC_SINGLE("3D Playback Switch", ADAU1373_3D_CTRL2, 0, 1, 0),
529*4882a593Smuzhiyun 	SOC_SINGLE_TLV("3D Playback Volume", ADAU1373_3D_CTRL2, 2, 7, 0,
530*4882a593Smuzhiyun 		adau1373_3d_tlv),
531*4882a593Smuzhiyun 	SOC_ENUM("3D Channel", adau1373_bass_channel_enum),
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	SOC_SINGLE("Zero Cross Switch", ADAU1373_PWDN_CTRL3, 7, 1, 0),
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun static const struct snd_kcontrol_new adau1373_lineout2_controls[] = {
537*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Lineout2 Playback Volume", ADAU1373_LLINE_OUT(1),
538*4882a593Smuzhiyun 		ADAU1373_RLINE_OUT(1), 0, 0x1f, 0, adau1373_out_tlv),
539*4882a593Smuzhiyun 	SOC_ENUM("Lineout2 LR Mux", adau1373_lineout2_lr_mux_enum),
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun static const struct snd_kcontrol_new adau1373_drc_controls[] = {
543*4882a593Smuzhiyun 	SOC_ENUM("DRC1 Channel", adau1373_drc1_channel_enum),
544*4882a593Smuzhiyun 	SOC_ENUM("DRC2 Channel", adau1373_drc2_channel_enum),
545*4882a593Smuzhiyun 	SOC_ENUM("DRC3 Channel", adau1373_drc3_channel_enum),
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun 
adau1373_pll_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)548*4882a593Smuzhiyun static int adau1373_pll_event(struct snd_soc_dapm_widget *w,
549*4882a593Smuzhiyun 	struct snd_kcontrol *kcontrol, int event)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
552*4882a593Smuzhiyun 	struct adau1373 *adau1373 = snd_soc_component_get_drvdata(component);
553*4882a593Smuzhiyun 	unsigned int pll_id = w->name[3] - '1';
554*4882a593Smuzhiyun 	unsigned int val;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (SND_SOC_DAPM_EVENT_ON(event))
557*4882a593Smuzhiyun 		val = ADAU1373_PLL_CTRL6_PLL_EN;
558*4882a593Smuzhiyun 	else
559*4882a593Smuzhiyun 		val = 0;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	regmap_update_bits(adau1373->regmap, ADAU1373_PLL_CTRL6(pll_id),
562*4882a593Smuzhiyun 		ADAU1373_PLL_CTRL6_PLL_EN, val);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	if (SND_SOC_DAPM_EVENT_ON(event))
565*4882a593Smuzhiyun 		mdelay(5);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun static const char *adau1373_decimator_text[] = {
571*4882a593Smuzhiyun 	"ADC",
572*4882a593Smuzhiyun 	"DMIC1",
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun static SOC_ENUM_SINGLE_VIRT_DECL(adau1373_decimator_enum,
576*4882a593Smuzhiyun 	adau1373_decimator_text);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun static const struct snd_kcontrol_new adau1373_decimator_mux =
579*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Decimator Mux", adau1373_decimator_enum);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun static const struct snd_kcontrol_new adau1373_left_adc_mixer_controls[] = {
582*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DAC1 Switch", ADAU1373_LADC_MIXER, 4, 1, 0),
583*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 4 Switch", ADAU1373_LADC_MIXER, 3, 1, 0),
584*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 3 Switch", ADAU1373_LADC_MIXER, 2, 1, 0),
585*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 2 Switch", ADAU1373_LADC_MIXER, 1, 1, 0),
586*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 1 Switch", ADAU1373_LADC_MIXER, 0, 1, 0),
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun static const struct snd_kcontrol_new adau1373_right_adc_mixer_controls[] = {
590*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DAC1 Switch", ADAU1373_RADC_MIXER, 4, 1, 0),
591*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 4 Switch", ADAU1373_RADC_MIXER, 3, 1, 0),
592*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 3 Switch", ADAU1373_RADC_MIXER, 2, 1, 0),
593*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 2 Switch", ADAU1373_RADC_MIXER, 1, 1, 0),
594*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 1 Switch", ADAU1373_RADC_MIXER, 0, 1, 0),
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun #define DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(_name, _reg) \
598*4882a593Smuzhiyun const struct snd_kcontrol_new _name[] = { \
599*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Left DAC2 Switch", _reg, 7, 1, 0), \
600*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Right DAC2 Switch", _reg, 6, 1, 0), \
601*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Left DAC1 Switch", _reg, 5, 1, 0), \
602*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Right DAC1 Switch", _reg, 4, 1, 0), \
603*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 4 Bypass Switch", _reg, 3, 1, 0), \
604*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 3 Bypass Switch", _reg, 2, 1, 0), \
605*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 2 Bypass Switch", _reg, 1, 1, 0), \
606*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 1 Bypass Switch", _reg, 0, 1, 0), \
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_left_line1_mixer_controls,
610*4882a593Smuzhiyun 	ADAU1373_LLINE1_MIX);
611*4882a593Smuzhiyun static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_right_line1_mixer_controls,
612*4882a593Smuzhiyun 	ADAU1373_RLINE1_MIX);
613*4882a593Smuzhiyun static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_left_line2_mixer_controls,
614*4882a593Smuzhiyun 	ADAU1373_LLINE2_MIX);
615*4882a593Smuzhiyun static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_right_line2_mixer_controls,
616*4882a593Smuzhiyun 	ADAU1373_RLINE2_MIX);
617*4882a593Smuzhiyun static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_left_spk_mixer_controls,
618*4882a593Smuzhiyun 	ADAU1373_LSPK_MIX);
619*4882a593Smuzhiyun static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_right_spk_mixer_controls,
620*4882a593Smuzhiyun 	ADAU1373_RSPK_MIX);
621*4882a593Smuzhiyun static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_ep_mixer_controls,
622*4882a593Smuzhiyun 	ADAU1373_EP_MIX);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static const struct snd_kcontrol_new adau1373_left_hp_mixer_controls[] = {
625*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Left DAC1 Switch", ADAU1373_LHP_MIX, 5, 1, 0),
626*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Left DAC2 Switch", ADAU1373_LHP_MIX, 4, 1, 0),
627*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 4 Bypass Switch", ADAU1373_LHP_MIX, 3, 1, 0),
628*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 3 Bypass Switch", ADAU1373_LHP_MIX, 2, 1, 0),
629*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 2 Bypass Switch", ADAU1373_LHP_MIX, 1, 1, 0),
630*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 1 Bypass Switch", ADAU1373_LHP_MIX, 0, 1, 0),
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun static const struct snd_kcontrol_new adau1373_right_hp_mixer_controls[] = {
634*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Right DAC1 Switch", ADAU1373_RHP_MIX, 5, 1, 0),
635*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Right DAC2 Switch", ADAU1373_RHP_MIX, 4, 1, 0),
636*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 4 Bypass Switch", ADAU1373_RHP_MIX, 3, 1, 0),
637*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 3 Bypass Switch", ADAU1373_RHP_MIX, 2, 1, 0),
638*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 2 Bypass Switch", ADAU1373_RHP_MIX, 1, 1, 0),
639*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Input 1 Bypass Switch", ADAU1373_RHP_MIX, 0, 1, 0),
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun #define DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(_name, _reg) \
643*4882a593Smuzhiyun const struct snd_kcontrol_new _name[] = { \
644*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DMIC2 Swapped Switch", _reg, 6, 1, 0), \
645*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DMIC2 Switch", _reg, 5, 1, 0), \
646*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("ADC/DMIC1 Swapped Switch", _reg, 4, 1, 0), \
647*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("ADC/DMIC1 Switch", _reg, 3, 1, 0), \
648*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("AIF3 Switch", _reg, 2, 1, 0), \
649*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("AIF2 Switch", _reg, 1, 1, 0), \
650*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("AIF1 Switch", _reg, 0, 1, 0), \
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel1_mixer_controls,
654*4882a593Smuzhiyun 	ADAU1373_DIN_MIX_CTRL(0));
655*4882a593Smuzhiyun static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel2_mixer_controls,
656*4882a593Smuzhiyun 	ADAU1373_DIN_MIX_CTRL(1));
657*4882a593Smuzhiyun static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel3_mixer_controls,
658*4882a593Smuzhiyun 	ADAU1373_DIN_MIX_CTRL(2));
659*4882a593Smuzhiyun static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel4_mixer_controls,
660*4882a593Smuzhiyun 	ADAU1373_DIN_MIX_CTRL(3));
661*4882a593Smuzhiyun static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel5_mixer_controls,
662*4882a593Smuzhiyun 	ADAU1373_DIN_MIX_CTRL(4));
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun #define DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(_name, _reg) \
665*4882a593Smuzhiyun const struct snd_kcontrol_new _name[] = { \
666*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DSP Channel5 Switch", _reg, 4, 1, 0), \
667*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DSP Channel4 Switch", _reg, 3, 1, 0), \
668*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DSP Channel3 Switch", _reg, 2, 1, 0), \
669*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DSP Channel2 Switch", _reg, 1, 1, 0), \
670*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("DSP Channel1 Switch", _reg, 0, 1, 0), \
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_aif1_mixer_controls,
674*4882a593Smuzhiyun 	ADAU1373_DOUT_MIX_CTRL(0));
675*4882a593Smuzhiyun static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_aif2_mixer_controls,
676*4882a593Smuzhiyun 	ADAU1373_DOUT_MIX_CTRL(1));
677*4882a593Smuzhiyun static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_aif3_mixer_controls,
678*4882a593Smuzhiyun 	ADAU1373_DOUT_MIX_CTRL(2));
679*4882a593Smuzhiyun static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_dac1_mixer_controls,
680*4882a593Smuzhiyun 	ADAU1373_DOUT_MIX_CTRL(3));
681*4882a593Smuzhiyun static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_dac2_mixer_controls,
682*4882a593Smuzhiyun 	ADAU1373_DOUT_MIX_CTRL(4));
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun static const struct snd_soc_dapm_widget adau1373_dapm_widgets[] = {
685*4882a593Smuzhiyun 	/* Datasheet claims Left ADC is bit 6 and Right ADC is bit 7, but that
686*4882a593Smuzhiyun 	 * doesn't seem to be the case. */
687*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("Left ADC", NULL, ADAU1373_PWDN_CTRL1, 7, 0),
688*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("Right ADC", NULL, ADAU1373_PWDN_CTRL1, 6, 0),
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("DMIC1", NULL, ADAU1373_DIGMICCTRL, 0, 0),
691*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("DMIC2", NULL, ADAU1373_DIGMICCTRL, 2, 0),
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Decimator Mux", SND_SOC_NOPM, 0, 0,
694*4882a593Smuzhiyun 		&adau1373_decimator_mux),
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MICBIAS2", ADAU1373_PWDN_CTRL1, 5, 0, NULL, 0),
697*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MICBIAS1", ADAU1373_PWDN_CTRL1, 4, 0, NULL, 0),
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("IN4PGA", ADAU1373_PWDN_CTRL1, 3, 0, NULL, 0),
700*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("IN3PGA", ADAU1373_PWDN_CTRL1, 2, 0, NULL, 0),
701*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("IN2PGA", ADAU1373_PWDN_CTRL1, 1, 0, NULL, 0),
702*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("IN1PGA", ADAU1373_PWDN_CTRL1, 0, 0, NULL, 0),
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("Left DAC2", NULL, ADAU1373_PWDN_CTRL2, 7, 0),
705*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("Right DAC2", NULL, ADAU1373_PWDN_CTRL2, 6, 0),
706*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("Left DAC1", NULL, ADAU1373_PWDN_CTRL2, 5, 0),
707*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("Right DAC1", NULL, ADAU1373_PWDN_CTRL2, 4, 0),
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
710*4882a593Smuzhiyun 		adau1373_left_adc_mixer_controls),
711*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
712*4882a593Smuzhiyun 		adau1373_right_adc_mixer_controls),
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("Left Lineout2 Mixer", ADAU1373_PWDN_CTRL2, 3, 0,
715*4882a593Smuzhiyun 		adau1373_left_line2_mixer_controls),
716*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("Right Lineout2 Mixer", ADAU1373_PWDN_CTRL2, 2, 0,
717*4882a593Smuzhiyun 		adau1373_right_line2_mixer_controls),
718*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("Left Lineout1 Mixer", ADAU1373_PWDN_CTRL2, 1, 0,
719*4882a593Smuzhiyun 		adau1373_left_line1_mixer_controls),
720*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("Right Lineout1 Mixer", ADAU1373_PWDN_CTRL2, 0, 0,
721*4882a593Smuzhiyun 		adau1373_right_line1_mixer_controls),
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("Earpiece Mixer", ADAU1373_PWDN_CTRL3, 4, 0,
724*4882a593Smuzhiyun 		adau1373_ep_mixer_controls),
725*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("Left Speaker Mixer", ADAU1373_PWDN_CTRL3, 3, 0,
726*4882a593Smuzhiyun 		adau1373_left_spk_mixer_controls),
727*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("Right Speaker Mixer", ADAU1373_PWDN_CTRL3, 2, 0,
728*4882a593Smuzhiyun 		adau1373_right_spk_mixer_controls),
729*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
730*4882a593Smuzhiyun 		adau1373_left_hp_mixer_controls),
731*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
732*4882a593Smuzhiyun 		adau1373_right_hp_mixer_controls),
733*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Headphone Enable", ADAU1373_PWDN_CTRL3, 1, 0,
734*4882a593Smuzhiyun 		NULL, 0),
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("AIF1 CLK", ADAU1373_SRC_DAI_CTRL(0), 0, 0,
737*4882a593Smuzhiyun 	    NULL, 0),
738*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("AIF2 CLK", ADAU1373_SRC_DAI_CTRL(1), 0, 0,
739*4882a593Smuzhiyun 	    NULL, 0),
740*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("AIF3 CLK", ADAU1373_SRC_DAI_CTRL(2), 0, 0,
741*4882a593Smuzhiyun 	    NULL, 0),
742*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("AIF1 IN SRC", ADAU1373_SRC_DAI_CTRL(0), 2, 0,
743*4882a593Smuzhiyun 	    NULL, 0),
744*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("AIF1 OUT SRC", ADAU1373_SRC_DAI_CTRL(0), 1, 0,
745*4882a593Smuzhiyun 	    NULL, 0),
746*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("AIF2 IN SRC", ADAU1373_SRC_DAI_CTRL(1), 2, 0,
747*4882a593Smuzhiyun 	    NULL, 0),
748*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("AIF2 OUT SRC", ADAU1373_SRC_DAI_CTRL(1), 1, 0,
749*4882a593Smuzhiyun 	    NULL, 0),
750*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("AIF3 IN SRC", ADAU1373_SRC_DAI_CTRL(2), 2, 0,
751*4882a593Smuzhiyun 	    NULL, 0),
752*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("AIF3 OUT SRC", ADAU1373_SRC_DAI_CTRL(2), 1, 0,
753*4882a593Smuzhiyun 	    NULL, 0),
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("AIF1 IN", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
756*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("AIF1 OUT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
757*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("AIF2 IN", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
758*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("AIF2 OUT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
759*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("AIF3 IN", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
760*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("AIF3 OUT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("DSP Channel1 Mixer", SND_SOC_NOPM, 0, 0,
763*4882a593Smuzhiyun 		adau1373_dsp_channel1_mixer_controls),
764*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("DSP Channel2 Mixer", SND_SOC_NOPM, 0, 0,
765*4882a593Smuzhiyun 		adau1373_dsp_channel2_mixer_controls),
766*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("DSP Channel3 Mixer", SND_SOC_NOPM, 0, 0,
767*4882a593Smuzhiyun 		adau1373_dsp_channel3_mixer_controls),
768*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("DSP Channel4 Mixer", SND_SOC_NOPM, 0, 0,
769*4882a593Smuzhiyun 		adau1373_dsp_channel4_mixer_controls),
770*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("DSP Channel5 Mixer", SND_SOC_NOPM, 0, 0,
771*4882a593Smuzhiyun 		adau1373_dsp_channel5_mixer_controls),
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("AIF1 Mixer", SND_SOC_NOPM, 0, 0,
774*4882a593Smuzhiyun 		adau1373_aif1_mixer_controls),
775*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("AIF2 Mixer", SND_SOC_NOPM, 0, 0,
776*4882a593Smuzhiyun 		adau1373_aif2_mixer_controls),
777*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("AIF3 Mixer", SND_SOC_NOPM, 0, 0,
778*4882a593Smuzhiyun 		adau1373_aif3_mixer_controls),
779*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("DAC1 Mixer", SND_SOC_NOPM, 0, 0,
780*4882a593Smuzhiyun 		adau1373_dac1_mixer_controls),
781*4882a593Smuzhiyun 	SOC_MIXER_ARRAY("DAC2 Mixer", SND_SOC_NOPM, 0, 0,
782*4882a593Smuzhiyun 		adau1373_dac2_mixer_controls),
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DSP", ADAU1373_DIGEN, 4, 0, NULL, 0),
785*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Recording Engine B", ADAU1373_DIGEN, 3, 0, NULL, 0),
786*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Recording Engine A", ADAU1373_DIGEN, 2, 0, NULL, 0),
787*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Playback Engine B", ADAU1373_DIGEN, 1, 0, NULL, 0),
788*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Playback Engine A", ADAU1373_DIGEN, 0, 0, NULL, 0),
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL1", SND_SOC_NOPM, 0, 0, adau1373_pll_event,
791*4882a593Smuzhiyun 		SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
792*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL2", SND_SOC_NOPM, 0, 0, adau1373_pll_event,
793*4882a593Smuzhiyun 		SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
794*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("SYSCLK1", ADAU1373_CLK_SRC_DIV(0), 7, 0, NULL, 0),
795*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("SYSCLK2", ADAU1373_CLK_SRC_DIV(1), 7, 0, NULL, 0),
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN1L"),
798*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN1R"),
799*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN2L"),
800*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN2R"),
801*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN3L"),
802*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN3R"),
803*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN4L"),
804*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN4R"),
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("DMIC1DAT"),
807*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("DMIC2DAT"),
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LOUT1L"),
810*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LOUT1R"),
811*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LOUT2L"),
812*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LOUT2R"),
813*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPL"),
814*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPR"),
815*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPKL"),
816*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPKR"),
817*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("EP"),
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun 
adau1373_check_aif_clk(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)820*4882a593Smuzhiyun static int adau1373_check_aif_clk(struct snd_soc_dapm_widget *source,
821*4882a593Smuzhiyun 	struct snd_soc_dapm_widget *sink)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
824*4882a593Smuzhiyun 	struct adau1373 *adau1373 = snd_soc_component_get_drvdata(component);
825*4882a593Smuzhiyun 	unsigned int dai;
826*4882a593Smuzhiyun 	const char *clk;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	dai = sink->name[3] - '1';
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	if (!adau1373->dais[dai].master)
831*4882a593Smuzhiyun 		return 0;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	if (adau1373->dais[dai].clk_src == ADAU1373_CLK_SRC_PLL1)
834*4882a593Smuzhiyun 		clk = "SYSCLK1";
835*4882a593Smuzhiyun 	else
836*4882a593Smuzhiyun 		clk = "SYSCLK2";
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	return strcmp(source->name, clk) == 0;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun 
adau1373_check_src(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)841*4882a593Smuzhiyun static int adau1373_check_src(struct snd_soc_dapm_widget *source,
842*4882a593Smuzhiyun 	struct snd_soc_dapm_widget *sink)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
845*4882a593Smuzhiyun 	struct adau1373 *adau1373 = snd_soc_component_get_drvdata(component);
846*4882a593Smuzhiyun 	unsigned int dai;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	dai = sink->name[3] - '1';
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	return adau1373->dais[dai].enable_src;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun #define DSP_CHANNEL_MIXER_ROUTES(_sink) \
854*4882a593Smuzhiyun 	{ _sink, "DMIC2 Swapped Switch", "DMIC2" }, \
855*4882a593Smuzhiyun 	{ _sink, "DMIC2 Switch", "DMIC2" }, \
856*4882a593Smuzhiyun 	{ _sink, "ADC/DMIC1 Swapped Switch", "Decimator Mux" }, \
857*4882a593Smuzhiyun 	{ _sink, "ADC/DMIC1 Switch", "Decimator Mux" }, \
858*4882a593Smuzhiyun 	{ _sink, "AIF1 Switch", "AIF1 IN" }, \
859*4882a593Smuzhiyun 	{ _sink, "AIF2 Switch", "AIF2 IN" }, \
860*4882a593Smuzhiyun 	{ _sink, "AIF3 Switch", "AIF3 IN" }
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun #define DSP_OUTPUT_MIXER_ROUTES(_sink) \
863*4882a593Smuzhiyun 	{ _sink, "DSP Channel1 Switch", "DSP Channel1 Mixer" }, \
864*4882a593Smuzhiyun 	{ _sink, "DSP Channel2 Switch", "DSP Channel2 Mixer" }, \
865*4882a593Smuzhiyun 	{ _sink, "DSP Channel3 Switch", "DSP Channel3 Mixer" }, \
866*4882a593Smuzhiyun 	{ _sink, "DSP Channel4 Switch", "DSP Channel4 Mixer" }, \
867*4882a593Smuzhiyun 	{ _sink, "DSP Channel5 Switch", "DSP Channel5 Mixer" }
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun #define LEFT_OUTPUT_MIXER_ROUTES(_sink) \
870*4882a593Smuzhiyun 	{ _sink, "Right DAC2 Switch", "Right DAC2" }, \
871*4882a593Smuzhiyun 	{ _sink, "Left DAC2 Switch", "Left DAC2" }, \
872*4882a593Smuzhiyun 	{ _sink, "Right DAC1 Switch", "Right DAC1" }, \
873*4882a593Smuzhiyun 	{ _sink, "Left DAC1 Switch", "Left DAC1" }, \
874*4882a593Smuzhiyun 	{ _sink, "Input 1 Bypass Switch", "IN1PGA" }, \
875*4882a593Smuzhiyun 	{ _sink, "Input 2 Bypass Switch", "IN2PGA" }, \
876*4882a593Smuzhiyun 	{ _sink, "Input 3 Bypass Switch", "IN3PGA" }, \
877*4882a593Smuzhiyun 	{ _sink, "Input 4 Bypass Switch", "IN4PGA" }
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun #define RIGHT_OUTPUT_MIXER_ROUTES(_sink) \
880*4882a593Smuzhiyun 	{ _sink, "Right DAC2 Switch", "Right DAC2" }, \
881*4882a593Smuzhiyun 	{ _sink, "Left DAC2 Switch", "Left DAC2" }, \
882*4882a593Smuzhiyun 	{ _sink, "Right DAC1 Switch", "Right DAC1" }, \
883*4882a593Smuzhiyun 	{ _sink, "Left DAC1 Switch", "Left DAC1" }, \
884*4882a593Smuzhiyun 	{ _sink, "Input 1 Bypass Switch", "IN1PGA" }, \
885*4882a593Smuzhiyun 	{ _sink, "Input 2 Bypass Switch", "IN2PGA" }, \
886*4882a593Smuzhiyun 	{ _sink, "Input 3 Bypass Switch", "IN3PGA" }, \
887*4882a593Smuzhiyun 	{ _sink, "Input 4 Bypass Switch", "IN4PGA" }
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun static const struct snd_soc_dapm_route adau1373_dapm_routes[] = {
890*4882a593Smuzhiyun 	{ "Left ADC Mixer", "DAC1 Switch", "Left DAC1" },
891*4882a593Smuzhiyun 	{ "Left ADC Mixer", "Input 1 Switch", "IN1PGA" },
892*4882a593Smuzhiyun 	{ "Left ADC Mixer", "Input 2 Switch", "IN2PGA" },
893*4882a593Smuzhiyun 	{ "Left ADC Mixer", "Input 3 Switch", "IN3PGA" },
894*4882a593Smuzhiyun 	{ "Left ADC Mixer", "Input 4 Switch", "IN4PGA" },
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	{ "Right ADC Mixer", "DAC1 Switch", "Right DAC1" },
897*4882a593Smuzhiyun 	{ "Right ADC Mixer", "Input 1 Switch", "IN1PGA" },
898*4882a593Smuzhiyun 	{ "Right ADC Mixer", "Input 2 Switch", "IN2PGA" },
899*4882a593Smuzhiyun 	{ "Right ADC Mixer", "Input 3 Switch", "IN3PGA" },
900*4882a593Smuzhiyun 	{ "Right ADC Mixer", "Input 4 Switch", "IN4PGA" },
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	{ "Left ADC", NULL, "Left ADC Mixer" },
903*4882a593Smuzhiyun 	{ "Right ADC", NULL, "Right ADC Mixer" },
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	{ "Decimator Mux", "ADC", "Left ADC" },
906*4882a593Smuzhiyun 	{ "Decimator Mux", "ADC", "Right ADC" },
907*4882a593Smuzhiyun 	{ "Decimator Mux", "DMIC1", "DMIC1" },
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	DSP_CHANNEL_MIXER_ROUTES("DSP Channel1 Mixer"),
910*4882a593Smuzhiyun 	DSP_CHANNEL_MIXER_ROUTES("DSP Channel2 Mixer"),
911*4882a593Smuzhiyun 	DSP_CHANNEL_MIXER_ROUTES("DSP Channel3 Mixer"),
912*4882a593Smuzhiyun 	DSP_CHANNEL_MIXER_ROUTES("DSP Channel4 Mixer"),
913*4882a593Smuzhiyun 	DSP_CHANNEL_MIXER_ROUTES("DSP Channel5 Mixer"),
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	DSP_OUTPUT_MIXER_ROUTES("AIF1 Mixer"),
916*4882a593Smuzhiyun 	DSP_OUTPUT_MIXER_ROUTES("AIF2 Mixer"),
917*4882a593Smuzhiyun 	DSP_OUTPUT_MIXER_ROUTES("AIF3 Mixer"),
918*4882a593Smuzhiyun 	DSP_OUTPUT_MIXER_ROUTES("DAC1 Mixer"),
919*4882a593Smuzhiyun 	DSP_OUTPUT_MIXER_ROUTES("DAC2 Mixer"),
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	{ "AIF1 OUT", NULL, "AIF1 Mixer" },
922*4882a593Smuzhiyun 	{ "AIF2 OUT", NULL, "AIF2 Mixer" },
923*4882a593Smuzhiyun 	{ "AIF3 OUT", NULL, "AIF3 Mixer" },
924*4882a593Smuzhiyun 	{ "Left DAC1", NULL, "DAC1 Mixer" },
925*4882a593Smuzhiyun 	{ "Right DAC1", NULL, "DAC1 Mixer" },
926*4882a593Smuzhiyun 	{ "Left DAC2", NULL, "DAC2 Mixer" },
927*4882a593Smuzhiyun 	{ "Right DAC2", NULL, "DAC2 Mixer" },
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	LEFT_OUTPUT_MIXER_ROUTES("Left Lineout1 Mixer"),
930*4882a593Smuzhiyun 	RIGHT_OUTPUT_MIXER_ROUTES("Right Lineout1 Mixer"),
931*4882a593Smuzhiyun 	LEFT_OUTPUT_MIXER_ROUTES("Left Lineout2 Mixer"),
932*4882a593Smuzhiyun 	RIGHT_OUTPUT_MIXER_ROUTES("Right Lineout2 Mixer"),
933*4882a593Smuzhiyun 	LEFT_OUTPUT_MIXER_ROUTES("Left Speaker Mixer"),
934*4882a593Smuzhiyun 	RIGHT_OUTPUT_MIXER_ROUTES("Right Speaker Mixer"),
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	{ "Left Headphone Mixer", "Left DAC2 Switch", "Left DAC2" },
937*4882a593Smuzhiyun 	{ "Left Headphone Mixer", "Left DAC1 Switch", "Left DAC1" },
938*4882a593Smuzhiyun 	{ "Left Headphone Mixer", "Input 1 Bypass Switch", "IN1PGA" },
939*4882a593Smuzhiyun 	{ "Left Headphone Mixer", "Input 2 Bypass Switch", "IN2PGA" },
940*4882a593Smuzhiyun 	{ "Left Headphone Mixer", "Input 3 Bypass Switch", "IN3PGA" },
941*4882a593Smuzhiyun 	{ "Left Headphone Mixer", "Input 4 Bypass Switch", "IN4PGA" },
942*4882a593Smuzhiyun 	{ "Right Headphone Mixer", "Right DAC2 Switch", "Right DAC2" },
943*4882a593Smuzhiyun 	{ "Right Headphone Mixer", "Right DAC1 Switch", "Right DAC1" },
944*4882a593Smuzhiyun 	{ "Right Headphone Mixer", "Input 1 Bypass Switch", "IN1PGA" },
945*4882a593Smuzhiyun 	{ "Right Headphone Mixer", "Input 2 Bypass Switch", "IN2PGA" },
946*4882a593Smuzhiyun 	{ "Right Headphone Mixer", "Input 3 Bypass Switch", "IN3PGA" },
947*4882a593Smuzhiyun 	{ "Right Headphone Mixer", "Input 4 Bypass Switch", "IN4PGA" },
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	{ "Left Headphone Mixer", NULL, "Headphone Enable" },
950*4882a593Smuzhiyun 	{ "Right Headphone Mixer", NULL, "Headphone Enable" },
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	{ "Earpiece Mixer", "Right DAC2 Switch", "Right DAC2" },
953*4882a593Smuzhiyun 	{ "Earpiece Mixer", "Left DAC2 Switch", "Left DAC2" },
954*4882a593Smuzhiyun 	{ "Earpiece Mixer", "Right DAC1 Switch", "Right DAC1" },
955*4882a593Smuzhiyun 	{ "Earpiece Mixer", "Left DAC1 Switch", "Left DAC1" },
956*4882a593Smuzhiyun 	{ "Earpiece Mixer", "Input 1 Bypass Switch", "IN1PGA" },
957*4882a593Smuzhiyun 	{ "Earpiece Mixer", "Input 2 Bypass Switch", "IN2PGA" },
958*4882a593Smuzhiyun 	{ "Earpiece Mixer", "Input 3 Bypass Switch", "IN3PGA" },
959*4882a593Smuzhiyun 	{ "Earpiece Mixer", "Input 4 Bypass Switch", "IN4PGA" },
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	{ "LOUT1L", NULL, "Left Lineout1 Mixer" },
962*4882a593Smuzhiyun 	{ "LOUT1R", NULL, "Right Lineout1 Mixer" },
963*4882a593Smuzhiyun 	{ "LOUT2L", NULL, "Left Lineout2 Mixer" },
964*4882a593Smuzhiyun 	{ "LOUT2R", NULL, "Right Lineout2 Mixer" },
965*4882a593Smuzhiyun 	{ "SPKL", NULL, "Left Speaker Mixer" },
966*4882a593Smuzhiyun 	{ "SPKR", NULL, "Right Speaker Mixer" },
967*4882a593Smuzhiyun 	{ "HPL", NULL, "Left Headphone Mixer" },
968*4882a593Smuzhiyun 	{ "HPR", NULL, "Right Headphone Mixer" },
969*4882a593Smuzhiyun 	{ "EP", NULL, "Earpiece Mixer" },
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	{ "IN1PGA", NULL, "AIN1L" },
972*4882a593Smuzhiyun 	{ "IN2PGA", NULL, "AIN2L" },
973*4882a593Smuzhiyun 	{ "IN3PGA", NULL, "AIN3L" },
974*4882a593Smuzhiyun 	{ "IN4PGA", NULL, "AIN4L" },
975*4882a593Smuzhiyun 	{ "IN1PGA", NULL, "AIN1R" },
976*4882a593Smuzhiyun 	{ "IN2PGA", NULL, "AIN2R" },
977*4882a593Smuzhiyun 	{ "IN3PGA", NULL, "AIN3R" },
978*4882a593Smuzhiyun 	{ "IN4PGA", NULL, "AIN4R" },
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	{ "SYSCLK1", NULL, "PLL1" },
981*4882a593Smuzhiyun 	{ "SYSCLK2", NULL, "PLL2" },
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	{ "Left DAC1", NULL, "SYSCLK1" },
984*4882a593Smuzhiyun 	{ "Right DAC1", NULL, "SYSCLK1" },
985*4882a593Smuzhiyun 	{ "Left DAC2", NULL, "SYSCLK1" },
986*4882a593Smuzhiyun 	{ "Right DAC2", NULL, "SYSCLK1" },
987*4882a593Smuzhiyun 	{ "Left ADC", NULL, "SYSCLK1" },
988*4882a593Smuzhiyun 	{ "Right ADC", NULL, "SYSCLK1" },
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	{ "DSP", NULL, "SYSCLK1" },
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	{ "AIF1 Mixer", NULL, "DSP" },
993*4882a593Smuzhiyun 	{ "AIF2 Mixer", NULL, "DSP" },
994*4882a593Smuzhiyun 	{ "AIF3 Mixer", NULL, "DSP" },
995*4882a593Smuzhiyun 	{ "DAC1 Mixer", NULL, "DSP" },
996*4882a593Smuzhiyun 	{ "DAC2 Mixer", NULL, "DSP" },
997*4882a593Smuzhiyun 	{ "DAC1 Mixer", NULL, "Playback Engine A" },
998*4882a593Smuzhiyun 	{ "DAC2 Mixer", NULL, "Playback Engine B" },
999*4882a593Smuzhiyun 	{ "Left ADC Mixer", NULL, "Recording Engine A" },
1000*4882a593Smuzhiyun 	{ "Right ADC Mixer", NULL, "Recording Engine A" },
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	{ "AIF1 CLK", NULL, "SYSCLK1", adau1373_check_aif_clk },
1003*4882a593Smuzhiyun 	{ "AIF2 CLK", NULL, "SYSCLK1", adau1373_check_aif_clk },
1004*4882a593Smuzhiyun 	{ "AIF3 CLK", NULL, "SYSCLK1", adau1373_check_aif_clk },
1005*4882a593Smuzhiyun 	{ "AIF1 CLK", NULL, "SYSCLK2", adau1373_check_aif_clk },
1006*4882a593Smuzhiyun 	{ "AIF2 CLK", NULL, "SYSCLK2", adau1373_check_aif_clk },
1007*4882a593Smuzhiyun 	{ "AIF3 CLK", NULL, "SYSCLK2", adau1373_check_aif_clk },
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	{ "AIF1 IN", NULL, "AIF1 CLK" },
1010*4882a593Smuzhiyun 	{ "AIF1 OUT", NULL, "AIF1 CLK" },
1011*4882a593Smuzhiyun 	{ "AIF2 IN", NULL, "AIF2 CLK" },
1012*4882a593Smuzhiyun 	{ "AIF2 OUT", NULL, "AIF2 CLK" },
1013*4882a593Smuzhiyun 	{ "AIF3 IN", NULL, "AIF3 CLK" },
1014*4882a593Smuzhiyun 	{ "AIF3 OUT", NULL, "AIF3 CLK" },
1015*4882a593Smuzhiyun 	{ "AIF1 IN", NULL, "AIF1 IN SRC", adau1373_check_src },
1016*4882a593Smuzhiyun 	{ "AIF1 OUT", NULL, "AIF1 OUT SRC", adau1373_check_src },
1017*4882a593Smuzhiyun 	{ "AIF2 IN", NULL, "AIF2 IN SRC", adau1373_check_src },
1018*4882a593Smuzhiyun 	{ "AIF2 OUT", NULL, "AIF2 OUT SRC", adau1373_check_src },
1019*4882a593Smuzhiyun 	{ "AIF3 IN", NULL, "AIF3 IN SRC", adau1373_check_src },
1020*4882a593Smuzhiyun 	{ "AIF3 OUT", NULL, "AIF3 OUT SRC", adau1373_check_src },
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	{ "DMIC1", NULL, "DMIC1DAT" },
1023*4882a593Smuzhiyun 	{ "DMIC1", NULL, "SYSCLK1" },
1024*4882a593Smuzhiyun 	{ "DMIC1", NULL, "Recording Engine A" },
1025*4882a593Smuzhiyun 	{ "DMIC2", NULL, "DMIC2DAT" },
1026*4882a593Smuzhiyun 	{ "DMIC2", NULL, "SYSCLK1" },
1027*4882a593Smuzhiyun 	{ "DMIC2", NULL, "Recording Engine B" },
1028*4882a593Smuzhiyun };
1029*4882a593Smuzhiyun 
adau1373_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1030*4882a593Smuzhiyun static int adau1373_hw_params(struct snd_pcm_substream *substream,
1031*4882a593Smuzhiyun 	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
1034*4882a593Smuzhiyun 	struct adau1373 *adau1373 = snd_soc_component_get_drvdata(component);
1035*4882a593Smuzhiyun 	struct adau1373_dai *adau1373_dai = &adau1373->dais[dai->id];
1036*4882a593Smuzhiyun 	unsigned int div;
1037*4882a593Smuzhiyun 	unsigned int freq;
1038*4882a593Smuzhiyun 	unsigned int ctrl;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	freq = adau1373_dai->sysclk;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	if (freq % params_rate(params) != 0)
1043*4882a593Smuzhiyun 		return -EINVAL;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	switch (freq / params_rate(params)) {
1046*4882a593Smuzhiyun 	case 1024: /* sysclk / 256 */
1047*4882a593Smuzhiyun 		div = 0;
1048*4882a593Smuzhiyun 		break;
1049*4882a593Smuzhiyun 	case 1536: /* 2/3 sysclk / 256 */
1050*4882a593Smuzhiyun 		div = 1;
1051*4882a593Smuzhiyun 		break;
1052*4882a593Smuzhiyun 	case 2048: /* 1/2 sysclk / 256 */
1053*4882a593Smuzhiyun 		div = 2;
1054*4882a593Smuzhiyun 		break;
1055*4882a593Smuzhiyun 	case 3072: /* 1/3 sysclk / 256 */
1056*4882a593Smuzhiyun 		div = 3;
1057*4882a593Smuzhiyun 		break;
1058*4882a593Smuzhiyun 	case 4096: /* 1/4 sysclk / 256 */
1059*4882a593Smuzhiyun 		div = 4;
1060*4882a593Smuzhiyun 		break;
1061*4882a593Smuzhiyun 	case 6144: /* 1/6 sysclk / 256 */
1062*4882a593Smuzhiyun 		div = 5;
1063*4882a593Smuzhiyun 		break;
1064*4882a593Smuzhiyun 	case 5632: /* 2/11 sysclk / 256 */
1065*4882a593Smuzhiyun 		div = 6;
1066*4882a593Smuzhiyun 		break;
1067*4882a593Smuzhiyun 	default:
1068*4882a593Smuzhiyun 		return -EINVAL;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	adau1373_dai->enable_src = (div != 0);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	regmap_update_bits(adau1373->regmap, ADAU1373_BCLKDIV(dai->id),
1074*4882a593Smuzhiyun 		ADAU1373_BCLKDIV_SR_MASK | ADAU1373_BCLKDIV_BCLK_MASK,
1075*4882a593Smuzhiyun 		(div << 2) | ADAU1373_BCLKDIV_64);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	switch (params_width(params)) {
1078*4882a593Smuzhiyun 	case 16:
1079*4882a593Smuzhiyun 		ctrl = ADAU1373_DAI_WLEN_16;
1080*4882a593Smuzhiyun 		break;
1081*4882a593Smuzhiyun 	case 20:
1082*4882a593Smuzhiyun 		ctrl = ADAU1373_DAI_WLEN_20;
1083*4882a593Smuzhiyun 		break;
1084*4882a593Smuzhiyun 	case 24:
1085*4882a593Smuzhiyun 		ctrl = ADAU1373_DAI_WLEN_24;
1086*4882a593Smuzhiyun 		break;
1087*4882a593Smuzhiyun 	case 32:
1088*4882a593Smuzhiyun 		ctrl = ADAU1373_DAI_WLEN_32;
1089*4882a593Smuzhiyun 		break;
1090*4882a593Smuzhiyun 	default:
1091*4882a593Smuzhiyun 		return -EINVAL;
1092*4882a593Smuzhiyun 	}
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	return regmap_update_bits(adau1373->regmap, ADAU1373_DAI(dai->id),
1095*4882a593Smuzhiyun 			ADAU1373_DAI_WLEN_MASK, ctrl);
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun 
adau1373_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)1098*4882a593Smuzhiyun static int adau1373_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
1101*4882a593Smuzhiyun 	struct adau1373 *adau1373 = snd_soc_component_get_drvdata(component);
1102*4882a593Smuzhiyun 	struct adau1373_dai *adau1373_dai = &adau1373->dais[dai->id];
1103*4882a593Smuzhiyun 	unsigned int ctrl;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1106*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
1107*4882a593Smuzhiyun 		ctrl = ADAU1373_DAI_MASTER;
1108*4882a593Smuzhiyun 		adau1373_dai->master = true;
1109*4882a593Smuzhiyun 		break;
1110*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
1111*4882a593Smuzhiyun 		ctrl = 0;
1112*4882a593Smuzhiyun 		adau1373_dai->master = false;
1113*4882a593Smuzhiyun 		break;
1114*4882a593Smuzhiyun 	default:
1115*4882a593Smuzhiyun 		return -EINVAL;
1116*4882a593Smuzhiyun 	}
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1119*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
1120*4882a593Smuzhiyun 		ctrl |= ADAU1373_DAI_FORMAT_I2S;
1121*4882a593Smuzhiyun 		break;
1122*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
1123*4882a593Smuzhiyun 		ctrl |= ADAU1373_DAI_FORMAT_LEFT_J;
1124*4882a593Smuzhiyun 		break;
1125*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
1126*4882a593Smuzhiyun 		ctrl |= ADAU1373_DAI_FORMAT_RIGHT_J;
1127*4882a593Smuzhiyun 		break;
1128*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
1129*4882a593Smuzhiyun 		ctrl |= ADAU1373_DAI_FORMAT_DSP;
1130*4882a593Smuzhiyun 		break;
1131*4882a593Smuzhiyun 	default:
1132*4882a593Smuzhiyun 		return -EINVAL;
1133*4882a593Smuzhiyun 	}
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1136*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
1137*4882a593Smuzhiyun 		break;
1138*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
1139*4882a593Smuzhiyun 		ctrl |= ADAU1373_DAI_INVERT_BCLK;
1140*4882a593Smuzhiyun 		break;
1141*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
1142*4882a593Smuzhiyun 		ctrl |= ADAU1373_DAI_INVERT_LRCLK;
1143*4882a593Smuzhiyun 		break;
1144*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
1145*4882a593Smuzhiyun 		ctrl |= ADAU1373_DAI_INVERT_LRCLK | ADAU1373_DAI_INVERT_BCLK;
1146*4882a593Smuzhiyun 		break;
1147*4882a593Smuzhiyun 	default:
1148*4882a593Smuzhiyun 		return -EINVAL;
1149*4882a593Smuzhiyun 	}
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	regmap_update_bits(adau1373->regmap, ADAU1373_DAI(dai->id),
1152*4882a593Smuzhiyun 		~ADAU1373_DAI_WLEN_MASK, ctrl);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	return 0;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun 
adau1373_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)1157*4882a593Smuzhiyun static int adau1373_set_dai_sysclk(struct snd_soc_dai *dai,
1158*4882a593Smuzhiyun 	int clk_id, unsigned int freq, int dir)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun 	struct adau1373 *adau1373 = snd_soc_component_get_drvdata(dai->component);
1161*4882a593Smuzhiyun 	struct adau1373_dai *adau1373_dai = &adau1373->dais[dai->id];
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	switch (clk_id) {
1164*4882a593Smuzhiyun 	case ADAU1373_CLK_SRC_PLL1:
1165*4882a593Smuzhiyun 	case ADAU1373_CLK_SRC_PLL2:
1166*4882a593Smuzhiyun 		break;
1167*4882a593Smuzhiyun 	default:
1168*4882a593Smuzhiyun 		return -EINVAL;
1169*4882a593Smuzhiyun 	}
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	adau1373_dai->sysclk = freq;
1172*4882a593Smuzhiyun 	adau1373_dai->clk_src = clk_id;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	regmap_update_bits(adau1373->regmap, ADAU1373_BCLKDIV(dai->id),
1175*4882a593Smuzhiyun 		ADAU1373_BCLKDIV_SOURCE, clk_id << 5);
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	return 0;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun static const struct snd_soc_dai_ops adau1373_dai_ops = {
1181*4882a593Smuzhiyun 	.hw_params	= adau1373_hw_params,
1182*4882a593Smuzhiyun 	.set_sysclk	= adau1373_set_dai_sysclk,
1183*4882a593Smuzhiyun 	.set_fmt	= adau1373_set_dai_fmt,
1184*4882a593Smuzhiyun };
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun #define ADAU1373_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1187*4882a593Smuzhiyun 	SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun static struct snd_soc_dai_driver adau1373_dai_driver[] = {
1190*4882a593Smuzhiyun 	{
1191*4882a593Smuzhiyun 		.id = 0,
1192*4882a593Smuzhiyun 		.name = "adau1373-aif1",
1193*4882a593Smuzhiyun 		.playback = {
1194*4882a593Smuzhiyun 			.stream_name = "AIF1 Playback",
1195*4882a593Smuzhiyun 			.channels_min = 2,
1196*4882a593Smuzhiyun 			.channels_max = 2,
1197*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_48000,
1198*4882a593Smuzhiyun 			.formats = ADAU1373_FORMATS,
1199*4882a593Smuzhiyun 		},
1200*4882a593Smuzhiyun 		.capture = {
1201*4882a593Smuzhiyun 			.stream_name = "AIF1 Capture",
1202*4882a593Smuzhiyun 			.channels_min = 2,
1203*4882a593Smuzhiyun 			.channels_max = 2,
1204*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_48000,
1205*4882a593Smuzhiyun 			.formats = ADAU1373_FORMATS,
1206*4882a593Smuzhiyun 		},
1207*4882a593Smuzhiyun 		.ops = &adau1373_dai_ops,
1208*4882a593Smuzhiyun 		.symmetric_rates = 1,
1209*4882a593Smuzhiyun 	},
1210*4882a593Smuzhiyun 	{
1211*4882a593Smuzhiyun 		.id = 1,
1212*4882a593Smuzhiyun 		.name = "adau1373-aif2",
1213*4882a593Smuzhiyun 		.playback = {
1214*4882a593Smuzhiyun 			.stream_name = "AIF2 Playback",
1215*4882a593Smuzhiyun 			.channels_min = 2,
1216*4882a593Smuzhiyun 			.channels_max = 2,
1217*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_48000,
1218*4882a593Smuzhiyun 			.formats = ADAU1373_FORMATS,
1219*4882a593Smuzhiyun 		},
1220*4882a593Smuzhiyun 		.capture = {
1221*4882a593Smuzhiyun 			.stream_name = "AIF2 Capture",
1222*4882a593Smuzhiyun 			.channels_min = 2,
1223*4882a593Smuzhiyun 			.channels_max = 2,
1224*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_48000,
1225*4882a593Smuzhiyun 			.formats = ADAU1373_FORMATS,
1226*4882a593Smuzhiyun 		},
1227*4882a593Smuzhiyun 		.ops = &adau1373_dai_ops,
1228*4882a593Smuzhiyun 		.symmetric_rates = 1,
1229*4882a593Smuzhiyun 	},
1230*4882a593Smuzhiyun 	{
1231*4882a593Smuzhiyun 		.id = 2,
1232*4882a593Smuzhiyun 		.name = "adau1373-aif3",
1233*4882a593Smuzhiyun 		.playback = {
1234*4882a593Smuzhiyun 			.stream_name = "AIF3 Playback",
1235*4882a593Smuzhiyun 			.channels_min = 2,
1236*4882a593Smuzhiyun 			.channels_max = 2,
1237*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_48000,
1238*4882a593Smuzhiyun 			.formats = ADAU1373_FORMATS,
1239*4882a593Smuzhiyun 		},
1240*4882a593Smuzhiyun 		.capture = {
1241*4882a593Smuzhiyun 			.stream_name = "AIF3 Capture",
1242*4882a593Smuzhiyun 			.channels_min = 2,
1243*4882a593Smuzhiyun 			.channels_max = 2,
1244*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_48000,
1245*4882a593Smuzhiyun 			.formats = ADAU1373_FORMATS,
1246*4882a593Smuzhiyun 		},
1247*4882a593Smuzhiyun 		.ops = &adau1373_dai_ops,
1248*4882a593Smuzhiyun 		.symmetric_rates = 1,
1249*4882a593Smuzhiyun 	},
1250*4882a593Smuzhiyun };
1251*4882a593Smuzhiyun 
adau1373_set_pll(struct snd_soc_component * component,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)1252*4882a593Smuzhiyun static int adau1373_set_pll(struct snd_soc_component *component, int pll_id,
1253*4882a593Smuzhiyun 	int source, unsigned int freq_in, unsigned int freq_out)
1254*4882a593Smuzhiyun {
1255*4882a593Smuzhiyun 	struct adau1373 *adau1373 = snd_soc_component_get_drvdata(component);
1256*4882a593Smuzhiyun 	unsigned int dpll_div = 0;
1257*4882a593Smuzhiyun 	uint8_t pll_regs[5];
1258*4882a593Smuzhiyun 	int ret;
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	switch (pll_id) {
1261*4882a593Smuzhiyun 	case ADAU1373_PLL1:
1262*4882a593Smuzhiyun 	case ADAU1373_PLL2:
1263*4882a593Smuzhiyun 		break;
1264*4882a593Smuzhiyun 	default:
1265*4882a593Smuzhiyun 		return -EINVAL;
1266*4882a593Smuzhiyun 	}
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	switch (source) {
1269*4882a593Smuzhiyun 	case ADAU1373_PLL_SRC_BCLK1:
1270*4882a593Smuzhiyun 	case ADAU1373_PLL_SRC_BCLK2:
1271*4882a593Smuzhiyun 	case ADAU1373_PLL_SRC_BCLK3:
1272*4882a593Smuzhiyun 	case ADAU1373_PLL_SRC_LRCLK1:
1273*4882a593Smuzhiyun 	case ADAU1373_PLL_SRC_LRCLK2:
1274*4882a593Smuzhiyun 	case ADAU1373_PLL_SRC_LRCLK3:
1275*4882a593Smuzhiyun 	case ADAU1373_PLL_SRC_MCLK1:
1276*4882a593Smuzhiyun 	case ADAU1373_PLL_SRC_MCLK2:
1277*4882a593Smuzhiyun 	case ADAU1373_PLL_SRC_GPIO1:
1278*4882a593Smuzhiyun 	case ADAU1373_PLL_SRC_GPIO2:
1279*4882a593Smuzhiyun 	case ADAU1373_PLL_SRC_GPIO3:
1280*4882a593Smuzhiyun 	case ADAU1373_PLL_SRC_GPIO4:
1281*4882a593Smuzhiyun 		break;
1282*4882a593Smuzhiyun 	default:
1283*4882a593Smuzhiyun 		return -EINVAL;
1284*4882a593Smuzhiyun 	}
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	if (freq_in < 7813 || freq_in > 27000000)
1287*4882a593Smuzhiyun 		return -EINVAL;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	if (freq_out < 45158000 || freq_out > 49152000)
1290*4882a593Smuzhiyun 		return -EINVAL;
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	/* APLL input needs to be >= 8Mhz, so in case freq_in is less we use the
1293*4882a593Smuzhiyun 	 * DPLL to get it there. DPLL_out = (DPLL_in / div) * 1024 */
1294*4882a593Smuzhiyun 	while (freq_in < 8000000) {
1295*4882a593Smuzhiyun 		freq_in *= 2;
1296*4882a593Smuzhiyun 		dpll_div++;
1297*4882a593Smuzhiyun 	}
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	ret = adau_calc_pll_cfg(freq_in, freq_out, pll_regs);
1300*4882a593Smuzhiyun 	if (ret)
1301*4882a593Smuzhiyun 		return -EINVAL;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	if (dpll_div) {
1304*4882a593Smuzhiyun 		dpll_div = 11 - dpll_div;
1305*4882a593Smuzhiyun 		regmap_update_bits(adau1373->regmap, ADAU1373_PLL_CTRL6(pll_id),
1306*4882a593Smuzhiyun 			ADAU1373_PLL_CTRL6_DPLL_BYPASS, 0);
1307*4882a593Smuzhiyun 	} else {
1308*4882a593Smuzhiyun 		regmap_update_bits(adau1373->regmap, ADAU1373_PLL_CTRL6(pll_id),
1309*4882a593Smuzhiyun 			ADAU1373_PLL_CTRL6_DPLL_BYPASS,
1310*4882a593Smuzhiyun 			ADAU1373_PLL_CTRL6_DPLL_BYPASS);
1311*4882a593Smuzhiyun 	}
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	regmap_write(adau1373->regmap, ADAU1373_DPLL_CTRL(pll_id),
1314*4882a593Smuzhiyun 		(source << 4) | dpll_div);
1315*4882a593Smuzhiyun 	regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL1(pll_id), pll_regs[0]);
1316*4882a593Smuzhiyun 	regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL2(pll_id), pll_regs[1]);
1317*4882a593Smuzhiyun 	regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL3(pll_id), pll_regs[2]);
1318*4882a593Smuzhiyun 	regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL4(pll_id), pll_regs[3]);
1319*4882a593Smuzhiyun 	regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL5(pll_id), pll_regs[4]);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	/* Set sysclk to pll_rate / 4 */
1322*4882a593Smuzhiyun 	regmap_update_bits(adau1373->regmap, ADAU1373_CLK_SRC_DIV(pll_id), 0x3f, 0x09);
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	return 0;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun 
adau1373_load_drc_settings(struct adau1373 * adau1373,unsigned int nr,uint8_t * drc)1327*4882a593Smuzhiyun static void adau1373_load_drc_settings(struct adau1373 *adau1373,
1328*4882a593Smuzhiyun 	unsigned int nr, uint8_t *drc)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun 	unsigned int i;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	for (i = 0; i < ADAU1373_DRC_SIZE; ++i)
1333*4882a593Smuzhiyun 		regmap_write(adau1373->regmap, ADAU1373_DRC(nr) + i, drc[i]);
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun 
adau1373_valid_micbias(enum adau1373_micbias_voltage micbias)1336*4882a593Smuzhiyun static bool adau1373_valid_micbias(enum adau1373_micbias_voltage micbias)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun 	switch (micbias) {
1339*4882a593Smuzhiyun 	case ADAU1373_MICBIAS_2_9V:
1340*4882a593Smuzhiyun 	case ADAU1373_MICBIAS_2_2V:
1341*4882a593Smuzhiyun 	case ADAU1373_MICBIAS_2_6V:
1342*4882a593Smuzhiyun 	case ADAU1373_MICBIAS_1_8V:
1343*4882a593Smuzhiyun 		return true;
1344*4882a593Smuzhiyun 	default:
1345*4882a593Smuzhiyun 		break;
1346*4882a593Smuzhiyun 	}
1347*4882a593Smuzhiyun 	return false;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun 
adau1373_probe(struct snd_soc_component * component)1350*4882a593Smuzhiyun static int adau1373_probe(struct snd_soc_component *component)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun 	struct adau1373 *adau1373 = snd_soc_component_get_drvdata(component);
1353*4882a593Smuzhiyun 	struct adau1373_platform_data *pdata = component->dev->platform_data;
1354*4882a593Smuzhiyun 	bool lineout_differential = false;
1355*4882a593Smuzhiyun 	unsigned int val;
1356*4882a593Smuzhiyun 	int i;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	if (pdata) {
1359*4882a593Smuzhiyun 		if (pdata->num_drc > ARRAY_SIZE(pdata->drc_setting))
1360*4882a593Smuzhiyun 			return -EINVAL;
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 		if (!adau1373_valid_micbias(pdata->micbias1) ||
1363*4882a593Smuzhiyun 			!adau1373_valid_micbias(pdata->micbias2))
1364*4882a593Smuzhiyun 			return -EINVAL;
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 		for (i = 0; i < pdata->num_drc; ++i) {
1367*4882a593Smuzhiyun 			adau1373_load_drc_settings(adau1373, i,
1368*4882a593Smuzhiyun 				pdata->drc_setting[i]);
1369*4882a593Smuzhiyun 		}
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 		snd_soc_add_component_controls(component, adau1373_drc_controls,
1372*4882a593Smuzhiyun 			pdata->num_drc);
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 		val = 0;
1375*4882a593Smuzhiyun 		for (i = 0; i < 4; ++i) {
1376*4882a593Smuzhiyun 			if (pdata->input_differential[i])
1377*4882a593Smuzhiyun 				val |= BIT(i);
1378*4882a593Smuzhiyun 		}
1379*4882a593Smuzhiyun 		regmap_write(adau1373->regmap, ADAU1373_INPUT_MODE, val);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 		val = 0;
1382*4882a593Smuzhiyun 		if (pdata->lineout_differential)
1383*4882a593Smuzhiyun 			val |= ADAU1373_OUTPUT_CTRL_LDIFF;
1384*4882a593Smuzhiyun 		if (pdata->lineout_ground_sense)
1385*4882a593Smuzhiyun 			val |= ADAU1373_OUTPUT_CTRL_LNFBEN;
1386*4882a593Smuzhiyun 		regmap_write(adau1373->regmap, ADAU1373_OUTPUT_CTRL, val);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 		lineout_differential = pdata->lineout_differential;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 		regmap_write(adau1373->regmap, ADAU1373_EP_CTRL,
1391*4882a593Smuzhiyun 			(pdata->micbias1 << ADAU1373_EP_CTRL_MICBIAS1_OFFSET) |
1392*4882a593Smuzhiyun 			(pdata->micbias2 << ADAU1373_EP_CTRL_MICBIAS2_OFFSET));
1393*4882a593Smuzhiyun 	}
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	if (!lineout_differential) {
1396*4882a593Smuzhiyun 		snd_soc_add_component_controls(component, adau1373_lineout2_controls,
1397*4882a593Smuzhiyun 			ARRAY_SIZE(adau1373_lineout2_controls));
1398*4882a593Smuzhiyun 	}
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	regmap_write(adau1373->regmap, ADAU1373_ADC_CTRL,
1401*4882a593Smuzhiyun 	    ADAU1373_ADC_CTRL_RESET_FORCE | ADAU1373_ADC_CTRL_PEAK_DETECT);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	return 0;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun 
adau1373_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1406*4882a593Smuzhiyun static int adau1373_set_bias_level(struct snd_soc_component *component,
1407*4882a593Smuzhiyun 	enum snd_soc_bias_level level)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun 	struct adau1373 *adau1373 = snd_soc_component_get_drvdata(component);
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	switch (level) {
1412*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
1413*4882a593Smuzhiyun 		break;
1414*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
1415*4882a593Smuzhiyun 		break;
1416*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
1417*4882a593Smuzhiyun 		regmap_update_bits(adau1373->regmap, ADAU1373_PWDN_CTRL3,
1418*4882a593Smuzhiyun 			ADAU1373_PWDN_CTRL3_PWR_EN, ADAU1373_PWDN_CTRL3_PWR_EN);
1419*4882a593Smuzhiyun 		break;
1420*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
1421*4882a593Smuzhiyun 		regmap_update_bits(adau1373->regmap, ADAU1373_PWDN_CTRL3,
1422*4882a593Smuzhiyun 			ADAU1373_PWDN_CTRL3_PWR_EN, 0);
1423*4882a593Smuzhiyun 		break;
1424*4882a593Smuzhiyun 	}
1425*4882a593Smuzhiyun 	return 0;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun 
adau1373_resume(struct snd_soc_component * component)1428*4882a593Smuzhiyun static int adau1373_resume(struct snd_soc_component *component)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun 	struct adau1373 *adau1373 = snd_soc_component_get_drvdata(component);
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	regcache_sync(adau1373->regmap);
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	return 0;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun 
adau1373_register_volatile(struct device * dev,unsigned int reg)1437*4882a593Smuzhiyun static bool adau1373_register_volatile(struct device *dev, unsigned int reg)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun 	switch (reg) {
1440*4882a593Smuzhiyun 	case ADAU1373_SOFT_RESET:
1441*4882a593Smuzhiyun 	case ADAU1373_ADC_DAC_STATUS:
1442*4882a593Smuzhiyun 		return true;
1443*4882a593Smuzhiyun 	default:
1444*4882a593Smuzhiyun 		return false;
1445*4882a593Smuzhiyun 	}
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun static const struct regmap_config adau1373_regmap_config = {
1449*4882a593Smuzhiyun 	.val_bits = 8,
1450*4882a593Smuzhiyun 	.reg_bits = 8,
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	.volatile_reg = adau1373_register_volatile,
1453*4882a593Smuzhiyun 	.max_register = ADAU1373_SOFT_RESET,
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
1456*4882a593Smuzhiyun 	.reg_defaults = adau1373_reg_defaults,
1457*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(adau1373_reg_defaults),
1458*4882a593Smuzhiyun };
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun static const struct snd_soc_component_driver adau1373_component_driver = {
1461*4882a593Smuzhiyun 	.probe			= adau1373_probe,
1462*4882a593Smuzhiyun 	.resume			= adau1373_resume,
1463*4882a593Smuzhiyun 	.set_bias_level		= adau1373_set_bias_level,
1464*4882a593Smuzhiyun 	.set_pll		= adau1373_set_pll,
1465*4882a593Smuzhiyun 	.controls		= adau1373_controls,
1466*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(adau1373_controls),
1467*4882a593Smuzhiyun 	.dapm_widgets		= adau1373_dapm_widgets,
1468*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(adau1373_dapm_widgets),
1469*4882a593Smuzhiyun 	.dapm_routes		= adau1373_dapm_routes,
1470*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(adau1373_dapm_routes),
1471*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
1472*4882a593Smuzhiyun 	.endianness		= 1,
1473*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
1474*4882a593Smuzhiyun };
1475*4882a593Smuzhiyun 
adau1373_i2c_probe(struct i2c_client * client,const struct i2c_device_id * id)1476*4882a593Smuzhiyun static int adau1373_i2c_probe(struct i2c_client *client,
1477*4882a593Smuzhiyun 			      const struct i2c_device_id *id)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun 	struct adau1373 *adau1373;
1480*4882a593Smuzhiyun 	int ret;
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	adau1373 = devm_kzalloc(&client->dev, sizeof(*adau1373), GFP_KERNEL);
1483*4882a593Smuzhiyun 	if (!adau1373)
1484*4882a593Smuzhiyun 		return -ENOMEM;
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	adau1373->regmap = devm_regmap_init_i2c(client,
1487*4882a593Smuzhiyun 		&adau1373_regmap_config);
1488*4882a593Smuzhiyun 	if (IS_ERR(adau1373->regmap))
1489*4882a593Smuzhiyun 		return PTR_ERR(adau1373->regmap);
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	regmap_write(adau1373->regmap, ADAU1373_SOFT_RESET, 0x00);
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	dev_set_drvdata(&client->dev, adau1373);
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&client->dev,
1496*4882a593Smuzhiyun 			&adau1373_component_driver,
1497*4882a593Smuzhiyun 			adau1373_dai_driver, ARRAY_SIZE(adau1373_dai_driver));
1498*4882a593Smuzhiyun 	return ret;
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun static const struct i2c_device_id adau1373_i2c_id[] = {
1502*4882a593Smuzhiyun 	{ "adau1373", 0 },
1503*4882a593Smuzhiyun 	{ }
1504*4882a593Smuzhiyun };
1505*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, adau1373_i2c_id);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun static struct i2c_driver adau1373_i2c_driver = {
1508*4882a593Smuzhiyun 	.driver = {
1509*4882a593Smuzhiyun 		.name = "adau1373",
1510*4882a593Smuzhiyun 	},
1511*4882a593Smuzhiyun 	.probe = adau1373_i2c_probe,
1512*4882a593Smuzhiyun 	.id_table = adau1373_i2c_id,
1513*4882a593Smuzhiyun };
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun module_i2c_driver(adau1373_i2c_driver);
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC ADAU1373 driver");
1518*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
1519*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1520