1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/sound/soc/ep93xx-i2s.c
4*4882a593Smuzhiyun * EP93xx I2S driver
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2010 Ryan Mallon
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on the original driver by:
9*4882a593Smuzhiyun * Copyright (C) 2007 Chase Douglas <chasedouglas@gmail>
10*4882a593Smuzhiyun * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <sound/core.h>
20*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
21*4882a593Smuzhiyun #include <sound/pcm.h>
22*4882a593Smuzhiyun #include <sound/pcm_params.h>
23*4882a593Smuzhiyun #include <sound/initval.h>
24*4882a593Smuzhiyun #include <sound/soc.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <linux/platform_data/dma-ep93xx.h>
27*4882a593Smuzhiyun #include <linux/soc/cirrus/ep93xx.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "ep93xx-pcm.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define EP93XX_I2S_TXCLKCFG 0x00
32*4882a593Smuzhiyun #define EP93XX_I2S_RXCLKCFG 0x04
33*4882a593Smuzhiyun #define EP93XX_I2S_GLSTS 0x08
34*4882a593Smuzhiyun #define EP93XX_I2S_GLCTRL 0x0C
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define EP93XX_I2S_I2STX0LFT 0x10
37*4882a593Smuzhiyun #define EP93XX_I2S_I2STX0RT 0x14
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define EP93XX_I2S_TXLINCTRLDATA 0x28
40*4882a593Smuzhiyun #define EP93XX_I2S_TXCTRL 0x2C
41*4882a593Smuzhiyun #define EP93XX_I2S_TXWRDLEN 0x30
42*4882a593Smuzhiyun #define EP93XX_I2S_TX0EN 0x34
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define EP93XX_I2S_RXLINCTRLDATA 0x58
45*4882a593Smuzhiyun #define EP93XX_I2S_RXCTRL 0x5C
46*4882a593Smuzhiyun #define EP93XX_I2S_RXWRDLEN 0x60
47*4882a593Smuzhiyun #define EP93XX_I2S_RX0EN 0x64
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define EP93XX_I2S_WRDLEN_16 (0 << 0)
50*4882a593Smuzhiyun #define EP93XX_I2S_WRDLEN_24 (1 << 0)
51*4882a593Smuzhiyun #define EP93XX_I2S_WRDLEN_32 (2 << 0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define EP93XX_I2S_RXLINCTRLDATA_R_JUST BIT(1) /* Right justify */
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define EP93XX_I2S_TXLINCTRLDATA_R_JUST BIT(2) /* Right justify */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * Transmit empty interrupt level select:
59*4882a593Smuzhiyun * 0 - Generate interrupt when FIFO is half empty
60*4882a593Smuzhiyun * 1 - Generate interrupt when FIFO is empty
61*4882a593Smuzhiyun */
62*4882a593Smuzhiyun #define EP93XX_I2S_TXCTRL_TXEMPTY_LVL BIT(0)
63*4882a593Smuzhiyun #define EP93XX_I2S_TXCTRL_TXUFIE BIT(1) /* Transmit interrupt enable */
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define EP93XX_I2S_CLKCFG_LRS (1 << 0) /* lrclk polarity */
66*4882a593Smuzhiyun #define EP93XX_I2S_CLKCFG_CKP (1 << 1) /* Bit clock polarity */
67*4882a593Smuzhiyun #define EP93XX_I2S_CLKCFG_REL (1 << 2) /* First bit transition */
68*4882a593Smuzhiyun #define EP93XX_I2S_CLKCFG_MASTER (1 << 3) /* Master mode */
69*4882a593Smuzhiyun #define EP93XX_I2S_CLKCFG_NBCG (1 << 4) /* Not bit clock gating */
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define EP93XX_I2S_GLSTS_TX0_FIFO_FULL BIT(12)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun struct ep93xx_i2s_info {
74*4882a593Smuzhiyun struct clk *mclk;
75*4882a593Smuzhiyun struct clk *sclk;
76*4882a593Smuzhiyun struct clk *lrclk;
77*4882a593Smuzhiyun void __iomem *regs;
78*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_params_rx;
79*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_params_tx;
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static struct ep93xx_dma_data ep93xx_i2s_dma_data[] = {
83*4882a593Smuzhiyun [SNDRV_PCM_STREAM_PLAYBACK] = {
84*4882a593Smuzhiyun .name = "i2s-pcm-out",
85*4882a593Smuzhiyun .port = EP93XX_DMA_I2S1,
86*4882a593Smuzhiyun .direction = DMA_MEM_TO_DEV,
87*4882a593Smuzhiyun },
88*4882a593Smuzhiyun [SNDRV_PCM_STREAM_CAPTURE] = {
89*4882a593Smuzhiyun .name = "i2s-pcm-in",
90*4882a593Smuzhiyun .port = EP93XX_DMA_I2S1,
91*4882a593Smuzhiyun .direction = DMA_DEV_TO_MEM,
92*4882a593Smuzhiyun },
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
ep93xx_i2s_write_reg(struct ep93xx_i2s_info * info,unsigned reg,unsigned val)95*4882a593Smuzhiyun static inline void ep93xx_i2s_write_reg(struct ep93xx_i2s_info *info,
96*4882a593Smuzhiyun unsigned reg, unsigned val)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun __raw_writel(val, info->regs + reg);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
ep93xx_i2s_read_reg(struct ep93xx_i2s_info * info,unsigned reg)101*4882a593Smuzhiyun static inline unsigned ep93xx_i2s_read_reg(struct ep93xx_i2s_info *info,
102*4882a593Smuzhiyun unsigned reg)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun return __raw_readl(info->regs + reg);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
ep93xx_i2s_enable(struct ep93xx_i2s_info * info,int stream)107*4882a593Smuzhiyun static void ep93xx_i2s_enable(struct ep93xx_i2s_info *info, int stream)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun unsigned base_reg;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if ((ep93xx_i2s_read_reg(info, EP93XX_I2S_TX0EN) & 0x1) == 0 &&
112*4882a593Smuzhiyun (ep93xx_i2s_read_reg(info, EP93XX_I2S_RX0EN) & 0x1) == 0) {
113*4882a593Smuzhiyun /* Enable clocks */
114*4882a593Smuzhiyun clk_enable(info->mclk);
115*4882a593Smuzhiyun clk_enable(info->sclk);
116*4882a593Smuzhiyun clk_enable(info->lrclk);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Enable i2s */
119*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_GLCTRL, 1);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Enable fifo */
123*4882a593Smuzhiyun if (stream == SNDRV_PCM_STREAM_PLAYBACK)
124*4882a593Smuzhiyun base_reg = EP93XX_I2S_TX0EN;
125*4882a593Smuzhiyun else
126*4882a593Smuzhiyun base_reg = EP93XX_I2S_RX0EN;
127*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, base_reg, 1);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Enable TX IRQs (FIFO empty or underflow) */
130*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_SND_EP93XX_SOC_I2S_WATCHDOG) &&
131*4882a593Smuzhiyun stream == SNDRV_PCM_STREAM_PLAYBACK)
132*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_TXCTRL,
133*4882a593Smuzhiyun EP93XX_I2S_TXCTRL_TXEMPTY_LVL |
134*4882a593Smuzhiyun EP93XX_I2S_TXCTRL_TXUFIE);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
ep93xx_i2s_disable(struct ep93xx_i2s_info * info,int stream)137*4882a593Smuzhiyun static void ep93xx_i2s_disable(struct ep93xx_i2s_info *info, int stream)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun unsigned base_reg;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Disable IRQs */
142*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_SND_EP93XX_SOC_I2S_WATCHDOG) &&
143*4882a593Smuzhiyun stream == SNDRV_PCM_STREAM_PLAYBACK)
144*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_TXCTRL, 0);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* Disable fifo */
147*4882a593Smuzhiyun if (stream == SNDRV_PCM_STREAM_PLAYBACK)
148*4882a593Smuzhiyun base_reg = EP93XX_I2S_TX0EN;
149*4882a593Smuzhiyun else
150*4882a593Smuzhiyun base_reg = EP93XX_I2S_RX0EN;
151*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, base_reg, 0);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if ((ep93xx_i2s_read_reg(info, EP93XX_I2S_TX0EN) & 0x1) == 0 &&
154*4882a593Smuzhiyun (ep93xx_i2s_read_reg(info, EP93XX_I2S_RX0EN) & 0x1) == 0) {
155*4882a593Smuzhiyun /* Disable i2s */
156*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_GLCTRL, 0);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Disable clocks */
159*4882a593Smuzhiyun clk_disable(info->lrclk);
160*4882a593Smuzhiyun clk_disable(info->sclk);
161*4882a593Smuzhiyun clk_disable(info->mclk);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * According to documentation I2S controller can handle underflow conditions
167*4882a593Smuzhiyun * just fine, but in reality the state machine is sometimes confused so that
168*4882a593Smuzhiyun * the whole stream is shifted by one byte. The watchdog below disables the TX
169*4882a593Smuzhiyun * FIFO, fills the buffer with zeroes and re-enables the FIFO. State machine
170*4882a593Smuzhiyun * is being reset and by filling the buffer we get some time before next
171*4882a593Smuzhiyun * underflow happens.
172*4882a593Smuzhiyun */
ep93xx_i2s_interrupt(int irq,void * dev_id)173*4882a593Smuzhiyun static irqreturn_t ep93xx_i2s_interrupt(int irq, void *dev_id)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun struct ep93xx_i2s_info *info = dev_id;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* Disable FIFO */
178*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_TX0EN, 0);
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun * Fill TX FIFO with zeroes, this way we can defer next IRQs as much as
181*4882a593Smuzhiyun * possible and get more time for DMA to catch up. Actually there are
182*4882a593Smuzhiyun * only 8 samples in this FIFO, so even on 8kHz maximum deferral here is
183*4882a593Smuzhiyun * 1ms.
184*4882a593Smuzhiyun */
185*4882a593Smuzhiyun while (!(ep93xx_i2s_read_reg(info, EP93XX_I2S_GLSTS) &
186*4882a593Smuzhiyun EP93XX_I2S_GLSTS_TX0_FIFO_FULL)) {
187*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_I2STX0LFT, 0);
188*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_I2STX0RT, 0);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun /* Re-enable FIFO */
191*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_TX0EN, 1);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return IRQ_HANDLED;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
ep93xx_i2s_dai_probe(struct snd_soc_dai * dai)196*4882a593Smuzhiyun static int ep93xx_i2s_dai_probe(struct snd_soc_dai *dai)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun info->dma_params_tx.filter_data =
201*4882a593Smuzhiyun &ep93xx_i2s_dma_data[SNDRV_PCM_STREAM_PLAYBACK];
202*4882a593Smuzhiyun info->dma_params_rx.filter_data =
203*4882a593Smuzhiyun &ep93xx_i2s_dma_data[SNDRV_PCM_STREAM_CAPTURE];
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun dai->playback_dma_data = &info->dma_params_tx;
206*4882a593Smuzhiyun dai->capture_dma_data = &info->dma_params_rx;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
ep93xx_i2s_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)211*4882a593Smuzhiyun static void ep93xx_i2s_shutdown(struct snd_pcm_substream *substream,
212*4882a593Smuzhiyun struct snd_soc_dai *dai)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun ep93xx_i2s_disable(info, substream->stream);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
ep93xx_i2s_set_dai_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)219*4882a593Smuzhiyun static int ep93xx_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
220*4882a593Smuzhiyun unsigned int fmt)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(cpu_dai);
223*4882a593Smuzhiyun unsigned int clk_cfg;
224*4882a593Smuzhiyun unsigned int txlin_ctrl = 0;
225*4882a593Smuzhiyun unsigned int rxlin_ctrl = 0;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun clk_cfg = ep93xx_i2s_read_reg(info, EP93XX_I2S_RXCLKCFG);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
230*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
231*4882a593Smuzhiyun clk_cfg |= EP93XX_I2S_CLKCFG_REL;
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
235*4882a593Smuzhiyun clk_cfg &= ~EP93XX_I2S_CLKCFG_REL;
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
239*4882a593Smuzhiyun clk_cfg &= ~EP93XX_I2S_CLKCFG_REL;
240*4882a593Smuzhiyun rxlin_ctrl |= EP93XX_I2S_RXLINCTRLDATA_R_JUST;
241*4882a593Smuzhiyun txlin_ctrl |= EP93XX_I2S_TXLINCTRLDATA_R_JUST;
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun default:
245*4882a593Smuzhiyun return -EINVAL;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
249*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
250*4882a593Smuzhiyun /* CPU is master */
251*4882a593Smuzhiyun clk_cfg |= EP93XX_I2S_CLKCFG_MASTER;
252*4882a593Smuzhiyun break;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
255*4882a593Smuzhiyun /* Codec is master */
256*4882a593Smuzhiyun clk_cfg &= ~EP93XX_I2S_CLKCFG_MASTER;
257*4882a593Smuzhiyun break;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun default:
260*4882a593Smuzhiyun return -EINVAL;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
264*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
265*4882a593Smuzhiyun /* Negative bit clock, lrclk low on left word */
266*4882a593Smuzhiyun clk_cfg &= ~(EP93XX_I2S_CLKCFG_CKP | EP93XX_I2S_CLKCFG_LRS);
267*4882a593Smuzhiyun break;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
270*4882a593Smuzhiyun /* Negative bit clock, lrclk low on right word */
271*4882a593Smuzhiyun clk_cfg &= ~EP93XX_I2S_CLKCFG_CKP;
272*4882a593Smuzhiyun clk_cfg |= EP93XX_I2S_CLKCFG_LRS;
273*4882a593Smuzhiyun break;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
276*4882a593Smuzhiyun /* Positive bit clock, lrclk low on left word */
277*4882a593Smuzhiyun clk_cfg |= EP93XX_I2S_CLKCFG_CKP;
278*4882a593Smuzhiyun clk_cfg &= ~EP93XX_I2S_CLKCFG_LRS;
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
282*4882a593Smuzhiyun /* Positive bit clock, lrclk low on right word */
283*4882a593Smuzhiyun clk_cfg |= EP93XX_I2S_CLKCFG_CKP | EP93XX_I2S_CLKCFG_LRS;
284*4882a593Smuzhiyun break;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Write new register values */
288*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_RXCLKCFG, clk_cfg);
289*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_TXCLKCFG, clk_cfg);
290*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_RXLINCTRLDATA, rxlin_ctrl);
291*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_TXLINCTRLDATA, txlin_ctrl);
292*4882a593Smuzhiyun return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
ep93xx_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)295*4882a593Smuzhiyun static int ep93xx_i2s_hw_params(struct snd_pcm_substream *substream,
296*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
297*4882a593Smuzhiyun struct snd_soc_dai *dai)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
300*4882a593Smuzhiyun unsigned word_len, div, sdiv, lrdiv;
301*4882a593Smuzhiyun int err;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun switch (params_format(params)) {
304*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_LE:
305*4882a593Smuzhiyun word_len = EP93XX_I2S_WRDLEN_16;
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_LE:
309*4882a593Smuzhiyun word_len = EP93XX_I2S_WRDLEN_24;
310*4882a593Smuzhiyun break;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S32_LE:
313*4882a593Smuzhiyun word_len = EP93XX_I2S_WRDLEN_32;
314*4882a593Smuzhiyun break;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun default:
317*4882a593Smuzhiyun return -EINVAL;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
321*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_TXWRDLEN, word_len);
322*4882a593Smuzhiyun else
323*4882a593Smuzhiyun ep93xx_i2s_write_reg(info, EP93XX_I2S_RXWRDLEN, word_len);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun * EP93xx I2S module can be setup so SCLK / LRCLK value can be
327*4882a593Smuzhiyun * 32, 64, 128. MCLK / SCLK value can be 2 and 4.
328*4882a593Smuzhiyun * We set LRCLK equal to `rate' and minimum SCLK / LRCLK
329*4882a593Smuzhiyun * value is 64, because our sample size is 32 bit * 2 channels.
330*4882a593Smuzhiyun * I2S standard permits us to transmit more bits than
331*4882a593Smuzhiyun * the codec uses.
332*4882a593Smuzhiyun */
333*4882a593Smuzhiyun div = clk_get_rate(info->mclk) / params_rate(params);
334*4882a593Smuzhiyun sdiv = 4;
335*4882a593Smuzhiyun if (div > (256 + 512) / 2) {
336*4882a593Smuzhiyun lrdiv = 128;
337*4882a593Smuzhiyun } else {
338*4882a593Smuzhiyun lrdiv = 64;
339*4882a593Smuzhiyun if (div < (128 + 256) / 2)
340*4882a593Smuzhiyun sdiv = 2;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun err = clk_set_rate(info->sclk, clk_get_rate(info->mclk) / sdiv);
344*4882a593Smuzhiyun if (err)
345*4882a593Smuzhiyun return err;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun err = clk_set_rate(info->lrclk, clk_get_rate(info->sclk) / lrdiv);
348*4882a593Smuzhiyun if (err)
349*4882a593Smuzhiyun return err;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun ep93xx_i2s_enable(info, substream->stream);
352*4882a593Smuzhiyun return 0;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
ep93xx_i2s_set_sysclk(struct snd_soc_dai * cpu_dai,int clk_id,unsigned int freq,int dir)355*4882a593Smuzhiyun static int ep93xx_i2s_set_sysclk(struct snd_soc_dai *cpu_dai, int clk_id,
356*4882a593Smuzhiyun unsigned int freq, int dir)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(cpu_dai);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (dir == SND_SOC_CLOCK_IN || clk_id != 0)
361*4882a593Smuzhiyun return -EINVAL;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return clk_set_rate(info->mclk, freq);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun #ifdef CONFIG_PM
ep93xx_i2s_suspend(struct snd_soc_component * component)367*4882a593Smuzhiyun static int ep93xx_i2s_suspend(struct snd_soc_component *component)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun struct ep93xx_i2s_info *info = snd_soc_component_get_drvdata(component);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (!snd_soc_component_active(component))
372*4882a593Smuzhiyun return 0;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun ep93xx_i2s_disable(info, SNDRV_PCM_STREAM_PLAYBACK);
375*4882a593Smuzhiyun ep93xx_i2s_disable(info, SNDRV_PCM_STREAM_CAPTURE);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
ep93xx_i2s_resume(struct snd_soc_component * component)380*4882a593Smuzhiyun static int ep93xx_i2s_resume(struct snd_soc_component *component)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct ep93xx_i2s_info *info = snd_soc_component_get_drvdata(component);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (!snd_soc_component_active(component))
385*4882a593Smuzhiyun return 0;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun ep93xx_i2s_enable(info, SNDRV_PCM_STREAM_PLAYBACK);
388*4882a593Smuzhiyun ep93xx_i2s_enable(info, SNDRV_PCM_STREAM_CAPTURE);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun #else
393*4882a593Smuzhiyun #define ep93xx_i2s_suspend NULL
394*4882a593Smuzhiyun #define ep93xx_i2s_resume NULL
395*4882a593Smuzhiyun #endif
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun static const struct snd_soc_dai_ops ep93xx_i2s_dai_ops = {
398*4882a593Smuzhiyun .shutdown = ep93xx_i2s_shutdown,
399*4882a593Smuzhiyun .hw_params = ep93xx_i2s_hw_params,
400*4882a593Smuzhiyun .set_sysclk = ep93xx_i2s_set_sysclk,
401*4882a593Smuzhiyun .set_fmt = ep93xx_i2s_set_dai_fmt,
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun #define EP93XX_I2S_FORMATS (SNDRV_PCM_FMTBIT_S32_LE)
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun static struct snd_soc_dai_driver ep93xx_i2s_dai = {
407*4882a593Smuzhiyun .symmetric_rates= 1,
408*4882a593Smuzhiyun .probe = ep93xx_i2s_dai_probe,
409*4882a593Smuzhiyun .playback = {
410*4882a593Smuzhiyun .channels_min = 2,
411*4882a593Smuzhiyun .channels_max = 2,
412*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
413*4882a593Smuzhiyun .formats = EP93XX_I2S_FORMATS,
414*4882a593Smuzhiyun },
415*4882a593Smuzhiyun .capture = {
416*4882a593Smuzhiyun .channels_min = 2,
417*4882a593Smuzhiyun .channels_max = 2,
418*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
419*4882a593Smuzhiyun .formats = EP93XX_I2S_FORMATS,
420*4882a593Smuzhiyun },
421*4882a593Smuzhiyun .ops = &ep93xx_i2s_dai_ops,
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun static const struct snd_soc_component_driver ep93xx_i2s_component = {
425*4882a593Smuzhiyun .name = "ep93xx-i2s",
426*4882a593Smuzhiyun .suspend = ep93xx_i2s_suspend,
427*4882a593Smuzhiyun .resume = ep93xx_i2s_resume,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
ep93xx_i2s_probe(struct platform_device * pdev)430*4882a593Smuzhiyun static int ep93xx_i2s_probe(struct platform_device *pdev)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun struct ep93xx_i2s_info *info;
433*4882a593Smuzhiyun int err;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
436*4882a593Smuzhiyun if (!info)
437*4882a593Smuzhiyun return -ENOMEM;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun info->regs = devm_platform_ioremap_resource(pdev, 0);
440*4882a593Smuzhiyun if (IS_ERR(info->regs))
441*4882a593Smuzhiyun return PTR_ERR(info->regs);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_SND_EP93XX_SOC_I2S_WATCHDOG)) {
444*4882a593Smuzhiyun int irq = platform_get_irq(pdev, 0);
445*4882a593Smuzhiyun if (irq <= 0)
446*4882a593Smuzhiyun return irq < 0 ? irq : -ENODEV;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, irq, ep93xx_i2s_interrupt, 0,
449*4882a593Smuzhiyun pdev->name, info);
450*4882a593Smuzhiyun if (err)
451*4882a593Smuzhiyun return err;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun info->mclk = clk_get(&pdev->dev, "mclk");
455*4882a593Smuzhiyun if (IS_ERR(info->mclk)) {
456*4882a593Smuzhiyun err = PTR_ERR(info->mclk);
457*4882a593Smuzhiyun goto fail;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun info->sclk = clk_get(&pdev->dev, "sclk");
461*4882a593Smuzhiyun if (IS_ERR(info->sclk)) {
462*4882a593Smuzhiyun err = PTR_ERR(info->sclk);
463*4882a593Smuzhiyun goto fail_put_mclk;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun info->lrclk = clk_get(&pdev->dev, "lrclk");
467*4882a593Smuzhiyun if (IS_ERR(info->lrclk)) {
468*4882a593Smuzhiyun err = PTR_ERR(info->lrclk);
469*4882a593Smuzhiyun goto fail_put_sclk;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, info);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun err = devm_snd_soc_register_component(&pdev->dev, &ep93xx_i2s_component,
475*4882a593Smuzhiyun &ep93xx_i2s_dai, 1);
476*4882a593Smuzhiyun if (err)
477*4882a593Smuzhiyun goto fail_put_lrclk;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun err = devm_ep93xx_pcm_platform_register(&pdev->dev);
480*4882a593Smuzhiyun if (err)
481*4882a593Smuzhiyun goto fail_put_lrclk;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun return 0;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun fail_put_lrclk:
486*4882a593Smuzhiyun clk_put(info->lrclk);
487*4882a593Smuzhiyun fail_put_sclk:
488*4882a593Smuzhiyun clk_put(info->sclk);
489*4882a593Smuzhiyun fail_put_mclk:
490*4882a593Smuzhiyun clk_put(info->mclk);
491*4882a593Smuzhiyun fail:
492*4882a593Smuzhiyun return err;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
ep93xx_i2s_remove(struct platform_device * pdev)495*4882a593Smuzhiyun static int ep93xx_i2s_remove(struct platform_device *pdev)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct ep93xx_i2s_info *info = dev_get_drvdata(&pdev->dev);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun clk_put(info->lrclk);
500*4882a593Smuzhiyun clk_put(info->sclk);
501*4882a593Smuzhiyun clk_put(info->mclk);
502*4882a593Smuzhiyun return 0;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static struct platform_driver ep93xx_i2s_driver = {
506*4882a593Smuzhiyun .probe = ep93xx_i2s_probe,
507*4882a593Smuzhiyun .remove = ep93xx_i2s_remove,
508*4882a593Smuzhiyun .driver = {
509*4882a593Smuzhiyun .name = "ep93xx-i2s",
510*4882a593Smuzhiyun },
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun module_platform_driver(ep93xx_i2s_driver);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun MODULE_ALIAS("platform:ep93xx-i2s");
516*4882a593Smuzhiyun MODULE_AUTHOR("Ryan Mallon");
517*4882a593Smuzhiyun MODULE_DESCRIPTION("EP93XX I2S driver");
518*4882a593Smuzhiyun MODULE_LICENSE("GPL");
519