1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun // linux/sound/bcm/bcm63xx-i2s-whistler.c
3*4882a593Smuzhiyun // BCM63xx whistler i2s driver
4*4882a593Smuzhiyun // Copyright (c) 2020 Broadcom Corporation
5*4882a593Smuzhiyun // Author: Kevin-Ke Li <kevin-ke.li@broadcom.com>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun #include <sound/pcm_params.h>
13*4882a593Smuzhiyun #include <sound/soc.h>
14*4882a593Smuzhiyun #include "bcm63xx-i2s.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define DRV_NAME "brcm-i2s"
17*4882a593Smuzhiyun
brcm_i2s_wr_reg(struct device * dev,unsigned int reg)18*4882a593Smuzhiyun static bool brcm_i2s_wr_reg(struct device *dev, unsigned int reg)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun switch (reg) {
21*4882a593Smuzhiyun case I2S_TX_CFG ... I2S_TX_DESC_IFF_LEN:
22*4882a593Smuzhiyun case I2S_TX_CFG_2 ... I2S_RX_DESC_IFF_LEN:
23*4882a593Smuzhiyun case I2S_RX_CFG_2 ... I2S_REG_MAX:
24*4882a593Smuzhiyun return true;
25*4882a593Smuzhiyun default:
26*4882a593Smuzhiyun return false;
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
brcm_i2s_rd_reg(struct device * dev,unsigned int reg)30*4882a593Smuzhiyun static bool brcm_i2s_rd_reg(struct device *dev, unsigned int reg)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun switch (reg) {
33*4882a593Smuzhiyun case I2S_TX_CFG ... I2S_REG_MAX:
34*4882a593Smuzhiyun return true;
35*4882a593Smuzhiyun default:
36*4882a593Smuzhiyun return false;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
brcm_i2s_volatile_reg(struct device * dev,unsigned int reg)40*4882a593Smuzhiyun static bool brcm_i2s_volatile_reg(struct device *dev, unsigned int reg)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun switch (reg) {
43*4882a593Smuzhiyun case I2S_TX_CFG:
44*4882a593Smuzhiyun case I2S_TX_IRQ_CTL:
45*4882a593Smuzhiyun case I2S_TX_DESC_IFF_ADDR:
46*4882a593Smuzhiyun case I2S_TX_DESC_IFF_LEN:
47*4882a593Smuzhiyun case I2S_TX_DESC_OFF_ADDR:
48*4882a593Smuzhiyun case I2S_TX_DESC_OFF_LEN:
49*4882a593Smuzhiyun case I2S_TX_CFG_2:
50*4882a593Smuzhiyun case I2S_RX_CFG:
51*4882a593Smuzhiyun case I2S_RX_IRQ_CTL:
52*4882a593Smuzhiyun case I2S_RX_DESC_OFF_ADDR:
53*4882a593Smuzhiyun case I2S_RX_DESC_OFF_LEN:
54*4882a593Smuzhiyun case I2S_RX_DESC_IFF_LEN:
55*4882a593Smuzhiyun case I2S_RX_DESC_IFF_ADDR:
56*4882a593Smuzhiyun case I2S_RX_CFG_2:
57*4882a593Smuzhiyun return true;
58*4882a593Smuzhiyun default:
59*4882a593Smuzhiyun return false;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static const struct regmap_config brcm_i2s_regmap_config = {
64*4882a593Smuzhiyun .reg_bits = 32,
65*4882a593Smuzhiyun .reg_stride = 4,
66*4882a593Smuzhiyun .val_bits = 32,
67*4882a593Smuzhiyun .max_register = I2S_REG_MAX,
68*4882a593Smuzhiyun .writeable_reg = brcm_i2s_wr_reg,
69*4882a593Smuzhiyun .readable_reg = brcm_i2s_rd_reg,
70*4882a593Smuzhiyun .volatile_reg = brcm_i2s_volatile_reg,
71*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
bcm63xx_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)74*4882a593Smuzhiyun static int bcm63xx_i2s_hw_params(struct snd_pcm_substream *substream,
75*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
76*4882a593Smuzhiyun struct snd_soc_dai *dai)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun int ret = 0;
79*4882a593Smuzhiyun struct bcm_i2s_priv *i2s_priv = snd_soc_dai_get_drvdata(dai);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun ret = clk_set_rate(i2s_priv->i2s_clk, params_rate(params));
82*4882a593Smuzhiyun if (ret < 0)
83*4882a593Smuzhiyun dev_err(i2s_priv->dev,
84*4882a593Smuzhiyun "Can't set sample rate, err: %d\n", ret);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return ret;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
bcm63xx_i2s_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)89*4882a593Smuzhiyun static int bcm63xx_i2s_startup(struct snd_pcm_substream *substream,
90*4882a593Smuzhiyun struct snd_soc_dai *dai)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun unsigned int slavemode;
93*4882a593Smuzhiyun struct bcm_i2s_priv *i2s_priv = snd_soc_dai_get_drvdata(dai);
94*4882a593Smuzhiyun struct regmap *regmap_i2s = i2s_priv->regmap_i2s;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
97*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_TX_CFG,
98*4882a593Smuzhiyun I2S_TX_OUT_R | I2S_TX_DATA_ALIGNMENT |
99*4882a593Smuzhiyun I2S_TX_DATA_ENABLE | I2S_TX_CLOCK_ENABLE,
100*4882a593Smuzhiyun I2S_TX_OUT_R | I2S_TX_DATA_ALIGNMENT |
101*4882a593Smuzhiyun I2S_TX_DATA_ENABLE | I2S_TX_CLOCK_ENABLE);
102*4882a593Smuzhiyun regmap_write(regmap_i2s, I2S_TX_IRQ_CTL, 0);
103*4882a593Smuzhiyun regmap_write(regmap_i2s, I2S_TX_IRQ_IFF_THLD, 0);
104*4882a593Smuzhiyun regmap_write(regmap_i2s, I2S_TX_IRQ_OFF_THLD, 1);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* TX and RX block each have an independent bit to indicate
107*4882a593Smuzhiyun * if it is generating the clock for the I2S bus. The bus
108*4882a593Smuzhiyun * clocks need to be generated from either the TX or RX block,
109*4882a593Smuzhiyun * but not both
110*4882a593Smuzhiyun */
111*4882a593Smuzhiyun regmap_read(regmap_i2s, I2S_RX_CFG_2, &slavemode);
112*4882a593Smuzhiyun if (slavemode & I2S_RX_SLAVE_MODE_MASK)
113*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_TX_CFG_2,
114*4882a593Smuzhiyun I2S_TX_SLAVE_MODE_MASK,
115*4882a593Smuzhiyun I2S_TX_MASTER_MODE);
116*4882a593Smuzhiyun else
117*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_TX_CFG_2,
118*4882a593Smuzhiyun I2S_TX_SLAVE_MODE_MASK,
119*4882a593Smuzhiyun I2S_TX_SLAVE_MODE);
120*4882a593Smuzhiyun } else {
121*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_RX_CFG,
122*4882a593Smuzhiyun I2S_RX_IN_R | I2S_RX_DATA_ALIGNMENT |
123*4882a593Smuzhiyun I2S_RX_CLOCK_ENABLE,
124*4882a593Smuzhiyun I2S_RX_IN_R | I2S_RX_DATA_ALIGNMENT |
125*4882a593Smuzhiyun I2S_RX_CLOCK_ENABLE);
126*4882a593Smuzhiyun regmap_write(regmap_i2s, I2S_RX_IRQ_CTL, 0);
127*4882a593Smuzhiyun regmap_write(regmap_i2s, I2S_RX_IRQ_IFF_THLD, 0);
128*4882a593Smuzhiyun regmap_write(regmap_i2s, I2S_RX_IRQ_OFF_THLD, 1);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun regmap_read(regmap_i2s, I2S_TX_CFG_2, &slavemode);
131*4882a593Smuzhiyun if (slavemode & I2S_TX_SLAVE_MODE_MASK)
132*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_RX_CFG_2,
133*4882a593Smuzhiyun I2S_RX_SLAVE_MODE_MASK, 0);
134*4882a593Smuzhiyun else
135*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_RX_CFG_2,
136*4882a593Smuzhiyun I2S_RX_SLAVE_MODE_MASK,
137*4882a593Smuzhiyun I2S_RX_SLAVE_MODE);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
bcm63xx_i2s_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)142*4882a593Smuzhiyun static void bcm63xx_i2s_shutdown(struct snd_pcm_substream *substream,
143*4882a593Smuzhiyun struct snd_soc_dai *dai)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun unsigned int enabled, slavemode;
146*4882a593Smuzhiyun struct bcm_i2s_priv *i2s_priv = snd_soc_dai_get_drvdata(dai);
147*4882a593Smuzhiyun struct regmap *regmap_i2s = i2s_priv->regmap_i2s;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
150*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_TX_CFG,
151*4882a593Smuzhiyun I2S_TX_OUT_R | I2S_TX_DATA_ALIGNMENT |
152*4882a593Smuzhiyun I2S_TX_DATA_ENABLE | I2S_TX_CLOCK_ENABLE, 0);
153*4882a593Smuzhiyun regmap_write(regmap_i2s, I2S_TX_IRQ_CTL, 1);
154*4882a593Smuzhiyun regmap_write(regmap_i2s, I2S_TX_IRQ_IFF_THLD, 4);
155*4882a593Smuzhiyun regmap_write(regmap_i2s, I2S_TX_IRQ_OFF_THLD, 4);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun regmap_read(regmap_i2s, I2S_TX_CFG_2, &slavemode);
158*4882a593Smuzhiyun slavemode = slavemode & I2S_TX_SLAVE_MODE_MASK;
159*4882a593Smuzhiyun if (!slavemode) {
160*4882a593Smuzhiyun regmap_read(regmap_i2s, I2S_RX_CFG, &enabled);
161*4882a593Smuzhiyun enabled = enabled & I2S_RX_ENABLE_MASK;
162*4882a593Smuzhiyun if (enabled)
163*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_RX_CFG_2,
164*4882a593Smuzhiyun I2S_RX_SLAVE_MODE_MASK,
165*4882a593Smuzhiyun I2S_RX_MASTER_MODE);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_TX_CFG_2,
168*4882a593Smuzhiyun I2S_TX_SLAVE_MODE_MASK,
169*4882a593Smuzhiyun I2S_TX_SLAVE_MODE);
170*4882a593Smuzhiyun } else {
171*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_RX_CFG,
172*4882a593Smuzhiyun I2S_RX_IN_R | I2S_RX_DATA_ALIGNMENT |
173*4882a593Smuzhiyun I2S_RX_CLOCK_ENABLE, 0);
174*4882a593Smuzhiyun regmap_write(regmap_i2s, I2S_RX_IRQ_CTL, 1);
175*4882a593Smuzhiyun regmap_write(regmap_i2s, I2S_RX_IRQ_IFF_THLD, 4);
176*4882a593Smuzhiyun regmap_write(regmap_i2s, I2S_RX_IRQ_OFF_THLD, 4);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun regmap_read(regmap_i2s, I2S_RX_CFG_2, &slavemode);
179*4882a593Smuzhiyun slavemode = slavemode & I2S_RX_SLAVE_MODE_MASK;
180*4882a593Smuzhiyun if (!slavemode) {
181*4882a593Smuzhiyun regmap_read(regmap_i2s, I2S_TX_CFG, &enabled);
182*4882a593Smuzhiyun enabled = enabled & I2S_TX_ENABLE_MASK;
183*4882a593Smuzhiyun if (enabled)
184*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_TX_CFG_2,
185*4882a593Smuzhiyun I2S_TX_SLAVE_MODE_MASK,
186*4882a593Smuzhiyun I2S_TX_MASTER_MODE);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_RX_CFG_2,
190*4882a593Smuzhiyun I2S_RX_SLAVE_MODE_MASK, I2S_RX_SLAVE_MODE);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static const struct snd_soc_dai_ops bcm63xx_i2s_dai_ops = {
195*4882a593Smuzhiyun .startup = bcm63xx_i2s_startup,
196*4882a593Smuzhiyun .shutdown = bcm63xx_i2s_shutdown,
197*4882a593Smuzhiyun .hw_params = bcm63xx_i2s_hw_params,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static struct snd_soc_dai_driver bcm63xx_i2s_dai = {
201*4882a593Smuzhiyun .name = DRV_NAME,
202*4882a593Smuzhiyun .playback = {
203*4882a593Smuzhiyun .channels_min = 2,
204*4882a593Smuzhiyun .channels_max = 2,
205*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
206*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S32_LE,
207*4882a593Smuzhiyun },
208*4882a593Smuzhiyun .capture = {
209*4882a593Smuzhiyun .channels_min = 2,
210*4882a593Smuzhiyun .channels_max = 2,
211*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
212*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S32_LE,
213*4882a593Smuzhiyun },
214*4882a593Smuzhiyun .ops = &bcm63xx_i2s_dai_ops,
215*4882a593Smuzhiyun .symmetric_rates = 1,
216*4882a593Smuzhiyun .symmetric_channels = 1,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static const struct snd_soc_component_driver bcm63xx_i2s_component = {
220*4882a593Smuzhiyun .name = "bcm63xx",
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
bcm63xx_i2s_dev_probe(struct platform_device * pdev)223*4882a593Smuzhiyun static int bcm63xx_i2s_dev_probe(struct platform_device *pdev)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun int ret = 0;
226*4882a593Smuzhiyun void __iomem *regs;
227*4882a593Smuzhiyun struct resource *r_mem, *region;
228*4882a593Smuzhiyun struct bcm_i2s_priv *i2s_priv;
229*4882a593Smuzhiyun struct regmap *regmap_i2s;
230*4882a593Smuzhiyun struct clk *i2s_clk;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun i2s_priv = devm_kzalloc(&pdev->dev, sizeof(*i2s_priv), GFP_KERNEL);
233*4882a593Smuzhiyun if (!i2s_priv)
234*4882a593Smuzhiyun return -ENOMEM;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun i2s_clk = devm_clk_get(&pdev->dev, "i2sclk");
237*4882a593Smuzhiyun if (IS_ERR(i2s_clk)) {
238*4882a593Smuzhiyun dev_err(&pdev->dev, "%s: cannot get a brcm clock: %ld\n",
239*4882a593Smuzhiyun __func__, PTR_ERR(i2s_clk));
240*4882a593Smuzhiyun return PTR_ERR(i2s_clk);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun r_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
244*4882a593Smuzhiyun if (!r_mem) {
245*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to get register resource.\n");
246*4882a593Smuzhiyun return -ENODEV;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun region = devm_request_mem_region(&pdev->dev, r_mem->start,
250*4882a593Smuzhiyun resource_size(r_mem), DRV_NAME);
251*4882a593Smuzhiyun if (!region) {
252*4882a593Smuzhiyun dev_err(&pdev->dev, "Memory region already claimed\n");
253*4882a593Smuzhiyun return -EBUSY;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun regs = devm_ioremap_resource(&pdev->dev, r_mem);
257*4882a593Smuzhiyun if (IS_ERR(regs)) {
258*4882a593Smuzhiyun ret = PTR_ERR(regs);
259*4882a593Smuzhiyun return ret;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun regmap_i2s = devm_regmap_init_mmio(&pdev->dev,
263*4882a593Smuzhiyun regs, &brcm_i2s_regmap_config);
264*4882a593Smuzhiyun if (IS_ERR(regmap_i2s))
265*4882a593Smuzhiyun return PTR_ERR(regmap_i2s);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun regmap_update_bits(regmap_i2s, I2S_MISC_CFG,
268*4882a593Smuzhiyun I2S_PAD_LVL_LOOP_DIS_MASK,
269*4882a593Smuzhiyun I2S_PAD_LVL_LOOP_DIS_ENABLE);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev,
272*4882a593Smuzhiyun &bcm63xx_i2s_component,
273*4882a593Smuzhiyun &bcm63xx_i2s_dai, 1);
274*4882a593Smuzhiyun if (ret) {
275*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register the dai\n");
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun i2s_priv->dev = &pdev->dev;
280*4882a593Smuzhiyun i2s_priv->i2s_clk = i2s_clk;
281*4882a593Smuzhiyun i2s_priv->regmap_i2s = regmap_i2s;
282*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, i2s_priv);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun ret = bcm63xx_soc_platform_probe(pdev, i2s_priv);
285*4882a593Smuzhiyun if (ret)
286*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register the pcm\n");
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return ret;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
bcm63xx_i2s_dev_remove(struct platform_device * pdev)291*4882a593Smuzhiyun static int bcm63xx_i2s_dev_remove(struct platform_device *pdev)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun bcm63xx_soc_platform_remove(pdev);
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun #ifdef CONFIG_OF
298*4882a593Smuzhiyun static const struct of_device_id snd_soc_bcm_audio_match[] = {
299*4882a593Smuzhiyun {.compatible = "brcm,bcm63xx-i2s"},
300*4882a593Smuzhiyun { }
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static struct platform_driver bcm63xx_i2s_driver = {
305*4882a593Smuzhiyun .driver = {
306*4882a593Smuzhiyun .name = DRV_NAME,
307*4882a593Smuzhiyun .of_match_table = of_match_ptr(snd_soc_bcm_audio_match),
308*4882a593Smuzhiyun },
309*4882a593Smuzhiyun .probe = bcm63xx_i2s_dev_probe,
310*4882a593Smuzhiyun .remove = bcm63xx_i2s_dev_remove,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun module_platform_driver(bcm63xx_i2s_driver);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun MODULE_AUTHOR("Kevin,Li <kevin-ke.li@broadcom.com>");
316*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom DSL XPON ASOC I2S Interface");
317*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
318