1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Au1000/Au1500/Au1100 I2S controller driver for ASoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (c) 2011 Manuel Lauss <manuel.lauss@googlemail.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Note: clock supplied to the I2S controller must be 256x samplerate.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/suspend.h>
14*4882a593Smuzhiyun #include <sound/core.h>
15*4882a593Smuzhiyun #include <sound/pcm.h>
16*4882a593Smuzhiyun #include <sound/initval.h>
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun #include <asm/mach-au1x00/au1000.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "psc.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define I2S_RXTX 0x00
23*4882a593Smuzhiyun #define I2S_CFG 0x04
24*4882a593Smuzhiyun #define I2S_ENABLE 0x08
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define CFG_XU (1 << 25) /* tx underflow */
27*4882a593Smuzhiyun #define CFG_XO (1 << 24)
28*4882a593Smuzhiyun #define CFG_RU (1 << 23)
29*4882a593Smuzhiyun #define CFG_RO (1 << 22)
30*4882a593Smuzhiyun #define CFG_TR (1 << 21)
31*4882a593Smuzhiyun #define CFG_TE (1 << 20)
32*4882a593Smuzhiyun #define CFG_TF (1 << 19)
33*4882a593Smuzhiyun #define CFG_RR (1 << 18)
34*4882a593Smuzhiyun #define CFG_RF (1 << 17)
35*4882a593Smuzhiyun #define CFG_ICK (1 << 12) /* clock invert */
36*4882a593Smuzhiyun #define CFG_PD (1 << 11) /* set to make I2SDIO INPUT */
37*4882a593Smuzhiyun #define CFG_LB (1 << 10) /* loopback */
38*4882a593Smuzhiyun #define CFG_IC (1 << 9) /* word select invert */
39*4882a593Smuzhiyun #define CFG_FM_I2S (0 << 7) /* I2S format */
40*4882a593Smuzhiyun #define CFG_FM_LJ (1 << 7) /* left-justified */
41*4882a593Smuzhiyun #define CFG_FM_RJ (2 << 7) /* right-justified */
42*4882a593Smuzhiyun #define CFG_FM_MASK (3 << 7)
43*4882a593Smuzhiyun #define CFG_TN (1 << 6) /* tx fifo en */
44*4882a593Smuzhiyun #define CFG_RN (1 << 5) /* rx fifo en */
45*4882a593Smuzhiyun #define CFG_SZ_8 (0x08)
46*4882a593Smuzhiyun #define CFG_SZ_16 (0x10)
47*4882a593Smuzhiyun #define CFG_SZ_18 (0x12)
48*4882a593Smuzhiyun #define CFG_SZ_20 (0x14)
49*4882a593Smuzhiyun #define CFG_SZ_24 (0x18)
50*4882a593Smuzhiyun #define CFG_SZ_MASK (0x1f)
51*4882a593Smuzhiyun #define EN_D (1 << 1) /* DISable */
52*4882a593Smuzhiyun #define EN_CE (1 << 0) /* clock enable */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* only limited by clock generator and board design */
55*4882a593Smuzhiyun #define AU1XI2SC_RATES \
56*4882a593Smuzhiyun SNDRV_PCM_RATE_CONTINUOUS
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define AU1XI2SC_FMTS \
59*4882a593Smuzhiyun (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_U8 | \
60*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S16_BE | \
61*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_U16_LE | SNDRV_PCM_FMTBIT_U16_BE | \
62*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S18_3LE | SNDRV_PCM_FMTBIT_U18_3LE | \
63*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S18_3BE | SNDRV_PCM_FMTBIT_U18_3BE | \
64*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_U20_3LE | \
65*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S20_3BE | SNDRV_PCM_FMTBIT_U20_3BE | \
66*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S24_BE | \
67*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_U24_LE | SNDRV_PCM_FMTBIT_U24_BE | \
68*4882a593Smuzhiyun 0)
69*4882a593Smuzhiyun
RD(struct au1xpsc_audio_data * ctx,int reg)70*4882a593Smuzhiyun static inline unsigned long RD(struct au1xpsc_audio_data *ctx, int reg)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun return __raw_readl(ctx->mmio + reg);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
WR(struct au1xpsc_audio_data * ctx,int reg,unsigned long v)75*4882a593Smuzhiyun static inline void WR(struct au1xpsc_audio_data *ctx, int reg, unsigned long v)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun __raw_writel(v, ctx->mmio + reg);
78*4882a593Smuzhiyun wmb();
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
au1xi2s_set_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)81*4882a593Smuzhiyun static int au1xi2s_set_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun struct au1xpsc_audio_data *ctx = snd_soc_dai_get_drvdata(cpu_dai);
84*4882a593Smuzhiyun unsigned long c;
85*4882a593Smuzhiyun int ret;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun ret = -EINVAL;
88*4882a593Smuzhiyun c = ctx->cfg;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun c &= ~CFG_FM_MASK;
91*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
92*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
93*4882a593Smuzhiyun c |= CFG_FM_I2S;
94*4882a593Smuzhiyun break;
95*4882a593Smuzhiyun case SND_SOC_DAIFMT_MSB:
96*4882a593Smuzhiyun c |= CFG_FM_RJ;
97*4882a593Smuzhiyun break;
98*4882a593Smuzhiyun case SND_SOC_DAIFMT_LSB:
99*4882a593Smuzhiyun c |= CFG_FM_LJ;
100*4882a593Smuzhiyun break;
101*4882a593Smuzhiyun default:
102*4882a593Smuzhiyun goto out;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun c &= ~(CFG_IC | CFG_ICK); /* IB-IF */
106*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
107*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
108*4882a593Smuzhiyun c |= CFG_IC | CFG_ICK;
109*4882a593Smuzhiyun break;
110*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
111*4882a593Smuzhiyun c |= CFG_IC;
112*4882a593Smuzhiyun break;
113*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
114*4882a593Smuzhiyun c |= CFG_ICK;
115*4882a593Smuzhiyun break;
116*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
117*4882a593Smuzhiyun break;
118*4882a593Smuzhiyun default:
119*4882a593Smuzhiyun goto out;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* I2S controller only supports master */
123*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
124*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS: /* CODEC slave */
125*4882a593Smuzhiyun break;
126*4882a593Smuzhiyun default:
127*4882a593Smuzhiyun goto out;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun ret = 0;
131*4882a593Smuzhiyun ctx->cfg = c;
132*4882a593Smuzhiyun out:
133*4882a593Smuzhiyun return ret;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
au1xi2s_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)136*4882a593Smuzhiyun static int au1xi2s_trigger(struct snd_pcm_substream *substream,
137*4882a593Smuzhiyun int cmd, struct snd_soc_dai *dai)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct au1xpsc_audio_data *ctx = snd_soc_dai_get_drvdata(dai);
140*4882a593Smuzhiyun int stype = SUBSTREAM_TYPE(substream);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun switch (cmd) {
143*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
144*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
145*4882a593Smuzhiyun /* power up */
146*4882a593Smuzhiyun WR(ctx, I2S_ENABLE, EN_D | EN_CE);
147*4882a593Smuzhiyun WR(ctx, I2S_ENABLE, EN_CE);
148*4882a593Smuzhiyun ctx->cfg |= (stype == PCM_TX) ? CFG_TN : CFG_RN;
149*4882a593Smuzhiyun WR(ctx, I2S_CFG, ctx->cfg);
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
152*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
153*4882a593Smuzhiyun ctx->cfg &= ~((stype == PCM_TX) ? CFG_TN : CFG_RN);
154*4882a593Smuzhiyun WR(ctx, I2S_CFG, ctx->cfg);
155*4882a593Smuzhiyun WR(ctx, I2S_ENABLE, EN_D); /* power off */
156*4882a593Smuzhiyun break;
157*4882a593Smuzhiyun default:
158*4882a593Smuzhiyun return -EINVAL;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
msbits_to_reg(int msbits)164*4882a593Smuzhiyun static unsigned long msbits_to_reg(int msbits)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun switch (msbits) {
167*4882a593Smuzhiyun case 8:
168*4882a593Smuzhiyun return CFG_SZ_8;
169*4882a593Smuzhiyun case 16:
170*4882a593Smuzhiyun return CFG_SZ_16;
171*4882a593Smuzhiyun case 18:
172*4882a593Smuzhiyun return CFG_SZ_18;
173*4882a593Smuzhiyun case 20:
174*4882a593Smuzhiyun return CFG_SZ_20;
175*4882a593Smuzhiyun case 24:
176*4882a593Smuzhiyun return CFG_SZ_24;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
au1xi2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)181*4882a593Smuzhiyun static int au1xi2s_hw_params(struct snd_pcm_substream *substream,
182*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
183*4882a593Smuzhiyun struct snd_soc_dai *dai)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct au1xpsc_audio_data *ctx = snd_soc_dai_get_drvdata(dai);
186*4882a593Smuzhiyun unsigned long v;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun v = msbits_to_reg(params->msbits);
189*4882a593Smuzhiyun if (!v)
190*4882a593Smuzhiyun return -EINVAL;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun ctx->cfg &= ~CFG_SZ_MASK;
193*4882a593Smuzhiyun ctx->cfg |= v;
194*4882a593Smuzhiyun return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
au1xi2s_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)197*4882a593Smuzhiyun static int au1xi2s_startup(struct snd_pcm_substream *substream,
198*4882a593Smuzhiyun struct snd_soc_dai *dai)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct au1xpsc_audio_data *ctx = snd_soc_dai_get_drvdata(dai);
201*4882a593Smuzhiyun snd_soc_dai_set_dma_data(dai, substream, &ctx->dmaids[0]);
202*4882a593Smuzhiyun return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static const struct snd_soc_dai_ops au1xi2s_dai_ops = {
206*4882a593Smuzhiyun .startup = au1xi2s_startup,
207*4882a593Smuzhiyun .trigger = au1xi2s_trigger,
208*4882a593Smuzhiyun .hw_params = au1xi2s_hw_params,
209*4882a593Smuzhiyun .set_fmt = au1xi2s_set_fmt,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static struct snd_soc_dai_driver au1xi2s_dai_driver = {
213*4882a593Smuzhiyun .symmetric_rates = 1,
214*4882a593Smuzhiyun .playback = {
215*4882a593Smuzhiyun .rates = AU1XI2SC_RATES,
216*4882a593Smuzhiyun .formats = AU1XI2SC_FMTS,
217*4882a593Smuzhiyun .channels_min = 2,
218*4882a593Smuzhiyun .channels_max = 2,
219*4882a593Smuzhiyun },
220*4882a593Smuzhiyun .capture = {
221*4882a593Smuzhiyun .rates = AU1XI2SC_RATES,
222*4882a593Smuzhiyun .formats = AU1XI2SC_FMTS,
223*4882a593Smuzhiyun .channels_min = 2,
224*4882a593Smuzhiyun .channels_max = 2,
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun .ops = &au1xi2s_dai_ops,
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static const struct snd_soc_component_driver au1xi2s_component = {
230*4882a593Smuzhiyun .name = "au1xi2s",
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
au1xi2s_drvprobe(struct platform_device * pdev)233*4882a593Smuzhiyun static int au1xi2s_drvprobe(struct platform_device *pdev)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct resource *iores, *dmares;
236*4882a593Smuzhiyun struct au1xpsc_audio_data *ctx;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
239*4882a593Smuzhiyun if (!ctx)
240*4882a593Smuzhiyun return -ENOMEM;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
243*4882a593Smuzhiyun if (!iores)
244*4882a593Smuzhiyun return -ENODEV;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (!devm_request_mem_region(&pdev->dev, iores->start,
247*4882a593Smuzhiyun resource_size(iores),
248*4882a593Smuzhiyun pdev->name))
249*4882a593Smuzhiyun return -EBUSY;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun ctx->mmio = devm_ioremap(&pdev->dev, iores->start,
252*4882a593Smuzhiyun resource_size(iores));
253*4882a593Smuzhiyun if (!ctx->mmio)
254*4882a593Smuzhiyun return -EBUSY;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun dmares = platform_get_resource(pdev, IORESOURCE_DMA, 0);
257*4882a593Smuzhiyun if (!dmares)
258*4882a593Smuzhiyun return -EBUSY;
259*4882a593Smuzhiyun ctx->dmaids[SNDRV_PCM_STREAM_PLAYBACK] = dmares->start;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun dmares = platform_get_resource(pdev, IORESOURCE_DMA, 1);
262*4882a593Smuzhiyun if (!dmares)
263*4882a593Smuzhiyun return -EBUSY;
264*4882a593Smuzhiyun ctx->dmaids[SNDRV_PCM_STREAM_CAPTURE] = dmares->start;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun platform_set_drvdata(pdev, ctx);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return snd_soc_register_component(&pdev->dev, &au1xi2s_component,
269*4882a593Smuzhiyun &au1xi2s_dai_driver, 1);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
au1xi2s_drvremove(struct platform_device * pdev)272*4882a593Smuzhiyun static int au1xi2s_drvremove(struct platform_device *pdev)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct au1xpsc_audio_data *ctx = platform_get_drvdata(pdev);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun snd_soc_unregister_component(&pdev->dev);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun WR(ctx, I2S_ENABLE, EN_D); /* clock off, disable */
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun #ifdef CONFIG_PM
au1xi2s_drvsuspend(struct device * dev)284*4882a593Smuzhiyun static int au1xi2s_drvsuspend(struct device *dev)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct au1xpsc_audio_data *ctx = dev_get_drvdata(dev);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun WR(ctx, I2S_ENABLE, EN_D); /* clock off, disable */
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
au1xi2s_drvresume(struct device * dev)293*4882a593Smuzhiyun static int au1xi2s_drvresume(struct device *dev)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun return 0;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static const struct dev_pm_ops au1xi2sc_pmops = {
299*4882a593Smuzhiyun .suspend = au1xi2s_drvsuspend,
300*4882a593Smuzhiyun .resume = au1xi2s_drvresume,
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun #define AU1XI2SC_PMOPS (&au1xi2sc_pmops)
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun #else
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun #define AU1XI2SC_PMOPS NULL
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static struct platform_driver au1xi2s_driver = {
312*4882a593Smuzhiyun .driver = {
313*4882a593Smuzhiyun .name = "alchemy-i2sc",
314*4882a593Smuzhiyun .pm = AU1XI2SC_PMOPS,
315*4882a593Smuzhiyun },
316*4882a593Smuzhiyun .probe = au1xi2s_drvprobe,
317*4882a593Smuzhiyun .remove = au1xi2s_drvremove,
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun module_platform_driver(au1xi2s_driver);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun MODULE_LICENSE("GPL");
323*4882a593Smuzhiyun MODULE_DESCRIPTION("Au1000/1500/1100 I2S ASoC driver");
324*4882a593Smuzhiyun MODULE_AUTHOR("Manuel Lauss");
325