1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Driver for Microchip S/PDIF RX Controller
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2020 Microchip Technology Inc. and its subsidiaries
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Author: Codrin Ciubotariu <codrin.ciubotariu@microchip.com>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
16*4882a593Smuzhiyun #include <sound/pcm_params.h>
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun * ---- S/PDIF Receiver Controller Register map ----
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun #define SPDIFRX_CR 0x00 /* Control Register */
23*4882a593Smuzhiyun #define SPDIFRX_MR 0x04 /* Mode Register */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define SPDIFRX_IER 0x10 /* Interrupt Enable Register */
26*4882a593Smuzhiyun #define SPDIFRX_IDR 0x14 /* Interrupt Disable Register */
27*4882a593Smuzhiyun #define SPDIFRX_IMR 0x18 /* Interrupt Mask Register */
28*4882a593Smuzhiyun #define SPDIFRX_ISR 0x1c /* Interrupt Status Register */
29*4882a593Smuzhiyun #define SPDIFRX_RSR 0x20 /* Status Register */
30*4882a593Smuzhiyun #define SPDIFRX_RHR 0x24 /* Holding Register */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define SPDIFRX_CHSR(channel, reg) \
33*4882a593Smuzhiyun (0x30 + (channel) * 0x30 + (reg) * 4) /* Channel x Status Registers */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define SPDIFRX_CHUD(channel, reg) \
36*4882a593Smuzhiyun (0x48 + (channel) * 0x30 + (reg) * 4) /* Channel x User Data Registers */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define SPDIFRX_WPMR 0xE4 /* Write Protection Mode Register */
39*4882a593Smuzhiyun #define SPDIFRX_WPSR 0xE8 /* Write Protection Status Register */
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define SPDIFRX_VERSION 0xFC /* Version Register */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * ---- Control Register (Write-only) ----
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun #define SPDIFRX_CR_SWRST BIT(0) /* Software Reset */
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun * ---- Mode Register (Read/Write) ----
50*4882a593Smuzhiyun */
51*4882a593Smuzhiyun /* Receive Enable */
52*4882a593Smuzhiyun #define SPDIFRX_MR_RXEN_MASK GENMASK(0, 0)
53*4882a593Smuzhiyun #define SPDIFRX_MR_RXEN_DISABLE (0 << 0) /* SPDIF Receiver Disabled */
54*4882a593Smuzhiyun #define SPDIFRX_MR_RXEN_ENABLE (1 << 0) /* SPDIF Receiver Enabled */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* Validity Bit Mode */
57*4882a593Smuzhiyun #define SPDIFRX_MR_VBMODE_MASK GENAMSK(1, 1)
58*4882a593Smuzhiyun #define SPDIFRX_MR_VBMODE_ALWAYS_LOAD \
59*4882a593Smuzhiyun (0 << 1) /* Load sample regardles of validity bit value */
60*4882a593Smuzhiyun #define SPDIFRX_MR_VBMODE_DISCARD_IF_VB1 \
61*4882a593Smuzhiyun (1 << 1) /* Load sample only if validity bit is 0 */
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Data Word Endian Mode */
64*4882a593Smuzhiyun #define SPDIFRX_MR_ENDIAN_MASK GENMASK(2, 2)
65*4882a593Smuzhiyun #define SPDIFRX_MR_ENDIAN_LITTLE (0 << 2) /* Little Endian Mode */
66*4882a593Smuzhiyun #define SPDIFRX_MR_ENDIAN_BIG (1 << 2) /* Big Endian Mode */
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Parity Bit Mode */
69*4882a593Smuzhiyun #define SPDIFRX_MR_PBMODE_MASK GENMASK(3, 3)
70*4882a593Smuzhiyun #define SPDIFRX_MR_PBMODE_PARCHECK (0 << 3) /* Parity Check Enabled */
71*4882a593Smuzhiyun #define SPDIFRX_MR_PBMODE_NOPARCHECK (1 << 3) /* Parity Check Disabled */
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Sample Data Width */
74*4882a593Smuzhiyun #define SPDIFRX_MR_DATAWIDTH_MASK GENMASK(5, 4)
75*4882a593Smuzhiyun #define SPDIFRX_MR_DATAWIDTH(width) \
76*4882a593Smuzhiyun (((6 - (width) / 4) << 4) & SPDIFRX_MR_DATAWIDTH_MASK)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Packed Data Mode in Receive Holding Register */
79*4882a593Smuzhiyun #define SPDIFRX_MR_PACK_MASK GENMASK(7, 7)
80*4882a593Smuzhiyun #define SPDIFRX_MR_PACK_DISABLED (0 << 7)
81*4882a593Smuzhiyun #define SPDIFRX_MR_PACK_ENABLED (1 << 7)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Start of Block Bit Mode */
84*4882a593Smuzhiyun #define SPDIFRX_MR_SBMODE_MASK GENMASK(8, 8)
85*4882a593Smuzhiyun #define SPDIFRX_MR_SBMODE_ALWAYS_LOAD (0 << 8)
86*4882a593Smuzhiyun #define SPDIFRX_MR_SBMODE_DISCARD (1 << 8)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Consecutive Preamble Error Threshold Automatic Restart */
89*4882a593Smuzhiyun #define SPDIFRX_MR_AUTORST_MASK GENMASK(24, 24)
90*4882a593Smuzhiyun #define SPDIFRX_MR_AUTORST_NOACTION (0 << 24)
91*4882a593Smuzhiyun #define SPDIFRX_MR_AUTORST_UNLOCK_ON_PRE_ERR (1 << 24)
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun * ---- Interrupt Enable/Disable/Mask/Status Register (Write/Read-only) ----
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun #define SPDIFRX_IR_RXRDY BIT(0)
97*4882a593Smuzhiyun #define SPDIFRX_IR_LOCKED BIT(1)
98*4882a593Smuzhiyun #define SPDIFRX_IR_LOSS BIT(2)
99*4882a593Smuzhiyun #define SPDIFRX_IR_BLOCKEND BIT(3)
100*4882a593Smuzhiyun #define SPDIFRX_IR_SFE BIT(4)
101*4882a593Smuzhiyun #define SPDIFRX_IR_PAR_ERR BIT(5)
102*4882a593Smuzhiyun #define SPDIFRX_IR_OVERRUN BIT(6)
103*4882a593Smuzhiyun #define SPDIFRX_IR_RXFULL BIT(7)
104*4882a593Smuzhiyun #define SPDIFRX_IR_CSC(ch) BIT((ch) + 8)
105*4882a593Smuzhiyun #define SPDIFRX_IR_SECE BIT(10)
106*4882a593Smuzhiyun #define SPDIFRX_IR_BLOCKST BIT(11)
107*4882a593Smuzhiyun #define SPDIFRX_IR_NRZ_ERR BIT(12)
108*4882a593Smuzhiyun #define SPDIFRX_IR_PRE_ERR BIT(13)
109*4882a593Smuzhiyun #define SPDIFRX_IR_CP_ERR BIT(14)
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * ---- Receiver Status Register (Read/Write) ----
113*4882a593Smuzhiyun */
114*4882a593Smuzhiyun /* Enable Status */
115*4882a593Smuzhiyun #define SPDIFRX_RSR_ULOCK BIT(0)
116*4882a593Smuzhiyun #define SPDIFRX_RSR_BADF BIT(1)
117*4882a593Smuzhiyun #define SPDIFRX_RSR_LOWF BIT(2)
118*4882a593Smuzhiyun #define SPDIFRX_RSR_NOSIGNAL BIT(3)
119*4882a593Smuzhiyun #define SPDIFRX_RSR_IFS_MASK GENMASK(27, 16)
120*4882a593Smuzhiyun #define SPDIFRX_RSR_IFS(reg) \
121*4882a593Smuzhiyun (((reg) & SPDIFRX_RSR_IFS_MASK) >> 16)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * ---- Version Register (Read-only) ----
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun #define SPDIFRX_VERSION_MASK GENMASK(11, 0)
127*4882a593Smuzhiyun #define SPDIFRX_VERSION_MFN_MASK GENMASK(18, 16)
128*4882a593Smuzhiyun #define SPDIFRX_VERSION_MFN(reg) (((reg) & SPDIFRX_VERSION_MFN_MASK) >> 16)
129*4882a593Smuzhiyun
mchp_spdifrx_readable_reg(struct device * dev,unsigned int reg)130*4882a593Smuzhiyun static bool mchp_spdifrx_readable_reg(struct device *dev, unsigned int reg)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun switch (reg) {
133*4882a593Smuzhiyun case SPDIFRX_MR:
134*4882a593Smuzhiyun case SPDIFRX_IMR:
135*4882a593Smuzhiyun case SPDIFRX_ISR:
136*4882a593Smuzhiyun case SPDIFRX_RSR:
137*4882a593Smuzhiyun case SPDIFRX_CHSR(0, 0):
138*4882a593Smuzhiyun case SPDIFRX_CHSR(0, 1):
139*4882a593Smuzhiyun case SPDIFRX_CHSR(0, 2):
140*4882a593Smuzhiyun case SPDIFRX_CHSR(0, 3):
141*4882a593Smuzhiyun case SPDIFRX_CHSR(0, 4):
142*4882a593Smuzhiyun case SPDIFRX_CHSR(0, 5):
143*4882a593Smuzhiyun case SPDIFRX_CHUD(0, 0):
144*4882a593Smuzhiyun case SPDIFRX_CHUD(0, 1):
145*4882a593Smuzhiyun case SPDIFRX_CHUD(0, 2):
146*4882a593Smuzhiyun case SPDIFRX_CHUD(0, 3):
147*4882a593Smuzhiyun case SPDIFRX_CHUD(0, 4):
148*4882a593Smuzhiyun case SPDIFRX_CHUD(0, 5):
149*4882a593Smuzhiyun case SPDIFRX_CHSR(1, 0):
150*4882a593Smuzhiyun case SPDIFRX_CHSR(1, 1):
151*4882a593Smuzhiyun case SPDIFRX_CHSR(1, 2):
152*4882a593Smuzhiyun case SPDIFRX_CHSR(1, 3):
153*4882a593Smuzhiyun case SPDIFRX_CHSR(1, 4):
154*4882a593Smuzhiyun case SPDIFRX_CHSR(1, 5):
155*4882a593Smuzhiyun case SPDIFRX_CHUD(1, 0):
156*4882a593Smuzhiyun case SPDIFRX_CHUD(1, 1):
157*4882a593Smuzhiyun case SPDIFRX_CHUD(1, 2):
158*4882a593Smuzhiyun case SPDIFRX_CHUD(1, 3):
159*4882a593Smuzhiyun case SPDIFRX_CHUD(1, 4):
160*4882a593Smuzhiyun case SPDIFRX_CHUD(1, 5):
161*4882a593Smuzhiyun case SPDIFRX_WPMR:
162*4882a593Smuzhiyun case SPDIFRX_WPSR:
163*4882a593Smuzhiyun case SPDIFRX_VERSION:
164*4882a593Smuzhiyun return true;
165*4882a593Smuzhiyun default:
166*4882a593Smuzhiyun return false;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
mchp_spdifrx_writeable_reg(struct device * dev,unsigned int reg)170*4882a593Smuzhiyun static bool mchp_spdifrx_writeable_reg(struct device *dev, unsigned int reg)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun switch (reg) {
173*4882a593Smuzhiyun case SPDIFRX_CR:
174*4882a593Smuzhiyun case SPDIFRX_MR:
175*4882a593Smuzhiyun case SPDIFRX_IER:
176*4882a593Smuzhiyun case SPDIFRX_IDR:
177*4882a593Smuzhiyun case SPDIFRX_WPMR:
178*4882a593Smuzhiyun return true;
179*4882a593Smuzhiyun default:
180*4882a593Smuzhiyun return false;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
mchp_spdifrx_precious_reg(struct device * dev,unsigned int reg)184*4882a593Smuzhiyun static bool mchp_spdifrx_precious_reg(struct device *dev, unsigned int reg)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun switch (reg) {
187*4882a593Smuzhiyun case SPDIFRX_ISR:
188*4882a593Smuzhiyun case SPDIFRX_RHR:
189*4882a593Smuzhiyun return true;
190*4882a593Smuzhiyun default:
191*4882a593Smuzhiyun return false;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static const struct regmap_config mchp_spdifrx_regmap_config = {
196*4882a593Smuzhiyun .reg_bits = 32,
197*4882a593Smuzhiyun .reg_stride = 4,
198*4882a593Smuzhiyun .val_bits = 32,
199*4882a593Smuzhiyun .max_register = SPDIFRX_VERSION,
200*4882a593Smuzhiyun .readable_reg = mchp_spdifrx_readable_reg,
201*4882a593Smuzhiyun .writeable_reg = mchp_spdifrx_writeable_reg,
202*4882a593Smuzhiyun .precious_reg = mchp_spdifrx_precious_reg,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define SPDIFRX_GCLK_RATIO_MIN (12 * 64)
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #define SPDIFRX_CS_BITS 192
208*4882a593Smuzhiyun #define SPDIFRX_UD_BITS 192
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define SPDIFRX_CHANNELS 2
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun struct mchp_spdifrx_ch_stat {
213*4882a593Smuzhiyun unsigned char data[SPDIFRX_CS_BITS / 8];
214*4882a593Smuzhiyun struct completion done;
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun struct mchp_spdifrx_user_data {
218*4882a593Smuzhiyun unsigned char data[SPDIFRX_UD_BITS / 8];
219*4882a593Smuzhiyun struct completion done;
220*4882a593Smuzhiyun spinlock_t lock; /* protect access to user data */
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun struct mchp_spdifrx_mixer_control {
224*4882a593Smuzhiyun struct mchp_spdifrx_ch_stat ch_stat[SPDIFRX_CHANNELS];
225*4882a593Smuzhiyun struct mchp_spdifrx_user_data user_data[SPDIFRX_CHANNELS];
226*4882a593Smuzhiyun bool ulock;
227*4882a593Smuzhiyun bool badf;
228*4882a593Smuzhiyun bool signal;
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun struct mchp_spdifrx_dev {
232*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data capture;
233*4882a593Smuzhiyun struct mchp_spdifrx_mixer_control control;
234*4882a593Smuzhiyun spinlock_t blockend_lock; /* protect access to blockend_refcount */
235*4882a593Smuzhiyun int blockend_refcount;
236*4882a593Smuzhiyun struct device *dev;
237*4882a593Smuzhiyun struct regmap *regmap;
238*4882a593Smuzhiyun struct clk *pclk;
239*4882a593Smuzhiyun struct clk *gclk;
240*4882a593Smuzhiyun unsigned int fmt;
241*4882a593Smuzhiyun unsigned int gclk_enabled:1;
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
mchp_spdifrx_channel_status_read(struct mchp_spdifrx_dev * dev,int channel)244*4882a593Smuzhiyun static void mchp_spdifrx_channel_status_read(struct mchp_spdifrx_dev *dev,
245*4882a593Smuzhiyun int channel)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct mchp_spdifrx_mixer_control *ctrl = &dev->control;
248*4882a593Smuzhiyun u8 *ch_stat = &ctrl->ch_stat[channel].data[0];
249*4882a593Smuzhiyun u32 val;
250*4882a593Smuzhiyun int i;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ctrl->ch_stat[channel].data) / 4; i++) {
253*4882a593Smuzhiyun regmap_read(dev->regmap, SPDIFRX_CHSR(channel, i), &val);
254*4882a593Smuzhiyun *ch_stat++ = val & 0xFF;
255*4882a593Smuzhiyun *ch_stat++ = (val >> 8) & 0xFF;
256*4882a593Smuzhiyun *ch_stat++ = (val >> 16) & 0xFF;
257*4882a593Smuzhiyun *ch_stat++ = (val >> 24) & 0xFF;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
mchp_spdifrx_channel_user_data_read(struct mchp_spdifrx_dev * dev,int channel)261*4882a593Smuzhiyun static void mchp_spdifrx_channel_user_data_read(struct mchp_spdifrx_dev *dev,
262*4882a593Smuzhiyun int channel)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct mchp_spdifrx_mixer_control *ctrl = &dev->control;
265*4882a593Smuzhiyun u8 *user_data = &ctrl->user_data[channel].data[0];
266*4882a593Smuzhiyun u32 val;
267*4882a593Smuzhiyun int i;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ctrl->user_data[channel].data) / 4; i++) {
270*4882a593Smuzhiyun regmap_read(dev->regmap, SPDIFRX_CHUD(channel, i), &val);
271*4882a593Smuzhiyun *user_data++ = val & 0xFF;
272*4882a593Smuzhiyun *user_data++ = (val >> 8) & 0xFF;
273*4882a593Smuzhiyun *user_data++ = (val >> 16) & 0xFF;
274*4882a593Smuzhiyun *user_data++ = (val >> 24) & 0xFF;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* called from non-atomic context only */
mchp_spdifrx_isr_blockend_en(struct mchp_spdifrx_dev * dev)279*4882a593Smuzhiyun static void mchp_spdifrx_isr_blockend_en(struct mchp_spdifrx_dev *dev)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun unsigned long flags;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun spin_lock_irqsave(&dev->blockend_lock, flags);
284*4882a593Smuzhiyun dev->blockend_refcount++;
285*4882a593Smuzhiyun /* don't enable BLOCKEND interrupt if it's already enabled */
286*4882a593Smuzhiyun if (dev->blockend_refcount == 1)
287*4882a593Smuzhiyun regmap_write(dev->regmap, SPDIFRX_IER, SPDIFRX_IR_BLOCKEND);
288*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->blockend_lock, flags);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* called from atomic/non-atomic context */
mchp_spdifrx_isr_blockend_dis(struct mchp_spdifrx_dev * dev)292*4882a593Smuzhiyun static void mchp_spdifrx_isr_blockend_dis(struct mchp_spdifrx_dev *dev)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun unsigned long flags;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun spin_lock_irqsave(&dev->blockend_lock, flags);
297*4882a593Smuzhiyun dev->blockend_refcount--;
298*4882a593Smuzhiyun /* don't enable BLOCKEND interrupt if it's already enabled */
299*4882a593Smuzhiyun if (dev->blockend_refcount == 0)
300*4882a593Smuzhiyun regmap_write(dev->regmap, SPDIFRX_IDR, SPDIFRX_IR_BLOCKEND);
301*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->blockend_lock, flags);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
mchp_spdif_interrupt(int irq,void * dev_id)304*4882a593Smuzhiyun static irqreturn_t mchp_spdif_interrupt(int irq, void *dev_id)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = dev_id;
307*4882a593Smuzhiyun struct mchp_spdifrx_mixer_control *ctrl = &dev->control;
308*4882a593Smuzhiyun u32 sr, imr, pending, idr = 0;
309*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
310*4882a593Smuzhiyun int ch;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun regmap_read(dev->regmap, SPDIFRX_ISR, &sr);
313*4882a593Smuzhiyun regmap_read(dev->regmap, SPDIFRX_IMR, &imr);
314*4882a593Smuzhiyun pending = sr & imr;
315*4882a593Smuzhiyun dev_dbg(dev->dev, "ISR: %#x, IMR: %#x, pending: %#x\n", sr, imr,
316*4882a593Smuzhiyun pending);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun if (!pending)
319*4882a593Smuzhiyun return IRQ_NONE;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (pending & SPDIFRX_IR_BLOCKEND) {
322*4882a593Smuzhiyun for (ch = 0; ch < SPDIFRX_CHANNELS; ch++) {
323*4882a593Smuzhiyun spin_lock(&ctrl->user_data[ch].lock);
324*4882a593Smuzhiyun mchp_spdifrx_channel_user_data_read(dev, ch);
325*4882a593Smuzhiyun spin_unlock(&ctrl->user_data[ch].lock);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun complete(&ctrl->user_data[ch].done);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun mchp_spdifrx_isr_blockend_dis(dev);
330*4882a593Smuzhiyun ret = IRQ_HANDLED;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun for (ch = 0; ch < SPDIFRX_CHANNELS; ch++) {
334*4882a593Smuzhiyun if (pending & SPDIFRX_IR_CSC(ch)) {
335*4882a593Smuzhiyun mchp_spdifrx_channel_status_read(dev, ch);
336*4882a593Smuzhiyun complete(&ctrl->ch_stat[ch].done);
337*4882a593Smuzhiyun idr |= SPDIFRX_IR_CSC(ch);
338*4882a593Smuzhiyun ret = IRQ_HANDLED;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (pending & SPDIFRX_IR_OVERRUN) {
343*4882a593Smuzhiyun dev_warn(dev->dev, "Overrun detected\n");
344*4882a593Smuzhiyun ret = IRQ_HANDLED;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun regmap_write(dev->regmap, SPDIFRX_IDR, idr);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return ret;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
mchp_spdifrx_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)352*4882a593Smuzhiyun static int mchp_spdifrx_trigger(struct snd_pcm_substream *substream, int cmd,
353*4882a593Smuzhiyun struct snd_soc_dai *dai)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
356*4882a593Smuzhiyun u32 mr;
357*4882a593Smuzhiyun int running;
358*4882a593Smuzhiyun int ret;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun regmap_read(dev->regmap, SPDIFRX_MR, &mr);
361*4882a593Smuzhiyun running = !!(mr & SPDIFRX_MR_RXEN_ENABLE);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun switch (cmd) {
364*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
365*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
366*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
367*4882a593Smuzhiyun if (!running) {
368*4882a593Smuzhiyun mr &= ~SPDIFRX_MR_RXEN_MASK;
369*4882a593Smuzhiyun mr |= SPDIFRX_MR_RXEN_ENABLE;
370*4882a593Smuzhiyun /* enable overrun interrupts */
371*4882a593Smuzhiyun regmap_write(dev->regmap, SPDIFRX_IER,
372*4882a593Smuzhiyun SPDIFRX_IR_OVERRUN);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun break;
375*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
376*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
377*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
378*4882a593Smuzhiyun if (running) {
379*4882a593Smuzhiyun mr &= ~SPDIFRX_MR_RXEN_MASK;
380*4882a593Smuzhiyun mr |= SPDIFRX_MR_RXEN_DISABLE;
381*4882a593Smuzhiyun /* disable overrun interrupts */
382*4882a593Smuzhiyun regmap_write(dev->regmap, SPDIFRX_IDR,
383*4882a593Smuzhiyun SPDIFRX_IR_OVERRUN);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun default:
387*4882a593Smuzhiyun return -EINVAL;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun ret = regmap_write(dev->regmap, SPDIFRX_MR, mr);
391*4882a593Smuzhiyun if (ret) {
392*4882a593Smuzhiyun dev_err(dev->dev, "unable to enable/disable RX: %d\n", ret);
393*4882a593Smuzhiyun return ret;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
mchp_spdifrx_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)399*4882a593Smuzhiyun static int mchp_spdifrx_hw_params(struct snd_pcm_substream *substream,
400*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
401*4882a593Smuzhiyun struct snd_soc_dai *dai)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
404*4882a593Smuzhiyun u32 mr;
405*4882a593Smuzhiyun int ret;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun dev_dbg(dev->dev, "%s() rate=%u format=%#x width=%u channels=%u\n",
408*4882a593Smuzhiyun __func__, params_rate(params), params_format(params),
409*4882a593Smuzhiyun params_width(params), params_channels(params));
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
412*4882a593Smuzhiyun dev_err(dev->dev, "Playback is not supported\n");
413*4882a593Smuzhiyun return -EINVAL;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun regmap_read(dev->regmap, SPDIFRX_MR, &mr);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (mr & SPDIFRX_MR_RXEN_ENABLE) {
419*4882a593Smuzhiyun dev_err(dev->dev, "PCM already running\n");
420*4882a593Smuzhiyun return -EBUSY;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun if (params_channels(params) != SPDIFRX_CHANNELS) {
424*4882a593Smuzhiyun dev_err(dev->dev, "unsupported number of channels: %d\n",
425*4882a593Smuzhiyun params_channels(params));
426*4882a593Smuzhiyun return -EINVAL;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun switch (params_format(params)) {
430*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_BE:
431*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S20_3BE:
432*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_3BE:
433*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_BE:
434*4882a593Smuzhiyun mr |= SPDIFRX_MR_ENDIAN_BIG;
435*4882a593Smuzhiyun fallthrough;
436*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_LE:
437*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S20_3LE:
438*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_3LE:
439*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_LE:
440*4882a593Smuzhiyun mr |= SPDIFRX_MR_DATAWIDTH(params_width(params));
441*4882a593Smuzhiyun break;
442*4882a593Smuzhiyun default:
443*4882a593Smuzhiyun dev_err(dev->dev, "unsupported PCM format: %d\n",
444*4882a593Smuzhiyun params_format(params));
445*4882a593Smuzhiyun return -EINVAL;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (dev->gclk_enabled) {
449*4882a593Smuzhiyun clk_disable_unprepare(dev->gclk);
450*4882a593Smuzhiyun dev->gclk_enabled = 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun ret = clk_set_min_rate(dev->gclk, params_rate(params) *
453*4882a593Smuzhiyun SPDIFRX_GCLK_RATIO_MIN + 1);
454*4882a593Smuzhiyun if (ret) {
455*4882a593Smuzhiyun dev_err(dev->dev,
456*4882a593Smuzhiyun "unable to set gclk min rate: rate %u * ratio %u + 1\n",
457*4882a593Smuzhiyun params_rate(params), SPDIFRX_GCLK_RATIO_MIN);
458*4882a593Smuzhiyun return ret;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun ret = clk_prepare_enable(dev->gclk);
461*4882a593Smuzhiyun if (ret) {
462*4882a593Smuzhiyun dev_err(dev->dev, "unable to enable gclk: %d\n", ret);
463*4882a593Smuzhiyun return ret;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun dev->gclk_enabled = 1;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun dev_dbg(dev->dev, "GCLK range min set to %d\n",
468*4882a593Smuzhiyun params_rate(params) * SPDIFRX_GCLK_RATIO_MIN + 1);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return regmap_write(dev->regmap, SPDIFRX_MR, mr);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
mchp_spdifrx_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)473*4882a593Smuzhiyun static int mchp_spdifrx_hw_free(struct snd_pcm_substream *substream,
474*4882a593Smuzhiyun struct snd_soc_dai *dai)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (dev->gclk_enabled) {
479*4882a593Smuzhiyun clk_disable_unprepare(dev->gclk);
480*4882a593Smuzhiyun dev->gclk_enabled = 0;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun return 0;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun static const struct snd_soc_dai_ops mchp_spdifrx_dai_ops = {
486*4882a593Smuzhiyun .trigger = mchp_spdifrx_trigger,
487*4882a593Smuzhiyun .hw_params = mchp_spdifrx_hw_params,
488*4882a593Smuzhiyun .hw_free = mchp_spdifrx_hw_free,
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun #define MCHP_SPDIF_RATES SNDRV_PCM_RATE_8000_192000
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun #define MCHP_SPDIF_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
494*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_U16_BE | \
495*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S20_3LE | \
496*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S20_3BE | \
497*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_3LE | \
498*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_3BE | \
499*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | \
500*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_BE \
501*4882a593Smuzhiyun )
502*4882a593Smuzhiyun
mchp_spdifrx_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)503*4882a593Smuzhiyun static int mchp_spdifrx_info(struct snd_kcontrol *kcontrol,
504*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
507*4882a593Smuzhiyun uinfo->count = 1;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
mchp_spdifrx_cs_get(struct mchp_spdifrx_dev * dev,int channel,struct snd_ctl_elem_value * uvalue)512*4882a593Smuzhiyun static int mchp_spdifrx_cs_get(struct mchp_spdifrx_dev *dev,
513*4882a593Smuzhiyun int channel,
514*4882a593Smuzhiyun struct snd_ctl_elem_value *uvalue)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun struct mchp_spdifrx_mixer_control *ctrl = &dev->control;
517*4882a593Smuzhiyun struct mchp_spdifrx_ch_stat *ch_stat = &ctrl->ch_stat[channel];
518*4882a593Smuzhiyun int ret;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun regmap_write(dev->regmap, SPDIFRX_IER, SPDIFRX_IR_CSC(channel));
521*4882a593Smuzhiyun /* check for new data available */
522*4882a593Smuzhiyun ret = wait_for_completion_interruptible_timeout(&ch_stat->done,
523*4882a593Smuzhiyun msecs_to_jiffies(100));
524*4882a593Smuzhiyun /* IP might not be started or valid stream might not be prezent */
525*4882a593Smuzhiyun if (ret < 0) {
526*4882a593Smuzhiyun dev_dbg(dev->dev, "channel status for channel %d timeout\n",
527*4882a593Smuzhiyun channel);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun memcpy(uvalue->value.iec958.status, ch_stat->data,
531*4882a593Smuzhiyun sizeof(ch_stat->data));
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun return 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
mchp_spdifrx_cs1_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * uvalue)536*4882a593Smuzhiyun static int mchp_spdifrx_cs1_get(struct snd_kcontrol *kcontrol,
537*4882a593Smuzhiyun struct snd_ctl_elem_value *uvalue)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol);
540*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return mchp_spdifrx_cs_get(dev, 0, uvalue);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
mchp_spdifrx_cs2_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * uvalue)545*4882a593Smuzhiyun static int mchp_spdifrx_cs2_get(struct snd_kcontrol *kcontrol,
546*4882a593Smuzhiyun struct snd_ctl_elem_value *uvalue)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol);
549*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun return mchp_spdifrx_cs_get(dev, 1, uvalue);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
mchp_spdifrx_cs_mask(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * uvalue)554*4882a593Smuzhiyun static int mchp_spdifrx_cs_mask(struct snd_kcontrol *kcontrol,
555*4882a593Smuzhiyun struct snd_ctl_elem_value *uvalue)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun memset(uvalue->value.iec958.status, 0xff,
558*4882a593Smuzhiyun sizeof(uvalue->value.iec958.status));
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
mchp_spdifrx_subcode_ch_get(struct mchp_spdifrx_dev * dev,int channel,struct snd_ctl_elem_value * uvalue)563*4882a593Smuzhiyun static int mchp_spdifrx_subcode_ch_get(struct mchp_spdifrx_dev *dev,
564*4882a593Smuzhiyun int channel,
565*4882a593Smuzhiyun struct snd_ctl_elem_value *uvalue)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun unsigned long flags;
568*4882a593Smuzhiyun struct mchp_spdifrx_mixer_control *ctrl = &dev->control;
569*4882a593Smuzhiyun struct mchp_spdifrx_user_data *user_data = &ctrl->user_data[channel];
570*4882a593Smuzhiyun int ret;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun reinit_completion(&user_data->done);
573*4882a593Smuzhiyun mchp_spdifrx_isr_blockend_en(dev);
574*4882a593Smuzhiyun ret = wait_for_completion_interruptible_timeout(&user_data->done,
575*4882a593Smuzhiyun msecs_to_jiffies(100));
576*4882a593Smuzhiyun /* IP might not be started or valid stream might not be prezent */
577*4882a593Smuzhiyun if (ret <= 0) {
578*4882a593Smuzhiyun dev_dbg(dev->dev, "user data for channel %d timeout\n",
579*4882a593Smuzhiyun channel);
580*4882a593Smuzhiyun mchp_spdifrx_isr_blockend_dis(dev);
581*4882a593Smuzhiyun return ret;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun spin_lock_irqsave(&user_data->lock, flags);
585*4882a593Smuzhiyun memcpy(uvalue->value.iec958.subcode, user_data->data,
586*4882a593Smuzhiyun sizeof(user_data->data));
587*4882a593Smuzhiyun spin_unlock_irqrestore(&user_data->lock, flags);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return 0;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
mchp_spdifrx_subcode_ch1_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * uvalue)592*4882a593Smuzhiyun static int mchp_spdifrx_subcode_ch1_get(struct snd_kcontrol *kcontrol,
593*4882a593Smuzhiyun struct snd_ctl_elem_value *uvalue)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol);
596*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun return mchp_spdifrx_subcode_ch_get(dev, 0, uvalue);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
mchp_spdifrx_subcode_ch2_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * uvalue)601*4882a593Smuzhiyun static int mchp_spdifrx_subcode_ch2_get(struct snd_kcontrol *kcontrol,
602*4882a593Smuzhiyun struct snd_ctl_elem_value *uvalue)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol);
605*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun return mchp_spdifrx_subcode_ch_get(dev, 1, uvalue);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
mchp_spdifrx_boolean_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)610*4882a593Smuzhiyun static int mchp_spdifrx_boolean_info(struct snd_kcontrol *kcontrol,
611*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
614*4882a593Smuzhiyun uinfo->count = 1;
615*4882a593Smuzhiyun uinfo->value.integer.min = 0;
616*4882a593Smuzhiyun uinfo->value.integer.max = 1;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun return 0;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
mchp_spdifrx_ulock_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * uvalue)621*4882a593Smuzhiyun static int mchp_spdifrx_ulock_get(struct snd_kcontrol *kcontrol,
622*4882a593Smuzhiyun struct snd_ctl_elem_value *uvalue)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol);
625*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
626*4882a593Smuzhiyun struct mchp_spdifrx_mixer_control *ctrl = &dev->control;
627*4882a593Smuzhiyun u32 val;
628*4882a593Smuzhiyun bool ulock_old = ctrl->ulock;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun regmap_read(dev->regmap, SPDIFRX_RSR, &val);
631*4882a593Smuzhiyun ctrl->ulock = !(val & SPDIFRX_RSR_ULOCK);
632*4882a593Smuzhiyun uvalue->value.integer.value[0] = ctrl->ulock;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun return ulock_old != ctrl->ulock;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
mchp_spdifrx_badf_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * uvalue)637*4882a593Smuzhiyun static int mchp_spdifrx_badf_get(struct snd_kcontrol *kcontrol,
638*4882a593Smuzhiyun struct snd_ctl_elem_value *uvalue)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol);
641*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
642*4882a593Smuzhiyun struct mchp_spdifrx_mixer_control *ctrl = &dev->control;
643*4882a593Smuzhiyun u32 val;
644*4882a593Smuzhiyun bool badf_old = ctrl->badf;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun regmap_read(dev->regmap, SPDIFRX_RSR, &val);
647*4882a593Smuzhiyun ctrl->badf = !!(val & SPDIFRX_RSR_BADF);
648*4882a593Smuzhiyun uvalue->value.integer.value[0] = ctrl->badf;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun return badf_old != ctrl->badf;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
mchp_spdifrx_signal_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * uvalue)653*4882a593Smuzhiyun static int mchp_spdifrx_signal_get(struct snd_kcontrol *kcontrol,
654*4882a593Smuzhiyun struct snd_ctl_elem_value *uvalue)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol);
657*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
658*4882a593Smuzhiyun struct mchp_spdifrx_mixer_control *ctrl = &dev->control;
659*4882a593Smuzhiyun u32 val;
660*4882a593Smuzhiyun bool signal_old = ctrl->signal;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun regmap_read(dev->regmap, SPDIFRX_RSR, &val);
663*4882a593Smuzhiyun ctrl->signal = !(val & SPDIFRX_RSR_NOSIGNAL);
664*4882a593Smuzhiyun uvalue->value.integer.value[0] = ctrl->signal;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun return signal_old != ctrl->signal;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
mchp_spdifrx_rate_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)669*4882a593Smuzhiyun static int mchp_spdifrx_rate_info(struct snd_kcontrol *kcontrol,
670*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
673*4882a593Smuzhiyun uinfo->count = 1;
674*4882a593Smuzhiyun uinfo->value.integer.min = 0;
675*4882a593Smuzhiyun uinfo->value.integer.max = 192000;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun return 0;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
mchp_spdifrx_rate_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)680*4882a593Smuzhiyun static int mchp_spdifrx_rate_get(struct snd_kcontrol *kcontrol,
681*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol);
684*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
685*4882a593Smuzhiyun u32 val;
686*4882a593Smuzhiyun int rate;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun regmap_read(dev->regmap, SPDIFRX_RSR, &val);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* if the receiver is not locked, ISF data is invalid */
691*4882a593Smuzhiyun if (val & SPDIFRX_RSR_ULOCK || !(val & SPDIFRX_RSR_IFS_MASK)) {
692*4882a593Smuzhiyun ucontrol->value.integer.value[0] = 0;
693*4882a593Smuzhiyun return 0;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun rate = clk_get_rate(dev->gclk);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun ucontrol->value.integer.value[0] = rate / (32 * SPDIFRX_RSR_IFS(val));
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun return 0;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun static struct snd_kcontrol_new mchp_spdifrx_ctrls[] = {
704*4882a593Smuzhiyun /* Channel status controller */
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
707*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, DEFAULT)
708*4882a593Smuzhiyun " Channel 1",
709*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
710*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
711*4882a593Smuzhiyun .info = mchp_spdifrx_info,
712*4882a593Smuzhiyun .get = mchp_spdifrx_cs1_get,
713*4882a593Smuzhiyun },
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
716*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, DEFAULT)
717*4882a593Smuzhiyun " Channel 2",
718*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
719*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
720*4882a593Smuzhiyun .info = mchp_spdifrx_info,
721*4882a593Smuzhiyun .get = mchp_spdifrx_cs2_get,
722*4882a593Smuzhiyun },
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
725*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, MASK),
726*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ,
727*4882a593Smuzhiyun .info = mchp_spdifrx_info,
728*4882a593Smuzhiyun .get = mchp_spdifrx_cs_mask,
729*4882a593Smuzhiyun },
730*4882a593Smuzhiyun /* User bits controller */
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
733*4882a593Smuzhiyun .name = "IEC958 Subcode Capture Default Channel 1",
734*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
735*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
736*4882a593Smuzhiyun .info = mchp_spdifrx_info,
737*4882a593Smuzhiyun .get = mchp_spdifrx_subcode_ch1_get,
738*4882a593Smuzhiyun },
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
741*4882a593Smuzhiyun .name = "IEC958 Subcode Capture Default Channel 2",
742*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
743*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
744*4882a593Smuzhiyun .info = mchp_spdifrx_info,
745*4882a593Smuzhiyun .get = mchp_spdifrx_subcode_ch2_get,
746*4882a593Smuzhiyun },
747*4882a593Smuzhiyun /* Lock status */
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
750*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, NONE) "Unlocked",
751*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
752*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
753*4882a593Smuzhiyun .info = mchp_spdifrx_boolean_info,
754*4882a593Smuzhiyun .get = mchp_spdifrx_ulock_get,
755*4882a593Smuzhiyun },
756*4882a593Smuzhiyun /* Bad format */
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
759*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, NONE)"Bad Format",
760*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
761*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
762*4882a593Smuzhiyun .info = mchp_spdifrx_boolean_info,
763*4882a593Smuzhiyun .get = mchp_spdifrx_badf_get,
764*4882a593Smuzhiyun },
765*4882a593Smuzhiyun /* Signal */
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
768*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, NONE) "Signal",
769*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
770*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
771*4882a593Smuzhiyun .info = mchp_spdifrx_boolean_info,
772*4882a593Smuzhiyun .get = mchp_spdifrx_signal_get,
773*4882a593Smuzhiyun },
774*4882a593Smuzhiyun /* Sampling rate */
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
777*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, NONE) "Rate",
778*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
779*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
780*4882a593Smuzhiyun .info = mchp_spdifrx_rate_info,
781*4882a593Smuzhiyun .get = mchp_spdifrx_rate_get,
782*4882a593Smuzhiyun },
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun
mchp_spdifrx_dai_probe(struct snd_soc_dai * dai)785*4882a593Smuzhiyun static int mchp_spdifrx_dai_probe(struct snd_soc_dai *dai)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
788*4882a593Smuzhiyun struct mchp_spdifrx_mixer_control *ctrl = &dev->control;
789*4882a593Smuzhiyun int ch;
790*4882a593Smuzhiyun int err;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun err = clk_prepare_enable(dev->pclk);
793*4882a593Smuzhiyun if (err) {
794*4882a593Smuzhiyun dev_err(dev->dev,
795*4882a593Smuzhiyun "failed to enable the peripheral clock: %d\n", err);
796*4882a593Smuzhiyun return err;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun snd_soc_dai_init_dma_data(dai, NULL, &dev->capture);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* Software reset the IP */
802*4882a593Smuzhiyun regmap_write(dev->regmap, SPDIFRX_CR, SPDIFRX_CR_SWRST);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* Default configuration */
805*4882a593Smuzhiyun regmap_write(dev->regmap, SPDIFRX_MR,
806*4882a593Smuzhiyun SPDIFRX_MR_VBMODE_DISCARD_IF_VB1 |
807*4882a593Smuzhiyun SPDIFRX_MR_SBMODE_DISCARD |
808*4882a593Smuzhiyun SPDIFRX_MR_AUTORST_NOACTION |
809*4882a593Smuzhiyun SPDIFRX_MR_PACK_DISABLED);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun dev->blockend_refcount = 0;
812*4882a593Smuzhiyun for (ch = 0; ch < SPDIFRX_CHANNELS; ch++) {
813*4882a593Smuzhiyun init_completion(&ctrl->ch_stat[ch].done);
814*4882a593Smuzhiyun init_completion(&ctrl->user_data[ch].done);
815*4882a593Smuzhiyun spin_lock_init(&ctrl->user_data[ch].lock);
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /* Add controls */
819*4882a593Smuzhiyun snd_soc_add_dai_controls(dai, mchp_spdifrx_ctrls,
820*4882a593Smuzhiyun ARRAY_SIZE(mchp_spdifrx_ctrls));
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun return 0;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
mchp_spdifrx_dai_remove(struct snd_soc_dai * dai)825*4882a593Smuzhiyun static int mchp_spdifrx_dai_remove(struct snd_soc_dai *dai)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev = snd_soc_dai_get_drvdata(dai);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun /* Disable interrupts */
830*4882a593Smuzhiyun regmap_write(dev->regmap, SPDIFRX_IDR, 0xFF);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun clk_disable_unprepare(dev->pclk);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun return 0;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun static struct snd_soc_dai_driver mchp_spdifrx_dai = {
838*4882a593Smuzhiyun .name = "mchp-spdifrx",
839*4882a593Smuzhiyun .probe = mchp_spdifrx_dai_probe,
840*4882a593Smuzhiyun .remove = mchp_spdifrx_dai_remove,
841*4882a593Smuzhiyun .capture = {
842*4882a593Smuzhiyun .stream_name = "S/PDIF Capture",
843*4882a593Smuzhiyun .channels_min = SPDIFRX_CHANNELS,
844*4882a593Smuzhiyun .channels_max = SPDIFRX_CHANNELS,
845*4882a593Smuzhiyun .rates = MCHP_SPDIF_RATES,
846*4882a593Smuzhiyun .formats = MCHP_SPDIF_FORMATS,
847*4882a593Smuzhiyun },
848*4882a593Smuzhiyun .ops = &mchp_spdifrx_dai_ops,
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun static const struct snd_soc_component_driver mchp_spdifrx_component = {
852*4882a593Smuzhiyun .name = "mchp-spdifrx",
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun static const struct of_device_id mchp_spdifrx_dt_ids[] = {
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun .compatible = "microchip,sama7g5-spdifrx",
858*4882a593Smuzhiyun },
859*4882a593Smuzhiyun { /* sentinel */ }
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mchp_spdifrx_dt_ids);
862*4882a593Smuzhiyun
mchp_spdifrx_probe(struct platform_device * pdev)863*4882a593Smuzhiyun static int mchp_spdifrx_probe(struct platform_device *pdev)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun struct mchp_spdifrx_dev *dev;
866*4882a593Smuzhiyun struct resource *mem;
867*4882a593Smuzhiyun struct regmap *regmap;
868*4882a593Smuzhiyun void __iomem *base;
869*4882a593Smuzhiyun int irq;
870*4882a593Smuzhiyun int err;
871*4882a593Smuzhiyun u32 vers;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /* Get memory for driver data. */
874*4882a593Smuzhiyun dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
875*4882a593Smuzhiyun if (!dev)
876*4882a593Smuzhiyun return -ENOMEM;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun /* Map I/O registers. */
879*4882a593Smuzhiyun base = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
880*4882a593Smuzhiyun if (IS_ERR(base))
881*4882a593Smuzhiyun return PTR_ERR(base);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun regmap = devm_regmap_init_mmio(&pdev->dev, base,
884*4882a593Smuzhiyun &mchp_spdifrx_regmap_config);
885*4882a593Smuzhiyun if (IS_ERR(regmap))
886*4882a593Smuzhiyun return PTR_ERR(regmap);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* Request IRQ. */
889*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
890*4882a593Smuzhiyun if (irq < 0)
891*4882a593Smuzhiyun return irq;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, irq, mchp_spdif_interrupt, 0,
894*4882a593Smuzhiyun dev_name(&pdev->dev), dev);
895*4882a593Smuzhiyun if (err)
896*4882a593Smuzhiyun return err;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /* Get the peripheral clock */
899*4882a593Smuzhiyun dev->pclk = devm_clk_get(&pdev->dev, "pclk");
900*4882a593Smuzhiyun if (IS_ERR(dev->pclk)) {
901*4882a593Smuzhiyun err = PTR_ERR(dev->pclk);
902*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get the peripheral clock: %d\n",
903*4882a593Smuzhiyun err);
904*4882a593Smuzhiyun return err;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun /* Get the generated clock */
908*4882a593Smuzhiyun dev->gclk = devm_clk_get(&pdev->dev, "gclk");
909*4882a593Smuzhiyun if (IS_ERR(dev->gclk)) {
910*4882a593Smuzhiyun err = PTR_ERR(dev->gclk);
911*4882a593Smuzhiyun dev_err(&pdev->dev,
912*4882a593Smuzhiyun "failed to get the PMC generated clock: %d\n", err);
913*4882a593Smuzhiyun return err;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun spin_lock_init(&dev->blockend_lock);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun dev->dev = &pdev->dev;
918*4882a593Smuzhiyun dev->regmap = regmap;
919*4882a593Smuzhiyun platform_set_drvdata(pdev, dev);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun dev->capture.addr = (dma_addr_t)mem->start + SPDIFRX_RHR;
922*4882a593Smuzhiyun dev->capture.maxburst = 1;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun err = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
925*4882a593Smuzhiyun if (err) {
926*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register PMC: %d\n", err);
927*4882a593Smuzhiyun return err;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun err = devm_snd_soc_register_component(&pdev->dev,
931*4882a593Smuzhiyun &mchp_spdifrx_component,
932*4882a593Smuzhiyun &mchp_spdifrx_dai, 1);
933*4882a593Smuzhiyun if (err) {
934*4882a593Smuzhiyun dev_err(&pdev->dev, "fail to register dai\n");
935*4882a593Smuzhiyun return err;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun regmap_read(regmap, SPDIFRX_VERSION, &vers);
939*4882a593Smuzhiyun dev_info(&pdev->dev, "hw version: %#lx\n", vers & SPDIFRX_VERSION_MASK);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun return 0;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun static struct platform_driver mchp_spdifrx_driver = {
945*4882a593Smuzhiyun .probe = mchp_spdifrx_probe,
946*4882a593Smuzhiyun .driver = {
947*4882a593Smuzhiyun .name = "mchp_spdifrx",
948*4882a593Smuzhiyun .of_match_table = of_match_ptr(mchp_spdifrx_dt_ids),
949*4882a593Smuzhiyun },
950*4882a593Smuzhiyun };
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun module_platform_driver(mchp_spdifrx_driver);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun MODULE_AUTHOR("Codrin Ciubotariu <codrin.ciubotariu@microchip.com>");
955*4882a593Smuzhiyun MODULE_DESCRIPTION("Microchip S/PDIF RX Controller Driver");
956*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
957