xref: /OK3568_Linux_fs/kernel/sound/soc/atmel/atmel_ssc_dai.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * atmel_ssc_dai.c  --  ALSA SoC ATMEL SSC Audio Layer Platform driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2005 SAN People
6*4882a593Smuzhiyun  * Copyright (C) 2008 Atmel
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Author: Sedji Gaouaou <sedji.gaouaou@atmel.com>
9*4882a593Smuzhiyun  *         ATMEL CORP.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Based on at91-ssc.c by
12*4882a593Smuzhiyun  * Frank Mandarino <fmandarino@endrelia.com>
13*4882a593Smuzhiyun  * Based on pxa2xx Platform drivers by
14*4882a593Smuzhiyun  * Liam Girdwood <lrg@slimlogic.co.uk>
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/device.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/clk.h>
23*4882a593Smuzhiyun #include <linux/atmel_pdc.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <linux/atmel-ssc.h>
26*4882a593Smuzhiyun #include <sound/core.h>
27*4882a593Smuzhiyun #include <sound/pcm.h>
28*4882a593Smuzhiyun #include <sound/pcm_params.h>
29*4882a593Smuzhiyun #include <sound/initval.h>
30*4882a593Smuzhiyun #include <sound/soc.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "atmel-pcm.h"
33*4882a593Smuzhiyun #include "atmel_ssc_dai.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define NUM_SSC_DEVICES		3
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * SSC PDC registers required by the PCM DMA engine.
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun static struct atmel_pdc_regs pdc_tx_reg = {
42*4882a593Smuzhiyun 	.xpr		= ATMEL_PDC_TPR,
43*4882a593Smuzhiyun 	.xcr		= ATMEL_PDC_TCR,
44*4882a593Smuzhiyun 	.xnpr		= ATMEL_PDC_TNPR,
45*4882a593Smuzhiyun 	.xncr		= ATMEL_PDC_TNCR,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static struct atmel_pdc_regs pdc_rx_reg = {
49*4882a593Smuzhiyun 	.xpr		= ATMEL_PDC_RPR,
50*4882a593Smuzhiyun 	.xcr		= ATMEL_PDC_RCR,
51*4882a593Smuzhiyun 	.xnpr		= ATMEL_PDC_RNPR,
52*4882a593Smuzhiyun 	.xncr		= ATMEL_PDC_RNCR,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * SSC & PDC status bits for transmit and receive.
57*4882a593Smuzhiyun  */
58*4882a593Smuzhiyun static struct atmel_ssc_mask ssc_tx_mask = {
59*4882a593Smuzhiyun 	.ssc_enable	= SSC_BIT(CR_TXEN),
60*4882a593Smuzhiyun 	.ssc_disable	= SSC_BIT(CR_TXDIS),
61*4882a593Smuzhiyun 	.ssc_endx	= SSC_BIT(SR_ENDTX),
62*4882a593Smuzhiyun 	.ssc_endbuf	= SSC_BIT(SR_TXBUFE),
63*4882a593Smuzhiyun 	.ssc_error	= SSC_BIT(SR_OVRUN),
64*4882a593Smuzhiyun 	.pdc_enable	= ATMEL_PDC_TXTEN,
65*4882a593Smuzhiyun 	.pdc_disable	= ATMEL_PDC_TXTDIS,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static struct atmel_ssc_mask ssc_rx_mask = {
69*4882a593Smuzhiyun 	.ssc_enable	= SSC_BIT(CR_RXEN),
70*4882a593Smuzhiyun 	.ssc_disable	= SSC_BIT(CR_RXDIS),
71*4882a593Smuzhiyun 	.ssc_endx	= SSC_BIT(SR_ENDRX),
72*4882a593Smuzhiyun 	.ssc_endbuf	= SSC_BIT(SR_RXBUFF),
73*4882a593Smuzhiyun 	.ssc_error	= SSC_BIT(SR_OVRUN),
74*4882a593Smuzhiyun 	.pdc_enable	= ATMEL_PDC_RXTEN,
75*4882a593Smuzhiyun 	.pdc_disable	= ATMEL_PDC_RXTDIS,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun  * DMA parameters.
81*4882a593Smuzhiyun  */
82*4882a593Smuzhiyun static struct atmel_pcm_dma_params ssc_dma_params[NUM_SSC_DEVICES][2] = {
83*4882a593Smuzhiyun 	{{
84*4882a593Smuzhiyun 	.name		= "SSC0 PCM out",
85*4882a593Smuzhiyun 	.pdc		= &pdc_tx_reg,
86*4882a593Smuzhiyun 	.mask		= &ssc_tx_mask,
87*4882a593Smuzhiyun 	},
88*4882a593Smuzhiyun 	{
89*4882a593Smuzhiyun 	.name		= "SSC0 PCM in",
90*4882a593Smuzhiyun 	.pdc		= &pdc_rx_reg,
91*4882a593Smuzhiyun 	.mask		= &ssc_rx_mask,
92*4882a593Smuzhiyun 	} },
93*4882a593Smuzhiyun 	{{
94*4882a593Smuzhiyun 	.name		= "SSC1 PCM out",
95*4882a593Smuzhiyun 	.pdc		= &pdc_tx_reg,
96*4882a593Smuzhiyun 	.mask		= &ssc_tx_mask,
97*4882a593Smuzhiyun 	},
98*4882a593Smuzhiyun 	{
99*4882a593Smuzhiyun 	.name		= "SSC1 PCM in",
100*4882a593Smuzhiyun 	.pdc		= &pdc_rx_reg,
101*4882a593Smuzhiyun 	.mask		= &ssc_rx_mask,
102*4882a593Smuzhiyun 	} },
103*4882a593Smuzhiyun 	{{
104*4882a593Smuzhiyun 	.name		= "SSC2 PCM out",
105*4882a593Smuzhiyun 	.pdc		= &pdc_tx_reg,
106*4882a593Smuzhiyun 	.mask		= &ssc_tx_mask,
107*4882a593Smuzhiyun 	},
108*4882a593Smuzhiyun 	{
109*4882a593Smuzhiyun 	.name		= "SSC2 PCM in",
110*4882a593Smuzhiyun 	.pdc		= &pdc_rx_reg,
111*4882a593Smuzhiyun 	.mask		= &ssc_rx_mask,
112*4882a593Smuzhiyun 	} },
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static struct atmel_ssc_info ssc_info[NUM_SSC_DEVICES] = {
117*4882a593Smuzhiyun 	{
118*4882a593Smuzhiyun 	.name		= "ssc0",
119*4882a593Smuzhiyun 	.dir_mask	= SSC_DIR_MASK_UNUSED,
120*4882a593Smuzhiyun 	.initialized	= 0,
121*4882a593Smuzhiyun 	},
122*4882a593Smuzhiyun 	{
123*4882a593Smuzhiyun 	.name		= "ssc1",
124*4882a593Smuzhiyun 	.dir_mask	= SSC_DIR_MASK_UNUSED,
125*4882a593Smuzhiyun 	.initialized	= 0,
126*4882a593Smuzhiyun 	},
127*4882a593Smuzhiyun 	{
128*4882a593Smuzhiyun 	.name		= "ssc2",
129*4882a593Smuzhiyun 	.dir_mask	= SSC_DIR_MASK_UNUSED,
130*4882a593Smuzhiyun 	.initialized	= 0,
131*4882a593Smuzhiyun 	},
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun  * SSC interrupt handler.  Passes PDC interrupts to the DMA
137*4882a593Smuzhiyun  * interrupt handler in the PCM driver.
138*4882a593Smuzhiyun  */
atmel_ssc_interrupt(int irq,void * dev_id)139*4882a593Smuzhiyun static irqreturn_t atmel_ssc_interrupt(int irq, void *dev_id)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	struct atmel_ssc_info *ssc_p = dev_id;
142*4882a593Smuzhiyun 	struct atmel_pcm_dma_params *dma_params;
143*4882a593Smuzhiyun 	u32 ssc_sr;
144*4882a593Smuzhiyun 	u32 ssc_substream_mask;
145*4882a593Smuzhiyun 	int i;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	ssc_sr = (unsigned long)ssc_readl(ssc_p->ssc->regs, SR)
148*4882a593Smuzhiyun 			& (unsigned long)ssc_readl(ssc_p->ssc->regs, IMR);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/*
151*4882a593Smuzhiyun 	 * Loop through the substreams attached to this SSC.  If
152*4882a593Smuzhiyun 	 * a DMA-related interrupt occurred on that substream, call
153*4882a593Smuzhiyun 	 * the DMA interrupt handler function, if one has been
154*4882a593Smuzhiyun 	 * registered in the dma_params structure by the PCM driver.
155*4882a593Smuzhiyun 	 */
156*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ssc_p->dma_params); i++) {
157*4882a593Smuzhiyun 		dma_params = ssc_p->dma_params[i];
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		if ((dma_params != NULL) &&
160*4882a593Smuzhiyun 			(dma_params->dma_intr_handler != NULL)) {
161*4882a593Smuzhiyun 			ssc_substream_mask = (dma_params->mask->ssc_endx |
162*4882a593Smuzhiyun 					dma_params->mask->ssc_endbuf);
163*4882a593Smuzhiyun 			if (ssc_sr & ssc_substream_mask) {
164*4882a593Smuzhiyun 				dma_params->dma_intr_handler(ssc_sr,
165*4882a593Smuzhiyun 						dma_params->
166*4882a593Smuzhiyun 						substream);
167*4882a593Smuzhiyun 			}
168*4882a593Smuzhiyun 		}
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return IRQ_HANDLED;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun  * When the bit clock is input, limit the maximum rate according to the
176*4882a593Smuzhiyun  * Serial Clock Ratio Considerations section from the SSC documentation:
177*4882a593Smuzhiyun  *
178*4882a593Smuzhiyun  *   The Transmitter and the Receiver can be programmed to operate
179*4882a593Smuzhiyun  *   with the clock signals provided on either the TK or RK pins.
180*4882a593Smuzhiyun  *   This allows the SSC to support many slave-mode data transfers.
181*4882a593Smuzhiyun  *   In this case, the maximum clock speed allowed on the RK pin is:
182*4882a593Smuzhiyun  *   - Peripheral clock divided by 2 if Receiver Frame Synchro is input
183*4882a593Smuzhiyun  *   - Peripheral clock divided by 3 if Receiver Frame Synchro is output
184*4882a593Smuzhiyun  *   In addition, the maximum clock speed allowed on the TK pin is:
185*4882a593Smuzhiyun  *   - Peripheral clock divided by 6 if Transmit Frame Synchro is input
186*4882a593Smuzhiyun  *   - Peripheral clock divided by 2 if Transmit Frame Synchro is output
187*4882a593Smuzhiyun  *
188*4882a593Smuzhiyun  * When the bit clock is output, limit the rate according to the
189*4882a593Smuzhiyun  * SSC divider restrictions.
190*4882a593Smuzhiyun  */
atmel_ssc_hw_rule_rate(struct snd_pcm_hw_params * params,struct snd_pcm_hw_rule * rule)191*4882a593Smuzhiyun static int atmel_ssc_hw_rule_rate(struct snd_pcm_hw_params *params,
192*4882a593Smuzhiyun 				  struct snd_pcm_hw_rule *rule)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct atmel_ssc_info *ssc_p = rule->private;
195*4882a593Smuzhiyun 	struct ssc_device *ssc = ssc_p->ssc;
196*4882a593Smuzhiyun 	struct snd_interval *i = hw_param_interval(params, rule->var);
197*4882a593Smuzhiyun 	struct snd_interval t;
198*4882a593Smuzhiyun 	struct snd_ratnum r = {
199*4882a593Smuzhiyun 		.den_min = 1,
200*4882a593Smuzhiyun 		.den_max = 4095,
201*4882a593Smuzhiyun 		.den_step = 1,
202*4882a593Smuzhiyun 	};
203*4882a593Smuzhiyun 	unsigned int num = 0, den = 0;
204*4882a593Smuzhiyun 	int frame_size;
205*4882a593Smuzhiyun 	int mck_div = 2;
206*4882a593Smuzhiyun 	int ret;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	frame_size = snd_soc_params_to_frame_size(params);
209*4882a593Smuzhiyun 	if (frame_size < 0)
210*4882a593Smuzhiyun 		return frame_size;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	switch (ssc_p->daifmt & SND_SOC_DAIFMT_MASTER_MASK) {
213*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFS:
214*4882a593Smuzhiyun 		if ((ssc_p->dir_mask & SSC_DIR_MASK_CAPTURE)
215*4882a593Smuzhiyun 		    && ssc->clk_from_rk_pin)
216*4882a593Smuzhiyun 			/* Receiver Frame Synchro (i.e. capture)
217*4882a593Smuzhiyun 			 * is output (format is _CFS) and the RK pin
218*4882a593Smuzhiyun 			 * is used for input (format is _CBM_).
219*4882a593Smuzhiyun 			 */
220*4882a593Smuzhiyun 			mck_div = 3;
221*4882a593Smuzhiyun 		break;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
224*4882a593Smuzhiyun 		if ((ssc_p->dir_mask & SSC_DIR_MASK_PLAYBACK)
225*4882a593Smuzhiyun 		    && !ssc->clk_from_rk_pin)
226*4882a593Smuzhiyun 			/* Transmit Frame Synchro (i.e. playback)
227*4882a593Smuzhiyun 			 * is input (format is _CFM) and the TK pin
228*4882a593Smuzhiyun 			 * is used for input (format _CBM_ but not
229*4882a593Smuzhiyun 			 * using the RK pin).
230*4882a593Smuzhiyun 			 */
231*4882a593Smuzhiyun 			mck_div = 6;
232*4882a593Smuzhiyun 		break;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	switch (ssc_p->daifmt & SND_SOC_DAIFMT_MASTER_MASK) {
236*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
237*4882a593Smuzhiyun 		r.num = ssc_p->mck_rate / mck_div / frame_size;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		ret = snd_interval_ratnum(i, 1, &r, &num, &den);
240*4882a593Smuzhiyun 		if (ret >= 0 && den && rule->var == SNDRV_PCM_HW_PARAM_RATE) {
241*4882a593Smuzhiyun 			params->rate_num = num;
242*4882a593Smuzhiyun 			params->rate_den = den;
243*4882a593Smuzhiyun 		}
244*4882a593Smuzhiyun 		break;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFS:
247*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
248*4882a593Smuzhiyun 		t.min = 8000;
249*4882a593Smuzhiyun 		t.max = ssc_p->mck_rate / mck_div / frame_size;
250*4882a593Smuzhiyun 		t.openmin = t.openmax = 0;
251*4882a593Smuzhiyun 		t.integer = 0;
252*4882a593Smuzhiyun 		ret = snd_interval_refine(i, &t);
253*4882a593Smuzhiyun 		break;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	default:
256*4882a593Smuzhiyun 		ret = -EINVAL;
257*4882a593Smuzhiyun 		break;
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return ret;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /*-------------------------------------------------------------------------*\
264*4882a593Smuzhiyun  * DAI functions
265*4882a593Smuzhiyun \*-------------------------------------------------------------------------*/
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun  * Startup.  Only that one substream allowed in each direction.
268*4882a593Smuzhiyun  */
atmel_ssc_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)269*4882a593Smuzhiyun static int atmel_ssc_startup(struct snd_pcm_substream *substream,
270*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dai->dev);
273*4882a593Smuzhiyun 	struct atmel_ssc_info *ssc_p = &ssc_info[pdev->id];
274*4882a593Smuzhiyun 	struct atmel_pcm_dma_params *dma_params;
275*4882a593Smuzhiyun 	int dir, dir_mask;
276*4882a593Smuzhiyun 	int ret;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	pr_debug("atmel_ssc_startup: SSC_SR=0x%x\n",
279*4882a593Smuzhiyun 		ssc_readl(ssc_p->ssc->regs, SR));
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* Enable PMC peripheral clock for this SSC */
282*4882a593Smuzhiyun 	pr_debug("atmel_ssc_dai: Starting clock\n");
283*4882a593Smuzhiyun 	ret = clk_enable(ssc_p->ssc->clk);
284*4882a593Smuzhiyun 	if (ret)
285*4882a593Smuzhiyun 		return ret;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	ssc_p->mck_rate = clk_get_rate(ssc_p->ssc->clk);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* Reset the SSC unless initialized to keep it in a clean state */
290*4882a593Smuzhiyun 	if (!ssc_p->initialized)
291*4882a593Smuzhiyun 		ssc_writel(ssc_p->ssc->regs, CR, SSC_BIT(CR_SWRST));
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
294*4882a593Smuzhiyun 		dir = 0;
295*4882a593Smuzhiyun 		dir_mask = SSC_DIR_MASK_PLAYBACK;
296*4882a593Smuzhiyun 	} else {
297*4882a593Smuzhiyun 		dir = 1;
298*4882a593Smuzhiyun 		dir_mask = SSC_DIR_MASK_CAPTURE;
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	ret = snd_pcm_hw_rule_add(substream->runtime, 0,
302*4882a593Smuzhiyun 				  SNDRV_PCM_HW_PARAM_RATE,
303*4882a593Smuzhiyun 				  atmel_ssc_hw_rule_rate,
304*4882a593Smuzhiyun 				  ssc_p,
305*4882a593Smuzhiyun 				  SNDRV_PCM_HW_PARAM_FRAME_BITS,
306*4882a593Smuzhiyun 				  SNDRV_PCM_HW_PARAM_CHANNELS, -1);
307*4882a593Smuzhiyun 	if (ret < 0) {
308*4882a593Smuzhiyun 		dev_err(dai->dev, "Failed to specify rate rule: %d\n", ret);
309*4882a593Smuzhiyun 		return ret;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	dma_params = &ssc_dma_params[pdev->id][dir];
313*4882a593Smuzhiyun 	dma_params->ssc = ssc_p->ssc;
314*4882a593Smuzhiyun 	dma_params->substream = substream;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	ssc_p->dma_params[dir] = dma_params;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	snd_soc_dai_set_dma_data(dai, substream, dma_params);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (ssc_p->dir_mask & dir_mask)
321*4882a593Smuzhiyun 		return -EBUSY;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	ssc_p->dir_mask |= dir_mask;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	return 0;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun /*
329*4882a593Smuzhiyun  * Shutdown.  Clear DMA parameters and shutdown the SSC if there
330*4882a593Smuzhiyun  * are no other substreams open.
331*4882a593Smuzhiyun  */
atmel_ssc_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)332*4882a593Smuzhiyun static void atmel_ssc_shutdown(struct snd_pcm_substream *substream,
333*4882a593Smuzhiyun 			       struct snd_soc_dai *dai)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dai->dev);
336*4882a593Smuzhiyun 	struct atmel_ssc_info *ssc_p = &ssc_info[pdev->id];
337*4882a593Smuzhiyun 	struct atmel_pcm_dma_params *dma_params;
338*4882a593Smuzhiyun 	int dir, dir_mask;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
341*4882a593Smuzhiyun 		dir = 0;
342*4882a593Smuzhiyun 	else
343*4882a593Smuzhiyun 		dir = 1;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	dma_params = ssc_p->dma_params[dir];
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (dma_params != NULL) {
348*4882a593Smuzhiyun 		dma_params->ssc = NULL;
349*4882a593Smuzhiyun 		dma_params->substream = NULL;
350*4882a593Smuzhiyun 		ssc_p->dma_params[dir] = NULL;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	dir_mask = 1 << dir;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	ssc_p->dir_mask &= ~dir_mask;
356*4882a593Smuzhiyun 	if (!ssc_p->dir_mask) {
357*4882a593Smuzhiyun 		if (ssc_p->initialized) {
358*4882a593Smuzhiyun 			free_irq(ssc_p->ssc->irq, ssc_p);
359*4882a593Smuzhiyun 			ssc_p->initialized = 0;
360*4882a593Smuzhiyun 		}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		/* Reset the SSC */
363*4882a593Smuzhiyun 		ssc_writel(ssc_p->ssc->regs, CR, SSC_BIT(CR_SWRST));
364*4882a593Smuzhiyun 		/* Clear the SSC dividers */
365*4882a593Smuzhiyun 		ssc_p->cmr_div = ssc_p->tcmr_period = ssc_p->rcmr_period = 0;
366*4882a593Smuzhiyun 		ssc_p->forced_divider = 0;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* Shutdown the SSC clock. */
370*4882a593Smuzhiyun 	pr_debug("atmel_ssc_dai: Stopping clock\n");
371*4882a593Smuzhiyun 	clk_disable(ssc_p->ssc->clk);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun /*
376*4882a593Smuzhiyun  * Record the DAI format for use in hw_params().
377*4882a593Smuzhiyun  */
atmel_ssc_set_dai_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)378*4882a593Smuzhiyun static int atmel_ssc_set_dai_fmt(struct snd_soc_dai *cpu_dai,
379*4882a593Smuzhiyun 		unsigned int fmt)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(cpu_dai->dev);
382*4882a593Smuzhiyun 	struct atmel_ssc_info *ssc_p = &ssc_info[pdev->id];
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	ssc_p->daifmt = fmt;
385*4882a593Smuzhiyun 	return 0;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun /*
389*4882a593Smuzhiyun  * Record SSC clock dividers for use in hw_params().
390*4882a593Smuzhiyun  */
atmel_ssc_set_dai_clkdiv(struct snd_soc_dai * cpu_dai,int div_id,int div)391*4882a593Smuzhiyun static int atmel_ssc_set_dai_clkdiv(struct snd_soc_dai *cpu_dai,
392*4882a593Smuzhiyun 	int div_id, int div)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(cpu_dai->dev);
395*4882a593Smuzhiyun 	struct atmel_ssc_info *ssc_p = &ssc_info[pdev->id];
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	switch (div_id) {
398*4882a593Smuzhiyun 	case ATMEL_SSC_CMR_DIV:
399*4882a593Smuzhiyun 		/*
400*4882a593Smuzhiyun 		 * The same master clock divider is used for both
401*4882a593Smuzhiyun 		 * transmit and receive, so if a value has already
402*4882a593Smuzhiyun 		 * been set, it must match this value.
403*4882a593Smuzhiyun 		 */
404*4882a593Smuzhiyun 		if (ssc_p->dir_mask !=
405*4882a593Smuzhiyun 			(SSC_DIR_MASK_PLAYBACK | SSC_DIR_MASK_CAPTURE))
406*4882a593Smuzhiyun 			ssc_p->cmr_div = div;
407*4882a593Smuzhiyun 		else if (ssc_p->cmr_div == 0)
408*4882a593Smuzhiyun 			ssc_p->cmr_div = div;
409*4882a593Smuzhiyun 		else
410*4882a593Smuzhiyun 			if (div != ssc_p->cmr_div)
411*4882a593Smuzhiyun 				return -EBUSY;
412*4882a593Smuzhiyun 		ssc_p->forced_divider |= BIT(ATMEL_SSC_CMR_DIV);
413*4882a593Smuzhiyun 		break;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	case ATMEL_SSC_TCMR_PERIOD:
416*4882a593Smuzhiyun 		ssc_p->tcmr_period = div;
417*4882a593Smuzhiyun 		ssc_p->forced_divider |= BIT(ATMEL_SSC_TCMR_PERIOD);
418*4882a593Smuzhiyun 		break;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	case ATMEL_SSC_RCMR_PERIOD:
421*4882a593Smuzhiyun 		ssc_p->rcmr_period = div;
422*4882a593Smuzhiyun 		ssc_p->forced_divider |= BIT(ATMEL_SSC_RCMR_PERIOD);
423*4882a593Smuzhiyun 		break;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	default:
426*4882a593Smuzhiyun 		return -EINVAL;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun /* Is the cpu-dai master of the frame clock? */
atmel_ssc_cfs(struct atmel_ssc_info * ssc_p)433*4882a593Smuzhiyun static int atmel_ssc_cfs(struct atmel_ssc_info *ssc_p)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	switch (ssc_p->daifmt & SND_SOC_DAIFMT_MASTER_MASK) {
436*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFS:
437*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
438*4882a593Smuzhiyun 		return 1;
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 	return 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun /* Is the cpu-dai master of the bit clock? */
atmel_ssc_cbs(struct atmel_ssc_info * ssc_p)444*4882a593Smuzhiyun static int atmel_ssc_cbs(struct atmel_ssc_info *ssc_p)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	switch (ssc_p->daifmt & SND_SOC_DAIFMT_MASTER_MASK) {
447*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFM:
448*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
449*4882a593Smuzhiyun 		return 1;
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 	return 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun /*
455*4882a593Smuzhiyun  * Configure the SSC.
456*4882a593Smuzhiyun  */
atmel_ssc_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)457*4882a593Smuzhiyun static int atmel_ssc_hw_params(struct snd_pcm_substream *substream,
458*4882a593Smuzhiyun 	struct snd_pcm_hw_params *params,
459*4882a593Smuzhiyun 	struct snd_soc_dai *dai)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dai->dev);
462*4882a593Smuzhiyun 	int id = pdev->id;
463*4882a593Smuzhiyun 	struct atmel_ssc_info *ssc_p = &ssc_info[id];
464*4882a593Smuzhiyun 	struct ssc_device *ssc = ssc_p->ssc;
465*4882a593Smuzhiyun 	struct atmel_pcm_dma_params *dma_params;
466*4882a593Smuzhiyun 	int dir, channels, bits;
467*4882a593Smuzhiyun 	u32 tfmr, rfmr, tcmr, rcmr;
468*4882a593Smuzhiyun 	int ret;
469*4882a593Smuzhiyun 	int fslen, fslen_ext, fs_osync, fs_edge;
470*4882a593Smuzhiyun 	u32 cmr_div;
471*4882a593Smuzhiyun 	u32 tcmr_period;
472*4882a593Smuzhiyun 	u32 rcmr_period;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	/*
475*4882a593Smuzhiyun 	 * Currently, there is only one set of dma params for
476*4882a593Smuzhiyun 	 * each direction.  If more are added, this code will
477*4882a593Smuzhiyun 	 * have to be changed to select the proper set.
478*4882a593Smuzhiyun 	 */
479*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
480*4882a593Smuzhiyun 		dir = 0;
481*4882a593Smuzhiyun 	else
482*4882a593Smuzhiyun 		dir = 1;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	/*
485*4882a593Smuzhiyun 	 * If the cpu dai should provide BCLK, but noone has provided the
486*4882a593Smuzhiyun 	 * divider needed for that to work, fall back to something sensible.
487*4882a593Smuzhiyun 	 */
488*4882a593Smuzhiyun 	cmr_div = ssc_p->cmr_div;
489*4882a593Smuzhiyun 	if (!(ssc_p->forced_divider & BIT(ATMEL_SSC_CMR_DIV)) &&
490*4882a593Smuzhiyun 	    atmel_ssc_cbs(ssc_p)) {
491*4882a593Smuzhiyun 		int bclk_rate = snd_soc_params_to_bclk(params);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		if (bclk_rate < 0) {
494*4882a593Smuzhiyun 			dev_err(dai->dev, "unable to calculate cmr_div: %d\n",
495*4882a593Smuzhiyun 				bclk_rate);
496*4882a593Smuzhiyun 			return bclk_rate;
497*4882a593Smuzhiyun 		}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 		cmr_div = DIV_ROUND_CLOSEST(ssc_p->mck_rate, 2 * bclk_rate);
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	/*
503*4882a593Smuzhiyun 	 * If the cpu dai should provide LRCLK, but noone has provided the
504*4882a593Smuzhiyun 	 * dividers needed for that to work, fall back to something sensible.
505*4882a593Smuzhiyun 	 */
506*4882a593Smuzhiyun 	tcmr_period = ssc_p->tcmr_period;
507*4882a593Smuzhiyun 	rcmr_period = ssc_p->rcmr_period;
508*4882a593Smuzhiyun 	if (atmel_ssc_cfs(ssc_p)) {
509*4882a593Smuzhiyun 		int frame_size = snd_soc_params_to_frame_size(params);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 		if (frame_size < 0) {
512*4882a593Smuzhiyun 			dev_err(dai->dev,
513*4882a593Smuzhiyun 				"unable to calculate tx/rx cmr_period: %d\n",
514*4882a593Smuzhiyun 				frame_size);
515*4882a593Smuzhiyun 			return frame_size;
516*4882a593Smuzhiyun 		}
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 		if (!(ssc_p->forced_divider & BIT(ATMEL_SSC_TCMR_PERIOD)))
519*4882a593Smuzhiyun 			tcmr_period = frame_size / 2 - 1;
520*4882a593Smuzhiyun 		if (!(ssc_p->forced_divider & BIT(ATMEL_SSC_RCMR_PERIOD)))
521*4882a593Smuzhiyun 			rcmr_period = frame_size / 2 - 1;
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	dma_params = ssc_p->dma_params[dir];
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	channels = params_channels(params);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	/*
529*4882a593Smuzhiyun 	 * Determine sample size in bits and the PDC increment.
530*4882a593Smuzhiyun 	 */
531*4882a593Smuzhiyun 	switch (params_format(params)) {
532*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S8:
533*4882a593Smuzhiyun 		bits = 8;
534*4882a593Smuzhiyun 		dma_params->pdc_xfer_size = 1;
535*4882a593Smuzhiyun 		break;
536*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:
537*4882a593Smuzhiyun 		bits = 16;
538*4882a593Smuzhiyun 		dma_params->pdc_xfer_size = 2;
539*4882a593Smuzhiyun 		break;
540*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S24_LE:
541*4882a593Smuzhiyun 		bits = 24;
542*4882a593Smuzhiyun 		dma_params->pdc_xfer_size = 4;
543*4882a593Smuzhiyun 		break;
544*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S32_LE:
545*4882a593Smuzhiyun 		bits = 32;
546*4882a593Smuzhiyun 		dma_params->pdc_xfer_size = 4;
547*4882a593Smuzhiyun 		break;
548*4882a593Smuzhiyun 	default:
549*4882a593Smuzhiyun 		printk(KERN_WARNING "atmel_ssc_dai: unsupported PCM format");
550*4882a593Smuzhiyun 		return -EINVAL;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/*
554*4882a593Smuzhiyun 	 * Compute SSC register settings.
555*4882a593Smuzhiyun 	 */
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	fslen_ext = (bits - 1) / 16;
558*4882a593Smuzhiyun 	fslen = (bits - 1) % 16;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	switch (ssc_p->daifmt & SND_SOC_DAIFMT_FORMAT_MASK) {
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
563*4882a593Smuzhiyun 		fs_osync = SSC_FSOS_POSITIVE;
564*4882a593Smuzhiyun 		fs_edge = SSC_START_RISING_RF;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 		rcmr =	  SSC_BF(RCMR_STTDLY, 0);
567*4882a593Smuzhiyun 		tcmr =	  SSC_BF(TCMR_STTDLY, 0);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 		break;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
572*4882a593Smuzhiyun 		fs_osync = SSC_FSOS_NEGATIVE;
573*4882a593Smuzhiyun 		fs_edge = SSC_START_FALLING_RF;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 		rcmr =	  SSC_BF(RCMR_STTDLY, 1);
576*4882a593Smuzhiyun 		tcmr =	  SSC_BF(TCMR_STTDLY, 1);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 		break;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
581*4882a593Smuzhiyun 		/*
582*4882a593Smuzhiyun 		 * DSP/PCM Mode A format
583*4882a593Smuzhiyun 		 *
584*4882a593Smuzhiyun 		 * Data is transferred on first BCLK after LRC pulse rising
585*4882a593Smuzhiyun 		 * edge.If stereo, the right channel data is contiguous with
586*4882a593Smuzhiyun 		 * the left channel data.
587*4882a593Smuzhiyun 		 */
588*4882a593Smuzhiyun 		fs_osync = SSC_FSOS_POSITIVE;
589*4882a593Smuzhiyun 		fs_edge = SSC_START_RISING_RF;
590*4882a593Smuzhiyun 		fslen = fslen_ext = 0;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 		rcmr =	  SSC_BF(RCMR_STTDLY, 1);
593*4882a593Smuzhiyun 		tcmr =	  SSC_BF(TCMR_STTDLY, 1);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 		break;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	default:
598*4882a593Smuzhiyun 		printk(KERN_WARNING "atmel_ssc_dai: unsupported DAI format 0x%x\n",
599*4882a593Smuzhiyun 			ssc_p->daifmt);
600*4882a593Smuzhiyun 		return -EINVAL;
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	if (!atmel_ssc_cfs(ssc_p)) {
604*4882a593Smuzhiyun 		fslen = fslen_ext = 0;
605*4882a593Smuzhiyun 		rcmr_period = tcmr_period = 0;
606*4882a593Smuzhiyun 		fs_osync = SSC_FSOS_NONE;
607*4882a593Smuzhiyun 	}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	rcmr |=	  SSC_BF(RCMR_START, fs_edge);
610*4882a593Smuzhiyun 	tcmr |=	  SSC_BF(TCMR_START, fs_edge);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	if (atmel_ssc_cbs(ssc_p)) {
613*4882a593Smuzhiyun 		/*
614*4882a593Smuzhiyun 		 * SSC provides BCLK
615*4882a593Smuzhiyun 		 *
616*4882a593Smuzhiyun 		 * The SSC transmit and receive clocks are generated from the
617*4882a593Smuzhiyun 		 * MCK divider, and the BCLK signal is output
618*4882a593Smuzhiyun 		 * on the SSC TK line.
619*4882a593Smuzhiyun 		 */
620*4882a593Smuzhiyun 		rcmr |=	  SSC_BF(RCMR_CKS, SSC_CKS_DIV)
621*4882a593Smuzhiyun 			| SSC_BF(RCMR_CKO, SSC_CKO_NONE);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		tcmr |=	  SSC_BF(TCMR_CKS, SSC_CKS_DIV)
624*4882a593Smuzhiyun 			| SSC_BF(TCMR_CKO, SSC_CKO_CONTINUOUS);
625*4882a593Smuzhiyun 	} else {
626*4882a593Smuzhiyun 		rcmr |=	  SSC_BF(RCMR_CKS, ssc->clk_from_rk_pin ?
627*4882a593Smuzhiyun 					SSC_CKS_PIN : SSC_CKS_CLOCK)
628*4882a593Smuzhiyun 			| SSC_BF(RCMR_CKO, SSC_CKO_NONE);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		tcmr |=	  SSC_BF(TCMR_CKS, ssc->clk_from_rk_pin ?
631*4882a593Smuzhiyun 					SSC_CKS_CLOCK : SSC_CKS_PIN)
632*4882a593Smuzhiyun 			| SSC_BF(TCMR_CKO, SSC_CKO_NONE);
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	rcmr |=	  SSC_BF(RCMR_PERIOD, rcmr_period)
636*4882a593Smuzhiyun 		| SSC_BF(RCMR_CKI, SSC_CKI_RISING);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	tcmr |=   SSC_BF(TCMR_PERIOD, tcmr_period)
639*4882a593Smuzhiyun 		| SSC_BF(TCMR_CKI, SSC_CKI_FALLING);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	rfmr =    SSC_BF(RFMR_FSLEN_EXT, fslen_ext)
642*4882a593Smuzhiyun 		| SSC_BF(RFMR_FSEDGE, SSC_FSEDGE_POSITIVE)
643*4882a593Smuzhiyun 		| SSC_BF(RFMR_FSOS, fs_osync)
644*4882a593Smuzhiyun 		| SSC_BF(RFMR_FSLEN, fslen)
645*4882a593Smuzhiyun 		| SSC_BF(RFMR_DATNB, (channels - 1))
646*4882a593Smuzhiyun 		| SSC_BIT(RFMR_MSBF)
647*4882a593Smuzhiyun 		| SSC_BF(RFMR_LOOP, 0)
648*4882a593Smuzhiyun 		| SSC_BF(RFMR_DATLEN, (bits - 1));
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	tfmr =    SSC_BF(TFMR_FSLEN_EXT, fslen_ext)
651*4882a593Smuzhiyun 		| SSC_BF(TFMR_FSEDGE, SSC_FSEDGE_POSITIVE)
652*4882a593Smuzhiyun 		| SSC_BF(TFMR_FSDEN, 0)
653*4882a593Smuzhiyun 		| SSC_BF(TFMR_FSOS, fs_osync)
654*4882a593Smuzhiyun 		| SSC_BF(TFMR_FSLEN, fslen)
655*4882a593Smuzhiyun 		| SSC_BF(TFMR_DATNB, (channels - 1))
656*4882a593Smuzhiyun 		| SSC_BIT(TFMR_MSBF)
657*4882a593Smuzhiyun 		| SSC_BF(TFMR_DATDEF, 0)
658*4882a593Smuzhiyun 		| SSC_BF(TFMR_DATLEN, (bits - 1));
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	if (fslen_ext && !ssc->pdata->has_fslen_ext) {
661*4882a593Smuzhiyun 		dev_err(dai->dev, "sample size %d is too large for SSC device\n",
662*4882a593Smuzhiyun 			bits);
663*4882a593Smuzhiyun 		return -EINVAL;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	pr_debug("atmel_ssc_hw_params: "
667*4882a593Smuzhiyun 			"RCMR=%08x RFMR=%08x TCMR=%08x TFMR=%08x\n",
668*4882a593Smuzhiyun 			rcmr, rfmr, tcmr, tfmr);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	if (!ssc_p->initialized) {
671*4882a593Smuzhiyun 		if (!ssc_p->ssc->pdata->use_dma) {
672*4882a593Smuzhiyun 			ssc_writel(ssc_p->ssc->regs, PDC_RPR, 0);
673*4882a593Smuzhiyun 			ssc_writel(ssc_p->ssc->regs, PDC_RCR, 0);
674*4882a593Smuzhiyun 			ssc_writel(ssc_p->ssc->regs, PDC_RNPR, 0);
675*4882a593Smuzhiyun 			ssc_writel(ssc_p->ssc->regs, PDC_RNCR, 0);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 			ssc_writel(ssc_p->ssc->regs, PDC_TPR, 0);
678*4882a593Smuzhiyun 			ssc_writel(ssc_p->ssc->regs, PDC_TCR, 0);
679*4882a593Smuzhiyun 			ssc_writel(ssc_p->ssc->regs, PDC_TNPR, 0);
680*4882a593Smuzhiyun 			ssc_writel(ssc_p->ssc->regs, PDC_TNCR, 0);
681*4882a593Smuzhiyun 		}
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 		ret = request_irq(ssc_p->ssc->irq, atmel_ssc_interrupt, 0,
684*4882a593Smuzhiyun 				ssc_p->name, ssc_p);
685*4882a593Smuzhiyun 		if (ret < 0) {
686*4882a593Smuzhiyun 			printk(KERN_WARNING
687*4882a593Smuzhiyun 					"atmel_ssc_dai: request_irq failure\n");
688*4882a593Smuzhiyun 			pr_debug("Atmel_ssc_dai: Stopping clock\n");
689*4882a593Smuzhiyun 			clk_disable(ssc_p->ssc->clk);
690*4882a593Smuzhiyun 			return ret;
691*4882a593Smuzhiyun 		}
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 		ssc_p->initialized = 1;
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	/* set SSC clock mode register */
697*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, CMR, cmr_div);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* set receive clock mode and format */
700*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, RCMR, rcmr);
701*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, RFMR, rfmr);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	/* set transmit clock mode and format */
704*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, TCMR, tcmr);
705*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, TFMR, tfmr);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	pr_debug("atmel_ssc_dai,hw_params: SSC initialized\n");
708*4882a593Smuzhiyun 	return 0;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 
atmel_ssc_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)712*4882a593Smuzhiyun static int atmel_ssc_prepare(struct snd_pcm_substream *substream,
713*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dai->dev);
716*4882a593Smuzhiyun 	struct atmel_ssc_info *ssc_p = &ssc_info[pdev->id];
717*4882a593Smuzhiyun 	struct atmel_pcm_dma_params *dma_params;
718*4882a593Smuzhiyun 	int dir;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
721*4882a593Smuzhiyun 		dir = 0;
722*4882a593Smuzhiyun 	else
723*4882a593Smuzhiyun 		dir = 1;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	dma_params = ssc_p->dma_params[dir];
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, CR, dma_params->mask->ssc_disable);
728*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, IDR, dma_params->mask->ssc_error);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	pr_debug("%s enabled SSC_SR=0x%08x\n",
731*4882a593Smuzhiyun 			dir ? "receive" : "transmit",
732*4882a593Smuzhiyun 			ssc_readl(ssc_p->ssc->regs, SR));
733*4882a593Smuzhiyun 	return 0;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
atmel_ssc_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)736*4882a593Smuzhiyun static int atmel_ssc_trigger(struct snd_pcm_substream *substream,
737*4882a593Smuzhiyun 			     int cmd, struct snd_soc_dai *dai)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dai->dev);
740*4882a593Smuzhiyun 	struct atmel_ssc_info *ssc_p = &ssc_info[pdev->id];
741*4882a593Smuzhiyun 	struct atmel_pcm_dma_params *dma_params;
742*4882a593Smuzhiyun 	int dir;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
745*4882a593Smuzhiyun 		dir = 0;
746*4882a593Smuzhiyun 	else
747*4882a593Smuzhiyun 		dir = 1;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	dma_params = ssc_p->dma_params[dir];
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	switch (cmd) {
752*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
753*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
754*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
755*4882a593Smuzhiyun 		ssc_writel(ssc_p->ssc->regs, CR, dma_params->mask->ssc_enable);
756*4882a593Smuzhiyun 		break;
757*4882a593Smuzhiyun 	default:
758*4882a593Smuzhiyun 		ssc_writel(ssc_p->ssc->regs, CR, dma_params->mask->ssc_disable);
759*4882a593Smuzhiyun 		break;
760*4882a593Smuzhiyun 	}
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	return 0;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun #ifdef CONFIG_PM
atmel_ssc_suspend(struct snd_soc_component * component)766*4882a593Smuzhiyun static int atmel_ssc_suspend(struct snd_soc_component *component)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	struct atmel_ssc_info *ssc_p;
769*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(component->dev);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	if (!snd_soc_component_active(component))
772*4882a593Smuzhiyun 		return 0;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	ssc_p = &ssc_info[pdev->id];
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	/* Save the status register before disabling transmit and receive */
777*4882a593Smuzhiyun 	ssc_p->ssc_state.ssc_sr = ssc_readl(ssc_p->ssc->regs, SR);
778*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, CR, SSC_BIT(CR_TXDIS) | SSC_BIT(CR_RXDIS));
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	/* Save the current interrupt mask, then disable unmasked interrupts */
781*4882a593Smuzhiyun 	ssc_p->ssc_state.ssc_imr = ssc_readl(ssc_p->ssc->regs, IMR);
782*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, IDR, ssc_p->ssc_state.ssc_imr);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	ssc_p->ssc_state.ssc_cmr = ssc_readl(ssc_p->ssc->regs, CMR);
785*4882a593Smuzhiyun 	ssc_p->ssc_state.ssc_rcmr = ssc_readl(ssc_p->ssc->regs, RCMR);
786*4882a593Smuzhiyun 	ssc_p->ssc_state.ssc_rfmr = ssc_readl(ssc_p->ssc->regs, RFMR);
787*4882a593Smuzhiyun 	ssc_p->ssc_state.ssc_tcmr = ssc_readl(ssc_p->ssc->regs, TCMR);
788*4882a593Smuzhiyun 	ssc_p->ssc_state.ssc_tfmr = ssc_readl(ssc_p->ssc->regs, TFMR);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
atmel_ssc_resume(struct snd_soc_component * component)793*4882a593Smuzhiyun static int atmel_ssc_resume(struct snd_soc_component *component)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun 	struct atmel_ssc_info *ssc_p;
796*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(component->dev);
797*4882a593Smuzhiyun 	u32 cr;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	if (!snd_soc_component_active(component))
800*4882a593Smuzhiyun 		return 0;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	ssc_p = &ssc_info[pdev->id];
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	/* restore SSC register settings */
805*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, TFMR, ssc_p->ssc_state.ssc_tfmr);
806*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, TCMR, ssc_p->ssc_state.ssc_tcmr);
807*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, RFMR, ssc_p->ssc_state.ssc_rfmr);
808*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, RCMR, ssc_p->ssc_state.ssc_rcmr);
809*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, CMR, ssc_p->ssc_state.ssc_cmr);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	/* re-enable interrupts */
812*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, IER, ssc_p->ssc_state.ssc_imr);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	/* Re-enable receive and transmit as appropriate */
815*4882a593Smuzhiyun 	cr = 0;
816*4882a593Smuzhiyun 	cr |=
817*4882a593Smuzhiyun 	    (ssc_p->ssc_state.ssc_sr & SSC_BIT(SR_RXEN)) ? SSC_BIT(CR_RXEN) : 0;
818*4882a593Smuzhiyun 	cr |=
819*4882a593Smuzhiyun 	    (ssc_p->ssc_state.ssc_sr & SSC_BIT(SR_TXEN)) ? SSC_BIT(CR_TXEN) : 0;
820*4882a593Smuzhiyun 	ssc_writel(ssc_p->ssc->regs, CR, cr);
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	return 0;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun #else /* CONFIG_PM */
825*4882a593Smuzhiyun #  define atmel_ssc_suspend	NULL
826*4882a593Smuzhiyun #  define atmel_ssc_resume	NULL
827*4882a593Smuzhiyun #endif /* CONFIG_PM */
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun #define ATMEL_SSC_FORMATS (SNDRV_PCM_FMTBIT_S8     | SNDRV_PCM_FMTBIT_S16_LE |\
830*4882a593Smuzhiyun 			  SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun static const struct snd_soc_dai_ops atmel_ssc_dai_ops = {
833*4882a593Smuzhiyun 	.startup	= atmel_ssc_startup,
834*4882a593Smuzhiyun 	.shutdown	= atmel_ssc_shutdown,
835*4882a593Smuzhiyun 	.prepare	= atmel_ssc_prepare,
836*4882a593Smuzhiyun 	.trigger	= atmel_ssc_trigger,
837*4882a593Smuzhiyun 	.hw_params	= atmel_ssc_hw_params,
838*4882a593Smuzhiyun 	.set_fmt	= atmel_ssc_set_dai_fmt,
839*4882a593Smuzhiyun 	.set_clkdiv	= atmel_ssc_set_dai_clkdiv,
840*4882a593Smuzhiyun };
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun static struct snd_soc_dai_driver atmel_ssc_dai = {
843*4882a593Smuzhiyun 		.playback = {
844*4882a593Smuzhiyun 			.channels_min = 1,
845*4882a593Smuzhiyun 			.channels_max = 2,
846*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_CONTINUOUS,
847*4882a593Smuzhiyun 			.rate_min = 8000,
848*4882a593Smuzhiyun 			.rate_max = 384000,
849*4882a593Smuzhiyun 			.formats = ATMEL_SSC_FORMATS,},
850*4882a593Smuzhiyun 		.capture = {
851*4882a593Smuzhiyun 			.channels_min = 1,
852*4882a593Smuzhiyun 			.channels_max = 2,
853*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_CONTINUOUS,
854*4882a593Smuzhiyun 			.rate_min = 8000,
855*4882a593Smuzhiyun 			.rate_max = 384000,
856*4882a593Smuzhiyun 			.formats = ATMEL_SSC_FORMATS,},
857*4882a593Smuzhiyun 		.ops = &atmel_ssc_dai_ops,
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun static const struct snd_soc_component_driver atmel_ssc_component = {
861*4882a593Smuzhiyun 	.name		= "atmel-ssc",
862*4882a593Smuzhiyun 	.suspend	= atmel_ssc_suspend,
863*4882a593Smuzhiyun 	.resume		= atmel_ssc_resume,
864*4882a593Smuzhiyun };
865*4882a593Smuzhiyun 
asoc_ssc_init(struct device * dev)866*4882a593Smuzhiyun static int asoc_ssc_init(struct device *dev)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	struct ssc_device *ssc = dev_get_drvdata(dev);
869*4882a593Smuzhiyun 	int ret;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(dev, &atmel_ssc_component,
872*4882a593Smuzhiyun 					 &atmel_ssc_dai, 1);
873*4882a593Smuzhiyun 	if (ret) {
874*4882a593Smuzhiyun 		dev_err(dev, "Could not register DAI: %d\n", ret);
875*4882a593Smuzhiyun 		return ret;
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	if (ssc->pdata->use_dma)
879*4882a593Smuzhiyun 		ret = atmel_pcm_dma_platform_register(dev);
880*4882a593Smuzhiyun 	else
881*4882a593Smuzhiyun 		ret = atmel_pcm_pdc_platform_register(dev);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	if (ret) {
884*4882a593Smuzhiyun 		dev_err(dev, "Could not register PCM: %d\n", ret);
885*4882a593Smuzhiyun 		return ret;
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	return 0;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun /**
892*4882a593Smuzhiyun  * atmel_ssc_set_audio - Allocate the specified SSC for audio use.
893*4882a593Smuzhiyun  * @ssc_id: SSD ID in [0, NUM_SSC_DEVICES[
894*4882a593Smuzhiyun  */
atmel_ssc_set_audio(int ssc_id)895*4882a593Smuzhiyun int atmel_ssc_set_audio(int ssc_id)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	struct ssc_device *ssc;
898*4882a593Smuzhiyun 	int ret;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/* If we can grab the SSC briefly to parent the DAI device off it */
901*4882a593Smuzhiyun 	ssc = ssc_request(ssc_id);
902*4882a593Smuzhiyun 	if (IS_ERR(ssc)) {
903*4882a593Smuzhiyun 		pr_err("Unable to parent ASoC SSC DAI on SSC: %ld\n",
904*4882a593Smuzhiyun 			PTR_ERR(ssc));
905*4882a593Smuzhiyun 		return PTR_ERR(ssc);
906*4882a593Smuzhiyun 	} else {
907*4882a593Smuzhiyun 		ssc_info[ssc_id].ssc = ssc;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	ret = asoc_ssc_init(&ssc->pdev->dev);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	return ret;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(atmel_ssc_set_audio);
915*4882a593Smuzhiyun 
atmel_ssc_put_audio(int ssc_id)916*4882a593Smuzhiyun void atmel_ssc_put_audio(int ssc_id)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	struct ssc_device *ssc = ssc_info[ssc_id].ssc;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	ssc_free(ssc);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(atmel_ssc_put_audio);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun /* Module information */
925*4882a593Smuzhiyun MODULE_AUTHOR("Sedji Gaouaou, sedji.gaouaou@atmel.com, www.atmel.com");
926*4882a593Smuzhiyun MODULE_DESCRIPTION("ATMEL SSC ASoC Interface");
927*4882a593Smuzhiyun MODULE_LICENSE("GPL");
928