1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Atmel I2S controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Atmel Corporation
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Cyrille Pitchen <cyrille.pitchen@atmel.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <sound/core.h>
20*4882a593Smuzhiyun #include <sound/pcm.h>
21*4882a593Smuzhiyun #include <sound/pcm_params.h>
22*4882a593Smuzhiyun #include <sound/initval.h>
23*4882a593Smuzhiyun #include <sound/soc.h>
24*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define ATMEL_I2SC_MAX_TDM_CHANNELS 8
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * ---- I2S Controller Register map ----
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun #define ATMEL_I2SC_CR 0x0000 /* Control Register */
32*4882a593Smuzhiyun #define ATMEL_I2SC_MR 0x0004 /* Mode Register */
33*4882a593Smuzhiyun #define ATMEL_I2SC_SR 0x0008 /* Status Register */
34*4882a593Smuzhiyun #define ATMEL_I2SC_SCR 0x000c /* Status Clear Register */
35*4882a593Smuzhiyun #define ATMEL_I2SC_SSR 0x0010 /* Status Set Register */
36*4882a593Smuzhiyun #define ATMEL_I2SC_IER 0x0014 /* Interrupt Enable Register */
37*4882a593Smuzhiyun #define ATMEL_I2SC_IDR 0x0018 /* Interrupt Disable Register */
38*4882a593Smuzhiyun #define ATMEL_I2SC_IMR 0x001c /* Interrupt Mask Register */
39*4882a593Smuzhiyun #define ATMEL_I2SC_RHR 0x0020 /* Receiver Holding Register */
40*4882a593Smuzhiyun #define ATMEL_I2SC_THR 0x0024 /* Transmitter Holding Register */
41*4882a593Smuzhiyun #define ATMEL_I2SC_VERSION 0x0028 /* Version Register */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * ---- Control Register (Write-only) ----
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun #define ATMEL_I2SC_CR_RXEN BIT(0) /* Receiver Enable */
47*4882a593Smuzhiyun #define ATMEL_I2SC_CR_RXDIS BIT(1) /* Receiver Disable */
48*4882a593Smuzhiyun #define ATMEL_I2SC_CR_CKEN BIT(2) /* Clock Enable */
49*4882a593Smuzhiyun #define ATMEL_I2SC_CR_CKDIS BIT(3) /* Clock Disable */
50*4882a593Smuzhiyun #define ATMEL_I2SC_CR_TXEN BIT(4) /* Transmitter Enable */
51*4882a593Smuzhiyun #define ATMEL_I2SC_CR_TXDIS BIT(5) /* Transmitter Disable */
52*4882a593Smuzhiyun #define ATMEL_I2SC_CR_SWRST BIT(7) /* Software Reset */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * ---- Mode Register (Read/Write) ----
56*4882a593Smuzhiyun */
57*4882a593Smuzhiyun #define ATMEL_I2SC_MR_MODE_MASK GENMASK(0, 0)
58*4882a593Smuzhiyun #define ATMEL_I2SC_MR_MODE_SLAVE (0 << 0)
59*4882a593Smuzhiyun #define ATMEL_I2SC_MR_MODE_MASTER (1 << 0)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define ATMEL_I2SC_MR_DATALENGTH_MASK GENMASK(4, 2)
62*4882a593Smuzhiyun #define ATMEL_I2SC_MR_DATALENGTH_32_BITS (0 << 2)
63*4882a593Smuzhiyun #define ATMEL_I2SC_MR_DATALENGTH_24_BITS (1 << 2)
64*4882a593Smuzhiyun #define ATMEL_I2SC_MR_DATALENGTH_20_BITS (2 << 2)
65*4882a593Smuzhiyun #define ATMEL_I2SC_MR_DATALENGTH_18_BITS (3 << 2)
66*4882a593Smuzhiyun #define ATMEL_I2SC_MR_DATALENGTH_16_BITS (4 << 2)
67*4882a593Smuzhiyun #define ATMEL_I2SC_MR_DATALENGTH_16_BITS_COMPACT (5 << 2)
68*4882a593Smuzhiyun #define ATMEL_I2SC_MR_DATALENGTH_8_BITS (6 << 2)
69*4882a593Smuzhiyun #define ATMEL_I2SC_MR_DATALENGTH_8_BITS_COMPACT (7 << 2)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define ATMEL_I2SC_MR_FORMAT_MASK GENMASK(7, 6)
72*4882a593Smuzhiyun #define ATMEL_I2SC_MR_FORMAT_I2S (0 << 6)
73*4882a593Smuzhiyun #define ATMEL_I2SC_MR_FORMAT_LJ (1 << 6) /* Left Justified */
74*4882a593Smuzhiyun #define ATMEL_I2SC_MR_FORMAT_TDM (2 << 6)
75*4882a593Smuzhiyun #define ATMEL_I2SC_MR_FORMAT_TDMLJ (3 << 6)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Left audio samples duplicated to right audio channel */
78*4882a593Smuzhiyun #define ATMEL_I2SC_MR_RXMONO BIT(8)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Receiver uses one DMA channel ... */
81*4882a593Smuzhiyun #define ATMEL_I2SC_MR_RXDMA_MASK GENMASK(9, 9)
82*4882a593Smuzhiyun #define ATMEL_I2SC_MR_RXDMA_SINGLE (0 << 9) /* for all audio channels */
83*4882a593Smuzhiyun #define ATMEL_I2SC_MR_RXDMA_MULTIPLE (1 << 9) /* per audio channel */
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* I2SDO output of I2SC is internally connected to I2SDI input */
86*4882a593Smuzhiyun #define ATMEL_I2SC_MR_RXLOOP BIT(10)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Left audio samples duplicated to right audio channel */
89*4882a593Smuzhiyun #define ATMEL_I2SC_MR_TXMONO BIT(12)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Transmitter uses one DMA channel ... */
92*4882a593Smuzhiyun #define ATMEL_I2SC_MR_TXDMA_MASK GENMASK(13, 13)
93*4882a593Smuzhiyun #define ATMEL_I2SC_MR_TXDMA_SINGLE (0 << 13) /* for all audio channels */
94*4882a593Smuzhiyun #define ATMEL_I2SC_MR_TXDME_MULTIPLE (1 << 13) /* per audio channel */
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* x sample transmitted when underrun */
97*4882a593Smuzhiyun #define ATMEL_I2SC_MR_TXSAME_MASK GENMASK(14, 14)
98*4882a593Smuzhiyun #define ATMEL_I2SC_MR_TXSAME_ZERO (0 << 14) /* Zero sample */
99*4882a593Smuzhiyun #define ATMEL_I2SC_MR_TXSAME_PREVIOUS (1 << 14) /* Previous sample */
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Audio Clock to I2SC Master Clock ratio */
102*4882a593Smuzhiyun #define ATMEL_I2SC_MR_IMCKDIV_MASK GENMASK(21, 16)
103*4882a593Smuzhiyun #define ATMEL_I2SC_MR_IMCKDIV(div) \
104*4882a593Smuzhiyun (((div) << 16) & ATMEL_I2SC_MR_IMCKDIV_MASK)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Master Clock to fs ratio */
107*4882a593Smuzhiyun #define ATMEL_I2SC_MR_IMCKFS_MASK GENMASK(29, 24)
108*4882a593Smuzhiyun #define ATMEL_I2SC_MR_IMCKFS(fs) \
109*4882a593Smuzhiyun (((fs) << 24) & ATMEL_I2SC_MR_IMCKFS_MASK)
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* Master Clock mode */
112*4882a593Smuzhiyun #define ATMEL_I2SC_MR_IMCKMODE_MASK GENMASK(30, 30)
113*4882a593Smuzhiyun /* 0: No master clock generated (selected clock drives I2SCK pin) */
114*4882a593Smuzhiyun #define ATMEL_I2SC_MR_IMCKMODE_I2SCK (0 << 30)
115*4882a593Smuzhiyun /* 1: master clock generated (internally generated clock drives I2SMCK pin) */
116*4882a593Smuzhiyun #define ATMEL_I2SC_MR_IMCKMODE_I2SMCK (1 << 30)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Slot Width */
119*4882a593Smuzhiyun /* 0: slot is 32 bits wide for DATALENGTH = 18/20/24 bits. */
120*4882a593Smuzhiyun /* 1: slot is 24 bits wide for DATALENGTH = 18/20/24 bits. */
121*4882a593Smuzhiyun #define ATMEL_I2SC_MR_IWS BIT(31)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * ---- Status Registers ----
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun #define ATMEL_I2SC_SR_RXEN BIT(0) /* Receiver Enabled */
127*4882a593Smuzhiyun #define ATMEL_I2SC_SR_RXRDY BIT(1) /* Receive Ready */
128*4882a593Smuzhiyun #define ATMEL_I2SC_SR_RXOR BIT(2) /* Receive Overrun */
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define ATMEL_I2SC_SR_TXEN BIT(4) /* Transmitter Enabled */
131*4882a593Smuzhiyun #define ATMEL_I2SC_SR_TXRDY BIT(5) /* Transmit Ready */
132*4882a593Smuzhiyun #define ATMEL_I2SC_SR_TXUR BIT(6) /* Transmit Underrun */
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Receive Overrun Channel */
135*4882a593Smuzhiyun #define ATMEL_I2SC_SR_RXORCH_MASK GENMASK(15, 8)
136*4882a593Smuzhiyun #define ATMEL_I2SC_SR_RXORCH(ch) (1 << (((ch) & 0x7) + 8))
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Transmit Underrun Channel */
139*4882a593Smuzhiyun #define ATMEL_I2SC_SR_TXURCH_MASK GENMASK(27, 20)
140*4882a593Smuzhiyun #define ATMEL_I2SC_SR_TXURCH(ch) (1 << (((ch) & 0x7) + 20))
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun * ---- Interrupt Enable/Disable/Mask Registers ----
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun #define ATMEL_I2SC_INT_RXRDY ATMEL_I2SC_SR_RXRDY
146*4882a593Smuzhiyun #define ATMEL_I2SC_INT_RXOR ATMEL_I2SC_SR_RXOR
147*4882a593Smuzhiyun #define ATMEL_I2SC_INT_TXRDY ATMEL_I2SC_SR_TXRDY
148*4882a593Smuzhiyun #define ATMEL_I2SC_INT_TXUR ATMEL_I2SC_SR_TXUR
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static const struct regmap_config atmel_i2s_regmap_config = {
151*4882a593Smuzhiyun .reg_bits = 32,
152*4882a593Smuzhiyun .reg_stride = 4,
153*4882a593Smuzhiyun .val_bits = 32,
154*4882a593Smuzhiyun .max_register = ATMEL_I2SC_VERSION,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct atmel_i2s_gck_param {
158*4882a593Smuzhiyun int fs;
159*4882a593Smuzhiyun unsigned long mck;
160*4882a593Smuzhiyun int imckdiv;
161*4882a593Smuzhiyun int imckfs;
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define I2S_MCK_12M288 12288000UL
165*4882a593Smuzhiyun #define I2S_MCK_11M2896 11289600UL
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* mck = (32 * (imckfs+1) / (imckdiv+1)) * fs */
168*4882a593Smuzhiyun static const struct atmel_i2s_gck_param gck_params[] = {
169*4882a593Smuzhiyun /* mck = 12.288MHz */
170*4882a593Smuzhiyun { 8000, I2S_MCK_12M288, 0, 47}, /* mck = 1536 fs */
171*4882a593Smuzhiyun { 16000, I2S_MCK_12M288, 1, 47}, /* mck = 768 fs */
172*4882a593Smuzhiyun { 24000, I2S_MCK_12M288, 3, 63}, /* mck = 512 fs */
173*4882a593Smuzhiyun { 32000, I2S_MCK_12M288, 3, 47}, /* mck = 384 fs */
174*4882a593Smuzhiyun { 48000, I2S_MCK_12M288, 7, 63}, /* mck = 256 fs */
175*4882a593Smuzhiyun { 64000, I2S_MCK_12M288, 7, 47}, /* mck = 192 fs */
176*4882a593Smuzhiyun { 96000, I2S_MCK_12M288, 7, 31}, /* mck = 128 fs */
177*4882a593Smuzhiyun {192000, I2S_MCK_12M288, 7, 15}, /* mck = 64 fs */
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* mck = 11.2896MHz */
180*4882a593Smuzhiyun { 11025, I2S_MCK_11M2896, 1, 63}, /* mck = 1024 fs */
181*4882a593Smuzhiyun { 22050, I2S_MCK_11M2896, 3, 63}, /* mck = 512 fs */
182*4882a593Smuzhiyun { 44100, I2S_MCK_11M2896, 7, 63}, /* mck = 256 fs */
183*4882a593Smuzhiyun { 88200, I2S_MCK_11M2896, 7, 31}, /* mck = 128 fs */
184*4882a593Smuzhiyun {176400, I2S_MCK_11M2896, 7, 15}, /* mck = 64 fs */
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun struct atmel_i2s_dev;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun struct atmel_i2s_caps {
190*4882a593Smuzhiyun int (*mck_init)(struct atmel_i2s_dev *, struct device_node *np);
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun struct atmel_i2s_dev {
194*4882a593Smuzhiyun struct device *dev;
195*4882a593Smuzhiyun struct regmap *regmap;
196*4882a593Smuzhiyun struct clk *pclk;
197*4882a593Smuzhiyun struct clk *gclk;
198*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data playback;
199*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data capture;
200*4882a593Smuzhiyun unsigned int fmt;
201*4882a593Smuzhiyun const struct atmel_i2s_gck_param *gck_param;
202*4882a593Smuzhiyun const struct atmel_i2s_caps *caps;
203*4882a593Smuzhiyun int clk_use_no;
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
atmel_i2s_interrupt(int irq,void * dev_id)206*4882a593Smuzhiyun static irqreturn_t atmel_i2s_interrupt(int irq, void *dev_id)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun struct atmel_i2s_dev *dev = dev_id;
209*4882a593Smuzhiyun unsigned int sr, imr, pending, ch, mask;
210*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun regmap_read(dev->regmap, ATMEL_I2SC_SR, &sr);
213*4882a593Smuzhiyun regmap_read(dev->regmap, ATMEL_I2SC_IMR, &imr);
214*4882a593Smuzhiyun pending = sr & imr;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (!pending)
217*4882a593Smuzhiyun return IRQ_NONE;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (pending & ATMEL_I2SC_INT_RXOR) {
220*4882a593Smuzhiyun mask = ATMEL_I2SC_SR_RXOR;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun for (ch = 0; ch < ATMEL_I2SC_MAX_TDM_CHANNELS; ++ch) {
223*4882a593Smuzhiyun if (sr & ATMEL_I2SC_SR_RXORCH(ch)) {
224*4882a593Smuzhiyun mask |= ATMEL_I2SC_SR_RXORCH(ch);
225*4882a593Smuzhiyun dev_err(dev->dev,
226*4882a593Smuzhiyun "RX overrun on channel %d\n", ch);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun regmap_write(dev->regmap, ATMEL_I2SC_SCR, mask);
230*4882a593Smuzhiyun ret = IRQ_HANDLED;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (pending & ATMEL_I2SC_INT_TXUR) {
234*4882a593Smuzhiyun mask = ATMEL_I2SC_SR_TXUR;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun for (ch = 0; ch < ATMEL_I2SC_MAX_TDM_CHANNELS; ++ch) {
237*4882a593Smuzhiyun if (sr & ATMEL_I2SC_SR_TXURCH(ch)) {
238*4882a593Smuzhiyun mask |= ATMEL_I2SC_SR_TXURCH(ch);
239*4882a593Smuzhiyun dev_err(dev->dev,
240*4882a593Smuzhiyun "TX underrun on channel %d\n", ch);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun regmap_write(dev->regmap, ATMEL_I2SC_SCR, mask);
244*4882a593Smuzhiyun ret = IRQ_HANDLED;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return ret;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun #define ATMEL_I2S_RATES SNDRV_PCM_RATE_8000_192000
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun #define ATMEL_I2S_FORMATS (SNDRV_PCM_FMTBIT_S8 | \
253*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S16_LE | \
254*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S18_3LE | \
255*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S20_3LE | \
256*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_3LE | \
257*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | \
258*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE)
259*4882a593Smuzhiyun
atmel_i2s_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)260*4882a593Smuzhiyun static int atmel_i2s_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun struct atmel_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun dev->fmt = fmt;
265*4882a593Smuzhiyun return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
atmel_i2s_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)268*4882a593Smuzhiyun static int atmel_i2s_prepare(struct snd_pcm_substream *substream,
269*4882a593Smuzhiyun struct snd_soc_dai *dai)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct atmel_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
272*4882a593Smuzhiyun bool is_playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
273*4882a593Smuzhiyun unsigned int rhr, sr = 0;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (is_playback) {
276*4882a593Smuzhiyun regmap_read(dev->regmap, ATMEL_I2SC_SR, &sr);
277*4882a593Smuzhiyun if (sr & ATMEL_I2SC_SR_RXRDY) {
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun * The RX Ready flag should not be set. However if here,
280*4882a593Smuzhiyun * we flush (read) the Receive Holding Register to start
281*4882a593Smuzhiyun * from a clean state.
282*4882a593Smuzhiyun */
283*4882a593Smuzhiyun dev_dbg(dev->dev, "RXRDY is set\n");
284*4882a593Smuzhiyun regmap_read(dev->regmap, ATMEL_I2SC_RHR, &rhr);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
atmel_i2s_get_gck_param(struct atmel_i2s_dev * dev,int fs)291*4882a593Smuzhiyun static int atmel_i2s_get_gck_param(struct atmel_i2s_dev *dev, int fs)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun int i, best;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (!dev->gclk) {
296*4882a593Smuzhiyun dev_err(dev->dev, "cannot generate the I2S Master Clock\n");
297*4882a593Smuzhiyun return -EINVAL;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun * Find the best possible settings to generate the I2S Master Clock
302*4882a593Smuzhiyun * from the PLL Audio.
303*4882a593Smuzhiyun */
304*4882a593Smuzhiyun dev->gck_param = NULL;
305*4882a593Smuzhiyun best = INT_MAX;
306*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(gck_params); ++i) {
307*4882a593Smuzhiyun const struct atmel_i2s_gck_param *gck_param = &gck_params[i];
308*4882a593Smuzhiyun int val = abs(fs - gck_param->fs);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (val < best) {
311*4882a593Smuzhiyun best = val;
312*4882a593Smuzhiyun dev->gck_param = gck_param;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
atmel_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)319*4882a593Smuzhiyun static int atmel_i2s_hw_params(struct snd_pcm_substream *substream,
320*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
321*4882a593Smuzhiyun struct snd_soc_dai *dai)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct atmel_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
324*4882a593Smuzhiyun bool is_playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
325*4882a593Smuzhiyun unsigned int mr = 0, mr_mask;
326*4882a593Smuzhiyun int ret;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun mr_mask = ATMEL_I2SC_MR_FORMAT_MASK | ATMEL_I2SC_MR_MODE_MASK |
329*4882a593Smuzhiyun ATMEL_I2SC_MR_DATALENGTH_MASK;
330*4882a593Smuzhiyun if (is_playback)
331*4882a593Smuzhiyun mr_mask |= ATMEL_I2SC_MR_TXMONO;
332*4882a593Smuzhiyun else
333*4882a593Smuzhiyun mr_mask |= ATMEL_I2SC_MR_RXMONO;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun switch (dev->fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
336*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
337*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_FORMAT_I2S;
338*4882a593Smuzhiyun break;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun default:
341*4882a593Smuzhiyun dev_err(dev->dev, "unsupported bus format\n");
342*4882a593Smuzhiyun return -EINVAL;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun switch (dev->fmt & SND_SOC_DAIFMT_MASTER_MASK) {
346*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
347*4882a593Smuzhiyun /* codec is slave, so cpu is master */
348*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_MODE_MASTER;
349*4882a593Smuzhiyun ret = atmel_i2s_get_gck_param(dev, params_rate(params));
350*4882a593Smuzhiyun if (ret)
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
355*4882a593Smuzhiyun /* codec is master, so cpu is slave */
356*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_MODE_SLAVE;
357*4882a593Smuzhiyun dev->gck_param = NULL;
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun default:
361*4882a593Smuzhiyun dev_err(dev->dev, "unsupported master/slave mode\n");
362*4882a593Smuzhiyun return -EINVAL;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun switch (params_channels(params)) {
366*4882a593Smuzhiyun case 1:
367*4882a593Smuzhiyun if (is_playback)
368*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_TXMONO;
369*4882a593Smuzhiyun else
370*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_RXMONO;
371*4882a593Smuzhiyun break;
372*4882a593Smuzhiyun case 2:
373*4882a593Smuzhiyun break;
374*4882a593Smuzhiyun default:
375*4882a593Smuzhiyun dev_err(dev->dev, "unsupported number of audio channels\n");
376*4882a593Smuzhiyun return -EINVAL;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun switch (params_format(params)) {
380*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S8:
381*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_DATALENGTH_8_BITS;
382*4882a593Smuzhiyun break;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_LE:
385*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_DATALENGTH_16_BITS;
386*4882a593Smuzhiyun break;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S18_3LE:
389*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_DATALENGTH_18_BITS | ATMEL_I2SC_MR_IWS;
390*4882a593Smuzhiyun break;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S20_3LE:
393*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_DATALENGTH_20_BITS | ATMEL_I2SC_MR_IWS;
394*4882a593Smuzhiyun break;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_3LE:
397*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_DATALENGTH_24_BITS | ATMEL_I2SC_MR_IWS;
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_LE:
401*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_DATALENGTH_24_BITS;
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S32_LE:
405*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_DATALENGTH_32_BITS;
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun default:
409*4882a593Smuzhiyun dev_err(dev->dev, "unsupported size/endianness for audio samples\n");
410*4882a593Smuzhiyun return -EINVAL;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return regmap_update_bits(dev->regmap, ATMEL_I2SC_MR, mr_mask, mr);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
atmel_i2s_switch_mck_generator(struct atmel_i2s_dev * dev,bool enabled)416*4882a593Smuzhiyun static int atmel_i2s_switch_mck_generator(struct atmel_i2s_dev *dev,
417*4882a593Smuzhiyun bool enabled)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun unsigned int mr, mr_mask;
420*4882a593Smuzhiyun unsigned long gclk_rate;
421*4882a593Smuzhiyun int ret;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun mr = 0;
424*4882a593Smuzhiyun mr_mask = (ATMEL_I2SC_MR_IMCKDIV_MASK |
425*4882a593Smuzhiyun ATMEL_I2SC_MR_IMCKFS_MASK |
426*4882a593Smuzhiyun ATMEL_I2SC_MR_IMCKMODE_MASK);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (!enabled) {
429*4882a593Smuzhiyun /* Disable the I2S Master Clock generator. */
430*4882a593Smuzhiyun ret = regmap_write(dev->regmap, ATMEL_I2SC_CR,
431*4882a593Smuzhiyun ATMEL_I2SC_CR_CKDIS);
432*4882a593Smuzhiyun if (ret)
433*4882a593Smuzhiyun return ret;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* Reset the I2S Master Clock generator settings. */
436*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, ATMEL_I2SC_MR,
437*4882a593Smuzhiyun mr_mask, mr);
438*4882a593Smuzhiyun if (ret)
439*4882a593Smuzhiyun return ret;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /* Disable/unprepare the PMC generated clock. */
442*4882a593Smuzhiyun clk_disable_unprepare(dev->gclk);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun return 0;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (!dev->gck_param)
448*4882a593Smuzhiyun return -EINVAL;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun gclk_rate = dev->gck_param->mck * (dev->gck_param->imckdiv + 1);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun ret = clk_set_rate(dev->gclk, gclk_rate);
453*4882a593Smuzhiyun if (ret)
454*4882a593Smuzhiyun return ret;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun ret = clk_prepare_enable(dev->gclk);
457*4882a593Smuzhiyun if (ret)
458*4882a593Smuzhiyun return ret;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* Update the Mode Register to generate the I2S Master Clock. */
461*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_IMCKDIV(dev->gck_param->imckdiv);
462*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_IMCKFS(dev->gck_param->imckfs);
463*4882a593Smuzhiyun mr |= ATMEL_I2SC_MR_IMCKMODE_I2SMCK;
464*4882a593Smuzhiyun ret = regmap_update_bits(dev->regmap, ATMEL_I2SC_MR, mr_mask, mr);
465*4882a593Smuzhiyun if (ret)
466*4882a593Smuzhiyun return ret;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* Finally enable the I2S Master Clock generator. */
469*4882a593Smuzhiyun return regmap_write(dev->regmap, ATMEL_I2SC_CR,
470*4882a593Smuzhiyun ATMEL_I2SC_CR_CKEN);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
atmel_i2s_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)473*4882a593Smuzhiyun static int atmel_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
474*4882a593Smuzhiyun struct snd_soc_dai *dai)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct atmel_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
477*4882a593Smuzhiyun bool is_playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
478*4882a593Smuzhiyun bool is_master, mck_enabled;
479*4882a593Smuzhiyun unsigned int cr, mr;
480*4882a593Smuzhiyun int err;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun switch (cmd) {
483*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
484*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
485*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
486*4882a593Smuzhiyun cr = is_playback ? ATMEL_I2SC_CR_TXEN : ATMEL_I2SC_CR_RXEN;
487*4882a593Smuzhiyun mck_enabled = true;
488*4882a593Smuzhiyun break;
489*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
490*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
491*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
492*4882a593Smuzhiyun cr = is_playback ? ATMEL_I2SC_CR_TXDIS : ATMEL_I2SC_CR_RXDIS;
493*4882a593Smuzhiyun mck_enabled = false;
494*4882a593Smuzhiyun break;
495*4882a593Smuzhiyun default:
496*4882a593Smuzhiyun return -EINVAL;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* Read the Mode Register to retrieve the master/slave state. */
500*4882a593Smuzhiyun err = regmap_read(dev->regmap, ATMEL_I2SC_MR, &mr);
501*4882a593Smuzhiyun if (err)
502*4882a593Smuzhiyun return err;
503*4882a593Smuzhiyun is_master = (mr & ATMEL_I2SC_MR_MODE_MASK) == ATMEL_I2SC_MR_MODE_MASTER;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* If master starts, enable the audio clock. */
506*4882a593Smuzhiyun if (is_master && mck_enabled) {
507*4882a593Smuzhiyun if (!dev->clk_use_no) {
508*4882a593Smuzhiyun err = atmel_i2s_switch_mck_generator(dev, true);
509*4882a593Smuzhiyun if (err)
510*4882a593Smuzhiyun return err;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun dev->clk_use_no++;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun err = regmap_write(dev->regmap, ATMEL_I2SC_CR, cr);
516*4882a593Smuzhiyun if (err)
517*4882a593Smuzhiyun return err;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* If master stops, disable the audio clock. */
520*4882a593Smuzhiyun if (is_master && !mck_enabled) {
521*4882a593Smuzhiyun if (dev->clk_use_no == 1) {
522*4882a593Smuzhiyun err = atmel_i2s_switch_mck_generator(dev, false);
523*4882a593Smuzhiyun if (err)
524*4882a593Smuzhiyun return err;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun dev->clk_use_no--;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun return err;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun static const struct snd_soc_dai_ops atmel_i2s_dai_ops = {
533*4882a593Smuzhiyun .prepare = atmel_i2s_prepare,
534*4882a593Smuzhiyun .trigger = atmel_i2s_trigger,
535*4882a593Smuzhiyun .hw_params = atmel_i2s_hw_params,
536*4882a593Smuzhiyun .set_fmt = atmel_i2s_set_dai_fmt,
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
atmel_i2s_dai_probe(struct snd_soc_dai * dai)539*4882a593Smuzhiyun static int atmel_i2s_dai_probe(struct snd_soc_dai *dai)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct atmel_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun snd_soc_dai_init_dma_data(dai, &dev->playback, &dev->capture);
544*4882a593Smuzhiyun return 0;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun static struct snd_soc_dai_driver atmel_i2s_dai = {
548*4882a593Smuzhiyun .probe = atmel_i2s_dai_probe,
549*4882a593Smuzhiyun .playback = {
550*4882a593Smuzhiyun .channels_min = 1,
551*4882a593Smuzhiyun .channels_max = 2,
552*4882a593Smuzhiyun .rates = ATMEL_I2S_RATES,
553*4882a593Smuzhiyun .formats = ATMEL_I2S_FORMATS,
554*4882a593Smuzhiyun },
555*4882a593Smuzhiyun .capture = {
556*4882a593Smuzhiyun .channels_min = 1,
557*4882a593Smuzhiyun .channels_max = 2,
558*4882a593Smuzhiyun .rates = ATMEL_I2S_RATES,
559*4882a593Smuzhiyun .formats = ATMEL_I2S_FORMATS,
560*4882a593Smuzhiyun },
561*4882a593Smuzhiyun .ops = &atmel_i2s_dai_ops,
562*4882a593Smuzhiyun .symmetric_rates = 1,
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun static const struct snd_soc_component_driver atmel_i2s_component = {
566*4882a593Smuzhiyun .name = "atmel-i2s",
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun
atmel_i2s_sama5d2_mck_init(struct atmel_i2s_dev * dev,struct device_node * np)569*4882a593Smuzhiyun static int atmel_i2s_sama5d2_mck_init(struct atmel_i2s_dev *dev,
570*4882a593Smuzhiyun struct device_node *np)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun struct clk *muxclk;
573*4882a593Smuzhiyun int err;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (!dev->gclk)
576*4882a593Smuzhiyun return 0;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* muxclk is optional, so we return error for probe defer only */
579*4882a593Smuzhiyun muxclk = devm_clk_get(dev->dev, "muxclk");
580*4882a593Smuzhiyun if (IS_ERR(muxclk)) {
581*4882a593Smuzhiyun err = PTR_ERR(muxclk);
582*4882a593Smuzhiyun if (err == -EPROBE_DEFER)
583*4882a593Smuzhiyun return -EPROBE_DEFER;
584*4882a593Smuzhiyun dev_warn(dev->dev,
585*4882a593Smuzhiyun "failed to get the I2S clock control: %d\n", err);
586*4882a593Smuzhiyun return 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return clk_set_parent(muxclk, dev->gclk);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun static const struct atmel_i2s_caps atmel_i2s_sama5d2_caps = {
593*4882a593Smuzhiyun .mck_init = atmel_i2s_sama5d2_mck_init,
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun static const struct of_device_id atmel_i2s_dt_ids[] = {
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun .compatible = "atmel,sama5d2-i2s",
599*4882a593Smuzhiyun .data = (void *)&atmel_i2s_sama5d2_caps,
600*4882a593Smuzhiyun },
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun { /* sentinel */ }
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, atmel_i2s_dt_ids);
606*4882a593Smuzhiyun
atmel_i2s_probe(struct platform_device * pdev)607*4882a593Smuzhiyun static int atmel_i2s_probe(struct platform_device *pdev)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
610*4882a593Smuzhiyun const struct of_device_id *match;
611*4882a593Smuzhiyun struct atmel_i2s_dev *dev;
612*4882a593Smuzhiyun struct resource *mem;
613*4882a593Smuzhiyun struct regmap *regmap;
614*4882a593Smuzhiyun void __iomem *base;
615*4882a593Smuzhiyun int irq;
616*4882a593Smuzhiyun int err = -ENXIO;
617*4882a593Smuzhiyun unsigned int pcm_flags = 0;
618*4882a593Smuzhiyun unsigned int version;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* Get memory for driver data. */
621*4882a593Smuzhiyun dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
622*4882a593Smuzhiyun if (!dev)
623*4882a593Smuzhiyun return -ENOMEM;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* Get hardware capabilities. */
626*4882a593Smuzhiyun match = of_match_node(atmel_i2s_dt_ids, np);
627*4882a593Smuzhiyun if (match)
628*4882a593Smuzhiyun dev->caps = match->data;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* Map I/O registers. */
631*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
632*4882a593Smuzhiyun base = devm_ioremap_resource(&pdev->dev, mem);
633*4882a593Smuzhiyun if (IS_ERR(base))
634*4882a593Smuzhiyun return PTR_ERR(base);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun regmap = devm_regmap_init_mmio(&pdev->dev, base,
637*4882a593Smuzhiyun &atmel_i2s_regmap_config);
638*4882a593Smuzhiyun if (IS_ERR(regmap))
639*4882a593Smuzhiyun return PTR_ERR(regmap);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* Request IRQ. */
642*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
643*4882a593Smuzhiyun if (irq < 0)
644*4882a593Smuzhiyun return irq;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, irq, atmel_i2s_interrupt, 0,
647*4882a593Smuzhiyun dev_name(&pdev->dev), dev);
648*4882a593Smuzhiyun if (err)
649*4882a593Smuzhiyun return err;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* Get the peripheral clock. */
652*4882a593Smuzhiyun dev->pclk = devm_clk_get(&pdev->dev, "pclk");
653*4882a593Smuzhiyun if (IS_ERR(dev->pclk)) {
654*4882a593Smuzhiyun err = PTR_ERR(dev->pclk);
655*4882a593Smuzhiyun dev_err(&pdev->dev,
656*4882a593Smuzhiyun "failed to get the peripheral clock: %d\n", err);
657*4882a593Smuzhiyun return err;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* Get audio clock to generate the I2S Master Clock (I2S_MCK) */
661*4882a593Smuzhiyun dev->gclk = devm_clk_get(&pdev->dev, "gclk");
662*4882a593Smuzhiyun if (IS_ERR(dev->gclk)) {
663*4882a593Smuzhiyun if (PTR_ERR(dev->gclk) == -EPROBE_DEFER)
664*4882a593Smuzhiyun return -EPROBE_DEFER;
665*4882a593Smuzhiyun /* Master Mode not supported */
666*4882a593Smuzhiyun dev->gclk = NULL;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun dev->dev = &pdev->dev;
669*4882a593Smuzhiyun dev->regmap = regmap;
670*4882a593Smuzhiyun platform_set_drvdata(pdev, dev);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /* Do hardware specific settings to initialize I2S_MCK generator */
673*4882a593Smuzhiyun if (dev->caps && dev->caps->mck_init) {
674*4882a593Smuzhiyun err = dev->caps->mck_init(dev, np);
675*4882a593Smuzhiyun if (err)
676*4882a593Smuzhiyun return err;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* Enable the peripheral clock. */
680*4882a593Smuzhiyun err = clk_prepare_enable(dev->pclk);
681*4882a593Smuzhiyun if (err)
682*4882a593Smuzhiyun return err;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* Get IP version. */
685*4882a593Smuzhiyun regmap_read(dev->regmap, ATMEL_I2SC_VERSION, &version);
686*4882a593Smuzhiyun dev_info(&pdev->dev, "hw version: %#x\n", version);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* Enable error interrupts. */
689*4882a593Smuzhiyun regmap_write(dev->regmap, ATMEL_I2SC_IER,
690*4882a593Smuzhiyun ATMEL_I2SC_INT_RXOR | ATMEL_I2SC_INT_TXUR);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun err = devm_snd_soc_register_component(&pdev->dev,
693*4882a593Smuzhiyun &atmel_i2s_component,
694*4882a593Smuzhiyun &atmel_i2s_dai, 1);
695*4882a593Smuzhiyun if (err) {
696*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register DAI: %d\n", err);
697*4882a593Smuzhiyun clk_disable_unprepare(dev->pclk);
698*4882a593Smuzhiyun return err;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /* Prepare DMA config. */
702*4882a593Smuzhiyun dev->playback.addr = (dma_addr_t)mem->start + ATMEL_I2SC_THR;
703*4882a593Smuzhiyun dev->playback.maxburst = 1;
704*4882a593Smuzhiyun dev->capture.addr = (dma_addr_t)mem->start + ATMEL_I2SC_RHR;
705*4882a593Smuzhiyun dev->capture.maxburst = 1;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (of_property_match_string(np, "dma-names", "rx-tx") == 0)
708*4882a593Smuzhiyun pcm_flags |= SND_DMAENGINE_PCM_FLAG_HALF_DUPLEX;
709*4882a593Smuzhiyun err = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, pcm_flags);
710*4882a593Smuzhiyun if (err) {
711*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register PCM: %d\n", err);
712*4882a593Smuzhiyun clk_disable_unprepare(dev->pclk);
713*4882a593Smuzhiyun return err;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun return 0;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
atmel_i2s_remove(struct platform_device * pdev)719*4882a593Smuzhiyun static int atmel_i2s_remove(struct platform_device *pdev)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct atmel_i2s_dev *dev = platform_get_drvdata(pdev);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun clk_disable_unprepare(dev->pclk);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun return 0;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun static struct platform_driver atmel_i2s_driver = {
729*4882a593Smuzhiyun .driver = {
730*4882a593Smuzhiyun .name = "atmel_i2s",
731*4882a593Smuzhiyun .of_match_table = of_match_ptr(atmel_i2s_dt_ids),
732*4882a593Smuzhiyun },
733*4882a593Smuzhiyun .probe = atmel_i2s_probe,
734*4882a593Smuzhiyun .remove = atmel_i2s_remove,
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun module_platform_driver(atmel_i2s_driver);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun MODULE_DESCRIPTION("Atmel I2S Controller driver");
739*4882a593Smuzhiyun MODULE_AUTHOR("Cyrille Pitchen <cyrille.pitchen@atmel.com>");
740*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
741