1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // AMD ALSA SoC PCM Driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun //Copyright 2016 Advanced Micro Devices, Inc.
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/platform_device.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/pm_runtime.h>
12*4882a593Smuzhiyun #include <sound/pcm_params.h>
13*4882a593Smuzhiyun #include <sound/soc.h>
14*4882a593Smuzhiyun #include <sound/soc-dai.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "acp3x.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define DRV_NAME "acp3x_rv_i2s_dma"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static const struct snd_pcm_hardware acp3x_pcm_hardware_playback = {
21*4882a593Smuzhiyun .info = SNDRV_PCM_INFO_INTERLEAVED |
22*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER |
23*4882a593Smuzhiyun SNDRV_PCM_INFO_BATCH |
24*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_MMAP_VALID |
25*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
26*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S8 |
27*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S24_LE |
28*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE,
29*4882a593Smuzhiyun .channels_min = 2,
30*4882a593Smuzhiyun .channels_max = 8,
31*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
32*4882a593Smuzhiyun .rate_min = 8000,
33*4882a593Smuzhiyun .rate_max = 96000,
34*4882a593Smuzhiyun .buffer_bytes_max = PLAYBACK_MAX_NUM_PERIODS * PLAYBACK_MAX_PERIOD_SIZE,
35*4882a593Smuzhiyun .period_bytes_min = PLAYBACK_MIN_PERIOD_SIZE,
36*4882a593Smuzhiyun .period_bytes_max = PLAYBACK_MAX_PERIOD_SIZE,
37*4882a593Smuzhiyun .periods_min = PLAYBACK_MIN_NUM_PERIODS,
38*4882a593Smuzhiyun .periods_max = PLAYBACK_MAX_NUM_PERIODS,
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const struct snd_pcm_hardware acp3x_pcm_hardware_capture = {
42*4882a593Smuzhiyun .info = SNDRV_PCM_INFO_INTERLEAVED |
43*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER |
44*4882a593Smuzhiyun SNDRV_PCM_INFO_BATCH |
45*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_MMAP_VALID |
46*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
47*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S8 |
48*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S24_LE |
49*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE,
50*4882a593Smuzhiyun .channels_min = 2,
51*4882a593Smuzhiyun .channels_max = 2,
52*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
53*4882a593Smuzhiyun .rate_min = 8000,
54*4882a593Smuzhiyun .rate_max = 48000,
55*4882a593Smuzhiyun .buffer_bytes_max = CAPTURE_MAX_NUM_PERIODS * CAPTURE_MAX_PERIOD_SIZE,
56*4882a593Smuzhiyun .period_bytes_min = CAPTURE_MIN_PERIOD_SIZE,
57*4882a593Smuzhiyun .period_bytes_max = CAPTURE_MAX_PERIOD_SIZE,
58*4882a593Smuzhiyun .periods_min = CAPTURE_MIN_NUM_PERIODS,
59*4882a593Smuzhiyun .periods_max = CAPTURE_MAX_NUM_PERIODS,
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
i2s_irq_handler(int irq,void * dev_id)62*4882a593Smuzhiyun static irqreturn_t i2s_irq_handler(int irq, void *dev_id)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun struct i2s_dev_data *rv_i2s_data;
65*4882a593Smuzhiyun u16 play_flag, cap_flag;
66*4882a593Smuzhiyun u32 val;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun rv_i2s_data = dev_id;
69*4882a593Smuzhiyun if (!rv_i2s_data)
70*4882a593Smuzhiyun return IRQ_NONE;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun play_flag = 0;
73*4882a593Smuzhiyun cap_flag = 0;
74*4882a593Smuzhiyun val = rv_readl(rv_i2s_data->acp3x_base + mmACP_EXTERNAL_INTR_STAT);
75*4882a593Smuzhiyun if ((val & BIT(BT_TX_THRESHOLD)) && rv_i2s_data->play_stream) {
76*4882a593Smuzhiyun rv_writel(BIT(BT_TX_THRESHOLD), rv_i2s_data->acp3x_base +
77*4882a593Smuzhiyun mmACP_EXTERNAL_INTR_STAT);
78*4882a593Smuzhiyun snd_pcm_period_elapsed(rv_i2s_data->play_stream);
79*4882a593Smuzhiyun play_flag = 1;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun if ((val & BIT(I2S_TX_THRESHOLD)) &&
82*4882a593Smuzhiyun rv_i2s_data->i2ssp_play_stream) {
83*4882a593Smuzhiyun rv_writel(BIT(I2S_TX_THRESHOLD),
84*4882a593Smuzhiyun rv_i2s_data->acp3x_base + mmACP_EXTERNAL_INTR_STAT);
85*4882a593Smuzhiyun snd_pcm_period_elapsed(rv_i2s_data->i2ssp_play_stream);
86*4882a593Smuzhiyun play_flag = 1;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if ((val & BIT(BT_RX_THRESHOLD)) && rv_i2s_data->capture_stream) {
90*4882a593Smuzhiyun rv_writel(BIT(BT_RX_THRESHOLD), rv_i2s_data->acp3x_base +
91*4882a593Smuzhiyun mmACP_EXTERNAL_INTR_STAT);
92*4882a593Smuzhiyun snd_pcm_period_elapsed(rv_i2s_data->capture_stream);
93*4882a593Smuzhiyun cap_flag = 1;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun if ((val & BIT(I2S_RX_THRESHOLD)) &&
96*4882a593Smuzhiyun rv_i2s_data->i2ssp_capture_stream) {
97*4882a593Smuzhiyun rv_writel(BIT(I2S_RX_THRESHOLD),
98*4882a593Smuzhiyun rv_i2s_data->acp3x_base + mmACP_EXTERNAL_INTR_STAT);
99*4882a593Smuzhiyun snd_pcm_period_elapsed(rv_i2s_data->i2ssp_capture_stream);
100*4882a593Smuzhiyun cap_flag = 1;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (play_flag | cap_flag)
104*4882a593Smuzhiyun return IRQ_HANDLED;
105*4882a593Smuzhiyun else
106*4882a593Smuzhiyun return IRQ_NONE;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
config_acp3x_dma(struct i2s_stream_instance * rtd,int direction)109*4882a593Smuzhiyun static void config_acp3x_dma(struct i2s_stream_instance *rtd, int direction)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun u16 page_idx;
112*4882a593Smuzhiyun u32 low, high, val, acp_fifo_addr, reg_fifo_addr;
113*4882a593Smuzhiyun u32 reg_dma_size, reg_fifo_size;
114*4882a593Smuzhiyun dma_addr_t addr;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun addr = rtd->dma_addr;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
119*4882a593Smuzhiyun switch (rtd->i2s_instance) {
120*4882a593Smuzhiyun case I2S_BT_INSTANCE:
121*4882a593Smuzhiyun val = ACP_SRAM_BT_PB_PTE_OFFSET;
122*4882a593Smuzhiyun break;
123*4882a593Smuzhiyun case I2S_SP_INSTANCE:
124*4882a593Smuzhiyun default:
125*4882a593Smuzhiyun val = ACP_SRAM_SP_PB_PTE_OFFSET;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun } else {
128*4882a593Smuzhiyun switch (rtd->i2s_instance) {
129*4882a593Smuzhiyun case I2S_BT_INSTANCE:
130*4882a593Smuzhiyun val = ACP_SRAM_BT_CP_PTE_OFFSET;
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun case I2S_SP_INSTANCE:
133*4882a593Smuzhiyun default:
134*4882a593Smuzhiyun val = ACP_SRAM_SP_CP_PTE_OFFSET;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun /* Group Enable */
138*4882a593Smuzhiyun rv_writel(ACP_SRAM_PTE_OFFSET | BIT(31), rtd->acp3x_base +
139*4882a593Smuzhiyun mmACPAXI2AXI_ATU_BASE_ADDR_GRP_1);
140*4882a593Smuzhiyun rv_writel(PAGE_SIZE_4K_ENABLE, rtd->acp3x_base +
141*4882a593Smuzhiyun mmACPAXI2AXI_ATU_PAGE_SIZE_GRP_1);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun for (page_idx = 0; page_idx < rtd->num_pages; page_idx++) {
144*4882a593Smuzhiyun /* Load the low address of page int ACP SRAM through SRBM */
145*4882a593Smuzhiyun low = lower_32_bits(addr);
146*4882a593Smuzhiyun high = upper_32_bits(addr);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun rv_writel(low, rtd->acp3x_base + mmACP_SCRATCH_REG_0 + val);
149*4882a593Smuzhiyun high |= BIT(31);
150*4882a593Smuzhiyun rv_writel(high, rtd->acp3x_base + mmACP_SCRATCH_REG_0 + val
151*4882a593Smuzhiyun + 4);
152*4882a593Smuzhiyun /* Move to next physically contiguos page */
153*4882a593Smuzhiyun val += 8;
154*4882a593Smuzhiyun addr += PAGE_SIZE;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
158*4882a593Smuzhiyun switch (rtd->i2s_instance) {
159*4882a593Smuzhiyun case I2S_BT_INSTANCE:
160*4882a593Smuzhiyun reg_dma_size = mmACP_BT_TX_DMA_SIZE;
161*4882a593Smuzhiyun acp_fifo_addr = ACP_SRAM_PTE_OFFSET +
162*4882a593Smuzhiyun BT_PB_FIFO_ADDR_OFFSET;
163*4882a593Smuzhiyun reg_fifo_addr = mmACP_BT_TX_FIFOADDR;
164*4882a593Smuzhiyun reg_fifo_size = mmACP_BT_TX_FIFOSIZE;
165*4882a593Smuzhiyun rv_writel(I2S_BT_TX_MEM_WINDOW_START,
166*4882a593Smuzhiyun rtd->acp3x_base + mmACP_BT_TX_RINGBUFADDR);
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun case I2S_SP_INSTANCE:
170*4882a593Smuzhiyun default:
171*4882a593Smuzhiyun reg_dma_size = mmACP_I2S_TX_DMA_SIZE;
172*4882a593Smuzhiyun acp_fifo_addr = ACP_SRAM_PTE_OFFSET +
173*4882a593Smuzhiyun SP_PB_FIFO_ADDR_OFFSET;
174*4882a593Smuzhiyun reg_fifo_addr = mmACP_I2S_TX_FIFOADDR;
175*4882a593Smuzhiyun reg_fifo_size = mmACP_I2S_TX_FIFOSIZE;
176*4882a593Smuzhiyun rv_writel(I2S_SP_TX_MEM_WINDOW_START,
177*4882a593Smuzhiyun rtd->acp3x_base + mmACP_I2S_TX_RINGBUFADDR);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun } else {
180*4882a593Smuzhiyun switch (rtd->i2s_instance) {
181*4882a593Smuzhiyun case I2S_BT_INSTANCE:
182*4882a593Smuzhiyun reg_dma_size = mmACP_BT_RX_DMA_SIZE;
183*4882a593Smuzhiyun acp_fifo_addr = ACP_SRAM_PTE_OFFSET +
184*4882a593Smuzhiyun BT_CAPT_FIFO_ADDR_OFFSET;
185*4882a593Smuzhiyun reg_fifo_addr = mmACP_BT_RX_FIFOADDR;
186*4882a593Smuzhiyun reg_fifo_size = mmACP_BT_RX_FIFOSIZE;
187*4882a593Smuzhiyun rv_writel(I2S_BT_RX_MEM_WINDOW_START,
188*4882a593Smuzhiyun rtd->acp3x_base + mmACP_BT_RX_RINGBUFADDR);
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun case I2S_SP_INSTANCE:
192*4882a593Smuzhiyun default:
193*4882a593Smuzhiyun reg_dma_size = mmACP_I2S_RX_DMA_SIZE;
194*4882a593Smuzhiyun acp_fifo_addr = ACP_SRAM_PTE_OFFSET +
195*4882a593Smuzhiyun SP_CAPT_FIFO_ADDR_OFFSET;
196*4882a593Smuzhiyun reg_fifo_addr = mmACP_I2S_RX_FIFOADDR;
197*4882a593Smuzhiyun reg_fifo_size = mmACP_I2S_RX_FIFOSIZE;
198*4882a593Smuzhiyun rv_writel(I2S_SP_RX_MEM_WINDOW_START,
199*4882a593Smuzhiyun rtd->acp3x_base + mmACP_I2S_RX_RINGBUFADDR);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun rv_writel(DMA_SIZE, rtd->acp3x_base + reg_dma_size);
203*4882a593Smuzhiyun rv_writel(acp_fifo_addr, rtd->acp3x_base + reg_fifo_addr);
204*4882a593Smuzhiyun rv_writel(FIFO_SIZE, rtd->acp3x_base + reg_fifo_size);
205*4882a593Smuzhiyun rv_writel(BIT(I2S_RX_THRESHOLD) | BIT(BT_RX_THRESHOLD)
206*4882a593Smuzhiyun | BIT(I2S_TX_THRESHOLD) | BIT(BT_TX_THRESHOLD),
207*4882a593Smuzhiyun rtd->acp3x_base + mmACP_EXTERNAL_INTR_CNTL);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
acp3x_dma_open(struct snd_soc_component * component,struct snd_pcm_substream * substream)210*4882a593Smuzhiyun static int acp3x_dma_open(struct snd_soc_component *component,
211*4882a593Smuzhiyun struct snd_pcm_substream *substream)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct snd_pcm_runtime *runtime;
214*4882a593Smuzhiyun struct snd_soc_pcm_runtime *prtd;
215*4882a593Smuzhiyun struct i2s_dev_data *adata;
216*4882a593Smuzhiyun struct i2s_stream_instance *i2s_data;
217*4882a593Smuzhiyun int ret;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun runtime = substream->runtime;
220*4882a593Smuzhiyun prtd = asoc_substream_to_rtd(substream);
221*4882a593Smuzhiyun component = snd_soc_rtdcom_lookup(prtd, DRV_NAME);
222*4882a593Smuzhiyun adata = dev_get_drvdata(component->dev);
223*4882a593Smuzhiyun i2s_data = kzalloc(sizeof(*i2s_data), GFP_KERNEL);
224*4882a593Smuzhiyun if (!i2s_data)
225*4882a593Smuzhiyun return -EINVAL;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
228*4882a593Smuzhiyun runtime->hw = acp3x_pcm_hardware_playback;
229*4882a593Smuzhiyun else
230*4882a593Smuzhiyun runtime->hw = acp3x_pcm_hardware_capture;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun ret = snd_pcm_hw_constraint_integer(runtime,
233*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_PERIODS);
234*4882a593Smuzhiyun if (ret < 0) {
235*4882a593Smuzhiyun dev_err(component->dev, "set integer constraint failed\n");
236*4882a593Smuzhiyun kfree(i2s_data);
237*4882a593Smuzhiyun return ret;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun i2s_data->acp3x_base = adata->acp3x_base;
241*4882a593Smuzhiyun runtime->private_data = i2s_data;
242*4882a593Smuzhiyun return ret;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun
acp3x_dma_hw_params(struct snd_soc_component * component,struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params)246*4882a593Smuzhiyun static int acp3x_dma_hw_params(struct snd_soc_component *component,
247*4882a593Smuzhiyun struct snd_pcm_substream *substream,
248*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct i2s_stream_instance *rtd;
251*4882a593Smuzhiyun struct snd_soc_pcm_runtime *prtd;
252*4882a593Smuzhiyun struct snd_soc_card *card;
253*4882a593Smuzhiyun struct acp3x_platform_info *pinfo;
254*4882a593Smuzhiyun struct i2s_dev_data *adata;
255*4882a593Smuzhiyun u64 size;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun prtd = asoc_substream_to_rtd(substream);
258*4882a593Smuzhiyun card = prtd->card;
259*4882a593Smuzhiyun pinfo = snd_soc_card_get_drvdata(card);
260*4882a593Smuzhiyun adata = dev_get_drvdata(component->dev);
261*4882a593Smuzhiyun rtd = substream->runtime->private_data;
262*4882a593Smuzhiyun if (!rtd)
263*4882a593Smuzhiyun return -EINVAL;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (pinfo) {
266*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
267*4882a593Smuzhiyun rtd->i2s_instance = pinfo->play_i2s_instance;
268*4882a593Smuzhiyun switch (rtd->i2s_instance) {
269*4882a593Smuzhiyun case I2S_BT_INSTANCE:
270*4882a593Smuzhiyun adata->play_stream = substream;
271*4882a593Smuzhiyun break;
272*4882a593Smuzhiyun case I2S_SP_INSTANCE:
273*4882a593Smuzhiyun default:
274*4882a593Smuzhiyun adata->i2ssp_play_stream = substream;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun } else {
277*4882a593Smuzhiyun rtd->i2s_instance = pinfo->cap_i2s_instance;
278*4882a593Smuzhiyun switch (rtd->i2s_instance) {
279*4882a593Smuzhiyun case I2S_BT_INSTANCE:
280*4882a593Smuzhiyun adata->capture_stream = substream;
281*4882a593Smuzhiyun break;
282*4882a593Smuzhiyun case I2S_SP_INSTANCE:
283*4882a593Smuzhiyun default:
284*4882a593Smuzhiyun adata->i2ssp_capture_stream = substream;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun } else {
288*4882a593Smuzhiyun pr_err("pinfo failed\n");
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun size = params_buffer_bytes(params);
291*4882a593Smuzhiyun rtd->dma_addr = substream->runtime->dma_addr;
292*4882a593Smuzhiyun rtd->num_pages = (PAGE_ALIGN(size) >> PAGE_SHIFT);
293*4882a593Smuzhiyun config_acp3x_dma(rtd, substream->stream);
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
acp3x_dma_pointer(struct snd_soc_component * component,struct snd_pcm_substream * substream)297*4882a593Smuzhiyun static snd_pcm_uframes_t acp3x_dma_pointer(struct snd_soc_component *component,
298*4882a593Smuzhiyun struct snd_pcm_substream *substream)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun struct i2s_stream_instance *rtd;
301*4882a593Smuzhiyun u32 pos;
302*4882a593Smuzhiyun u32 buffersize;
303*4882a593Smuzhiyun u64 bytescount;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun rtd = substream->runtime->private_data;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun buffersize = frames_to_bytes(substream->runtime,
308*4882a593Smuzhiyun substream->runtime->buffer_size);
309*4882a593Smuzhiyun bytescount = acp_get_byte_count(rtd, substream->stream);
310*4882a593Smuzhiyun if (bytescount > rtd->bytescount)
311*4882a593Smuzhiyun bytescount -= rtd->bytescount;
312*4882a593Smuzhiyun pos = do_div(bytescount, buffersize);
313*4882a593Smuzhiyun return bytes_to_frames(substream->runtime, pos);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
acp3x_dma_new(struct snd_soc_component * component,struct snd_soc_pcm_runtime * rtd)316*4882a593Smuzhiyun static int acp3x_dma_new(struct snd_soc_component *component,
317*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun struct device *parent = component->dev->parent;
320*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(rtd->pcm, SNDRV_DMA_TYPE_DEV,
321*4882a593Smuzhiyun parent, MIN_BUFFER, MAX_BUFFER);
322*4882a593Smuzhiyun return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
acp3x_dma_mmap(struct snd_soc_component * component,struct snd_pcm_substream * substream,struct vm_area_struct * vma)325*4882a593Smuzhiyun static int acp3x_dma_mmap(struct snd_soc_component *component,
326*4882a593Smuzhiyun struct snd_pcm_substream *substream,
327*4882a593Smuzhiyun struct vm_area_struct *vma)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun return snd_pcm_lib_default_mmap(substream, vma);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
acp3x_dma_close(struct snd_soc_component * component,struct snd_pcm_substream * substream)332*4882a593Smuzhiyun static int acp3x_dma_close(struct snd_soc_component *component,
333*4882a593Smuzhiyun struct snd_pcm_substream *substream)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct snd_soc_pcm_runtime *prtd;
336*4882a593Smuzhiyun struct i2s_dev_data *adata;
337*4882a593Smuzhiyun struct i2s_stream_instance *ins;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun prtd = asoc_substream_to_rtd(substream);
340*4882a593Smuzhiyun component = snd_soc_rtdcom_lookup(prtd, DRV_NAME);
341*4882a593Smuzhiyun adata = dev_get_drvdata(component->dev);
342*4882a593Smuzhiyun ins = substream->runtime->private_data;
343*4882a593Smuzhiyun if (!ins)
344*4882a593Smuzhiyun return -EINVAL;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
347*4882a593Smuzhiyun switch (ins->i2s_instance) {
348*4882a593Smuzhiyun case I2S_BT_INSTANCE:
349*4882a593Smuzhiyun adata->play_stream = NULL;
350*4882a593Smuzhiyun break;
351*4882a593Smuzhiyun case I2S_SP_INSTANCE:
352*4882a593Smuzhiyun default:
353*4882a593Smuzhiyun adata->i2ssp_play_stream = NULL;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun } else {
356*4882a593Smuzhiyun switch (ins->i2s_instance) {
357*4882a593Smuzhiyun case I2S_BT_INSTANCE:
358*4882a593Smuzhiyun adata->capture_stream = NULL;
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun case I2S_SP_INSTANCE:
361*4882a593Smuzhiyun default:
362*4882a593Smuzhiyun adata->i2ssp_capture_stream = NULL;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun return 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static const struct snd_soc_component_driver acp3x_i2s_component = {
370*4882a593Smuzhiyun .name = DRV_NAME,
371*4882a593Smuzhiyun .open = acp3x_dma_open,
372*4882a593Smuzhiyun .close = acp3x_dma_close,
373*4882a593Smuzhiyun .hw_params = acp3x_dma_hw_params,
374*4882a593Smuzhiyun .pointer = acp3x_dma_pointer,
375*4882a593Smuzhiyun .mmap = acp3x_dma_mmap,
376*4882a593Smuzhiyun .pcm_construct = acp3x_dma_new,
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun
acp3x_audio_probe(struct platform_device * pdev)379*4882a593Smuzhiyun static int acp3x_audio_probe(struct platform_device *pdev)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct resource *res;
382*4882a593Smuzhiyun struct i2s_dev_data *adata;
383*4882a593Smuzhiyun unsigned int irqflags;
384*4882a593Smuzhiyun int status;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (!pdev->dev.platform_data) {
387*4882a593Smuzhiyun dev_err(&pdev->dev, "platform_data not retrieved\n");
388*4882a593Smuzhiyun return -ENODEV;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun irqflags = *((unsigned int *)(pdev->dev.platform_data));
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
393*4882a593Smuzhiyun if (!res) {
394*4882a593Smuzhiyun dev_err(&pdev->dev, "IORESOURCE_MEM FAILED\n");
395*4882a593Smuzhiyun return -ENODEV;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun adata = devm_kzalloc(&pdev->dev, sizeof(*adata), GFP_KERNEL);
399*4882a593Smuzhiyun if (!adata)
400*4882a593Smuzhiyun return -ENOMEM;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun adata->acp3x_base = devm_ioremap(&pdev->dev, res->start,
403*4882a593Smuzhiyun resource_size(res));
404*4882a593Smuzhiyun if (!adata->acp3x_base)
405*4882a593Smuzhiyun return -ENOMEM;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
408*4882a593Smuzhiyun if (!res) {
409*4882a593Smuzhiyun dev_err(&pdev->dev, "IORESOURCE_IRQ FAILED\n");
410*4882a593Smuzhiyun return -ENODEV;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun adata->i2s_irq = res->start;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, adata);
416*4882a593Smuzhiyun status = devm_snd_soc_register_component(&pdev->dev,
417*4882a593Smuzhiyun &acp3x_i2s_component,
418*4882a593Smuzhiyun NULL, 0);
419*4882a593Smuzhiyun if (status) {
420*4882a593Smuzhiyun dev_err(&pdev->dev, "Fail to register acp i2s component\n");
421*4882a593Smuzhiyun return -ENODEV;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun status = devm_request_irq(&pdev->dev, adata->i2s_irq, i2s_irq_handler,
424*4882a593Smuzhiyun irqflags, "ACP3x_I2S_IRQ", adata);
425*4882a593Smuzhiyun if (status) {
426*4882a593Smuzhiyun dev_err(&pdev->dev, "ACP3x I2S IRQ request failed\n");
427*4882a593Smuzhiyun return -ENODEV;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(&pdev->dev, 2000);
431*4882a593Smuzhiyun pm_runtime_use_autosuspend(&pdev->dev);
432*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
433*4882a593Smuzhiyun pm_runtime_allow(&pdev->dev);
434*4882a593Smuzhiyun return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
acp3x_audio_remove(struct platform_device * pdev)437*4882a593Smuzhiyun static int acp3x_audio_remove(struct platform_device *pdev)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
440*4882a593Smuzhiyun return 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
acp3x_resume(struct device * dev)443*4882a593Smuzhiyun static int acp3x_resume(struct device *dev)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun struct i2s_dev_data *adata;
446*4882a593Smuzhiyun u32 val, reg_val, frmt_val;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun reg_val = 0;
449*4882a593Smuzhiyun frmt_val = 0;
450*4882a593Smuzhiyun adata = dev_get_drvdata(dev);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (adata->play_stream && adata->play_stream->runtime) {
453*4882a593Smuzhiyun struct i2s_stream_instance *rtd =
454*4882a593Smuzhiyun adata->play_stream->runtime->private_data;
455*4882a593Smuzhiyun config_acp3x_dma(rtd, SNDRV_PCM_STREAM_PLAYBACK);
456*4882a593Smuzhiyun switch (rtd->i2s_instance) {
457*4882a593Smuzhiyun case I2S_BT_INSTANCE:
458*4882a593Smuzhiyun reg_val = mmACP_BTTDM_ITER;
459*4882a593Smuzhiyun frmt_val = mmACP_BTTDM_TXFRMT;
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun case I2S_SP_INSTANCE:
462*4882a593Smuzhiyun default:
463*4882a593Smuzhiyun reg_val = mmACP_I2STDM_ITER;
464*4882a593Smuzhiyun frmt_val = mmACP_I2STDM_TXFRMT;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun rv_writel((rtd->xfer_resolution << 3),
467*4882a593Smuzhiyun rtd->acp3x_base + reg_val);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun if (adata->capture_stream && adata->capture_stream->runtime) {
470*4882a593Smuzhiyun struct i2s_stream_instance *rtd =
471*4882a593Smuzhiyun adata->capture_stream->runtime->private_data;
472*4882a593Smuzhiyun config_acp3x_dma(rtd, SNDRV_PCM_STREAM_CAPTURE);
473*4882a593Smuzhiyun switch (rtd->i2s_instance) {
474*4882a593Smuzhiyun case I2S_BT_INSTANCE:
475*4882a593Smuzhiyun reg_val = mmACP_BTTDM_IRER;
476*4882a593Smuzhiyun frmt_val = mmACP_BTTDM_RXFRMT;
477*4882a593Smuzhiyun break;
478*4882a593Smuzhiyun case I2S_SP_INSTANCE:
479*4882a593Smuzhiyun default:
480*4882a593Smuzhiyun reg_val = mmACP_I2STDM_IRER;
481*4882a593Smuzhiyun frmt_val = mmACP_I2STDM_RXFRMT;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun rv_writel((rtd->xfer_resolution << 3),
484*4882a593Smuzhiyun rtd->acp3x_base + reg_val);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun if (adata->tdm_mode == TDM_ENABLE) {
487*4882a593Smuzhiyun rv_writel(adata->tdm_fmt, adata->acp3x_base + frmt_val);
488*4882a593Smuzhiyun val = rv_readl(adata->acp3x_base + reg_val);
489*4882a593Smuzhiyun rv_writel(val | 0x2, adata->acp3x_base + reg_val);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun rv_writel(1, adata->acp3x_base + mmACP_EXTERNAL_INTR_ENB);
492*4882a593Smuzhiyun return 0;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun
acp3x_pcm_runtime_suspend(struct device * dev)496*4882a593Smuzhiyun static int acp3x_pcm_runtime_suspend(struct device *dev)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct i2s_dev_data *adata;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun adata = dev_get_drvdata(dev);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun rv_writel(0, adata->acp3x_base + mmACP_EXTERNAL_INTR_ENB);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun return 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
acp3x_pcm_runtime_resume(struct device * dev)507*4882a593Smuzhiyun static int acp3x_pcm_runtime_resume(struct device *dev)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct i2s_dev_data *adata;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun adata = dev_get_drvdata(dev);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun rv_writel(1, adata->acp3x_base + mmACP_EXTERNAL_INTR_ENB);
514*4882a593Smuzhiyun return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun static const struct dev_pm_ops acp3x_pm_ops = {
518*4882a593Smuzhiyun .runtime_suspend = acp3x_pcm_runtime_suspend,
519*4882a593Smuzhiyun .runtime_resume = acp3x_pcm_runtime_resume,
520*4882a593Smuzhiyun .resume = acp3x_resume,
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static struct platform_driver acp3x_dma_driver = {
524*4882a593Smuzhiyun .probe = acp3x_audio_probe,
525*4882a593Smuzhiyun .remove = acp3x_audio_remove,
526*4882a593Smuzhiyun .driver = {
527*4882a593Smuzhiyun .name = "acp3x_rv_i2s_dma",
528*4882a593Smuzhiyun .pm = &acp3x_pm_ops,
529*4882a593Smuzhiyun },
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun module_platform_driver(acp3x_dma_driver);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun MODULE_AUTHOR("Vishnuvardhanrao.Ravulapati@amd.com");
535*4882a593Smuzhiyun MODULE_AUTHOR("Maruthi.Bayyavarapu@amd.com");
536*4882a593Smuzhiyun MODULE_AUTHOR("Vijendar.Mukunda@amd.com");
537*4882a593Smuzhiyun MODULE_DESCRIPTION("AMD ACP 3.x PCM Driver");
538*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
539*4882a593Smuzhiyun MODULE_ALIAS("platform:"DRV_NAME);
540