1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun #ifndef __ACP_HW_H 3*4882a593Smuzhiyun #define __ACP_HW_H 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun #include "include/acp_2_2_d.h" 6*4882a593Smuzhiyun #include "include/acp_2_2_sh_mask.h" 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #define ACP_PAGE_SIZE_4K_ENABLE 0x02 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define ACP_PLAYBACK_PTE_OFFSET 10 11*4882a593Smuzhiyun #define ACP_CAPTURE_PTE_OFFSET 0 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* Playback and Capture Offset for Stoney */ 14*4882a593Smuzhiyun #define ACP_ST_PLAYBACK_PTE_OFFSET 0x04 15*4882a593Smuzhiyun #define ACP_ST_CAPTURE_PTE_OFFSET 0x00 16*4882a593Smuzhiyun #define ACP_ST_BT_PLAYBACK_PTE_OFFSET 0x08 17*4882a593Smuzhiyun #define ACP_ST_BT_CAPTURE_PTE_OFFSET 0x0c 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define ACP_GARLIC_CNTL_DEFAULT 0x00000FB4 20*4882a593Smuzhiyun #define ACP_ONION_CNTL_DEFAULT 0x00000FB4 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define ACP_PHYSICAL_BASE 0x14000 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /* 25*4882a593Smuzhiyun * In case of I2S SP controller instance, Stoney uses SRAM bank 1 for 26*4882a593Smuzhiyun * playback and SRAM Bank 2 for capture where as in case of BT I2S 27*4882a593Smuzhiyun * Instance, Stoney uses SRAM Bank 3 for playback & SRAM Bank 4 will 28*4882a593Smuzhiyun * be used for capture. Carrizo uses I2S SP controller instance. SRAM Banks 29*4882a593Smuzhiyun * 1, 2, 3, 4 will be used for playback & SRAM Banks 5, 6, 7, 8 will be used 30*4882a593Smuzhiyun * for capture scenario. 31*4882a593Smuzhiyun */ 32*4882a593Smuzhiyun #define ACP_SRAM_BANK_1_ADDRESS 0x4002000 33*4882a593Smuzhiyun #define ACP_SRAM_BANK_2_ADDRESS 0x4004000 34*4882a593Smuzhiyun #define ACP_SRAM_BANK_3_ADDRESS 0x4006000 35*4882a593Smuzhiyun #define ACP_SRAM_BANK_4_ADDRESS 0x4008000 36*4882a593Smuzhiyun #define ACP_SRAM_BANK_5_ADDRESS 0x400A000 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define ACP_DMA_RESET_TIME 10000 39*4882a593Smuzhiyun #define ACP_CLOCK_EN_TIME_OUT_VALUE 0x000000FF 40*4882a593Smuzhiyun #define ACP_SOFT_RESET_DONE_TIME_OUT_VALUE 0x000000FF 41*4882a593Smuzhiyun #define ACP_DMA_COMPLETE_TIME_OUT_VALUE 0x000000FF 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define ACP_SRAM_BASE_ADDRESS 0x4000000 44*4882a593Smuzhiyun #define ACP_DAGB_GRP_SRAM_BASE_ADDRESS 0x4001000 45*4882a593Smuzhiyun #define ACP_DAGB_GRP_SRBM_SRAM_BASE_OFFSET 0x1000 46*4882a593Smuzhiyun #define ACP_INTERNAL_APERTURE_WINDOW_0_ADDRESS 0x00000000 47*4882a593Smuzhiyun #define ACP_INTERNAL_APERTURE_WINDOW_4_ADDRESS 0x01800000 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #define TO_ACP_I2S_1 0x2 50*4882a593Smuzhiyun #define TO_ACP_I2S_2 0x4 51*4882a593Smuzhiyun #define TO_BLUETOOTH 0x3 52*4882a593Smuzhiyun #define FROM_ACP_I2S_1 0xa 53*4882a593Smuzhiyun #define FROM_ACP_I2S_2 0xb 54*4882a593Smuzhiyun #define FROM_BLUETOOTH 0xb 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define I2S_SP_INSTANCE 0x01 57*4882a593Smuzhiyun #define I2S_BT_INSTANCE 0x02 58*4882a593Smuzhiyun #define CAP_CHANNEL0 0x00 59*4882a593Smuzhiyun #define CAP_CHANNEL1 0x01 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define ACP_TILE_ON_MASK 0x03 62*4882a593Smuzhiyun #define ACP_TILE_OFF_MASK 0x02 63*4882a593Smuzhiyun #define ACP_TILE_ON_RETAIN_REG_MASK 0x1f 64*4882a593Smuzhiyun #define ACP_TILE_OFF_RETAIN_REG_MASK 0x20 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define ACP_TILE_P1_MASK 0x3e 67*4882a593Smuzhiyun #define ACP_TILE_P2_MASK 0x3d 68*4882a593Smuzhiyun #define ACP_TILE_DSP0_MASK 0x3b 69*4882a593Smuzhiyun #define ACP_TILE_DSP1_MASK 0x37 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define ACP_TILE_DSP2_MASK 0x2f 72*4882a593Smuzhiyun /* Playback DMA channels */ 73*4882a593Smuzhiyun #define SYSRAM_TO_ACP_CH_NUM 12 74*4882a593Smuzhiyun #define ACP_TO_I2S_DMA_CH_NUM 13 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* Capture DMA channels */ 77*4882a593Smuzhiyun #define I2S_TO_ACP_DMA_CH_NUM 14 78*4882a593Smuzhiyun #define ACP_TO_SYSRAM_CH_NUM 15 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* Playback DMA Channels for I2S BT instance */ 81*4882a593Smuzhiyun #define SYSRAM_TO_ACP_BT_INSTANCE_CH_NUM 8 82*4882a593Smuzhiyun #define ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM 9 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* Capture DMA Channels for I2S BT Instance */ 85*4882a593Smuzhiyun #define I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM 10 86*4882a593Smuzhiyun #define ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM 11 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define NUM_DSCRS_PER_CHANNEL 2 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define PLAYBACK_START_DMA_DESCR_CH12 0 91*4882a593Smuzhiyun #define PLAYBACK_END_DMA_DESCR_CH12 1 92*4882a593Smuzhiyun #define PLAYBACK_START_DMA_DESCR_CH13 2 93*4882a593Smuzhiyun #define PLAYBACK_END_DMA_DESCR_CH13 3 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define CAPTURE_START_DMA_DESCR_CH14 4 96*4882a593Smuzhiyun #define CAPTURE_END_DMA_DESCR_CH14 5 97*4882a593Smuzhiyun #define CAPTURE_START_DMA_DESCR_CH15 6 98*4882a593Smuzhiyun #define CAPTURE_END_DMA_DESCR_CH15 7 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* I2S BT Instance DMA Descriptors */ 101*4882a593Smuzhiyun #define PLAYBACK_START_DMA_DESCR_CH8 8 102*4882a593Smuzhiyun #define PLAYBACK_END_DMA_DESCR_CH8 9 103*4882a593Smuzhiyun #define PLAYBACK_START_DMA_DESCR_CH9 10 104*4882a593Smuzhiyun #define PLAYBACK_END_DMA_DESCR_CH9 11 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define CAPTURE_START_DMA_DESCR_CH10 12 107*4882a593Smuzhiyun #define CAPTURE_END_DMA_DESCR_CH10 13 108*4882a593Smuzhiyun #define CAPTURE_START_DMA_DESCR_CH11 14 109*4882a593Smuzhiyun #define CAPTURE_END_DMA_DESCR_CH11 15 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define mmACP_I2S_16BIT_RESOLUTION_EN 0x5209 112*4882a593Smuzhiyun #define ACP_I2S_MIC_16BIT_RESOLUTION_EN 0x01 113*4882a593Smuzhiyun #define ACP_I2S_SP_16BIT_RESOLUTION_EN 0x02 114*4882a593Smuzhiyun #define ACP_I2S_BT_16BIT_RESOLUTION_EN 0x04 115*4882a593Smuzhiyun #define ACP_BT_UART_PAD_SELECT_MASK 0x1 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun enum acp_dma_priority_level { 118*4882a593Smuzhiyun /* 0x0 Specifies the DMA channel is given normal priority */ 119*4882a593Smuzhiyun ACP_DMA_PRIORITY_LEVEL_NORMAL = 0x0, 120*4882a593Smuzhiyun /* 0x1 Specifies the DMA channel is given high priority */ 121*4882a593Smuzhiyun ACP_DMA_PRIORITY_LEVEL_HIGH = 0x1, 122*4882a593Smuzhiyun ACP_DMA_PRIORITY_LEVEL_FORCESIZE = 0xFF 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun struct audio_substream_data { 126*4882a593Smuzhiyun dma_addr_t dma_addr; 127*4882a593Smuzhiyun unsigned int order; 128*4882a593Smuzhiyun u16 num_of_pages; 129*4882a593Smuzhiyun u16 i2s_instance; 130*4882a593Smuzhiyun u16 capture_channel; 131*4882a593Smuzhiyun u16 direction; 132*4882a593Smuzhiyun u16 ch1; 133*4882a593Smuzhiyun u16 ch2; 134*4882a593Smuzhiyun u16 destination; 135*4882a593Smuzhiyun u16 dma_dscr_idx_1; 136*4882a593Smuzhiyun u16 dma_dscr_idx_2; 137*4882a593Smuzhiyun u32 pte_offset; 138*4882a593Smuzhiyun u32 sram_bank; 139*4882a593Smuzhiyun u32 byte_cnt_high_reg_offset; 140*4882a593Smuzhiyun u32 byte_cnt_low_reg_offset; 141*4882a593Smuzhiyun u32 dma_curr_dscr; 142*4882a593Smuzhiyun uint64_t size; 143*4882a593Smuzhiyun u64 bytescount; 144*4882a593Smuzhiyun void __iomem *acp_mmio; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun struct audio_drv_data { 148*4882a593Smuzhiyun struct snd_pcm_substream *play_i2ssp_stream; 149*4882a593Smuzhiyun struct snd_pcm_substream *capture_i2ssp_stream; 150*4882a593Smuzhiyun struct snd_pcm_substream *play_i2sbt_stream; 151*4882a593Smuzhiyun struct snd_pcm_substream *capture_i2sbt_stream; 152*4882a593Smuzhiyun void __iomem *acp_mmio; 153*4882a593Smuzhiyun u32 asic_type; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* 157*4882a593Smuzhiyun * this structure used for platform data transfer between machine driver 158*4882a593Smuzhiyun * and dma driver 159*4882a593Smuzhiyun */ 160*4882a593Smuzhiyun struct acp_platform_info { 161*4882a593Smuzhiyun u16 play_i2s_instance; 162*4882a593Smuzhiyun u16 cap_i2s_instance; 163*4882a593Smuzhiyun u16 capture_channel; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun union acp_dma_count { 167*4882a593Smuzhiyun struct { 168*4882a593Smuzhiyun u32 low; 169*4882a593Smuzhiyun u32 high; 170*4882a593Smuzhiyun } bcount; 171*4882a593Smuzhiyun u64 bytescount; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun enum { 175*4882a593Smuzhiyun ACP_TILE_P1 = 0, 176*4882a593Smuzhiyun ACP_TILE_P2, 177*4882a593Smuzhiyun ACP_TILE_DSP0, 178*4882a593Smuzhiyun ACP_TILE_DSP1, 179*4882a593Smuzhiyun ACP_TILE_DSP2, 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun enum { 183*4882a593Smuzhiyun ACP_DMA_ATTR_SHAREDMEM_TO_DAGB_ONION = 0x0, 184*4882a593Smuzhiyun ACP_DMA_ATTR_SHARED_MEM_TO_DAGB_GARLIC = 0x1, 185*4882a593Smuzhiyun ACP_DMA_ATTR_DAGB_ONION_TO_SHAREDMEM = 0x8, 186*4882a593Smuzhiyun ACP_DMA_ATTR_DAGB_GARLIC_TO_SHAREDMEM = 0x9, 187*4882a593Smuzhiyun ACP_DMA_ATTR_FORCE_SIZE = 0xF 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun typedef struct acp_dma_dscr_transfer { 191*4882a593Smuzhiyun /* Specifies the source memory location for the DMA data transfer. */ 192*4882a593Smuzhiyun u32 src; 193*4882a593Smuzhiyun /* 194*4882a593Smuzhiyun * Specifies the destination memory location to where the data will 195*4882a593Smuzhiyun * be transferred. 196*4882a593Smuzhiyun */ 197*4882a593Smuzhiyun u32 dest; 198*4882a593Smuzhiyun /* 199*4882a593Smuzhiyun * Specifies the number of bytes need to be transferred 200*4882a593Smuzhiyun * from source to destination memory.Transfer direction & IOC enable 201*4882a593Smuzhiyun */ 202*4882a593Smuzhiyun u32 xfer_val; 203*4882a593Smuzhiyun /* Reserved for future use */ 204*4882a593Smuzhiyun u32 reserved; 205*4882a593Smuzhiyun } acp_dma_dscr_transfer_t; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #endif /*__ACP_HW_H */ 208