1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * AMD ALSA SoC PCM Driver for ACP 2.x
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2014-2015 Advanced Micro Devices, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/sizes.h>
13*4882a593Smuzhiyun #include <linux/pm_runtime.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <sound/soc.h>
16*4882a593Smuzhiyun #include <drm/amd_asic_type.h>
17*4882a593Smuzhiyun #include "acp.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define DRV_NAME "acp_audio_dma"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define PLAYBACK_MIN_NUM_PERIODS 2
22*4882a593Smuzhiyun #define PLAYBACK_MAX_NUM_PERIODS 2
23*4882a593Smuzhiyun #define PLAYBACK_MAX_PERIOD_SIZE 16384
24*4882a593Smuzhiyun #define PLAYBACK_MIN_PERIOD_SIZE 1024
25*4882a593Smuzhiyun #define CAPTURE_MIN_NUM_PERIODS 2
26*4882a593Smuzhiyun #define CAPTURE_MAX_NUM_PERIODS 2
27*4882a593Smuzhiyun #define CAPTURE_MAX_PERIOD_SIZE 16384
28*4882a593Smuzhiyun #define CAPTURE_MIN_PERIOD_SIZE 1024
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define MAX_BUFFER (PLAYBACK_MAX_PERIOD_SIZE * PLAYBACK_MAX_NUM_PERIODS)
31*4882a593Smuzhiyun #define MIN_BUFFER MAX_BUFFER
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define ST_PLAYBACK_MAX_PERIOD_SIZE 4096
34*4882a593Smuzhiyun #define ST_CAPTURE_MAX_PERIOD_SIZE ST_PLAYBACK_MAX_PERIOD_SIZE
35*4882a593Smuzhiyun #define ST_MAX_BUFFER (ST_PLAYBACK_MAX_PERIOD_SIZE * PLAYBACK_MAX_NUM_PERIODS)
36*4882a593Smuzhiyun #define ST_MIN_BUFFER ST_MAX_BUFFER
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define DRV_NAME "acp_audio_dma"
39*4882a593Smuzhiyun bool bt_uart_enable = true;
40*4882a593Smuzhiyun EXPORT_SYMBOL(bt_uart_enable);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const struct snd_pcm_hardware acp_pcm_hardware_playback = {
43*4882a593Smuzhiyun .info = SNDRV_PCM_INFO_INTERLEAVED |
44*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_MMAP |
45*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BATCH |
46*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
47*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE |
48*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
49*4882a593Smuzhiyun .channels_min = 1,
50*4882a593Smuzhiyun .channels_max = 8,
51*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
52*4882a593Smuzhiyun .rate_min = 8000,
53*4882a593Smuzhiyun .rate_max = 96000,
54*4882a593Smuzhiyun .buffer_bytes_max = PLAYBACK_MAX_NUM_PERIODS * PLAYBACK_MAX_PERIOD_SIZE,
55*4882a593Smuzhiyun .period_bytes_min = PLAYBACK_MIN_PERIOD_SIZE,
56*4882a593Smuzhiyun .period_bytes_max = PLAYBACK_MAX_PERIOD_SIZE,
57*4882a593Smuzhiyun .periods_min = PLAYBACK_MIN_NUM_PERIODS,
58*4882a593Smuzhiyun .periods_max = PLAYBACK_MAX_NUM_PERIODS,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const struct snd_pcm_hardware acp_pcm_hardware_capture = {
62*4882a593Smuzhiyun .info = SNDRV_PCM_INFO_INTERLEAVED |
63*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_MMAP |
64*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BATCH |
65*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
66*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE |
67*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
68*4882a593Smuzhiyun .channels_min = 1,
69*4882a593Smuzhiyun .channels_max = 2,
70*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
71*4882a593Smuzhiyun .rate_min = 8000,
72*4882a593Smuzhiyun .rate_max = 48000,
73*4882a593Smuzhiyun .buffer_bytes_max = CAPTURE_MAX_NUM_PERIODS * CAPTURE_MAX_PERIOD_SIZE,
74*4882a593Smuzhiyun .period_bytes_min = CAPTURE_MIN_PERIOD_SIZE,
75*4882a593Smuzhiyun .period_bytes_max = CAPTURE_MAX_PERIOD_SIZE,
76*4882a593Smuzhiyun .periods_min = CAPTURE_MIN_NUM_PERIODS,
77*4882a593Smuzhiyun .periods_max = CAPTURE_MAX_NUM_PERIODS,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static const struct snd_pcm_hardware acp_st_pcm_hardware_playback = {
81*4882a593Smuzhiyun .info = SNDRV_PCM_INFO_INTERLEAVED |
82*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_MMAP |
83*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BATCH |
84*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
85*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE |
86*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
87*4882a593Smuzhiyun .channels_min = 1,
88*4882a593Smuzhiyun .channels_max = 8,
89*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
90*4882a593Smuzhiyun .rate_min = 8000,
91*4882a593Smuzhiyun .rate_max = 96000,
92*4882a593Smuzhiyun .buffer_bytes_max = ST_MAX_BUFFER,
93*4882a593Smuzhiyun .period_bytes_min = PLAYBACK_MIN_PERIOD_SIZE,
94*4882a593Smuzhiyun .period_bytes_max = ST_PLAYBACK_MAX_PERIOD_SIZE,
95*4882a593Smuzhiyun .periods_min = PLAYBACK_MIN_NUM_PERIODS,
96*4882a593Smuzhiyun .periods_max = PLAYBACK_MAX_NUM_PERIODS,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static const struct snd_pcm_hardware acp_st_pcm_hardware_capture = {
100*4882a593Smuzhiyun .info = SNDRV_PCM_INFO_INTERLEAVED |
101*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_MMAP |
102*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BATCH |
103*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
104*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE |
105*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
106*4882a593Smuzhiyun .channels_min = 1,
107*4882a593Smuzhiyun .channels_max = 2,
108*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
109*4882a593Smuzhiyun .rate_min = 8000,
110*4882a593Smuzhiyun .rate_max = 48000,
111*4882a593Smuzhiyun .buffer_bytes_max = ST_MAX_BUFFER,
112*4882a593Smuzhiyun .period_bytes_min = CAPTURE_MIN_PERIOD_SIZE,
113*4882a593Smuzhiyun .period_bytes_max = ST_CAPTURE_MAX_PERIOD_SIZE,
114*4882a593Smuzhiyun .periods_min = CAPTURE_MIN_NUM_PERIODS,
115*4882a593Smuzhiyun .periods_max = CAPTURE_MAX_NUM_PERIODS,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
acp_reg_read(void __iomem * acp_mmio,u32 reg)118*4882a593Smuzhiyun static u32 acp_reg_read(void __iomem *acp_mmio, u32 reg)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun return readl(acp_mmio + (reg * 4));
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
acp_reg_write(u32 val,void __iomem * acp_mmio,u32 reg)123*4882a593Smuzhiyun static void acp_reg_write(u32 val, void __iomem *acp_mmio, u32 reg)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun writel(val, acp_mmio + (reg * 4));
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * Configure a given dma channel parameters - enable/disable,
130*4882a593Smuzhiyun * number of descriptors, priority
131*4882a593Smuzhiyun */
config_acp_dma_channel(void __iomem * acp_mmio,u8 ch_num,u16 dscr_strt_idx,u16 num_dscrs,enum acp_dma_priority_level priority_level)132*4882a593Smuzhiyun static void config_acp_dma_channel(void __iomem *acp_mmio, u8 ch_num,
133*4882a593Smuzhiyun u16 dscr_strt_idx, u16 num_dscrs,
134*4882a593Smuzhiyun enum acp_dma_priority_level priority_level)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun u32 dma_ctrl;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* disable the channel run field */
139*4882a593Smuzhiyun dma_ctrl = acp_reg_read(acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
140*4882a593Smuzhiyun dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChRun_MASK;
141*4882a593Smuzhiyun acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* program a DMA channel with first descriptor to be processed. */
144*4882a593Smuzhiyun acp_reg_write((ACP_DMA_DSCR_STRT_IDX_0__DMAChDscrStrtIdx_MASK
145*4882a593Smuzhiyun & dscr_strt_idx),
146*4882a593Smuzhiyun acp_mmio, mmACP_DMA_DSCR_STRT_IDX_0 + ch_num);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * program a DMA channel with the number of descriptors to be
150*4882a593Smuzhiyun * processed in the transfer
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun acp_reg_write(ACP_DMA_DSCR_CNT_0__DMAChDscrCnt_MASK & num_dscrs,
153*4882a593Smuzhiyun acp_mmio, mmACP_DMA_DSCR_CNT_0 + ch_num);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* set DMA channel priority */
156*4882a593Smuzhiyun acp_reg_write(priority_level, acp_mmio, mmACP_DMA_PRIO_0 + ch_num);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* Initialize a dma descriptor in SRAM based on descritor information passed */
config_dma_descriptor_in_sram(void __iomem * acp_mmio,u16 descr_idx,acp_dma_dscr_transfer_t * descr_info)160*4882a593Smuzhiyun static void config_dma_descriptor_in_sram(void __iomem *acp_mmio,
161*4882a593Smuzhiyun u16 descr_idx,
162*4882a593Smuzhiyun acp_dma_dscr_transfer_t *descr_info)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun u32 sram_offset;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun sram_offset = (descr_idx * sizeof(acp_dma_dscr_transfer_t));
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* program the source base address. */
169*4882a593Smuzhiyun acp_reg_write(sram_offset, acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
170*4882a593Smuzhiyun acp_reg_write(descr_info->src, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
171*4882a593Smuzhiyun /* program the destination base address. */
172*4882a593Smuzhiyun acp_reg_write(sram_offset + 4, acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
173*4882a593Smuzhiyun acp_reg_write(descr_info->dest, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* program the number of bytes to be transferred for this descriptor. */
176*4882a593Smuzhiyun acp_reg_write(sram_offset + 8, acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
177*4882a593Smuzhiyun acp_reg_write(descr_info->xfer_val, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
pre_config_reset(void __iomem * acp_mmio,u16 ch_num)180*4882a593Smuzhiyun static void pre_config_reset(void __iomem *acp_mmio, u16 ch_num)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun u32 dma_ctrl;
183*4882a593Smuzhiyun int ret;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* clear the reset bit */
186*4882a593Smuzhiyun dma_ctrl = acp_reg_read(acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
187*4882a593Smuzhiyun dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChRst_MASK;
188*4882a593Smuzhiyun acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
189*4882a593Smuzhiyun /* check the reset bit before programming configuration registers */
190*4882a593Smuzhiyun ret = readl_poll_timeout(acp_mmio + ((mmACP_DMA_CNTL_0 + ch_num) * 4),
191*4882a593Smuzhiyun dma_ctrl,
192*4882a593Smuzhiyun !(dma_ctrl & ACP_DMA_CNTL_0__DMAChRst_MASK),
193*4882a593Smuzhiyun 100, ACP_DMA_RESET_TIME);
194*4882a593Smuzhiyun if (ret < 0)
195*4882a593Smuzhiyun pr_err("Failed to clear reset of channel : %d\n", ch_num);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun * Initialize the DMA descriptor information for transfer between
200*4882a593Smuzhiyun * system memory <-> ACP SRAM
201*4882a593Smuzhiyun */
set_acp_sysmem_dma_descriptors(void __iomem * acp_mmio,u32 size,int direction,u32 pte_offset,u16 ch,u32 sram_bank,u16 dma_dscr_idx,u32 asic_type)202*4882a593Smuzhiyun static void set_acp_sysmem_dma_descriptors(void __iomem *acp_mmio,
203*4882a593Smuzhiyun u32 size, int direction,
204*4882a593Smuzhiyun u32 pte_offset, u16 ch,
205*4882a593Smuzhiyun u32 sram_bank, u16 dma_dscr_idx,
206*4882a593Smuzhiyun u32 asic_type)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun u16 i;
209*4882a593Smuzhiyun acp_dma_dscr_transfer_t dmadscr[NUM_DSCRS_PER_CHANNEL];
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun for (i = 0; i < NUM_DSCRS_PER_CHANNEL; i++) {
212*4882a593Smuzhiyun dmadscr[i].xfer_val = 0;
213*4882a593Smuzhiyun if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
214*4882a593Smuzhiyun dma_dscr_idx = dma_dscr_idx + i;
215*4882a593Smuzhiyun dmadscr[i].dest = sram_bank + (i * (size / 2));
216*4882a593Smuzhiyun dmadscr[i].src = ACP_INTERNAL_APERTURE_WINDOW_0_ADDRESS
217*4882a593Smuzhiyun + (pte_offset * SZ_4K) + (i * (size / 2));
218*4882a593Smuzhiyun switch (asic_type) {
219*4882a593Smuzhiyun case CHIP_STONEY:
220*4882a593Smuzhiyun dmadscr[i].xfer_val |=
221*4882a593Smuzhiyun (ACP_DMA_ATTR_DAGB_GARLIC_TO_SHAREDMEM << 16) |
222*4882a593Smuzhiyun (size / 2);
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun default:
225*4882a593Smuzhiyun dmadscr[i].xfer_val |=
226*4882a593Smuzhiyun (ACP_DMA_ATTR_DAGB_ONION_TO_SHAREDMEM << 16) |
227*4882a593Smuzhiyun (size / 2);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun } else {
230*4882a593Smuzhiyun dma_dscr_idx = dma_dscr_idx + i;
231*4882a593Smuzhiyun dmadscr[i].src = sram_bank + (i * (size / 2));
232*4882a593Smuzhiyun dmadscr[i].dest =
233*4882a593Smuzhiyun ACP_INTERNAL_APERTURE_WINDOW_0_ADDRESS +
234*4882a593Smuzhiyun (pte_offset * SZ_4K) + (i * (size / 2));
235*4882a593Smuzhiyun switch (asic_type) {
236*4882a593Smuzhiyun case CHIP_STONEY:
237*4882a593Smuzhiyun dmadscr[i].xfer_val |=
238*4882a593Smuzhiyun (ACP_DMA_ATTR_SHARED_MEM_TO_DAGB_GARLIC << 16) |
239*4882a593Smuzhiyun (size / 2);
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun default:
242*4882a593Smuzhiyun dmadscr[i].xfer_val |=
243*4882a593Smuzhiyun (ACP_DMA_ATTR_SHAREDMEM_TO_DAGB_ONION << 16) |
244*4882a593Smuzhiyun (size / 2);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun config_dma_descriptor_in_sram(acp_mmio, dma_dscr_idx,
248*4882a593Smuzhiyun &dmadscr[i]);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun pre_config_reset(acp_mmio, ch);
251*4882a593Smuzhiyun config_acp_dma_channel(acp_mmio, ch,
252*4882a593Smuzhiyun dma_dscr_idx - 1,
253*4882a593Smuzhiyun NUM_DSCRS_PER_CHANNEL,
254*4882a593Smuzhiyun ACP_DMA_PRIORITY_LEVEL_NORMAL);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /*
258*4882a593Smuzhiyun * Initialize the DMA descriptor information for transfer between
259*4882a593Smuzhiyun * ACP SRAM <-> I2S
260*4882a593Smuzhiyun */
set_acp_to_i2s_dma_descriptors(void __iomem * acp_mmio,u32 size,int direction,u32 sram_bank,u16 destination,u16 ch,u16 dma_dscr_idx,u32 asic_type)261*4882a593Smuzhiyun static void set_acp_to_i2s_dma_descriptors(void __iomem *acp_mmio, u32 size,
262*4882a593Smuzhiyun int direction, u32 sram_bank,
263*4882a593Smuzhiyun u16 destination, u16 ch,
264*4882a593Smuzhiyun u16 dma_dscr_idx, u32 asic_type)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun u16 i;
267*4882a593Smuzhiyun acp_dma_dscr_transfer_t dmadscr[NUM_DSCRS_PER_CHANNEL];
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun for (i = 0; i < NUM_DSCRS_PER_CHANNEL; i++) {
270*4882a593Smuzhiyun dmadscr[i].xfer_val = 0;
271*4882a593Smuzhiyun if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
272*4882a593Smuzhiyun dma_dscr_idx = dma_dscr_idx + i;
273*4882a593Smuzhiyun dmadscr[i].src = sram_bank + (i * (size / 2));
274*4882a593Smuzhiyun /* dmadscr[i].dest is unused by hardware. */
275*4882a593Smuzhiyun dmadscr[i].dest = 0;
276*4882a593Smuzhiyun dmadscr[i].xfer_val |= BIT(22) | (destination << 16) |
277*4882a593Smuzhiyun (size / 2);
278*4882a593Smuzhiyun } else {
279*4882a593Smuzhiyun dma_dscr_idx = dma_dscr_idx + i;
280*4882a593Smuzhiyun /* dmadscr[i].src is unused by hardware. */
281*4882a593Smuzhiyun dmadscr[i].src = 0;
282*4882a593Smuzhiyun dmadscr[i].dest =
283*4882a593Smuzhiyun sram_bank + (i * (size / 2));
284*4882a593Smuzhiyun dmadscr[i].xfer_val |= BIT(22) |
285*4882a593Smuzhiyun (destination << 16) | (size / 2);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun config_dma_descriptor_in_sram(acp_mmio, dma_dscr_idx,
288*4882a593Smuzhiyun &dmadscr[i]);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun pre_config_reset(acp_mmio, ch);
291*4882a593Smuzhiyun /* Configure the DMA channel with the above descriptore */
292*4882a593Smuzhiyun config_acp_dma_channel(acp_mmio, ch, dma_dscr_idx - 1,
293*4882a593Smuzhiyun NUM_DSCRS_PER_CHANNEL,
294*4882a593Smuzhiyun ACP_DMA_PRIORITY_LEVEL_NORMAL);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* Create page table entries in ACP SRAM for the allocated memory */
acp_pte_config(void __iomem * acp_mmio,dma_addr_t addr,u16 num_of_pages,u32 pte_offset)298*4882a593Smuzhiyun static void acp_pte_config(void __iomem *acp_mmio, dma_addr_t addr,
299*4882a593Smuzhiyun u16 num_of_pages, u32 pte_offset)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun u16 page_idx;
302*4882a593Smuzhiyun u32 low;
303*4882a593Smuzhiyun u32 high;
304*4882a593Smuzhiyun u32 offset;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun offset = ACP_DAGB_GRP_SRBM_SRAM_BASE_OFFSET + (pte_offset * 8);
307*4882a593Smuzhiyun for (page_idx = 0; page_idx < (num_of_pages); page_idx++) {
308*4882a593Smuzhiyun /* Load the low address of page int ACP SRAM through SRBM */
309*4882a593Smuzhiyun acp_reg_write((offset + (page_idx * 8)),
310*4882a593Smuzhiyun acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun low = lower_32_bits(addr);
313*4882a593Smuzhiyun high = upper_32_bits(addr);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun acp_reg_write(low, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* Load the High address of page int ACP SRAM through SRBM */
318*4882a593Smuzhiyun acp_reg_write((offset + (page_idx * 8) + 4),
319*4882a593Smuzhiyun acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* page enable in ACP */
322*4882a593Smuzhiyun high |= BIT(31);
323*4882a593Smuzhiyun acp_reg_write(high, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Move to next physically contiguos page */
326*4882a593Smuzhiyun addr += PAGE_SIZE;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
config_acp_dma(void __iomem * acp_mmio,struct audio_substream_data * rtd,u32 asic_type)330*4882a593Smuzhiyun static void config_acp_dma(void __iomem *acp_mmio,
331*4882a593Smuzhiyun struct audio_substream_data *rtd,
332*4882a593Smuzhiyun u32 asic_type)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun u16 ch_acp_sysmem, ch_acp_i2s;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun acp_pte_config(acp_mmio, rtd->dma_addr, rtd->num_of_pages,
337*4882a593Smuzhiyun rtd->pte_offset);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (rtd->direction == SNDRV_PCM_STREAM_PLAYBACK) {
340*4882a593Smuzhiyun ch_acp_sysmem = rtd->ch1;
341*4882a593Smuzhiyun ch_acp_i2s = rtd->ch2;
342*4882a593Smuzhiyun } else {
343*4882a593Smuzhiyun ch_acp_i2s = rtd->ch1;
344*4882a593Smuzhiyun ch_acp_sysmem = rtd->ch2;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun /* Configure System memory <-> ACP SRAM DMA descriptors */
347*4882a593Smuzhiyun set_acp_sysmem_dma_descriptors(acp_mmio, rtd->size,
348*4882a593Smuzhiyun rtd->direction, rtd->pte_offset,
349*4882a593Smuzhiyun ch_acp_sysmem, rtd->sram_bank,
350*4882a593Smuzhiyun rtd->dma_dscr_idx_1, asic_type);
351*4882a593Smuzhiyun /* Configure ACP SRAM <-> I2S DMA descriptors */
352*4882a593Smuzhiyun set_acp_to_i2s_dma_descriptors(acp_mmio, rtd->size,
353*4882a593Smuzhiyun rtd->direction, rtd->sram_bank,
354*4882a593Smuzhiyun rtd->destination, ch_acp_i2s,
355*4882a593Smuzhiyun rtd->dma_dscr_idx_2, asic_type);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
acp_dma_cap_channel_enable(void __iomem * acp_mmio,u16 cap_channel)358*4882a593Smuzhiyun static void acp_dma_cap_channel_enable(void __iomem *acp_mmio,
359*4882a593Smuzhiyun u16 cap_channel)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun u32 val, ch_reg, imr_reg, res_reg;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun switch (cap_channel) {
364*4882a593Smuzhiyun case CAP_CHANNEL1:
365*4882a593Smuzhiyun ch_reg = mmACP_I2SMICSP_RER1;
366*4882a593Smuzhiyun res_reg = mmACP_I2SMICSP_RCR1;
367*4882a593Smuzhiyun imr_reg = mmACP_I2SMICSP_IMR1;
368*4882a593Smuzhiyun break;
369*4882a593Smuzhiyun case CAP_CHANNEL0:
370*4882a593Smuzhiyun default:
371*4882a593Smuzhiyun ch_reg = mmACP_I2SMICSP_RER0;
372*4882a593Smuzhiyun res_reg = mmACP_I2SMICSP_RCR0;
373*4882a593Smuzhiyun imr_reg = mmACP_I2SMICSP_IMR0;
374*4882a593Smuzhiyun break;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun val = acp_reg_read(acp_mmio,
377*4882a593Smuzhiyun mmACP_I2S_16BIT_RESOLUTION_EN);
378*4882a593Smuzhiyun if (val & ACP_I2S_MIC_16BIT_RESOLUTION_EN) {
379*4882a593Smuzhiyun acp_reg_write(0x0, acp_mmio, ch_reg);
380*4882a593Smuzhiyun /* Set 16bit resolution on capture */
381*4882a593Smuzhiyun acp_reg_write(0x2, acp_mmio, res_reg);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, imr_reg);
384*4882a593Smuzhiyun val &= ~ACP_I2SMICSP_IMR1__I2SMICSP_RXDAM_MASK;
385*4882a593Smuzhiyun val &= ~ACP_I2SMICSP_IMR1__I2SMICSP_RXFOM_MASK;
386*4882a593Smuzhiyun acp_reg_write(val, acp_mmio, imr_reg);
387*4882a593Smuzhiyun acp_reg_write(0x1, acp_mmio, ch_reg);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
acp_dma_cap_channel_disable(void __iomem * acp_mmio,u16 cap_channel)390*4882a593Smuzhiyun static void acp_dma_cap_channel_disable(void __iomem *acp_mmio,
391*4882a593Smuzhiyun u16 cap_channel)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun u32 val, ch_reg, imr_reg;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun switch (cap_channel) {
396*4882a593Smuzhiyun case CAP_CHANNEL1:
397*4882a593Smuzhiyun imr_reg = mmACP_I2SMICSP_IMR1;
398*4882a593Smuzhiyun ch_reg = mmACP_I2SMICSP_RER1;
399*4882a593Smuzhiyun break;
400*4882a593Smuzhiyun case CAP_CHANNEL0:
401*4882a593Smuzhiyun default:
402*4882a593Smuzhiyun imr_reg = mmACP_I2SMICSP_IMR0;
403*4882a593Smuzhiyun ch_reg = mmACP_I2SMICSP_RER0;
404*4882a593Smuzhiyun break;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, imr_reg);
407*4882a593Smuzhiyun val |= ACP_I2SMICSP_IMR1__I2SMICSP_RXDAM_MASK;
408*4882a593Smuzhiyun val |= ACP_I2SMICSP_IMR1__I2SMICSP_RXFOM_MASK;
409*4882a593Smuzhiyun acp_reg_write(val, acp_mmio, imr_reg);
410*4882a593Smuzhiyun acp_reg_write(0x0, acp_mmio, ch_reg);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* Start a given DMA channel transfer */
acp_dma_start(void __iomem * acp_mmio,u16 ch_num,bool is_circular)414*4882a593Smuzhiyun static void acp_dma_start(void __iomem *acp_mmio, u16 ch_num, bool is_circular)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun u32 dma_ctrl;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* read the dma control register and disable the channel run field */
419*4882a593Smuzhiyun dma_ctrl = acp_reg_read(acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Invalidating the DAGB cache */
422*4882a593Smuzhiyun acp_reg_write(1, acp_mmio, mmACP_DAGB_ATU_CTRL);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /*
425*4882a593Smuzhiyun * configure the DMA channel and start the DMA transfer
426*4882a593Smuzhiyun * set dmachrun bit to start the transfer and enable the
427*4882a593Smuzhiyun * interrupt on completion of the dma transfer
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun dma_ctrl |= ACP_DMA_CNTL_0__DMAChRun_MASK;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun switch (ch_num) {
432*4882a593Smuzhiyun case ACP_TO_I2S_DMA_CH_NUM:
433*4882a593Smuzhiyun case I2S_TO_ACP_DMA_CH_NUM:
434*4882a593Smuzhiyun case ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM:
435*4882a593Smuzhiyun case I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM:
436*4882a593Smuzhiyun dma_ctrl |= ACP_DMA_CNTL_0__DMAChIOCEn_MASK;
437*4882a593Smuzhiyun break;
438*4882a593Smuzhiyun default:
439*4882a593Smuzhiyun dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChIOCEn_MASK;
440*4882a593Smuzhiyun break;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* enable for ACP to SRAM DMA channel */
444*4882a593Smuzhiyun if (is_circular == true)
445*4882a593Smuzhiyun dma_ctrl |= ACP_DMA_CNTL_0__Circular_DMA_En_MASK;
446*4882a593Smuzhiyun else
447*4882a593Smuzhiyun dma_ctrl &= ~ACP_DMA_CNTL_0__Circular_DMA_En_MASK;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* Stop a given DMA channel transfer */
acp_dma_stop(void __iomem * acp_mmio,u8 ch_num)453*4882a593Smuzhiyun static int acp_dma_stop(void __iomem *acp_mmio, u8 ch_num)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun u32 dma_ctrl;
456*4882a593Smuzhiyun u32 dma_ch_sts;
457*4882a593Smuzhiyun u32 count = ACP_DMA_RESET_TIME;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun dma_ctrl = acp_reg_read(acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /*
462*4882a593Smuzhiyun * clear the dma control register fields before writing zero
463*4882a593Smuzhiyun * in reset bit
464*4882a593Smuzhiyun */
465*4882a593Smuzhiyun dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChRun_MASK;
466*4882a593Smuzhiyun dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChIOCEn_MASK;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
469*4882a593Smuzhiyun dma_ch_sts = acp_reg_read(acp_mmio, mmACP_DMA_CH_STS);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (dma_ch_sts & BIT(ch_num)) {
472*4882a593Smuzhiyun /*
473*4882a593Smuzhiyun * set the reset bit for this channel to stop the dma
474*4882a593Smuzhiyun * transfer
475*4882a593Smuzhiyun */
476*4882a593Smuzhiyun dma_ctrl |= ACP_DMA_CNTL_0__DMAChRst_MASK;
477*4882a593Smuzhiyun acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* check the channel status bit for some time and return the status */
481*4882a593Smuzhiyun while (true) {
482*4882a593Smuzhiyun dma_ch_sts = acp_reg_read(acp_mmio, mmACP_DMA_CH_STS);
483*4882a593Smuzhiyun if (!(dma_ch_sts & BIT(ch_num))) {
484*4882a593Smuzhiyun /*
485*4882a593Smuzhiyun * clear the reset flag after successfully stopping
486*4882a593Smuzhiyun * the dma transfer and break from the loop
487*4882a593Smuzhiyun */
488*4882a593Smuzhiyun dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChRst_MASK;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0
491*4882a593Smuzhiyun + ch_num);
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun if (--count == 0) {
495*4882a593Smuzhiyun pr_err("Failed to stop ACP DMA channel : %d\n", ch_num);
496*4882a593Smuzhiyun return -ETIMEDOUT;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun udelay(100);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
acp_set_sram_bank_state(void __iomem * acp_mmio,u16 bank,bool power_on)503*4882a593Smuzhiyun static void acp_set_sram_bank_state(void __iomem *acp_mmio, u16 bank,
504*4882a593Smuzhiyun bool power_on)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun u32 val, req_reg, sts_reg, sts_reg_mask;
507*4882a593Smuzhiyun u32 loops = 1000;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (bank < 32) {
510*4882a593Smuzhiyun req_reg = mmACP_MEM_SHUT_DOWN_REQ_LO;
511*4882a593Smuzhiyun sts_reg = mmACP_MEM_SHUT_DOWN_STS_LO;
512*4882a593Smuzhiyun sts_reg_mask = 0xFFFFFFFF;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun } else {
515*4882a593Smuzhiyun bank -= 32;
516*4882a593Smuzhiyun req_reg = mmACP_MEM_SHUT_DOWN_REQ_HI;
517*4882a593Smuzhiyun sts_reg = mmACP_MEM_SHUT_DOWN_STS_HI;
518*4882a593Smuzhiyun sts_reg_mask = 0x0000FFFF;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, req_reg);
522*4882a593Smuzhiyun if (val & (1 << bank)) {
523*4882a593Smuzhiyun /* bank is in off state */
524*4882a593Smuzhiyun if (power_on == true)
525*4882a593Smuzhiyun /* request to on */
526*4882a593Smuzhiyun val &= ~(1 << bank);
527*4882a593Smuzhiyun else
528*4882a593Smuzhiyun /* request to off */
529*4882a593Smuzhiyun return;
530*4882a593Smuzhiyun } else {
531*4882a593Smuzhiyun /* bank is in on state */
532*4882a593Smuzhiyun if (power_on == false)
533*4882a593Smuzhiyun /* request to off */
534*4882a593Smuzhiyun val |= 1 << bank;
535*4882a593Smuzhiyun else
536*4882a593Smuzhiyun /* request to on */
537*4882a593Smuzhiyun return;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun acp_reg_write(val, acp_mmio, req_reg);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun while (acp_reg_read(acp_mmio, sts_reg) != sts_reg_mask) {
542*4882a593Smuzhiyun if (!loops--) {
543*4882a593Smuzhiyun pr_err("ACP SRAM bank %d state change failed\n", bank);
544*4882a593Smuzhiyun break;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun cpu_relax();
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* Initialize and bring ACP hardware to default state. */
acp_init(void __iomem * acp_mmio,u32 asic_type)551*4882a593Smuzhiyun static int acp_init(void __iomem *acp_mmio, u32 asic_type)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun u16 bank;
554*4882a593Smuzhiyun u32 val, count, sram_pte_offset;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* Assert Soft reset of ACP */
557*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun val |= ACP_SOFT_RESET__SoftResetAud_MASK;
560*4882a593Smuzhiyun acp_reg_write(val, acp_mmio, mmACP_SOFT_RESET);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
563*4882a593Smuzhiyun while (true) {
564*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
565*4882a593Smuzhiyun if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
566*4882a593Smuzhiyun (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun if (--count == 0) {
569*4882a593Smuzhiyun pr_err("Failed to reset ACP\n");
570*4882a593Smuzhiyun return -ETIMEDOUT;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun udelay(100);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* Enable clock to ACP and wait until the clock is enabled */
576*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, mmACP_CONTROL);
577*4882a593Smuzhiyun val = val | ACP_CONTROL__ClkEn_MASK;
578*4882a593Smuzhiyun acp_reg_write(val, acp_mmio, mmACP_CONTROL);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun count = ACP_CLOCK_EN_TIME_OUT_VALUE;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun while (true) {
583*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, mmACP_STATUS);
584*4882a593Smuzhiyun if (val & (u32)0x1)
585*4882a593Smuzhiyun break;
586*4882a593Smuzhiyun if (--count == 0) {
587*4882a593Smuzhiyun pr_err("Failed to reset ACP\n");
588*4882a593Smuzhiyun return -ETIMEDOUT;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun udelay(100);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* Deassert the SOFT RESET flags */
594*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
595*4882a593Smuzhiyun val &= ~ACP_SOFT_RESET__SoftResetAud_MASK;
596*4882a593Smuzhiyun acp_reg_write(val, acp_mmio, mmACP_SOFT_RESET);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* For BT instance change pins from UART to BT */
599*4882a593Smuzhiyun if (!bt_uart_enable) {
600*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, mmACP_BT_UART_PAD_SEL);
601*4882a593Smuzhiyun val |= ACP_BT_UART_PAD_SELECT_MASK;
602*4882a593Smuzhiyun acp_reg_write(val, acp_mmio, mmACP_BT_UART_PAD_SEL);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* initiailize Onion control DAGB register */
606*4882a593Smuzhiyun acp_reg_write(ACP_ONION_CNTL_DEFAULT, acp_mmio,
607*4882a593Smuzhiyun mmACP_AXI2DAGB_ONION_CNTL);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* initiailize Garlic control DAGB registers */
610*4882a593Smuzhiyun acp_reg_write(ACP_GARLIC_CNTL_DEFAULT, acp_mmio,
611*4882a593Smuzhiyun mmACP_AXI2DAGB_GARLIC_CNTL);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun sram_pte_offset = ACP_DAGB_GRP_SRAM_BASE_ADDRESS |
614*4882a593Smuzhiyun ACP_DAGB_BASE_ADDR_GRP_1__AXI2DAGBSnoopSel_MASK |
615*4882a593Smuzhiyun ACP_DAGB_BASE_ADDR_GRP_1__AXI2DAGBTargetMemSel_MASK |
616*4882a593Smuzhiyun ACP_DAGB_BASE_ADDR_GRP_1__AXI2DAGBGrpEnable_MASK;
617*4882a593Smuzhiyun acp_reg_write(sram_pte_offset, acp_mmio, mmACP_DAGB_BASE_ADDR_GRP_1);
618*4882a593Smuzhiyun acp_reg_write(ACP_PAGE_SIZE_4K_ENABLE, acp_mmio,
619*4882a593Smuzhiyun mmACP_DAGB_PAGE_SIZE_GRP_1);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun acp_reg_write(ACP_SRAM_BASE_ADDRESS, acp_mmio,
622*4882a593Smuzhiyun mmACP_DMA_DESC_BASE_ADDR);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /* Num of descriptiors in SRAM 0x4, means 256 descriptors;(64 * 4) */
625*4882a593Smuzhiyun acp_reg_write(0x4, acp_mmio, mmACP_DMA_DESC_MAX_NUM_DSCR);
626*4882a593Smuzhiyun acp_reg_write(ACP_EXTERNAL_INTR_CNTL__DMAIOCMask_MASK,
627*4882a593Smuzhiyun acp_mmio, mmACP_EXTERNAL_INTR_CNTL);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /*
630*4882a593Smuzhiyun * When ACP_TILE_P1 is turned on, all SRAM banks get turned on.
631*4882a593Smuzhiyun * Now, turn off all of them. This can't be done in 'poweron' of
632*4882a593Smuzhiyun * ACP pm domain, as this requires ACP to be initialized.
633*4882a593Smuzhiyun * For Stoney, Memory gating is disabled,i.e SRAM Banks
634*4882a593Smuzhiyun * won't be turned off. The default state for SRAM banks is ON.
635*4882a593Smuzhiyun * Setting SRAM bank state code skipped for STONEY platform.
636*4882a593Smuzhiyun */
637*4882a593Smuzhiyun if (asic_type != CHIP_STONEY) {
638*4882a593Smuzhiyun for (bank = 1; bank < 48; bank++)
639*4882a593Smuzhiyun acp_set_sram_bank_state(acp_mmio, bank, false);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* Deinitialize ACP */
acp_deinit(void __iomem * acp_mmio)645*4882a593Smuzhiyun static int acp_deinit(void __iomem *acp_mmio)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun u32 val;
648*4882a593Smuzhiyun u32 count;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /* Assert Soft reset of ACP */
651*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun val |= ACP_SOFT_RESET__SoftResetAud_MASK;
654*4882a593Smuzhiyun acp_reg_write(val, acp_mmio, mmACP_SOFT_RESET);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
657*4882a593Smuzhiyun while (true) {
658*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
659*4882a593Smuzhiyun if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
660*4882a593Smuzhiyun (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
661*4882a593Smuzhiyun break;
662*4882a593Smuzhiyun if (--count == 0) {
663*4882a593Smuzhiyun pr_err("Failed to reset ACP\n");
664*4882a593Smuzhiyun return -ETIMEDOUT;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun udelay(100);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun /* Disable ACP clock */
669*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, mmACP_CONTROL);
670*4882a593Smuzhiyun val &= ~ACP_CONTROL__ClkEn_MASK;
671*4882a593Smuzhiyun acp_reg_write(val, acp_mmio, mmACP_CONTROL);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun count = ACP_CLOCK_EN_TIME_OUT_VALUE;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun while (true) {
676*4882a593Smuzhiyun val = acp_reg_read(acp_mmio, mmACP_STATUS);
677*4882a593Smuzhiyun if (!(val & (u32)0x1))
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun if (--count == 0) {
680*4882a593Smuzhiyun pr_err("Failed to reset ACP\n");
681*4882a593Smuzhiyun return -ETIMEDOUT;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun udelay(100);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* ACP DMA irq handler routine for playback, capture usecases */
dma_irq_handler(int irq,void * arg)689*4882a593Smuzhiyun static irqreturn_t dma_irq_handler(int irq, void *arg)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun u16 dscr_idx;
692*4882a593Smuzhiyun u32 intr_flag, ext_intr_status;
693*4882a593Smuzhiyun struct audio_drv_data *irq_data;
694*4882a593Smuzhiyun void __iomem *acp_mmio;
695*4882a593Smuzhiyun struct device *dev = arg;
696*4882a593Smuzhiyun bool valid_irq = false;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun irq_data = dev_get_drvdata(dev);
699*4882a593Smuzhiyun acp_mmio = irq_data->acp_mmio;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun ext_intr_status = acp_reg_read(acp_mmio, mmACP_EXTERNAL_INTR_STAT);
702*4882a593Smuzhiyun intr_flag = (((ext_intr_status &
703*4882a593Smuzhiyun ACP_EXTERNAL_INTR_STAT__DMAIOCStat_MASK) >>
704*4882a593Smuzhiyun ACP_EXTERNAL_INTR_STAT__DMAIOCStat__SHIFT));
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun if ((intr_flag & BIT(ACP_TO_I2S_DMA_CH_NUM)) != 0) {
707*4882a593Smuzhiyun valid_irq = true;
708*4882a593Smuzhiyun snd_pcm_period_elapsed(irq_data->play_i2ssp_stream);
709*4882a593Smuzhiyun acp_reg_write((intr_flag & BIT(ACP_TO_I2S_DMA_CH_NUM)) << 16,
710*4882a593Smuzhiyun acp_mmio, mmACP_EXTERNAL_INTR_STAT);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if ((intr_flag & BIT(ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM)) != 0) {
714*4882a593Smuzhiyun valid_irq = true;
715*4882a593Smuzhiyun snd_pcm_period_elapsed(irq_data->play_i2sbt_stream);
716*4882a593Smuzhiyun acp_reg_write((intr_flag &
717*4882a593Smuzhiyun BIT(ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM)) << 16,
718*4882a593Smuzhiyun acp_mmio, mmACP_EXTERNAL_INTR_STAT);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun if ((intr_flag & BIT(I2S_TO_ACP_DMA_CH_NUM)) != 0) {
722*4882a593Smuzhiyun valid_irq = true;
723*4882a593Smuzhiyun if (acp_reg_read(acp_mmio, mmACP_DMA_CUR_DSCR_14) ==
724*4882a593Smuzhiyun CAPTURE_START_DMA_DESCR_CH15)
725*4882a593Smuzhiyun dscr_idx = CAPTURE_END_DMA_DESCR_CH14;
726*4882a593Smuzhiyun else
727*4882a593Smuzhiyun dscr_idx = CAPTURE_START_DMA_DESCR_CH14;
728*4882a593Smuzhiyun config_acp_dma_channel(acp_mmio, ACP_TO_SYSRAM_CH_NUM, dscr_idx,
729*4882a593Smuzhiyun 1, 0);
730*4882a593Smuzhiyun acp_dma_start(acp_mmio, ACP_TO_SYSRAM_CH_NUM, false);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun snd_pcm_period_elapsed(irq_data->capture_i2ssp_stream);
733*4882a593Smuzhiyun acp_reg_write((intr_flag & BIT(I2S_TO_ACP_DMA_CH_NUM)) << 16,
734*4882a593Smuzhiyun acp_mmio, mmACP_EXTERNAL_INTR_STAT);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun if ((intr_flag & BIT(I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM)) != 0) {
738*4882a593Smuzhiyun valid_irq = true;
739*4882a593Smuzhiyun if (acp_reg_read(acp_mmio, mmACP_DMA_CUR_DSCR_10) ==
740*4882a593Smuzhiyun CAPTURE_START_DMA_DESCR_CH11)
741*4882a593Smuzhiyun dscr_idx = CAPTURE_END_DMA_DESCR_CH10;
742*4882a593Smuzhiyun else
743*4882a593Smuzhiyun dscr_idx = CAPTURE_START_DMA_DESCR_CH10;
744*4882a593Smuzhiyun config_acp_dma_channel(acp_mmio,
745*4882a593Smuzhiyun ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM,
746*4882a593Smuzhiyun dscr_idx, 1, 0);
747*4882a593Smuzhiyun acp_dma_start(acp_mmio, ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM,
748*4882a593Smuzhiyun false);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun snd_pcm_period_elapsed(irq_data->capture_i2sbt_stream);
751*4882a593Smuzhiyun acp_reg_write((intr_flag &
752*4882a593Smuzhiyun BIT(I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM)) << 16,
753*4882a593Smuzhiyun acp_mmio, mmACP_EXTERNAL_INTR_STAT);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if (valid_irq)
757*4882a593Smuzhiyun return IRQ_HANDLED;
758*4882a593Smuzhiyun else
759*4882a593Smuzhiyun return IRQ_NONE;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
acp_dma_open(struct snd_soc_component * component,struct snd_pcm_substream * substream)762*4882a593Smuzhiyun static int acp_dma_open(struct snd_soc_component *component,
763*4882a593Smuzhiyun struct snd_pcm_substream *substream)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun u16 bank;
766*4882a593Smuzhiyun int ret = 0;
767*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
768*4882a593Smuzhiyun struct audio_drv_data *intr_data = dev_get_drvdata(component->dev);
769*4882a593Smuzhiyun struct audio_substream_data *adata =
770*4882a593Smuzhiyun kzalloc(sizeof(struct audio_substream_data), GFP_KERNEL);
771*4882a593Smuzhiyun if (!adata)
772*4882a593Smuzhiyun return -ENOMEM;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
775*4882a593Smuzhiyun switch (intr_data->asic_type) {
776*4882a593Smuzhiyun case CHIP_STONEY:
777*4882a593Smuzhiyun runtime->hw = acp_st_pcm_hardware_playback;
778*4882a593Smuzhiyun break;
779*4882a593Smuzhiyun default:
780*4882a593Smuzhiyun runtime->hw = acp_pcm_hardware_playback;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun } else {
783*4882a593Smuzhiyun switch (intr_data->asic_type) {
784*4882a593Smuzhiyun case CHIP_STONEY:
785*4882a593Smuzhiyun runtime->hw = acp_st_pcm_hardware_capture;
786*4882a593Smuzhiyun break;
787*4882a593Smuzhiyun default:
788*4882a593Smuzhiyun runtime->hw = acp_pcm_hardware_capture;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun ret = snd_pcm_hw_constraint_integer(runtime,
793*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_PERIODS);
794*4882a593Smuzhiyun if (ret < 0) {
795*4882a593Smuzhiyun dev_err(component->dev, "set integer constraint failed\n");
796*4882a593Smuzhiyun kfree(adata);
797*4882a593Smuzhiyun return ret;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun adata->acp_mmio = intr_data->acp_mmio;
801*4882a593Smuzhiyun runtime->private_data = adata;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /*
804*4882a593Smuzhiyun * Enable ACP irq, when neither playback or capture streams are
805*4882a593Smuzhiyun * active by the time when a new stream is being opened.
806*4882a593Smuzhiyun * This enablement is not required for another stream, if current
807*4882a593Smuzhiyun * stream is not closed
808*4882a593Smuzhiyun */
809*4882a593Smuzhiyun if (!intr_data->play_i2ssp_stream && !intr_data->capture_i2ssp_stream &&
810*4882a593Smuzhiyun !intr_data->play_i2sbt_stream && !intr_data->capture_i2sbt_stream)
811*4882a593Smuzhiyun acp_reg_write(1, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
814*4882a593Smuzhiyun /*
815*4882a593Smuzhiyun * For Stoney, Memory gating is disabled,i.e SRAM Banks
816*4882a593Smuzhiyun * won't be turned off. The default state for SRAM banks is ON.
817*4882a593Smuzhiyun * Setting SRAM bank state code skipped for STONEY platform.
818*4882a593Smuzhiyun */
819*4882a593Smuzhiyun if (intr_data->asic_type != CHIP_STONEY) {
820*4882a593Smuzhiyun for (bank = 1; bank <= 4; bank++)
821*4882a593Smuzhiyun acp_set_sram_bank_state(intr_data->acp_mmio,
822*4882a593Smuzhiyun bank, true);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun } else {
825*4882a593Smuzhiyun if (intr_data->asic_type != CHIP_STONEY) {
826*4882a593Smuzhiyun for (bank = 5; bank <= 8; bank++)
827*4882a593Smuzhiyun acp_set_sram_bank_state(intr_data->acp_mmio,
828*4882a593Smuzhiyun bank, true);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
acp_dma_hw_params(struct snd_soc_component * component,struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params)835*4882a593Smuzhiyun static int acp_dma_hw_params(struct snd_soc_component *component,
836*4882a593Smuzhiyun struct snd_pcm_substream *substream,
837*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun uint64_t size;
840*4882a593Smuzhiyun u32 val = 0;
841*4882a593Smuzhiyun struct snd_pcm_runtime *runtime;
842*4882a593Smuzhiyun struct audio_substream_data *rtd;
843*4882a593Smuzhiyun struct snd_soc_pcm_runtime *prtd = asoc_substream_to_rtd(substream);
844*4882a593Smuzhiyun struct audio_drv_data *adata = dev_get_drvdata(component->dev);
845*4882a593Smuzhiyun struct snd_soc_card *card = prtd->card;
846*4882a593Smuzhiyun struct acp_platform_info *pinfo = snd_soc_card_get_drvdata(card);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun runtime = substream->runtime;
849*4882a593Smuzhiyun rtd = runtime->private_data;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (WARN_ON(!rtd))
852*4882a593Smuzhiyun return -EINVAL;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (pinfo) {
855*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
856*4882a593Smuzhiyun rtd->i2s_instance = pinfo->play_i2s_instance;
857*4882a593Smuzhiyun } else {
858*4882a593Smuzhiyun rtd->i2s_instance = pinfo->cap_i2s_instance;
859*4882a593Smuzhiyun rtd->capture_channel = pinfo->capture_channel;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun if (adata->asic_type == CHIP_STONEY) {
863*4882a593Smuzhiyun val = acp_reg_read(adata->acp_mmio,
864*4882a593Smuzhiyun mmACP_I2S_16BIT_RESOLUTION_EN);
865*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
866*4882a593Smuzhiyun switch (rtd->i2s_instance) {
867*4882a593Smuzhiyun case I2S_BT_INSTANCE:
868*4882a593Smuzhiyun val |= ACP_I2S_BT_16BIT_RESOLUTION_EN;
869*4882a593Smuzhiyun break;
870*4882a593Smuzhiyun case I2S_SP_INSTANCE:
871*4882a593Smuzhiyun default:
872*4882a593Smuzhiyun val |= ACP_I2S_SP_16BIT_RESOLUTION_EN;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun } else {
875*4882a593Smuzhiyun switch (rtd->i2s_instance) {
876*4882a593Smuzhiyun case I2S_BT_INSTANCE:
877*4882a593Smuzhiyun val |= ACP_I2S_BT_16BIT_RESOLUTION_EN;
878*4882a593Smuzhiyun break;
879*4882a593Smuzhiyun case I2S_SP_INSTANCE:
880*4882a593Smuzhiyun default:
881*4882a593Smuzhiyun val |= ACP_I2S_MIC_16BIT_RESOLUTION_EN;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun acp_reg_write(val, adata->acp_mmio,
885*4882a593Smuzhiyun mmACP_I2S_16BIT_RESOLUTION_EN);
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
889*4882a593Smuzhiyun switch (rtd->i2s_instance) {
890*4882a593Smuzhiyun case I2S_BT_INSTANCE:
891*4882a593Smuzhiyun rtd->pte_offset = ACP_ST_BT_PLAYBACK_PTE_OFFSET;
892*4882a593Smuzhiyun rtd->ch1 = SYSRAM_TO_ACP_BT_INSTANCE_CH_NUM;
893*4882a593Smuzhiyun rtd->ch2 = ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM;
894*4882a593Smuzhiyun rtd->sram_bank = ACP_SRAM_BANK_3_ADDRESS;
895*4882a593Smuzhiyun rtd->destination = TO_BLUETOOTH;
896*4882a593Smuzhiyun rtd->dma_dscr_idx_1 = PLAYBACK_START_DMA_DESCR_CH8;
897*4882a593Smuzhiyun rtd->dma_dscr_idx_2 = PLAYBACK_START_DMA_DESCR_CH9;
898*4882a593Smuzhiyun rtd->byte_cnt_high_reg_offset =
899*4882a593Smuzhiyun mmACP_I2S_BT_TRANSMIT_BYTE_CNT_HIGH;
900*4882a593Smuzhiyun rtd->byte_cnt_low_reg_offset =
901*4882a593Smuzhiyun mmACP_I2S_BT_TRANSMIT_BYTE_CNT_LOW;
902*4882a593Smuzhiyun adata->play_i2sbt_stream = substream;
903*4882a593Smuzhiyun break;
904*4882a593Smuzhiyun case I2S_SP_INSTANCE:
905*4882a593Smuzhiyun default:
906*4882a593Smuzhiyun switch (adata->asic_type) {
907*4882a593Smuzhiyun case CHIP_STONEY:
908*4882a593Smuzhiyun rtd->pte_offset = ACP_ST_PLAYBACK_PTE_OFFSET;
909*4882a593Smuzhiyun break;
910*4882a593Smuzhiyun default:
911*4882a593Smuzhiyun rtd->pte_offset = ACP_PLAYBACK_PTE_OFFSET;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun rtd->ch1 = SYSRAM_TO_ACP_CH_NUM;
914*4882a593Smuzhiyun rtd->ch2 = ACP_TO_I2S_DMA_CH_NUM;
915*4882a593Smuzhiyun rtd->sram_bank = ACP_SRAM_BANK_1_ADDRESS;
916*4882a593Smuzhiyun rtd->destination = TO_ACP_I2S_1;
917*4882a593Smuzhiyun rtd->dma_dscr_idx_1 = PLAYBACK_START_DMA_DESCR_CH12;
918*4882a593Smuzhiyun rtd->dma_dscr_idx_2 = PLAYBACK_START_DMA_DESCR_CH13;
919*4882a593Smuzhiyun rtd->byte_cnt_high_reg_offset =
920*4882a593Smuzhiyun mmACP_I2S_TRANSMIT_BYTE_CNT_HIGH;
921*4882a593Smuzhiyun rtd->byte_cnt_low_reg_offset =
922*4882a593Smuzhiyun mmACP_I2S_TRANSMIT_BYTE_CNT_LOW;
923*4882a593Smuzhiyun adata->play_i2ssp_stream = substream;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun } else {
926*4882a593Smuzhiyun switch (rtd->i2s_instance) {
927*4882a593Smuzhiyun case I2S_BT_INSTANCE:
928*4882a593Smuzhiyun rtd->pte_offset = ACP_ST_BT_CAPTURE_PTE_OFFSET;
929*4882a593Smuzhiyun rtd->ch1 = I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM;
930*4882a593Smuzhiyun rtd->ch2 = ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM;
931*4882a593Smuzhiyun rtd->sram_bank = ACP_SRAM_BANK_4_ADDRESS;
932*4882a593Smuzhiyun rtd->destination = FROM_BLUETOOTH;
933*4882a593Smuzhiyun rtd->dma_dscr_idx_1 = CAPTURE_START_DMA_DESCR_CH10;
934*4882a593Smuzhiyun rtd->dma_dscr_idx_2 = CAPTURE_START_DMA_DESCR_CH11;
935*4882a593Smuzhiyun rtd->byte_cnt_high_reg_offset =
936*4882a593Smuzhiyun mmACP_I2S_BT_RECEIVE_BYTE_CNT_HIGH;
937*4882a593Smuzhiyun rtd->byte_cnt_low_reg_offset =
938*4882a593Smuzhiyun mmACP_I2S_BT_RECEIVE_BYTE_CNT_LOW;
939*4882a593Smuzhiyun rtd->dma_curr_dscr = mmACP_DMA_CUR_DSCR_11;
940*4882a593Smuzhiyun adata->capture_i2sbt_stream = substream;
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun case I2S_SP_INSTANCE:
943*4882a593Smuzhiyun default:
944*4882a593Smuzhiyun rtd->pte_offset = ACP_CAPTURE_PTE_OFFSET;
945*4882a593Smuzhiyun rtd->ch1 = I2S_TO_ACP_DMA_CH_NUM;
946*4882a593Smuzhiyun rtd->ch2 = ACP_TO_SYSRAM_CH_NUM;
947*4882a593Smuzhiyun switch (adata->asic_type) {
948*4882a593Smuzhiyun case CHIP_STONEY:
949*4882a593Smuzhiyun rtd->pte_offset = ACP_ST_CAPTURE_PTE_OFFSET;
950*4882a593Smuzhiyun rtd->sram_bank = ACP_SRAM_BANK_2_ADDRESS;
951*4882a593Smuzhiyun break;
952*4882a593Smuzhiyun default:
953*4882a593Smuzhiyun rtd->pte_offset = ACP_CAPTURE_PTE_OFFSET;
954*4882a593Smuzhiyun rtd->sram_bank = ACP_SRAM_BANK_5_ADDRESS;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun rtd->destination = FROM_ACP_I2S_1;
957*4882a593Smuzhiyun rtd->dma_dscr_idx_1 = CAPTURE_START_DMA_DESCR_CH14;
958*4882a593Smuzhiyun rtd->dma_dscr_idx_2 = CAPTURE_START_DMA_DESCR_CH15;
959*4882a593Smuzhiyun rtd->byte_cnt_high_reg_offset =
960*4882a593Smuzhiyun mmACP_I2S_RECEIVED_BYTE_CNT_HIGH;
961*4882a593Smuzhiyun rtd->byte_cnt_low_reg_offset =
962*4882a593Smuzhiyun mmACP_I2S_RECEIVED_BYTE_CNT_LOW;
963*4882a593Smuzhiyun rtd->dma_curr_dscr = mmACP_DMA_CUR_DSCR_15;
964*4882a593Smuzhiyun adata->capture_i2ssp_stream = substream;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun size = params_buffer_bytes(params);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun acp_set_sram_bank_state(rtd->acp_mmio, 0, true);
971*4882a593Smuzhiyun /* Save for runtime private data */
972*4882a593Smuzhiyun rtd->dma_addr = runtime->dma_addr;
973*4882a593Smuzhiyun rtd->order = get_order(size);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* Fill the page table entries in ACP SRAM */
976*4882a593Smuzhiyun rtd->size = size;
977*4882a593Smuzhiyun rtd->num_of_pages = PAGE_ALIGN(size) >> PAGE_SHIFT;
978*4882a593Smuzhiyun rtd->direction = substream->stream;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun config_acp_dma(rtd->acp_mmio, rtd, adata->asic_type);
981*4882a593Smuzhiyun return 0;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
acp_get_byte_count(struct audio_substream_data * rtd)984*4882a593Smuzhiyun static u64 acp_get_byte_count(struct audio_substream_data *rtd)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun union acp_dma_count byte_count;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun byte_count.bcount.high = acp_reg_read(rtd->acp_mmio,
989*4882a593Smuzhiyun rtd->byte_cnt_high_reg_offset);
990*4882a593Smuzhiyun byte_count.bcount.low = acp_reg_read(rtd->acp_mmio,
991*4882a593Smuzhiyun rtd->byte_cnt_low_reg_offset);
992*4882a593Smuzhiyun return byte_count.bytescount;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
acp_dma_pointer(struct snd_soc_component * component,struct snd_pcm_substream * substream)995*4882a593Smuzhiyun static snd_pcm_uframes_t acp_dma_pointer(struct snd_soc_component *component,
996*4882a593Smuzhiyun struct snd_pcm_substream *substream)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun u32 buffersize;
999*4882a593Smuzhiyun u32 pos = 0;
1000*4882a593Smuzhiyun u64 bytescount = 0;
1001*4882a593Smuzhiyun u16 dscr;
1002*4882a593Smuzhiyun u32 period_bytes, delay;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
1005*4882a593Smuzhiyun struct audio_substream_data *rtd = runtime->private_data;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if (!rtd)
1008*4882a593Smuzhiyun return -EINVAL;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
1011*4882a593Smuzhiyun period_bytes = frames_to_bytes(runtime, runtime->period_size);
1012*4882a593Smuzhiyun bytescount = acp_get_byte_count(rtd);
1013*4882a593Smuzhiyun if (bytescount >= rtd->bytescount)
1014*4882a593Smuzhiyun bytescount -= rtd->bytescount;
1015*4882a593Smuzhiyun if (bytescount < period_bytes) {
1016*4882a593Smuzhiyun pos = 0;
1017*4882a593Smuzhiyun } else {
1018*4882a593Smuzhiyun dscr = acp_reg_read(rtd->acp_mmio, rtd->dma_curr_dscr);
1019*4882a593Smuzhiyun if (dscr == rtd->dma_dscr_idx_1)
1020*4882a593Smuzhiyun pos = period_bytes;
1021*4882a593Smuzhiyun else
1022*4882a593Smuzhiyun pos = 0;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun if (bytescount > 0) {
1025*4882a593Smuzhiyun delay = do_div(bytescount, period_bytes);
1026*4882a593Smuzhiyun runtime->delay = bytes_to_frames(runtime, delay);
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun } else {
1029*4882a593Smuzhiyun buffersize = frames_to_bytes(runtime, runtime->buffer_size);
1030*4882a593Smuzhiyun bytescount = acp_get_byte_count(rtd);
1031*4882a593Smuzhiyun if (bytescount > rtd->bytescount)
1032*4882a593Smuzhiyun bytescount -= rtd->bytescount;
1033*4882a593Smuzhiyun pos = do_div(bytescount, buffersize);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun return bytes_to_frames(runtime, pos);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
acp_dma_mmap(struct snd_soc_component * component,struct snd_pcm_substream * substream,struct vm_area_struct * vma)1038*4882a593Smuzhiyun static int acp_dma_mmap(struct snd_soc_component *component,
1039*4882a593Smuzhiyun struct snd_pcm_substream *substream,
1040*4882a593Smuzhiyun struct vm_area_struct *vma)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun return snd_pcm_lib_default_mmap(substream, vma);
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
acp_dma_prepare(struct snd_soc_component * component,struct snd_pcm_substream * substream)1045*4882a593Smuzhiyun static int acp_dma_prepare(struct snd_soc_component *component,
1046*4882a593Smuzhiyun struct snd_pcm_substream *substream)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
1049*4882a593Smuzhiyun struct audio_substream_data *rtd = runtime->private_data;
1050*4882a593Smuzhiyun u16 ch_acp_sysmem, ch_acp_i2s;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun if (!rtd)
1053*4882a593Smuzhiyun return -EINVAL;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun if (rtd->direction == SNDRV_PCM_STREAM_PLAYBACK) {
1056*4882a593Smuzhiyun ch_acp_sysmem = rtd->ch1;
1057*4882a593Smuzhiyun ch_acp_i2s = rtd->ch2;
1058*4882a593Smuzhiyun } else {
1059*4882a593Smuzhiyun ch_acp_i2s = rtd->ch1;
1060*4882a593Smuzhiyun ch_acp_sysmem = rtd->ch2;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun config_acp_dma_channel(rtd->acp_mmio,
1063*4882a593Smuzhiyun ch_acp_sysmem,
1064*4882a593Smuzhiyun rtd->dma_dscr_idx_1,
1065*4882a593Smuzhiyun NUM_DSCRS_PER_CHANNEL, 0);
1066*4882a593Smuzhiyun config_acp_dma_channel(rtd->acp_mmio,
1067*4882a593Smuzhiyun ch_acp_i2s,
1068*4882a593Smuzhiyun rtd->dma_dscr_idx_2,
1069*4882a593Smuzhiyun NUM_DSCRS_PER_CHANNEL, 0);
1070*4882a593Smuzhiyun return 0;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
acp_dma_trigger(struct snd_soc_component * component,struct snd_pcm_substream * substream,int cmd)1073*4882a593Smuzhiyun static int acp_dma_trigger(struct snd_soc_component *component,
1074*4882a593Smuzhiyun struct snd_pcm_substream *substream, int cmd)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun int ret;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
1079*4882a593Smuzhiyun struct audio_substream_data *rtd = runtime->private_data;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun if (!rtd)
1082*4882a593Smuzhiyun return -EINVAL;
1083*4882a593Smuzhiyun switch (cmd) {
1084*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
1085*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1086*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
1087*4882a593Smuzhiyun rtd->bytescount = acp_get_byte_count(rtd);
1088*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
1089*4882a593Smuzhiyun if (rtd->capture_channel == CAP_CHANNEL0) {
1090*4882a593Smuzhiyun acp_dma_cap_channel_disable(rtd->acp_mmio,
1091*4882a593Smuzhiyun CAP_CHANNEL1);
1092*4882a593Smuzhiyun acp_dma_cap_channel_enable(rtd->acp_mmio,
1093*4882a593Smuzhiyun CAP_CHANNEL0);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun if (rtd->capture_channel == CAP_CHANNEL1) {
1096*4882a593Smuzhiyun acp_dma_cap_channel_disable(rtd->acp_mmio,
1097*4882a593Smuzhiyun CAP_CHANNEL0);
1098*4882a593Smuzhiyun acp_dma_cap_channel_enable(rtd->acp_mmio,
1099*4882a593Smuzhiyun CAP_CHANNEL1);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun acp_dma_start(rtd->acp_mmio, rtd->ch1, true);
1102*4882a593Smuzhiyun } else {
1103*4882a593Smuzhiyun acp_dma_start(rtd->acp_mmio, rtd->ch1, true);
1104*4882a593Smuzhiyun acp_dma_start(rtd->acp_mmio, rtd->ch2, true);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun ret = 0;
1107*4882a593Smuzhiyun break;
1108*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
1109*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1110*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
1111*4882a593Smuzhiyun acp_dma_stop(rtd->acp_mmio, rtd->ch2);
1112*4882a593Smuzhiyun ret = acp_dma_stop(rtd->acp_mmio, rtd->ch1);
1113*4882a593Smuzhiyun break;
1114*4882a593Smuzhiyun default:
1115*4882a593Smuzhiyun ret = -EINVAL;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun return ret;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
acp_dma_new(struct snd_soc_component * component,struct snd_soc_pcm_runtime * rtd)1120*4882a593Smuzhiyun static int acp_dma_new(struct snd_soc_component *component,
1121*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun struct audio_drv_data *adata = dev_get_drvdata(component->dev);
1124*4882a593Smuzhiyun struct device *parent = component->dev->parent;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun switch (adata->asic_type) {
1127*4882a593Smuzhiyun case CHIP_STONEY:
1128*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(rtd->pcm,
1129*4882a593Smuzhiyun SNDRV_DMA_TYPE_DEV,
1130*4882a593Smuzhiyun parent,
1131*4882a593Smuzhiyun ST_MIN_BUFFER,
1132*4882a593Smuzhiyun ST_MAX_BUFFER);
1133*4882a593Smuzhiyun break;
1134*4882a593Smuzhiyun default:
1135*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(rtd->pcm,
1136*4882a593Smuzhiyun SNDRV_DMA_TYPE_DEV,
1137*4882a593Smuzhiyun parent,
1138*4882a593Smuzhiyun MIN_BUFFER,
1139*4882a593Smuzhiyun MAX_BUFFER);
1140*4882a593Smuzhiyun break;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun return 0;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
acp_dma_close(struct snd_soc_component * component,struct snd_pcm_substream * substream)1145*4882a593Smuzhiyun static int acp_dma_close(struct snd_soc_component *component,
1146*4882a593Smuzhiyun struct snd_pcm_substream *substream)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun u16 bank;
1149*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
1150*4882a593Smuzhiyun struct audio_substream_data *rtd = runtime->private_data;
1151*4882a593Smuzhiyun struct audio_drv_data *adata = dev_get_drvdata(component->dev);
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1154*4882a593Smuzhiyun switch (rtd->i2s_instance) {
1155*4882a593Smuzhiyun case I2S_BT_INSTANCE:
1156*4882a593Smuzhiyun adata->play_i2sbt_stream = NULL;
1157*4882a593Smuzhiyun break;
1158*4882a593Smuzhiyun case I2S_SP_INSTANCE:
1159*4882a593Smuzhiyun default:
1160*4882a593Smuzhiyun adata->play_i2ssp_stream = NULL;
1161*4882a593Smuzhiyun /*
1162*4882a593Smuzhiyun * For Stoney, Memory gating is disabled,i.e SRAM Banks
1163*4882a593Smuzhiyun * won't be turned off. The default state for SRAM banks
1164*4882a593Smuzhiyun * is ON.Setting SRAM bank state code skipped for STONEY
1165*4882a593Smuzhiyun * platform. Added condition checks for Carrizo platform
1166*4882a593Smuzhiyun * only.
1167*4882a593Smuzhiyun */
1168*4882a593Smuzhiyun if (adata->asic_type != CHIP_STONEY) {
1169*4882a593Smuzhiyun for (bank = 1; bank <= 4; bank++)
1170*4882a593Smuzhiyun acp_set_sram_bank_state(adata->acp_mmio,
1171*4882a593Smuzhiyun bank, false);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun } else {
1175*4882a593Smuzhiyun switch (rtd->i2s_instance) {
1176*4882a593Smuzhiyun case I2S_BT_INSTANCE:
1177*4882a593Smuzhiyun adata->capture_i2sbt_stream = NULL;
1178*4882a593Smuzhiyun break;
1179*4882a593Smuzhiyun case I2S_SP_INSTANCE:
1180*4882a593Smuzhiyun default:
1181*4882a593Smuzhiyun adata->capture_i2ssp_stream = NULL;
1182*4882a593Smuzhiyun if (adata->asic_type != CHIP_STONEY) {
1183*4882a593Smuzhiyun for (bank = 5; bank <= 8; bank++)
1184*4882a593Smuzhiyun acp_set_sram_bank_state(adata->acp_mmio,
1185*4882a593Smuzhiyun bank, false);
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /*
1191*4882a593Smuzhiyun * Disable ACP irq, when the current stream is being closed and
1192*4882a593Smuzhiyun * another stream is also not active.
1193*4882a593Smuzhiyun */
1194*4882a593Smuzhiyun if (!adata->play_i2ssp_stream && !adata->capture_i2ssp_stream &&
1195*4882a593Smuzhiyun !adata->play_i2sbt_stream && !adata->capture_i2sbt_stream)
1196*4882a593Smuzhiyun acp_reg_write(0, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
1197*4882a593Smuzhiyun kfree(rtd);
1198*4882a593Smuzhiyun return 0;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun static const struct snd_soc_component_driver acp_asoc_platform = {
1202*4882a593Smuzhiyun .name = DRV_NAME,
1203*4882a593Smuzhiyun .open = acp_dma_open,
1204*4882a593Smuzhiyun .close = acp_dma_close,
1205*4882a593Smuzhiyun .hw_params = acp_dma_hw_params,
1206*4882a593Smuzhiyun .trigger = acp_dma_trigger,
1207*4882a593Smuzhiyun .pointer = acp_dma_pointer,
1208*4882a593Smuzhiyun .mmap = acp_dma_mmap,
1209*4882a593Smuzhiyun .prepare = acp_dma_prepare,
1210*4882a593Smuzhiyun .pcm_construct = acp_dma_new,
1211*4882a593Smuzhiyun };
1212*4882a593Smuzhiyun
acp_audio_probe(struct platform_device * pdev)1213*4882a593Smuzhiyun static int acp_audio_probe(struct platform_device *pdev)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun int status;
1216*4882a593Smuzhiyun struct audio_drv_data *audio_drv_data;
1217*4882a593Smuzhiyun struct resource *res;
1218*4882a593Smuzhiyun const u32 *pdata = pdev->dev.platform_data;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun if (!pdata) {
1221*4882a593Smuzhiyun dev_err(&pdev->dev, "Missing platform data\n");
1222*4882a593Smuzhiyun return -ENODEV;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun audio_drv_data = devm_kzalloc(&pdev->dev, sizeof(struct audio_drv_data),
1226*4882a593Smuzhiyun GFP_KERNEL);
1227*4882a593Smuzhiyun if (!audio_drv_data)
1228*4882a593Smuzhiyun return -ENOMEM;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun audio_drv_data->acp_mmio = devm_platform_ioremap_resource(pdev, 0);
1231*4882a593Smuzhiyun if (IS_ERR(audio_drv_data->acp_mmio))
1232*4882a593Smuzhiyun return PTR_ERR(audio_drv_data->acp_mmio);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /*
1235*4882a593Smuzhiyun * The following members gets populated in device 'open'
1236*4882a593Smuzhiyun * function. Till then interrupts are disabled in 'acp_init'
1237*4882a593Smuzhiyun * and device doesn't generate any interrupts.
1238*4882a593Smuzhiyun */
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun audio_drv_data->play_i2ssp_stream = NULL;
1241*4882a593Smuzhiyun audio_drv_data->capture_i2ssp_stream = NULL;
1242*4882a593Smuzhiyun audio_drv_data->play_i2sbt_stream = NULL;
1243*4882a593Smuzhiyun audio_drv_data->capture_i2sbt_stream = NULL;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun audio_drv_data->asic_type = *pdata;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1248*4882a593Smuzhiyun if (!res) {
1249*4882a593Smuzhiyun dev_err(&pdev->dev, "IORESOURCE_IRQ FAILED\n");
1250*4882a593Smuzhiyun return -ENODEV;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun status = devm_request_irq(&pdev->dev, res->start, dma_irq_handler,
1254*4882a593Smuzhiyun 0, "ACP_IRQ", &pdev->dev);
1255*4882a593Smuzhiyun if (status) {
1256*4882a593Smuzhiyun dev_err(&pdev->dev, "ACP IRQ request failed\n");
1257*4882a593Smuzhiyun return status;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, audio_drv_data);
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun /* Initialize the ACP */
1263*4882a593Smuzhiyun status = acp_init(audio_drv_data->acp_mmio, audio_drv_data->asic_type);
1264*4882a593Smuzhiyun if (status) {
1265*4882a593Smuzhiyun dev_err(&pdev->dev, "ACP Init failed status:%d\n", status);
1266*4882a593Smuzhiyun return status;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun status = devm_snd_soc_register_component(&pdev->dev,
1270*4882a593Smuzhiyun &acp_asoc_platform, NULL, 0);
1271*4882a593Smuzhiyun if (status != 0) {
1272*4882a593Smuzhiyun dev_err(&pdev->dev, "Fail to register ALSA platform device\n");
1273*4882a593Smuzhiyun return status;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(&pdev->dev, 10000);
1277*4882a593Smuzhiyun pm_runtime_use_autosuspend(&pdev->dev);
1278*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun return status;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
acp_audio_remove(struct platform_device * pdev)1283*4882a593Smuzhiyun static int acp_audio_remove(struct platform_device *pdev)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun int status;
1286*4882a593Smuzhiyun struct audio_drv_data *adata = dev_get_drvdata(&pdev->dev);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun status = acp_deinit(adata->acp_mmio);
1289*4882a593Smuzhiyun if (status)
1290*4882a593Smuzhiyun dev_err(&pdev->dev, "ACP Deinit failed status:%d\n", status);
1291*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun return 0;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
acp_pcm_resume(struct device * dev)1296*4882a593Smuzhiyun static int acp_pcm_resume(struct device *dev)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun u16 bank;
1299*4882a593Smuzhiyun int status;
1300*4882a593Smuzhiyun struct audio_substream_data *rtd;
1301*4882a593Smuzhiyun struct audio_drv_data *adata = dev_get_drvdata(dev);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun status = acp_init(adata->acp_mmio, adata->asic_type);
1304*4882a593Smuzhiyun if (status) {
1305*4882a593Smuzhiyun dev_err(dev, "ACP Init failed status:%d\n", status);
1306*4882a593Smuzhiyun return status;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun if (adata->play_i2ssp_stream && adata->play_i2ssp_stream->runtime) {
1310*4882a593Smuzhiyun /*
1311*4882a593Smuzhiyun * For Stoney, Memory gating is disabled,i.e SRAM Banks
1312*4882a593Smuzhiyun * won't be turned off. The default state for SRAM banks is ON.
1313*4882a593Smuzhiyun * Setting SRAM bank state code skipped for STONEY platform.
1314*4882a593Smuzhiyun */
1315*4882a593Smuzhiyun if (adata->asic_type != CHIP_STONEY) {
1316*4882a593Smuzhiyun for (bank = 1; bank <= 4; bank++)
1317*4882a593Smuzhiyun acp_set_sram_bank_state(adata->acp_mmio, bank,
1318*4882a593Smuzhiyun true);
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun rtd = adata->play_i2ssp_stream->runtime->private_data;
1321*4882a593Smuzhiyun config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun if (adata->capture_i2ssp_stream &&
1324*4882a593Smuzhiyun adata->capture_i2ssp_stream->runtime) {
1325*4882a593Smuzhiyun if (adata->asic_type != CHIP_STONEY) {
1326*4882a593Smuzhiyun for (bank = 5; bank <= 8; bank++)
1327*4882a593Smuzhiyun acp_set_sram_bank_state(adata->acp_mmio, bank,
1328*4882a593Smuzhiyun true);
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun rtd = adata->capture_i2ssp_stream->runtime->private_data;
1331*4882a593Smuzhiyun config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun if (adata->asic_type != CHIP_CARRIZO) {
1334*4882a593Smuzhiyun if (adata->play_i2sbt_stream &&
1335*4882a593Smuzhiyun adata->play_i2sbt_stream->runtime) {
1336*4882a593Smuzhiyun rtd = adata->play_i2sbt_stream->runtime->private_data;
1337*4882a593Smuzhiyun config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun if (adata->capture_i2sbt_stream &&
1340*4882a593Smuzhiyun adata->capture_i2sbt_stream->runtime) {
1341*4882a593Smuzhiyun rtd = adata->capture_i2sbt_stream->runtime->private_data;
1342*4882a593Smuzhiyun config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun acp_reg_write(1, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
1346*4882a593Smuzhiyun return 0;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
acp_pcm_runtime_suspend(struct device * dev)1349*4882a593Smuzhiyun static int acp_pcm_runtime_suspend(struct device *dev)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun int status;
1352*4882a593Smuzhiyun struct audio_drv_data *adata = dev_get_drvdata(dev);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun status = acp_deinit(adata->acp_mmio);
1355*4882a593Smuzhiyun if (status)
1356*4882a593Smuzhiyun dev_err(dev, "ACP Deinit failed status:%d\n", status);
1357*4882a593Smuzhiyun acp_reg_write(0, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
1358*4882a593Smuzhiyun return 0;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
acp_pcm_runtime_resume(struct device * dev)1361*4882a593Smuzhiyun static int acp_pcm_runtime_resume(struct device *dev)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun int status;
1364*4882a593Smuzhiyun struct audio_drv_data *adata = dev_get_drvdata(dev);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun status = acp_init(adata->acp_mmio, adata->asic_type);
1367*4882a593Smuzhiyun if (status) {
1368*4882a593Smuzhiyun dev_err(dev, "ACP Init failed status:%d\n", status);
1369*4882a593Smuzhiyun return status;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun acp_reg_write(1, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
1372*4882a593Smuzhiyun return 0;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun static const struct dev_pm_ops acp_pm_ops = {
1376*4882a593Smuzhiyun .resume = acp_pcm_resume,
1377*4882a593Smuzhiyun .runtime_suspend = acp_pcm_runtime_suspend,
1378*4882a593Smuzhiyun .runtime_resume = acp_pcm_runtime_resume,
1379*4882a593Smuzhiyun };
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun static struct platform_driver acp_dma_driver = {
1382*4882a593Smuzhiyun .probe = acp_audio_probe,
1383*4882a593Smuzhiyun .remove = acp_audio_remove,
1384*4882a593Smuzhiyun .driver = {
1385*4882a593Smuzhiyun .name = DRV_NAME,
1386*4882a593Smuzhiyun .pm = &acp_pm_ops,
1387*4882a593Smuzhiyun },
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun module_platform_driver(acp_dma_driver);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun MODULE_AUTHOR("Vijendar.Mukunda@amd.com");
1393*4882a593Smuzhiyun MODULE_AUTHOR("Maruthi.Bayyavarapu@amd.com");
1394*4882a593Smuzhiyun MODULE_DESCRIPTION("AMD ACP PCM Driver");
1395*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1396*4882a593Smuzhiyun MODULE_ALIAS("platform:"DRV_NAME);
1397