1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Driver for PowerMac AWACS onboard soundchips 4*4882a593Smuzhiyun * Copyright (c) 2001 by Takashi Iwai <tiwai@suse.de> 5*4882a593Smuzhiyun * based on dmasound.c. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __AWACS_H 10*4882a593Smuzhiyun #define __AWACS_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun /*******************************/ 13*4882a593Smuzhiyun /* AWACs Audio Register Layout */ 14*4882a593Smuzhiyun /*******************************/ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun struct awacs_regs { 17*4882a593Smuzhiyun unsigned control; /* Audio control register */ 18*4882a593Smuzhiyun unsigned pad0[3]; 19*4882a593Smuzhiyun unsigned codec_ctrl; /* Codec control register */ 20*4882a593Smuzhiyun unsigned pad1[3]; 21*4882a593Smuzhiyun unsigned codec_stat; /* Codec status register */ 22*4882a593Smuzhiyun unsigned pad2[3]; 23*4882a593Smuzhiyun unsigned clip_count; /* Clipping count register */ 24*4882a593Smuzhiyun unsigned pad3[3]; 25*4882a593Smuzhiyun unsigned byteswap; /* Data is little-endian if 1 */ 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /*******************/ 29*4882a593Smuzhiyun /* Audio Bit Masks */ 30*4882a593Smuzhiyun /*******************/ 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* Audio Control Reg Bit Masks */ 33*4882a593Smuzhiyun /* ----- ------- --- --- ----- */ 34*4882a593Smuzhiyun #define MASK_ISFSEL (0xf) /* Input SubFrame Select */ 35*4882a593Smuzhiyun #define MASK_OSFSEL (0xf << 4) /* Output SubFrame Select */ 36*4882a593Smuzhiyun #define MASK_RATE (0x7 << 8) /* Sound Rate */ 37*4882a593Smuzhiyun #define MASK_CNTLERR (0x1 << 11) /* Error */ 38*4882a593Smuzhiyun #define MASK_PORTCHG (0x1 << 12) /* Port Change */ 39*4882a593Smuzhiyun #define MASK_IEE (0x1 << 13) /* Enable Interrupt on Error */ 40*4882a593Smuzhiyun #define MASK_IEPC (0x1 << 14) /* Enable Interrupt on Port Change */ 41*4882a593Smuzhiyun #define MASK_SSFSEL (0x3 << 15) /* Status SubFrame Select */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun /* Audio Codec Control Reg Bit Masks */ 44*4882a593Smuzhiyun /* ----- ----- ------- --- --- ----- */ 45*4882a593Smuzhiyun #define MASK_NEWECMD (0x1 << 24) /* Lock: don't write to reg when 1 */ 46*4882a593Smuzhiyun #define MASK_EMODESEL (0x3 << 22) /* Send info out on which frame? */ 47*4882a593Smuzhiyun #define MASK_EXMODEADDR (0x3ff << 12) /* Extended Mode Address -- 10 bits */ 48*4882a593Smuzhiyun #define MASK_EXMODEDATA (0xfff) /* Extended Mode Data -- 12 bits */ 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* Audio Codec Control Address Values / Masks */ 51*4882a593Smuzhiyun /* ----- ----- ------- ------- ------ - ----- */ 52*4882a593Smuzhiyun #define MASK_ADDR0 (0x0 << 12) /* Expanded Data Mode Address 0 */ 53*4882a593Smuzhiyun #define MASK_ADDR_MUX MASK_ADDR0 /* Mux Control */ 54*4882a593Smuzhiyun #define MASK_ADDR_GAIN MASK_ADDR0 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define MASK_ADDR1 (0x1 << 12) /* Expanded Data Mode Address 1 */ 57*4882a593Smuzhiyun #define MASK_ADDR_MUTE MASK_ADDR1 58*4882a593Smuzhiyun #define MASK_ADDR_RATE MASK_ADDR1 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define MASK_ADDR2 (0x2 << 12) /* Expanded Data Mode Address 2 */ 61*4882a593Smuzhiyun #define MASK_ADDR_VOLA MASK_ADDR2 /* Volume Control A -- Headphones */ 62*4882a593Smuzhiyun #define MASK_ADDR_VOLHD MASK_ADDR2 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define MASK_ADDR4 (0x4 << 12) /* Expanded Data Mode Address 4 */ 65*4882a593Smuzhiyun #define MASK_ADDR_VOLC MASK_ADDR4 /* Volume Control C -- Speaker */ 66*4882a593Smuzhiyun #define MASK_ADDR_VOLSPK MASK_ADDR4 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* additional registers of screamer */ 69*4882a593Smuzhiyun #define MASK_ADDR5 (0x5 << 12) /* Expanded Data Mode Address 5 */ 70*4882a593Smuzhiyun #define MASK_ADDR6 (0x6 << 12) /* Expanded Data Mode Address 6 */ 71*4882a593Smuzhiyun #define MASK_ADDR7 (0x7 << 12) /* Expanded Data Mode Address 7 */ 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* Address 0 Bit Masks & Macros */ 74*4882a593Smuzhiyun /* ------- - --- ----- - ------ */ 75*4882a593Smuzhiyun #define MASK_GAINRIGHT (0xf) /* Gain Right Mask */ 76*4882a593Smuzhiyun #define MASK_GAINLEFT (0xf << 4) /* Gain Left Mask */ 77*4882a593Smuzhiyun #define MASK_GAINLINE (0x1 << 8) /* Disable Mic preamp */ 78*4882a593Smuzhiyun #define MASK_GAINMIC (0x0 << 8) /* Enable Mic preamp */ 79*4882a593Smuzhiyun #define MASK_MUX_CD (0x1 << 9) /* Select CD in MUX */ 80*4882a593Smuzhiyun #define MASK_MUX_MIC (0x1 << 10) /* Select Mic in MUX */ 81*4882a593Smuzhiyun #define MASK_MUX_AUDIN (0x1 << 11) /* Select Audio In in MUX */ 82*4882a593Smuzhiyun #define MASK_MUX_LINE MASK_MUX_AUDIN 83*4882a593Smuzhiyun #define SHIFT_GAINLINE 8 84*4882a593Smuzhiyun #define SHIFT_MUX_CD 9 85*4882a593Smuzhiyun #define SHIFT_MUX_MIC 10 86*4882a593Smuzhiyun #define SHIFT_MUX_LINE 11 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define GAINRIGHT(x) ((x) & MASK_GAINRIGHT) 89*4882a593Smuzhiyun #define GAINLEFT(x) (((x) << 4) & MASK_GAINLEFT) 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* Address 1 Bit Masks */ 92*4882a593Smuzhiyun /* ------- - --- ----- */ 93*4882a593Smuzhiyun #define MASK_ADDR1RES1 (0x3) /* Reserved */ 94*4882a593Smuzhiyun #define MASK_RECALIBRATE (0x1 << 2) /* Recalibrate */ 95*4882a593Smuzhiyun #define MASK_SAMPLERATE (0x7 << 3) /* Sample Rate: */ 96*4882a593Smuzhiyun #define MASK_LOOPTHRU (0x1 << 6) /* Loopthrough Enable */ 97*4882a593Smuzhiyun #define SHIFT_LOOPTHRU 6 98*4882a593Smuzhiyun #define MASK_CMUTE (0x1 << 7) /* Output C (Speaker) Mute when 1 */ 99*4882a593Smuzhiyun #define MASK_SPKMUTE MASK_CMUTE 100*4882a593Smuzhiyun #define SHIFT_SPKMUTE 7 101*4882a593Smuzhiyun #define MASK_ADDR1RES2 (0x1 << 8) /* Reserved */ 102*4882a593Smuzhiyun #define MASK_AMUTE (0x1 << 9) /* Output A (Headphone) Mute when 1 */ 103*4882a593Smuzhiyun #define MASK_HDMUTE MASK_AMUTE 104*4882a593Smuzhiyun #define SHIFT_HDMUTE 9 105*4882a593Smuzhiyun #define MASK_PAROUT (0x3 << 10) /* Parallel Out (???) */ 106*4882a593Smuzhiyun #define MASK_PAROUT0 (0x1 << 10) /* Parallel Out (???) */ 107*4882a593Smuzhiyun #define MASK_PAROUT1 (0x1 << 11) /* Parallel Out (enable speaker) */ 108*4882a593Smuzhiyun #define SHIFT_PAROUT 10 109*4882a593Smuzhiyun #define SHIFT_PAROUT0 10 110*4882a593Smuzhiyun #define SHIFT_PAROUT1 11 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define SAMPLERATE_48000 (0x0 << 3) /* 48 or 44.1 kHz */ 113*4882a593Smuzhiyun #define SAMPLERATE_32000 (0x1 << 3) /* 32 or 29.4 kHz */ 114*4882a593Smuzhiyun #define SAMPLERATE_24000 (0x2 << 3) /* 24 or 22.05 kHz */ 115*4882a593Smuzhiyun #define SAMPLERATE_19200 (0x3 << 3) /* 19.2 or 17.64 kHz */ 116*4882a593Smuzhiyun #define SAMPLERATE_16000 (0x4 << 3) /* 16 or 14.7 kHz */ 117*4882a593Smuzhiyun #define SAMPLERATE_12000 (0x5 << 3) /* 12 or 11.025 kHz */ 118*4882a593Smuzhiyun #define SAMPLERATE_9600 (0x6 << 3) /* 9.6 or 8.82 kHz */ 119*4882a593Smuzhiyun #define SAMPLERATE_8000 (0x7 << 3) /* 8 or 7.35 kHz */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* Address 2 & 4 Bit Masks & Macros */ 122*4882a593Smuzhiyun /* ------- - - - --- ----- - ------ */ 123*4882a593Smuzhiyun #define MASK_OUTVOLRIGHT (0xf) /* Output Right Volume */ 124*4882a593Smuzhiyun #define MASK_ADDR2RES1 (0x2 << 4) /* Reserved */ 125*4882a593Smuzhiyun #define MASK_ADDR4RES1 MASK_ADDR2RES1 126*4882a593Smuzhiyun #define MASK_OUTVOLLEFT (0xf << 6) /* Output Left Volume */ 127*4882a593Smuzhiyun #define MASK_ADDR2RES2 (0x2 << 10) /* Reserved */ 128*4882a593Smuzhiyun #define MASK_ADDR4RES2 MASK_ADDR2RES2 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun #define VOLRIGHT(x) (((~(x)) & MASK_OUTVOLRIGHT)) 131*4882a593Smuzhiyun #define VOLLEFT(x) (((~(x)) << 6) & MASK_OUTVOLLEFT) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* address 6 */ 134*4882a593Smuzhiyun #define MASK_MIC_BOOST (0x4) /* screamer mic boost */ 135*4882a593Smuzhiyun #define SHIFT_MIC_BOOST 2 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* Audio Codec Status Reg Bit Masks */ 138*4882a593Smuzhiyun /* ----- ----- ------ --- --- ----- */ 139*4882a593Smuzhiyun #define MASK_EXTEND (0x1 << 23) /* Extend */ 140*4882a593Smuzhiyun #define MASK_VALID (0x1 << 22) /* Valid Data? */ 141*4882a593Smuzhiyun #define MASK_OFLEFT (0x1 << 21) /* Overflow Left */ 142*4882a593Smuzhiyun #define MASK_OFRIGHT (0x1 << 20) /* Overflow Right */ 143*4882a593Smuzhiyun #define MASK_ERRCODE (0xf << 16) /* Error Code */ 144*4882a593Smuzhiyun #define MASK_REVISION (0xf << 12) /* Revision Number */ 145*4882a593Smuzhiyun #define MASK_MFGID (0xf << 8) /* Mfg. ID */ 146*4882a593Smuzhiyun #define MASK_CODSTATRES (0xf << 4) /* bits 4 - 7 reserved */ 147*4882a593Smuzhiyun #define MASK_INSENSE (0xf) /* port sense bits: */ 148*4882a593Smuzhiyun #define MASK_HDPCONN 8 /* headphone plugged in */ 149*4882a593Smuzhiyun #define MASK_LOCONN 4 /* line-out plugged in */ 150*4882a593Smuzhiyun #define MASK_LICONN 2 /* line-in plugged in */ 151*4882a593Smuzhiyun #define MASK_MICCONN 1 /* microphone plugged in */ 152*4882a593Smuzhiyun #define MASK_LICONN_IMAC 8 /* line-in plugged in */ 153*4882a593Smuzhiyun #define MASK_HDPRCONN_IMAC 4 /* headphone right plugged in */ 154*4882a593Smuzhiyun #define MASK_HDPLCONN_IMAC 2 /* headphone left plugged in */ 155*4882a593Smuzhiyun #define MASK_LOCONN_IMAC 1 /* line-out plugged in */ 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /* Clipping Count Reg Bit Masks */ 158*4882a593Smuzhiyun /* -------- ----- --- --- ----- */ 159*4882a593Smuzhiyun #define MASK_CLIPLEFT (0xff << 7) /* Clipping Count, Left Channel */ 160*4882a593Smuzhiyun #define MASK_CLIPRIGHT (0xff) /* Clipping Count, Right Channel */ 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun /* DBDMA ChannelStatus Bit Masks */ 163*4882a593Smuzhiyun /* ----- ------------- --- ----- */ 164*4882a593Smuzhiyun #define MASK_CSERR (0x1 << 7) /* Error */ 165*4882a593Smuzhiyun #define MASK_EOI (0x1 << 6) /* End of Input -- 166*4882a593Smuzhiyun only for Input Channel */ 167*4882a593Smuzhiyun #define MASK_CSUNUSED (0x1f << 1) /* bits 1-5 not used */ 168*4882a593Smuzhiyun #define MASK_WAIT (0x1) /* Wait */ 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* Various Rates */ 171*4882a593Smuzhiyun /* ------- ----- */ 172*4882a593Smuzhiyun #define RATE_48000 (0x0 << 8) /* 48 kHz */ 173*4882a593Smuzhiyun #define RATE_44100 (0x0 << 8) /* 44.1 kHz */ 174*4882a593Smuzhiyun #define RATE_32000 (0x1 << 8) /* 32 kHz */ 175*4882a593Smuzhiyun #define RATE_29400 (0x1 << 8) /* 29.4 kHz */ 176*4882a593Smuzhiyun #define RATE_24000 (0x2 << 8) /* 24 kHz */ 177*4882a593Smuzhiyun #define RATE_22050 (0x2 << 8) /* 22.05 kHz */ 178*4882a593Smuzhiyun #define RATE_19200 (0x3 << 8) /* 19.2 kHz */ 179*4882a593Smuzhiyun #define RATE_17640 (0x3 << 8) /* 17.64 kHz */ 180*4882a593Smuzhiyun #define RATE_16000 (0x4 << 8) /* 16 kHz */ 181*4882a593Smuzhiyun #define RATE_14700 (0x4 << 8) /* 14.7 kHz */ 182*4882a593Smuzhiyun #define RATE_12000 (0x5 << 8) /* 12 kHz */ 183*4882a593Smuzhiyun #define RATE_11025 (0x5 << 8) /* 11.025 kHz */ 184*4882a593Smuzhiyun #define RATE_9600 (0x6 << 8) /* 9.6 kHz */ 185*4882a593Smuzhiyun #define RATE_8820 (0x6 << 8) /* 8.82 kHz */ 186*4882a593Smuzhiyun #define RATE_8000 (0x7 << 8) /* 8 kHz */ 187*4882a593Smuzhiyun #define RATE_7350 (0x7 << 8) /* 7.35 kHz */ 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define RATE_LOW 1 /* HIGH = 48kHz, etc; LOW = 44.1kHz, etc. */ 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #endif /* __AWACS_H */ 193