1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun #ifndef __sis7019_h__ 3*4882a593Smuzhiyun #define __sis7019_h__ 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun /* 6*4882a593Smuzhiyun * Definitions for SiS7019 Audio Accelerator 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Copyright (C) 2004-2007, David Dillow 9*4882a593Smuzhiyun * Written by David Dillow <dave@thedillows.org> 10*4882a593Smuzhiyun * Inspired by the Trident 4D-WaveDX/NX driver. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * All rights reserved. 13*4882a593Smuzhiyun */ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* General Control Register */ 17*4882a593Smuzhiyun #define SIS_GCR 0x00 18*4882a593Smuzhiyun #define SIS_GCR_MACRO_POWER_DOWN 0x80000000 19*4882a593Smuzhiyun #define SIS_GCR_MODEM_ENABLE 0x00010000 20*4882a593Smuzhiyun #define SIS_GCR_SOFTWARE_RESET 0x00000001 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* General Interrupt Enable Register */ 23*4882a593Smuzhiyun #define SIS_GIER 0x04 24*4882a593Smuzhiyun #define SIS_GIER_MODEM_TIMER_IRQ_ENABLE 0x00100000 25*4882a593Smuzhiyun #define SIS_GIER_MODEM_RX_DMA_IRQ_ENABLE 0x00080000 26*4882a593Smuzhiyun #define SIS_GIER_MODEM_TX_DMA_IRQ_ENABLE 0x00040000 27*4882a593Smuzhiyun #define SIS_GIER_AC97_GPIO1_IRQ_ENABLE 0x00020000 28*4882a593Smuzhiyun #define SIS_GIER_AC97_GPIO0_IRQ_ENABLE 0x00010000 29*4882a593Smuzhiyun #define SIS_GIER_AC97_SAMPLE_TIMER_IRQ_ENABLE 0x00000010 30*4882a593Smuzhiyun #define SIS_GIER_AUDIO_GLOBAL_TIMER_IRQ_ENABLE 0x00000008 31*4882a593Smuzhiyun #define SIS_GIER_AUDIO_RECORD_DMA_IRQ_ENABLE 0x00000004 32*4882a593Smuzhiyun #define SIS_GIER_AUDIO_PLAY_DMA_IRQ_ENABLE 0x00000002 33*4882a593Smuzhiyun #define SIS_GIER_AUDIO_WAVE_ENGINE_IRQ_ENABLE 0x00000001 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* General Interrupt Status Register */ 36*4882a593Smuzhiyun #define SIS_GISR 0x08 37*4882a593Smuzhiyun #define SIS_GISR_MODEM_TIMER_IRQ_STATUS 0x00100000 38*4882a593Smuzhiyun #define SIS_GISR_MODEM_RX_DMA_IRQ_STATUS 0x00080000 39*4882a593Smuzhiyun #define SIS_GISR_MODEM_TX_DMA_IRQ_STATUS 0x00040000 40*4882a593Smuzhiyun #define SIS_GISR_AC97_GPIO1_IRQ_STATUS 0x00020000 41*4882a593Smuzhiyun #define SIS_GISR_AC97_GPIO0_IRQ_STATUS 0x00010000 42*4882a593Smuzhiyun #define SIS_GISR_AC97_SAMPLE_TIMER_IRQ_STATUS 0x00000010 43*4882a593Smuzhiyun #define SIS_GISR_AUDIO_GLOBAL_TIMER_IRQ_STATUS 0x00000008 44*4882a593Smuzhiyun #define SIS_GISR_AUDIO_RECORD_DMA_IRQ_STATUS 0x00000004 45*4882a593Smuzhiyun #define SIS_GISR_AUDIO_PLAY_DMA_IRQ_STATUS 0x00000002 46*4882a593Smuzhiyun #define SIS_GISR_AUDIO_WAVE_ENGINE_IRQ_STATUS 0x00000001 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /* DMA Control Register */ 49*4882a593Smuzhiyun #define SIS_DMA_CSR 0x10 50*4882a593Smuzhiyun #define SIS_DMA_CSR_PCI_SETTINGS 0x0000001d 51*4882a593Smuzhiyun #define SIS_DMA_CSR_CONCURRENT_ENABLE 0x00000200 52*4882a593Smuzhiyun #define SIS_DMA_CSR_PIPELINE_ENABLE 0x00000100 53*4882a593Smuzhiyun #define SIS_DMA_CSR_RX_DRAIN_ENABLE 0x00000010 54*4882a593Smuzhiyun #define SIS_DMA_CSR_RX_FILL_ENABLE 0x00000008 55*4882a593Smuzhiyun #define SIS_DMA_CSR_TX_DRAIN_ENABLE 0x00000004 56*4882a593Smuzhiyun #define SIS_DMA_CSR_TX_LOWPRI_FILL_ENABLE 0x00000002 57*4882a593Smuzhiyun #define SIS_DMA_CSR_TX_HIPRI_FILL_ENABLE 0x00000001 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* Playback Channel Start Registers */ 60*4882a593Smuzhiyun #define SIS_PLAY_START_A_REG 0x14 61*4882a593Smuzhiyun #define SIS_PLAY_START_B_REG 0x18 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun /* Playback Channel Stop Registers */ 64*4882a593Smuzhiyun #define SIS_PLAY_STOP_A_REG 0x1c 65*4882a593Smuzhiyun #define SIS_PLAY_STOP_B_REG 0x20 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* Recording Channel Start Register */ 68*4882a593Smuzhiyun #define SIS_RECORD_START_REG 0x24 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* Recording Channel Stop Register */ 71*4882a593Smuzhiyun #define SIS_RECORD_STOP_REG 0x28 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* Playback Interrupt Status Registers */ 74*4882a593Smuzhiyun #define SIS_PISR_A 0x2c 75*4882a593Smuzhiyun #define SIS_PISR_B 0x30 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* Recording Interrupt Status Register */ 78*4882a593Smuzhiyun #define SIS_RISR 0x34 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* AC97 AC-link Playback Source Register */ 81*4882a593Smuzhiyun #define SIS_AC97_PSR 0x40 82*4882a593Smuzhiyun #define SIS_AC97_PSR_MODEM_HEADSET_SRC_MIXER 0x0f000000 83*4882a593Smuzhiyun #define SIS_AC97_PSR_MODEM_LINE2_SRC_MIXER 0x00f00000 84*4882a593Smuzhiyun #define SIS_AC97_PSR_MODEM_LINE1_SRC_MIXER 0x000f0000 85*4882a593Smuzhiyun #define SIS_AC97_PSR_PCM_LFR_SRC_MIXER 0x0000f000 86*4882a593Smuzhiyun #define SIS_AC97_PSR_PCM_SURROUND_SRC_MIXER 0x00000f00 87*4882a593Smuzhiyun #define SIS_AC97_PSR_PCM_CENTER_SRC_MIXER 0x000000f0 88*4882a593Smuzhiyun #define SIS_AC97_PSR_PCM_LR_SRC_MIXER 0x0000000f 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun /* AC97 AC-link Command Register */ 91*4882a593Smuzhiyun #define SIS_AC97_CMD 0x50 92*4882a593Smuzhiyun #define SIS_AC97_CMD_DATA_MASK 0xffff0000 93*4882a593Smuzhiyun #define SIS_AC97_CMD_REG_MASK 0x0000ff00 94*4882a593Smuzhiyun #define SIS_AC97_CMD_CODEC3_READ 0x0000000d 95*4882a593Smuzhiyun #define SIS_AC97_CMD_CODEC3_WRITE 0x0000000c 96*4882a593Smuzhiyun #define SIS_AC97_CMD_CODEC2_READ 0x0000000b 97*4882a593Smuzhiyun #define SIS_AC97_CMD_CODEC2_WRITE 0x0000000a 98*4882a593Smuzhiyun #define SIS_AC97_CMD_CODEC_READ 0x00000009 99*4882a593Smuzhiyun #define SIS_AC97_CMD_CODEC_WRITE 0x00000008 100*4882a593Smuzhiyun #define SIS_AC97_CMD_CODEC_WARM_RESET 0x00000005 101*4882a593Smuzhiyun #define SIS_AC97_CMD_CODEC_COLD_RESET 0x00000004 102*4882a593Smuzhiyun #define SIS_AC97_CMD_DONE 0x00000000 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* AC97 AC-link Semaphore Register */ 105*4882a593Smuzhiyun #define SIS_AC97_SEMA 0x54 106*4882a593Smuzhiyun #define SIS_AC97_SEMA_BUSY 0x00000001 107*4882a593Smuzhiyun #define SIS_AC97_SEMA_RELEASE 0x00000000 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* AC97 AC-link Status Register */ 110*4882a593Smuzhiyun #define SIS_AC97_STATUS 0x58 111*4882a593Smuzhiyun #define SIS_AC97_STATUS_AUDIO_D2_INACT_SECS 0x03f00000 112*4882a593Smuzhiyun #define SIS_AC97_STATUS_MODEM_ALIVE 0x00002000 113*4882a593Smuzhiyun #define SIS_AC97_STATUS_AUDIO_ALIVE 0x00001000 114*4882a593Smuzhiyun #define SIS_AC97_STATUS_CODEC3_READY 0x00000400 115*4882a593Smuzhiyun #define SIS_AC97_STATUS_CODEC2_READY 0x00000200 116*4882a593Smuzhiyun #define SIS_AC97_STATUS_CODEC_READY 0x00000100 117*4882a593Smuzhiyun #define SIS_AC97_STATUS_WARM_RESET 0x00000080 118*4882a593Smuzhiyun #define SIS_AC97_STATUS_COLD_RESET 0x00000040 119*4882a593Smuzhiyun #define SIS_AC97_STATUS_POWERED_DOWN 0x00000020 120*4882a593Smuzhiyun #define SIS_AC97_STATUS_NORMAL 0x00000010 121*4882a593Smuzhiyun #define SIS_AC97_STATUS_READ_EXPIRED 0x00000004 122*4882a593Smuzhiyun #define SIS_AC97_STATUS_SEMAPHORE 0x00000002 123*4882a593Smuzhiyun #define SIS_AC97_STATUS_BUSY 0x00000001 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* AC97 AC-link Audio Configuration Register */ 126*4882a593Smuzhiyun #define SIS_AC97_CONF 0x5c 127*4882a593Smuzhiyun #define SIS_AC97_CONF_AUDIO_ALIVE 0x80000000 128*4882a593Smuzhiyun #define SIS_AC97_CONF_WARM_RESET_ENABLE 0x40000000 129*4882a593Smuzhiyun #define SIS_AC97_CONF_PR6_ENABLE 0x20000000 130*4882a593Smuzhiyun #define SIS_AC97_CONF_PR5_ENABLE 0x10000000 131*4882a593Smuzhiyun #define SIS_AC97_CONF_PR4_ENABLE 0x08000000 132*4882a593Smuzhiyun #define SIS_AC97_CONF_PR3_ENABLE 0x04000000 133*4882a593Smuzhiyun #define SIS_AC97_CONF_PR2_PR7_ENABLE 0x02000000 134*4882a593Smuzhiyun #define SIS_AC97_CONF_PR0_PR1_ENABLE 0x01000000 135*4882a593Smuzhiyun #define SIS_AC97_CONF_AUTO_PM_ENABLE 0x00800000 136*4882a593Smuzhiyun #define SIS_AC97_CONF_PCM_LFE_ENABLE 0x00080000 137*4882a593Smuzhiyun #define SIS_AC97_CONF_PCM_SURROUND_ENABLE 0x00040000 138*4882a593Smuzhiyun #define SIS_AC97_CONF_PCM_CENTER_ENABLE 0x00020000 139*4882a593Smuzhiyun #define SIS_AC97_CONF_PCM_LR_ENABLE 0x00010000 140*4882a593Smuzhiyun #define SIS_AC97_CONF_PCM_CAP_MIC_ENABLE 0x00002000 141*4882a593Smuzhiyun #define SIS_AC97_CONF_PCM_CAP_LR_ENABLE 0x00001000 142*4882a593Smuzhiyun #define SIS_AC97_CONF_PCM_CAP_MIC_FROM_CODEC3 0x00000200 143*4882a593Smuzhiyun #define SIS_AC97_CONF_PCM_CAP_LR_FROM_CODEC3 0x00000100 144*4882a593Smuzhiyun #define SIS_AC97_CONF_CODEC3_PM_VRM 0x00000080 145*4882a593Smuzhiyun #define SIS_AC97_CONF_CODEC_PM_VRM 0x00000040 146*4882a593Smuzhiyun #define SIS_AC97_CONF_CODEC3_VRA_ENABLE 0x00000020 147*4882a593Smuzhiyun #define SIS_AC97_CONF_CODEC_VRA_ENABLE 0x00000010 148*4882a593Smuzhiyun #define SIS_AC97_CONF_CODEC3_PM_EAC 0x00000008 149*4882a593Smuzhiyun #define SIS_AC97_CONF_CODEC_PM_EAC 0x00000004 150*4882a593Smuzhiyun #define SIS_AC97_CONF_CODEC3_EXISTS 0x00000002 151*4882a593Smuzhiyun #define SIS_AC97_CONF_CODEC_EXISTS 0x00000001 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* Playback Channel Sync Group registers */ 154*4882a593Smuzhiyun #define SIS_PLAY_SYNC_GROUP_A 0x80 155*4882a593Smuzhiyun #define SIS_PLAY_SYNC_GROUP_B 0x84 156*4882a593Smuzhiyun #define SIS_PLAY_SYNC_GROUP_C 0x88 157*4882a593Smuzhiyun #define SIS_PLAY_SYNC_GROUP_D 0x8c 158*4882a593Smuzhiyun #define SIS_MIXER_SYNC_GROUP 0x90 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* Wave Engine Config and Control Register */ 161*4882a593Smuzhiyun #define SIS_WECCR 0xa0 162*4882a593Smuzhiyun #define SIS_WECCR_TESTMODE_MASK 0x00300000 163*4882a593Smuzhiyun #define SIS_WECCR_TESTMODE_NORMAL 0x00000000 164*4882a593Smuzhiyun #define SIS_WECCR_TESTMODE_BYPASS_NSO_ALPHA 0x00100000 165*4882a593Smuzhiyun #define SIS_WECCR_TESTMODE_BYPASS_FC 0x00200000 166*4882a593Smuzhiyun #define SIS_WECCR_TESTMODE_BYPASS_WOL 0x00300000 167*4882a593Smuzhiyun #define SIS_WECCR_RESONANCE_DELAY_MASK 0x00060000 168*4882a593Smuzhiyun #define SIS_WECCR_RESONANCE_DELAY_NONE 0x00000000 169*4882a593Smuzhiyun #define SIS_WECCR_RESONANCE_DELAY_FC_1F00 0x00020000 170*4882a593Smuzhiyun #define SIS_WECCR_RESONANCE_DELAY_FC_1E00 0x00040000 171*4882a593Smuzhiyun #define SIS_WECCR_RESONANCE_DELAY_FC_1C00 0x00060000 172*4882a593Smuzhiyun #define SIS_WECCR_IGNORE_CHANNEL_PARMS 0x00010000 173*4882a593Smuzhiyun #define SIS_WECCR_COMMAND_CHANNEL_ID_MASK 0x0003ff00 174*4882a593Smuzhiyun #define SIS_WECCR_COMMAND_MASK 0x00000007 175*4882a593Smuzhiyun #define SIS_WECCR_COMMAND_NONE 0x00000000 176*4882a593Smuzhiyun #define SIS_WECCR_COMMAND_DONE 0x00000000 177*4882a593Smuzhiyun #define SIS_WECCR_COMMAND_PAUSE 0x00000001 178*4882a593Smuzhiyun #define SIS_WECCR_COMMAND_TOGGLE_VEG 0x00000002 179*4882a593Smuzhiyun #define SIS_WECCR_COMMAND_TOGGLE_MEG 0x00000003 180*4882a593Smuzhiyun #define SIS_WECCR_COMMAND_TOGGLE_VEG_MEG 0x00000004 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* Wave Engine Volume Control Register */ 183*4882a593Smuzhiyun #define SIS_WEVCR 0xa4 184*4882a593Smuzhiyun #define SIS_WEVCR_LEFT_MUSIC_ATTENUATION_MASK 0xff000000 185*4882a593Smuzhiyun #define SIS_WEVCR_RIGHT_MUSIC_ATTENUATION_MASK 0x00ff0000 186*4882a593Smuzhiyun #define SIS_WEVCR_LEFT_WAVE_ATTENUATION_MASK 0x0000ff00 187*4882a593Smuzhiyun #define SIS_WEVCR_RIGHT_WAVE_ATTENUATION_MASK 0x000000ff 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* Wave Engine Interrupt Status Registers */ 190*4882a593Smuzhiyun #define SIS_WEISR_A 0xa8 191*4882a593Smuzhiyun #define SIS_WEISR_B 0xac 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* Playback DMA parameters (parameter RAM) */ 195*4882a593Smuzhiyun #define SIS_PLAY_DMA_OFFSET 0x0000 196*4882a593Smuzhiyun #define SIS_PLAY_DMA_SIZE 0x10 197*4882a593Smuzhiyun #define SIS_PLAY_DMA_ADDR(addr, num) \ 198*4882a593Smuzhiyun ((num * SIS_PLAY_DMA_SIZE) + (addr) + SIS_PLAY_DMA_OFFSET) 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun #define SIS_PLAY_DMA_FORMAT_CSO 0x00 201*4882a593Smuzhiyun #define SIS_PLAY_DMA_FORMAT_UNSIGNED 0x00080000 202*4882a593Smuzhiyun #define SIS_PLAY_DMA_FORMAT_8BIT 0x00040000 203*4882a593Smuzhiyun #define SIS_PLAY_DMA_FORMAT_MONO 0x00020000 204*4882a593Smuzhiyun #define SIS_PLAY_DMA_CSO_MASK 0x0000ffff 205*4882a593Smuzhiyun #define SIS_PLAY_DMA_BASE 0x04 206*4882a593Smuzhiyun #define SIS_PLAY_DMA_CONTROL 0x08 207*4882a593Smuzhiyun #define SIS_PLAY_DMA_STOP_AT_SSO 0x04000000 208*4882a593Smuzhiyun #define SIS_PLAY_DMA_RELEASE 0x02000000 209*4882a593Smuzhiyun #define SIS_PLAY_DMA_LOOP 0x01000000 210*4882a593Smuzhiyun #define SIS_PLAY_DMA_INTR_AT_SSO 0x00080000 211*4882a593Smuzhiyun #define SIS_PLAY_DMA_INTR_AT_ESO 0x00040000 212*4882a593Smuzhiyun #define SIS_PLAY_DMA_INTR_AT_LEO 0x00020000 213*4882a593Smuzhiyun #define SIS_PLAY_DMA_INTR_AT_MLP 0x00010000 214*4882a593Smuzhiyun #define SIS_PLAY_DMA_LEO_MASK 0x0000ffff 215*4882a593Smuzhiyun #define SIS_PLAY_DMA_SSO_ESO 0x0c 216*4882a593Smuzhiyun #define SIS_PLAY_DMA_SSO_MASK 0xffff0000 217*4882a593Smuzhiyun #define SIS_PLAY_DMA_ESO_MASK 0x0000ffff 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun /* Capture DMA parameters (parameter RAM) */ 220*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_OFFSET 0x0800 221*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_SIZE 0x10 222*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_ADDR(addr, num) \ 223*4882a593Smuzhiyun ((num * SIS_CAPTURE_DMA_SIZE) + (addr) + SIS_CAPTURE_DMA_OFFSET) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_0 0 226*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_1 1 227*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_2 2 228*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_3 3 229*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_4 4 230*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_5 5 231*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_6 6 232*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_7 7 233*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_8 8 234*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_9 9 235*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_10 10 236*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_11 11 237*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_12 12 238*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_13 13 239*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_14 14 240*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_MIXER_ROUTE_BACK_15 15 241*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_AC97_PCM_IN 16 242*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_AC97_MIC_IN 17 243*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_AC97_LINE1_IN 18 244*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_AC97_LINE2_IN 19 245*4882a593Smuzhiyun #define SIS_CAPTURE_CHAN_AC97_HANDSE_IN 20 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_FORMAT_CSO 0x00 248*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_MONO_MODE_MASK 0xc0000000 249*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_MONO_MODE_AVG 0x00000000 250*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_MONO_MODE_LEFT 0x40000000 251*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_MONO_MODE_RIGHT 0x80000000 252*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_FORMAT_UNSIGNED 0x00080000 253*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_FORMAT_8BIT 0x00040000 254*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_FORMAT_MONO 0x00020000 255*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_CSO_MASK 0x0000ffff 256*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_BASE 0x04 257*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_CONTROL 0x08 258*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_STOP_AT_SSO 0x04000000 259*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_RELEASE 0x02000000 260*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_LOOP 0x01000000 261*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_INTR_AT_LEO 0x00020000 262*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_INTR_AT_MLP 0x00010000 263*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_LEO_MASK 0x0000ffff 264*4882a593Smuzhiyun #define SIS_CAPTURE_DMA_RESERVED 0x0c 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun /* Mixer routing list start pointer (parameter RAM) */ 268*4882a593Smuzhiyun #define SIS_MIXER_START_OFFSET 0x1000 269*4882a593Smuzhiyun #define SIS_MIXER_START_SIZE 0x04 270*4882a593Smuzhiyun #define SIS_MIXER_START_ADDR(addr, num) \ 271*4882a593Smuzhiyun ((num * SIS_MIXER_START_SIZE) + (addr) + SIS_MIXER_START_OFFSET) 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun #define SIS_MIXER_START_MASK 0x0000007f 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun /* Mixer routing table (parameter RAM) */ 276*4882a593Smuzhiyun #define SIS_MIXER_OFFSET 0x1400 277*4882a593Smuzhiyun #define SIS_MIXER_SIZE 0x04 278*4882a593Smuzhiyun #define SIS_MIXER_ADDR(addr, num) \ 279*4882a593Smuzhiyun ((num * SIS_MIXER_SIZE) + (addr) + SIS_MIXER_OFFSET) 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun #define SIS_MIXER_RIGHT_ATTENUTATION_MASK 0xff000000 282*4882a593Smuzhiyun #define SIS_MIXER_RIGHT_NO_ATTEN 0xff000000 283*4882a593Smuzhiyun #define SIS_MIXER_LEFT_ATTENUTATION_MASK 0x00ff0000 284*4882a593Smuzhiyun #define SIS_MIXER_LEFT_NO_ATTEN 0x00ff0000 285*4882a593Smuzhiyun #define SIS_MIXER_NEXT_ENTRY_MASK 0x00007f00 286*4882a593Smuzhiyun #define SIS_MIXER_NEXT_ENTRY_NONE 0x00000000 287*4882a593Smuzhiyun #define SIS_MIXER_DEST_MASK 0x0000007f 288*4882a593Smuzhiyun #define SIS_MIXER_DEST_0 0x00000020 289*4882a593Smuzhiyun #define SIS_MIXER_DEST_1 0x00000021 290*4882a593Smuzhiyun #define SIS_MIXER_DEST_2 0x00000022 291*4882a593Smuzhiyun #define SIS_MIXER_DEST_3 0x00000023 292*4882a593Smuzhiyun #define SIS_MIXER_DEST_4 0x00000024 293*4882a593Smuzhiyun #define SIS_MIXER_DEST_5 0x00000025 294*4882a593Smuzhiyun #define SIS_MIXER_DEST_6 0x00000026 295*4882a593Smuzhiyun #define SIS_MIXER_DEST_7 0x00000027 296*4882a593Smuzhiyun #define SIS_MIXER_DEST_8 0x00000028 297*4882a593Smuzhiyun #define SIS_MIXER_DEST_9 0x00000029 298*4882a593Smuzhiyun #define SIS_MIXER_DEST_10 0x0000002a 299*4882a593Smuzhiyun #define SIS_MIXER_DEST_11 0x0000002b 300*4882a593Smuzhiyun #define SIS_MIXER_DEST_12 0x0000002c 301*4882a593Smuzhiyun #define SIS_MIXER_DEST_13 0x0000002d 302*4882a593Smuzhiyun #define SIS_MIXER_DEST_14 0x0000002e 303*4882a593Smuzhiyun #define SIS_MIXER_DEST_15 0x0000002f 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun /* Wave Engine Control Parameters (parameter RAM) */ 306*4882a593Smuzhiyun #define SIS_WAVE_OFFSET 0x2000 307*4882a593Smuzhiyun #define SIS_WAVE_SIZE 0x40 308*4882a593Smuzhiyun #define SIS_WAVE_ADDR(addr, num) \ 309*4882a593Smuzhiyun ((num * SIS_WAVE_SIZE) + (addr) + SIS_WAVE_OFFSET) 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun #define SIS_WAVE_GENERAL 0x00 312*4882a593Smuzhiyun #define SIS_WAVE_GENERAL_WAVE_VOLUME 0x80000000 313*4882a593Smuzhiyun #define SIS_WAVE_GENERAL_MUSIC_VOLUME 0x00000000 314*4882a593Smuzhiyun #define SIS_WAVE_GENERAL_VOLUME_MASK 0x7f000000 315*4882a593Smuzhiyun #define SIS_WAVE_GENERAL_ARTICULATION 0x04 316*4882a593Smuzhiyun #define SIS_WAVE_GENERAL_ARTICULATION_DELTA_MASK 0x3fff0000 317*4882a593Smuzhiyun #define SIS_WAVE_ARTICULATION 0x08 318*4882a593Smuzhiyun #define SIS_WAVE_TIMER 0x0c 319*4882a593Smuzhiyun #define SIS_WAVE_GENERATOR 0x10 320*4882a593Smuzhiyun #define SIS_WAVE_CHANNEL_CONTROL 0x14 321*4882a593Smuzhiyun #define SIS_WAVE_CHANNEL_CONTROL_FIRST_SAMPLE 0x80000000 322*4882a593Smuzhiyun #define SIS_WAVE_CHANNEL_CONTROL_AMP_ENABLE 0x40000000 323*4882a593Smuzhiyun #define SIS_WAVE_CHANNEL_CONTROL_FILTER_ENABLE 0x20000000 324*4882a593Smuzhiyun #define SIS_WAVE_CHANNEL_CONTROL_INTERPOLATE_ENABLE 0x10000000 325*4882a593Smuzhiyun #define SIS_WAVE_LFO_EG_CONTROL 0x18 326*4882a593Smuzhiyun #define SIS_WAVE_LFO_EG_CONTROL_2 0x1c 327*4882a593Smuzhiyun #define SIS_WAVE_LFO_EG_CONTROL_3 0x20 328*4882a593Smuzhiyun #define SIS_WAVE_LFO_EG_CONTROL_4 0x24 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #endif /* __sis7019_h__ */ 331