1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ALSA driver for RME Digi32, Digi32/8 and Digi32 PRO audio interfaces
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2002-2004 Martin Langer <martin-langer@gmx.de>,
6*4882a593Smuzhiyun * Pilo Chambert <pilo.c@wanadoo.fr>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Thanks to : Anders Torger <torger@ludd.luth.se>,
9*4882a593Smuzhiyun * Henk Hesselink <henk@anda.nl>
10*4882a593Smuzhiyun * for writing the digi96-driver
11*4882a593Smuzhiyun * and RME for all informations.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * ****************************************************************************
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Note #1 "Sek'd models" ................................... martin 2002-12-07
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * Identical soundcards by Sek'd were labeled:
18*4882a593Smuzhiyun * RME Digi 32 = Sek'd Prodif 32
19*4882a593Smuzhiyun * RME Digi 32 Pro = Sek'd Prodif 96
20*4882a593Smuzhiyun * RME Digi 32/8 = Sek'd Prodif Gold
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * ****************************************************************************
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Note #2 "full duplex mode" ............................... martin 2002-12-07
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * Full duplex doesn't work. All cards (32, 32/8, 32Pro) are working identical
27*4882a593Smuzhiyun * in this mode. Rec data and play data are using the same buffer therefore. At
28*4882a593Smuzhiyun * first you have got the playing bits in the buffer and then (after playing
29*4882a593Smuzhiyun * them) they were overwitten by the captured sound of the CS8412/14. Both
30*4882a593Smuzhiyun * modes (play/record) are running harmonically hand in hand in the same buffer
31*4882a593Smuzhiyun * and you have only one start bit plus one interrupt bit to control this
32*4882a593Smuzhiyun * paired action.
33*4882a593Smuzhiyun * This is opposite to the latter rme96 where playing and capturing is totally
34*4882a593Smuzhiyun * separated and so their full duplex mode is supported by alsa (using two
35*4882a593Smuzhiyun * start bits and two interrupts for two different buffers).
36*4882a593Smuzhiyun * But due to the wrong sequence of playing and capturing ALSA shows no solved
37*4882a593Smuzhiyun * full duplex support for the rme32 at the moment. That's bad, but I'm not
38*4882a593Smuzhiyun * able to solve it. Are you motivated enough to solve this problem now? Your
39*4882a593Smuzhiyun * patch would be welcome!
40*4882a593Smuzhiyun *
41*4882a593Smuzhiyun * ****************************************************************************
42*4882a593Smuzhiyun *
43*4882a593Smuzhiyun * "The story after the long seeking" -- tiwai
44*4882a593Smuzhiyun *
45*4882a593Smuzhiyun * Ok, the situation regarding the full duplex is now improved a bit.
46*4882a593Smuzhiyun * In the fullduplex mode (given by the module parameter), the hardware buffer
47*4882a593Smuzhiyun * is split to halves for read and write directions at the DMA pointer.
48*4882a593Smuzhiyun * That is, the half above the current DMA pointer is used for write, and
49*4882a593Smuzhiyun * the half below is used for read. To mangle this strange behavior, an
50*4882a593Smuzhiyun * software intermediate buffer is introduced. This is, of course, not good
51*4882a593Smuzhiyun * from the viewpoint of the data transfer efficiency. However, this allows
52*4882a593Smuzhiyun * you to use arbitrary buffer sizes, instead of the fixed I/O buffer size.
53*4882a593Smuzhiyun *
54*4882a593Smuzhiyun * ****************************************************************************
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #include <linux/delay.h>
59*4882a593Smuzhiyun #include <linux/gfp.h>
60*4882a593Smuzhiyun #include <linux/init.h>
61*4882a593Smuzhiyun #include <linux/interrupt.h>
62*4882a593Smuzhiyun #include <linux/pci.h>
63*4882a593Smuzhiyun #include <linux/module.h>
64*4882a593Smuzhiyun #include <linux/io.h>
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #include <sound/core.h>
67*4882a593Smuzhiyun #include <sound/info.h>
68*4882a593Smuzhiyun #include <sound/control.h>
69*4882a593Smuzhiyun #include <sound/pcm.h>
70*4882a593Smuzhiyun #include <sound/pcm_params.h>
71*4882a593Smuzhiyun #include <sound/pcm-indirect.h>
72*4882a593Smuzhiyun #include <sound/asoundef.h>
73*4882a593Smuzhiyun #include <sound/initval.h>
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
76*4882a593Smuzhiyun static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
77*4882a593Smuzhiyun static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
78*4882a593Smuzhiyun static bool fullduplex[SNDRV_CARDS]; // = {[0 ... (SNDRV_CARDS - 1)] = 1};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun module_param_array(index, int, NULL, 0444);
81*4882a593Smuzhiyun MODULE_PARM_DESC(index, "Index value for RME Digi32 soundcard.");
82*4882a593Smuzhiyun module_param_array(id, charp, NULL, 0444);
83*4882a593Smuzhiyun MODULE_PARM_DESC(id, "ID string for RME Digi32 soundcard.");
84*4882a593Smuzhiyun module_param_array(enable, bool, NULL, 0444);
85*4882a593Smuzhiyun MODULE_PARM_DESC(enable, "Enable RME Digi32 soundcard.");
86*4882a593Smuzhiyun module_param_array(fullduplex, bool, NULL, 0444);
87*4882a593Smuzhiyun MODULE_PARM_DESC(fullduplex, "Support full-duplex mode.");
88*4882a593Smuzhiyun MODULE_AUTHOR("Martin Langer <martin-langer@gmx.de>, Pilo Chambert <pilo.c@wanadoo.fr>");
89*4882a593Smuzhiyun MODULE_DESCRIPTION("RME Digi32, Digi32/8, Digi32 PRO");
90*4882a593Smuzhiyun MODULE_LICENSE("GPL");
91*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("{{RME,Digi32}," "{RME,Digi32/8}," "{RME,Digi32 PRO}}");
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Defines for RME Digi32 series */
94*4882a593Smuzhiyun #define RME32_SPDIF_NCHANNELS 2
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Playback and capture buffer size */
97*4882a593Smuzhiyun #define RME32_BUFFER_SIZE 0x20000
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* IO area size */
100*4882a593Smuzhiyun #define RME32_IO_SIZE 0x30000
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* IO area offsets */
103*4882a593Smuzhiyun #define RME32_IO_DATA_BUFFER 0x0
104*4882a593Smuzhiyun #define RME32_IO_CONTROL_REGISTER 0x20000
105*4882a593Smuzhiyun #define RME32_IO_GET_POS 0x20000
106*4882a593Smuzhiyun #define RME32_IO_CONFIRM_ACTION_IRQ 0x20004
107*4882a593Smuzhiyun #define RME32_IO_RESET_POS 0x20100
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Write control register bits */
110*4882a593Smuzhiyun #define RME32_WCR_START (1 << 0) /* startbit */
111*4882a593Smuzhiyun #define RME32_WCR_MONO (1 << 1) /* 0=stereo, 1=mono
112*4882a593Smuzhiyun Setting the whole card to mono
113*4882a593Smuzhiyun doesn't seem to be very useful.
114*4882a593Smuzhiyun A software-solution can handle
115*4882a593Smuzhiyun full-duplex with one direction in
116*4882a593Smuzhiyun stereo and the other way in mono.
117*4882a593Smuzhiyun So, the hardware should work all
118*4882a593Smuzhiyun the time in stereo! */
119*4882a593Smuzhiyun #define RME32_WCR_MODE24 (1 << 2) /* 0=16bit, 1=32bit */
120*4882a593Smuzhiyun #define RME32_WCR_SEL (1 << 3) /* 0=input on output, 1=normal playback/capture */
121*4882a593Smuzhiyun #define RME32_WCR_FREQ_0 (1 << 4) /* frequency (play) */
122*4882a593Smuzhiyun #define RME32_WCR_FREQ_1 (1 << 5)
123*4882a593Smuzhiyun #define RME32_WCR_INP_0 (1 << 6) /* input switch */
124*4882a593Smuzhiyun #define RME32_WCR_INP_1 (1 << 7)
125*4882a593Smuzhiyun #define RME32_WCR_RESET (1 << 8) /* Reset address */
126*4882a593Smuzhiyun #define RME32_WCR_MUTE (1 << 9) /* digital mute for output */
127*4882a593Smuzhiyun #define RME32_WCR_PRO (1 << 10) /* 1=professional, 0=consumer */
128*4882a593Smuzhiyun #define RME32_WCR_DS_BM (1 << 11) /* 1=DoubleSpeed (only PRO-Version); 1=BlockMode (only Adat-Version) */
129*4882a593Smuzhiyun #define RME32_WCR_ADAT (1 << 12) /* Adat Mode (only Adat-Version) */
130*4882a593Smuzhiyun #define RME32_WCR_AUTOSYNC (1 << 13) /* AutoSync */
131*4882a593Smuzhiyun #define RME32_WCR_PD (1 << 14) /* DAC Reset (only PRO-Version) */
132*4882a593Smuzhiyun #define RME32_WCR_EMP (1 << 15) /* 1=Emphasis on (only PRO-Version) */
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define RME32_WCR_BITPOS_FREQ_0 4
135*4882a593Smuzhiyun #define RME32_WCR_BITPOS_FREQ_1 5
136*4882a593Smuzhiyun #define RME32_WCR_BITPOS_INP_0 6
137*4882a593Smuzhiyun #define RME32_WCR_BITPOS_INP_1 7
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Read control register bits */
140*4882a593Smuzhiyun #define RME32_RCR_AUDIO_ADDR_MASK 0x1ffff
141*4882a593Smuzhiyun #define RME32_RCR_LOCK (1 << 23) /* 1=locked, 0=not locked */
142*4882a593Smuzhiyun #define RME32_RCR_ERF (1 << 26) /* 1=Error, 0=no Error */
143*4882a593Smuzhiyun #define RME32_RCR_FREQ_0 (1 << 27) /* CS841x frequency (record) */
144*4882a593Smuzhiyun #define RME32_RCR_FREQ_1 (1 << 28)
145*4882a593Smuzhiyun #define RME32_RCR_FREQ_2 (1 << 29)
146*4882a593Smuzhiyun #define RME32_RCR_KMODE (1 << 30) /* card mode: 1=PLL, 0=quartz */
147*4882a593Smuzhiyun #define RME32_RCR_IRQ (1 << 31) /* interrupt */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define RME32_RCR_BITPOS_F0 27
150*4882a593Smuzhiyun #define RME32_RCR_BITPOS_F1 28
151*4882a593Smuzhiyun #define RME32_RCR_BITPOS_F2 29
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Input types */
154*4882a593Smuzhiyun #define RME32_INPUT_OPTICAL 0
155*4882a593Smuzhiyun #define RME32_INPUT_COAXIAL 1
156*4882a593Smuzhiyun #define RME32_INPUT_INTERNAL 2
157*4882a593Smuzhiyun #define RME32_INPUT_XLR 3
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* Clock modes */
160*4882a593Smuzhiyun #define RME32_CLOCKMODE_SLAVE 0
161*4882a593Smuzhiyun #define RME32_CLOCKMODE_MASTER_32 1
162*4882a593Smuzhiyun #define RME32_CLOCKMODE_MASTER_44 2
163*4882a593Smuzhiyun #define RME32_CLOCKMODE_MASTER_48 3
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* Block sizes in bytes */
166*4882a593Smuzhiyun #define RME32_BLOCK_SIZE 8192
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Software intermediate buffer (max) size */
169*4882a593Smuzhiyun #define RME32_MID_BUFFER_SIZE (1024*1024)
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Hardware revisions */
172*4882a593Smuzhiyun #define RME32_32_REVISION 192
173*4882a593Smuzhiyun #define RME32_328_REVISION_OLD 100
174*4882a593Smuzhiyun #define RME32_328_REVISION_NEW 101
175*4882a593Smuzhiyun #define RME32_PRO_REVISION_WITH_8412 192
176*4882a593Smuzhiyun #define RME32_PRO_REVISION_WITH_8414 150
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun struct rme32 {
180*4882a593Smuzhiyun spinlock_t lock;
181*4882a593Smuzhiyun int irq;
182*4882a593Smuzhiyun unsigned long port;
183*4882a593Smuzhiyun void __iomem *iobase;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun u32 wcreg; /* cached write control register value */
186*4882a593Smuzhiyun u32 wcreg_spdif; /* S/PDIF setup */
187*4882a593Smuzhiyun u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
188*4882a593Smuzhiyun u32 rcreg; /* cached read control register value */
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun u8 rev; /* card revision number */
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun struct snd_pcm_substream *playback_substream;
193*4882a593Smuzhiyun struct snd_pcm_substream *capture_substream;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun int playback_frlog; /* log2 of framesize */
196*4882a593Smuzhiyun int capture_frlog;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun size_t playback_periodsize; /* in bytes, zero if not used */
199*4882a593Smuzhiyun size_t capture_periodsize; /* in bytes, zero if not used */
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun unsigned int fullduplex_mode;
202*4882a593Smuzhiyun int running;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun struct snd_pcm_indirect playback_pcm;
205*4882a593Smuzhiyun struct snd_pcm_indirect capture_pcm;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun struct snd_card *card;
208*4882a593Smuzhiyun struct snd_pcm *spdif_pcm;
209*4882a593Smuzhiyun struct snd_pcm *adat_pcm;
210*4882a593Smuzhiyun struct pci_dev *pci;
211*4882a593Smuzhiyun struct snd_kcontrol *spdif_ctl;
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static const struct pci_device_id snd_rme32_ids[] = {
215*4882a593Smuzhiyun {PCI_VDEVICE(XILINX_RME, PCI_DEVICE_ID_RME_DIGI32), 0,},
216*4882a593Smuzhiyun {PCI_VDEVICE(XILINX_RME, PCI_DEVICE_ID_RME_DIGI32_8), 0,},
217*4882a593Smuzhiyun {PCI_VDEVICE(XILINX_RME, PCI_DEVICE_ID_RME_DIGI32_PRO), 0,},
218*4882a593Smuzhiyun {0,}
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, snd_rme32_ids);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define RME32_ISWORKING(rme32) ((rme32)->wcreg & RME32_WCR_START)
224*4882a593Smuzhiyun #define RME32_PRO_WITH_8414(rme32) ((rme32)->pci->device == PCI_DEVICE_ID_RME_DIGI32_PRO && (rme32)->rev == RME32_PRO_REVISION_WITH_8414)
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static int snd_rme32_playback_prepare(struct snd_pcm_substream *substream);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static int snd_rme32_capture_prepare(struct snd_pcm_substream *substream);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static int snd_rme32_pcm_trigger(struct snd_pcm_substream *substream, int cmd);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static void snd_rme32_proc_init(struct rme32 * rme32);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static int snd_rme32_create_switches(struct snd_card *card, struct rme32 * rme32);
235*4882a593Smuzhiyun
snd_rme32_pcm_byteptr(struct rme32 * rme32)236*4882a593Smuzhiyun static inline unsigned int snd_rme32_pcm_byteptr(struct rme32 * rme32)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun return (readl(rme32->iobase + RME32_IO_GET_POS)
239*4882a593Smuzhiyun & RME32_RCR_AUDIO_ADDR_MASK);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* silence callback for halfduplex mode */
snd_rme32_playback_silence(struct snd_pcm_substream * substream,int channel,unsigned long pos,unsigned long count)243*4882a593Smuzhiyun static int snd_rme32_playback_silence(struct snd_pcm_substream *substream,
244*4882a593Smuzhiyun int channel, unsigned long pos,
245*4882a593Smuzhiyun unsigned long count)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun memset_io(rme32->iobase + RME32_IO_DATA_BUFFER + pos, 0, count);
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* copy callback for halfduplex mode */
snd_rme32_playback_copy(struct snd_pcm_substream * substream,int channel,unsigned long pos,void __user * src,unsigned long count)254*4882a593Smuzhiyun static int snd_rme32_playback_copy(struct snd_pcm_substream *substream,
255*4882a593Smuzhiyun int channel, unsigned long pos,
256*4882a593Smuzhiyun void __user *src, unsigned long count)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (copy_from_user_toio(rme32->iobase + RME32_IO_DATA_BUFFER + pos,
261*4882a593Smuzhiyun src, count))
262*4882a593Smuzhiyun return -EFAULT;
263*4882a593Smuzhiyun return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
snd_rme32_playback_copy_kernel(struct snd_pcm_substream * substream,int channel,unsigned long pos,void * src,unsigned long count)266*4882a593Smuzhiyun static int snd_rme32_playback_copy_kernel(struct snd_pcm_substream *substream,
267*4882a593Smuzhiyun int channel, unsigned long pos,
268*4882a593Smuzhiyun void *src, unsigned long count)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun memcpy_toio(rme32->iobase + RME32_IO_DATA_BUFFER + pos, src, count);
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* copy callback for halfduplex mode */
snd_rme32_capture_copy(struct snd_pcm_substream * substream,int channel,unsigned long pos,void __user * dst,unsigned long count)277*4882a593Smuzhiyun static int snd_rme32_capture_copy(struct snd_pcm_substream *substream,
278*4882a593Smuzhiyun int channel, unsigned long pos,
279*4882a593Smuzhiyun void __user *dst, unsigned long count)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (copy_to_user_fromio(dst,
284*4882a593Smuzhiyun rme32->iobase + RME32_IO_DATA_BUFFER + pos,
285*4882a593Smuzhiyun count))
286*4882a593Smuzhiyun return -EFAULT;
287*4882a593Smuzhiyun return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
snd_rme32_capture_copy_kernel(struct snd_pcm_substream * substream,int channel,unsigned long pos,void * dst,unsigned long count)290*4882a593Smuzhiyun static int snd_rme32_capture_copy_kernel(struct snd_pcm_substream *substream,
291*4882a593Smuzhiyun int channel, unsigned long pos,
292*4882a593Smuzhiyun void *dst, unsigned long count)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun memcpy_fromio(dst, rme32->iobase + RME32_IO_DATA_BUFFER + pos, count);
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun * SPDIF I/O capabilities (half-duplex mode)
302*4882a593Smuzhiyun */
303*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_rme32_spdif_info = {
304*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
305*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
306*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
307*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE |
308*4882a593Smuzhiyun SNDRV_PCM_INFO_SYNC_START |
309*4882a593Smuzhiyun SNDRV_PCM_INFO_SYNC_APPLPTR),
310*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE |
311*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE),
312*4882a593Smuzhiyun .rates = (SNDRV_PCM_RATE_32000 |
313*4882a593Smuzhiyun SNDRV_PCM_RATE_44100 |
314*4882a593Smuzhiyun SNDRV_PCM_RATE_48000),
315*4882a593Smuzhiyun .rate_min = 32000,
316*4882a593Smuzhiyun .rate_max = 48000,
317*4882a593Smuzhiyun .channels_min = 2,
318*4882a593Smuzhiyun .channels_max = 2,
319*4882a593Smuzhiyun .buffer_bytes_max = RME32_BUFFER_SIZE,
320*4882a593Smuzhiyun .period_bytes_min = RME32_BLOCK_SIZE,
321*4882a593Smuzhiyun .period_bytes_max = RME32_BLOCK_SIZE,
322*4882a593Smuzhiyun .periods_min = RME32_BUFFER_SIZE / RME32_BLOCK_SIZE,
323*4882a593Smuzhiyun .periods_max = RME32_BUFFER_SIZE / RME32_BLOCK_SIZE,
324*4882a593Smuzhiyun .fifo_size = 0,
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun * ADAT I/O capabilities (half-duplex mode)
329*4882a593Smuzhiyun */
330*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_rme32_adat_info =
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
333*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
334*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
335*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE |
336*4882a593Smuzhiyun SNDRV_PCM_INFO_SYNC_START |
337*4882a593Smuzhiyun SNDRV_PCM_INFO_SYNC_APPLPTR),
338*4882a593Smuzhiyun .formats= SNDRV_PCM_FMTBIT_S16_LE,
339*4882a593Smuzhiyun .rates = (SNDRV_PCM_RATE_44100 |
340*4882a593Smuzhiyun SNDRV_PCM_RATE_48000),
341*4882a593Smuzhiyun .rate_min = 44100,
342*4882a593Smuzhiyun .rate_max = 48000,
343*4882a593Smuzhiyun .channels_min = 8,
344*4882a593Smuzhiyun .channels_max = 8,
345*4882a593Smuzhiyun .buffer_bytes_max = RME32_BUFFER_SIZE,
346*4882a593Smuzhiyun .period_bytes_min = RME32_BLOCK_SIZE,
347*4882a593Smuzhiyun .period_bytes_max = RME32_BLOCK_SIZE,
348*4882a593Smuzhiyun .periods_min = RME32_BUFFER_SIZE / RME32_BLOCK_SIZE,
349*4882a593Smuzhiyun .periods_max = RME32_BUFFER_SIZE / RME32_BLOCK_SIZE,
350*4882a593Smuzhiyun .fifo_size = 0,
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /*
354*4882a593Smuzhiyun * SPDIF I/O capabilities (full-duplex mode)
355*4882a593Smuzhiyun */
356*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_rme32_spdif_fd_info = {
357*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP |
358*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
359*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
360*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE |
361*4882a593Smuzhiyun SNDRV_PCM_INFO_SYNC_START |
362*4882a593Smuzhiyun SNDRV_PCM_INFO_SYNC_APPLPTR),
363*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE |
364*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE),
365*4882a593Smuzhiyun .rates = (SNDRV_PCM_RATE_32000 |
366*4882a593Smuzhiyun SNDRV_PCM_RATE_44100 |
367*4882a593Smuzhiyun SNDRV_PCM_RATE_48000),
368*4882a593Smuzhiyun .rate_min = 32000,
369*4882a593Smuzhiyun .rate_max = 48000,
370*4882a593Smuzhiyun .channels_min = 2,
371*4882a593Smuzhiyun .channels_max = 2,
372*4882a593Smuzhiyun .buffer_bytes_max = RME32_MID_BUFFER_SIZE,
373*4882a593Smuzhiyun .period_bytes_min = RME32_BLOCK_SIZE,
374*4882a593Smuzhiyun .period_bytes_max = RME32_BLOCK_SIZE,
375*4882a593Smuzhiyun .periods_min = 2,
376*4882a593Smuzhiyun .periods_max = RME32_MID_BUFFER_SIZE / RME32_BLOCK_SIZE,
377*4882a593Smuzhiyun .fifo_size = 0,
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /*
381*4882a593Smuzhiyun * ADAT I/O capabilities (full-duplex mode)
382*4882a593Smuzhiyun */
383*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_rme32_adat_fd_info =
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP |
386*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
387*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
388*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE |
389*4882a593Smuzhiyun SNDRV_PCM_INFO_SYNC_START |
390*4882a593Smuzhiyun SNDRV_PCM_INFO_SYNC_APPLPTR),
391*4882a593Smuzhiyun .formats= SNDRV_PCM_FMTBIT_S16_LE,
392*4882a593Smuzhiyun .rates = (SNDRV_PCM_RATE_44100 |
393*4882a593Smuzhiyun SNDRV_PCM_RATE_48000),
394*4882a593Smuzhiyun .rate_min = 44100,
395*4882a593Smuzhiyun .rate_max = 48000,
396*4882a593Smuzhiyun .channels_min = 8,
397*4882a593Smuzhiyun .channels_max = 8,
398*4882a593Smuzhiyun .buffer_bytes_max = RME32_MID_BUFFER_SIZE,
399*4882a593Smuzhiyun .period_bytes_min = RME32_BLOCK_SIZE,
400*4882a593Smuzhiyun .period_bytes_max = RME32_BLOCK_SIZE,
401*4882a593Smuzhiyun .periods_min = 2,
402*4882a593Smuzhiyun .periods_max = RME32_MID_BUFFER_SIZE / RME32_BLOCK_SIZE,
403*4882a593Smuzhiyun .fifo_size = 0,
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun
snd_rme32_reset_dac(struct rme32 * rme32)406*4882a593Smuzhiyun static void snd_rme32_reset_dac(struct rme32 *rme32)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun writel(rme32->wcreg | RME32_WCR_PD,
409*4882a593Smuzhiyun rme32->iobase + RME32_IO_CONTROL_REGISTER);
410*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
snd_rme32_playback_getrate(struct rme32 * rme32)413*4882a593Smuzhiyun static int snd_rme32_playback_getrate(struct rme32 * rme32)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun int rate;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun rate = ((rme32->wcreg >> RME32_WCR_BITPOS_FREQ_0) & 1) +
418*4882a593Smuzhiyun (((rme32->wcreg >> RME32_WCR_BITPOS_FREQ_1) & 1) << 1);
419*4882a593Smuzhiyun switch (rate) {
420*4882a593Smuzhiyun case 1:
421*4882a593Smuzhiyun rate = 32000;
422*4882a593Smuzhiyun break;
423*4882a593Smuzhiyun case 2:
424*4882a593Smuzhiyun rate = 44100;
425*4882a593Smuzhiyun break;
426*4882a593Smuzhiyun case 3:
427*4882a593Smuzhiyun rate = 48000;
428*4882a593Smuzhiyun break;
429*4882a593Smuzhiyun default:
430*4882a593Smuzhiyun return -1;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun return (rme32->wcreg & RME32_WCR_DS_BM) ? rate << 1 : rate;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
snd_rme32_capture_getrate(struct rme32 * rme32,int * is_adat)435*4882a593Smuzhiyun static int snd_rme32_capture_getrate(struct rme32 * rme32, int *is_adat)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun int n;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun *is_adat = 0;
440*4882a593Smuzhiyun if (rme32->rcreg & RME32_RCR_LOCK) {
441*4882a593Smuzhiyun /* ADAT rate */
442*4882a593Smuzhiyun *is_adat = 1;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun if (rme32->rcreg & RME32_RCR_ERF) {
445*4882a593Smuzhiyun return -1;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* S/PDIF rate */
449*4882a593Smuzhiyun n = ((rme32->rcreg >> RME32_RCR_BITPOS_F0) & 1) +
450*4882a593Smuzhiyun (((rme32->rcreg >> RME32_RCR_BITPOS_F1) & 1) << 1) +
451*4882a593Smuzhiyun (((rme32->rcreg >> RME32_RCR_BITPOS_F2) & 1) << 2);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (RME32_PRO_WITH_8414(rme32))
454*4882a593Smuzhiyun switch (n) { /* supporting the CS8414 */
455*4882a593Smuzhiyun case 0:
456*4882a593Smuzhiyun case 1:
457*4882a593Smuzhiyun case 2:
458*4882a593Smuzhiyun return -1;
459*4882a593Smuzhiyun case 3:
460*4882a593Smuzhiyun return 96000;
461*4882a593Smuzhiyun case 4:
462*4882a593Smuzhiyun return 88200;
463*4882a593Smuzhiyun case 5:
464*4882a593Smuzhiyun return 48000;
465*4882a593Smuzhiyun case 6:
466*4882a593Smuzhiyun return 44100;
467*4882a593Smuzhiyun case 7:
468*4882a593Smuzhiyun return 32000;
469*4882a593Smuzhiyun default:
470*4882a593Smuzhiyun return -1;
471*4882a593Smuzhiyun break;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun else
474*4882a593Smuzhiyun switch (n) { /* supporting the CS8412 */
475*4882a593Smuzhiyun case 0:
476*4882a593Smuzhiyun return -1;
477*4882a593Smuzhiyun case 1:
478*4882a593Smuzhiyun return 48000;
479*4882a593Smuzhiyun case 2:
480*4882a593Smuzhiyun return 44100;
481*4882a593Smuzhiyun case 3:
482*4882a593Smuzhiyun return 32000;
483*4882a593Smuzhiyun case 4:
484*4882a593Smuzhiyun return 48000;
485*4882a593Smuzhiyun case 5:
486*4882a593Smuzhiyun return 44100;
487*4882a593Smuzhiyun case 6:
488*4882a593Smuzhiyun return 44056;
489*4882a593Smuzhiyun case 7:
490*4882a593Smuzhiyun return 32000;
491*4882a593Smuzhiyun default:
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun return -1;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
snd_rme32_playback_setrate(struct rme32 * rme32,int rate)497*4882a593Smuzhiyun static int snd_rme32_playback_setrate(struct rme32 * rme32, int rate)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun int ds;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun ds = rme32->wcreg & RME32_WCR_DS_BM;
502*4882a593Smuzhiyun switch (rate) {
503*4882a593Smuzhiyun case 32000:
504*4882a593Smuzhiyun rme32->wcreg &= ~RME32_WCR_DS_BM;
505*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg | RME32_WCR_FREQ_0) &
506*4882a593Smuzhiyun ~RME32_WCR_FREQ_1;
507*4882a593Smuzhiyun break;
508*4882a593Smuzhiyun case 44100:
509*4882a593Smuzhiyun rme32->wcreg &= ~RME32_WCR_DS_BM;
510*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg | RME32_WCR_FREQ_1) &
511*4882a593Smuzhiyun ~RME32_WCR_FREQ_0;
512*4882a593Smuzhiyun break;
513*4882a593Smuzhiyun case 48000:
514*4882a593Smuzhiyun rme32->wcreg &= ~RME32_WCR_DS_BM;
515*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg | RME32_WCR_FREQ_0) |
516*4882a593Smuzhiyun RME32_WCR_FREQ_1;
517*4882a593Smuzhiyun break;
518*4882a593Smuzhiyun case 64000:
519*4882a593Smuzhiyun if (rme32->pci->device != PCI_DEVICE_ID_RME_DIGI32_PRO)
520*4882a593Smuzhiyun return -EINVAL;
521*4882a593Smuzhiyun rme32->wcreg |= RME32_WCR_DS_BM;
522*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg | RME32_WCR_FREQ_0) &
523*4882a593Smuzhiyun ~RME32_WCR_FREQ_1;
524*4882a593Smuzhiyun break;
525*4882a593Smuzhiyun case 88200:
526*4882a593Smuzhiyun if (rme32->pci->device != PCI_DEVICE_ID_RME_DIGI32_PRO)
527*4882a593Smuzhiyun return -EINVAL;
528*4882a593Smuzhiyun rme32->wcreg |= RME32_WCR_DS_BM;
529*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg | RME32_WCR_FREQ_1) &
530*4882a593Smuzhiyun ~RME32_WCR_FREQ_0;
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun case 96000:
533*4882a593Smuzhiyun if (rme32->pci->device != PCI_DEVICE_ID_RME_DIGI32_PRO)
534*4882a593Smuzhiyun return -EINVAL;
535*4882a593Smuzhiyun rme32->wcreg |= RME32_WCR_DS_BM;
536*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg | RME32_WCR_FREQ_0) |
537*4882a593Smuzhiyun RME32_WCR_FREQ_1;
538*4882a593Smuzhiyun break;
539*4882a593Smuzhiyun default:
540*4882a593Smuzhiyun return -EINVAL;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun if ((!ds && rme32->wcreg & RME32_WCR_DS_BM) ||
543*4882a593Smuzhiyun (ds && !(rme32->wcreg & RME32_WCR_DS_BM)))
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun /* change to/from double-speed: reset the DAC (if available) */
546*4882a593Smuzhiyun snd_rme32_reset_dac(rme32);
547*4882a593Smuzhiyun } else {
548*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun return 0;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
snd_rme32_setclockmode(struct rme32 * rme32,int mode)553*4882a593Smuzhiyun static int snd_rme32_setclockmode(struct rme32 * rme32, int mode)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun switch (mode) {
556*4882a593Smuzhiyun case RME32_CLOCKMODE_SLAVE:
557*4882a593Smuzhiyun /* AutoSync */
558*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg & ~RME32_WCR_FREQ_0) &
559*4882a593Smuzhiyun ~RME32_WCR_FREQ_1;
560*4882a593Smuzhiyun break;
561*4882a593Smuzhiyun case RME32_CLOCKMODE_MASTER_32:
562*4882a593Smuzhiyun /* Internal 32.0kHz */
563*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg | RME32_WCR_FREQ_0) &
564*4882a593Smuzhiyun ~RME32_WCR_FREQ_1;
565*4882a593Smuzhiyun break;
566*4882a593Smuzhiyun case RME32_CLOCKMODE_MASTER_44:
567*4882a593Smuzhiyun /* Internal 44.1kHz */
568*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg & ~RME32_WCR_FREQ_0) |
569*4882a593Smuzhiyun RME32_WCR_FREQ_1;
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun case RME32_CLOCKMODE_MASTER_48:
572*4882a593Smuzhiyun /* Internal 48.0kHz */
573*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg | RME32_WCR_FREQ_0) |
574*4882a593Smuzhiyun RME32_WCR_FREQ_1;
575*4882a593Smuzhiyun break;
576*4882a593Smuzhiyun default:
577*4882a593Smuzhiyun return -EINVAL;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
580*4882a593Smuzhiyun return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
snd_rme32_getclockmode(struct rme32 * rme32)583*4882a593Smuzhiyun static int snd_rme32_getclockmode(struct rme32 * rme32)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun return ((rme32->wcreg >> RME32_WCR_BITPOS_FREQ_0) & 1) +
586*4882a593Smuzhiyun (((rme32->wcreg >> RME32_WCR_BITPOS_FREQ_1) & 1) << 1);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
snd_rme32_setinputtype(struct rme32 * rme32,int type)589*4882a593Smuzhiyun static int snd_rme32_setinputtype(struct rme32 * rme32, int type)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun switch (type) {
592*4882a593Smuzhiyun case RME32_INPUT_OPTICAL:
593*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg & ~RME32_WCR_INP_0) &
594*4882a593Smuzhiyun ~RME32_WCR_INP_1;
595*4882a593Smuzhiyun break;
596*4882a593Smuzhiyun case RME32_INPUT_COAXIAL:
597*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg | RME32_WCR_INP_0) &
598*4882a593Smuzhiyun ~RME32_WCR_INP_1;
599*4882a593Smuzhiyun break;
600*4882a593Smuzhiyun case RME32_INPUT_INTERNAL:
601*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg & ~RME32_WCR_INP_0) |
602*4882a593Smuzhiyun RME32_WCR_INP_1;
603*4882a593Smuzhiyun break;
604*4882a593Smuzhiyun case RME32_INPUT_XLR:
605*4882a593Smuzhiyun rme32->wcreg = (rme32->wcreg | RME32_WCR_INP_0) |
606*4882a593Smuzhiyun RME32_WCR_INP_1;
607*4882a593Smuzhiyun break;
608*4882a593Smuzhiyun default:
609*4882a593Smuzhiyun return -EINVAL;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
612*4882a593Smuzhiyun return 0;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
snd_rme32_getinputtype(struct rme32 * rme32)615*4882a593Smuzhiyun static int snd_rme32_getinputtype(struct rme32 * rme32)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun return ((rme32->wcreg >> RME32_WCR_BITPOS_INP_0) & 1) +
618*4882a593Smuzhiyun (((rme32->wcreg >> RME32_WCR_BITPOS_INP_1) & 1) << 1);
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun static void
snd_rme32_setframelog(struct rme32 * rme32,int n_channels,int is_playback)622*4882a593Smuzhiyun snd_rme32_setframelog(struct rme32 * rme32, int n_channels, int is_playback)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun int frlog;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun if (n_channels == 2) {
627*4882a593Smuzhiyun frlog = 1;
628*4882a593Smuzhiyun } else {
629*4882a593Smuzhiyun /* assume 8 channels */
630*4882a593Smuzhiyun frlog = 3;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun if (is_playback) {
633*4882a593Smuzhiyun frlog += (rme32->wcreg & RME32_WCR_MODE24) ? 2 : 1;
634*4882a593Smuzhiyun rme32->playback_frlog = frlog;
635*4882a593Smuzhiyun } else {
636*4882a593Smuzhiyun frlog += (rme32->wcreg & RME32_WCR_MODE24) ? 2 : 1;
637*4882a593Smuzhiyun rme32->capture_frlog = frlog;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
snd_rme32_setformat(struct rme32 * rme32,snd_pcm_format_t format)641*4882a593Smuzhiyun static int snd_rme32_setformat(struct rme32 *rme32, snd_pcm_format_t format)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun switch (format) {
644*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_LE:
645*4882a593Smuzhiyun rme32->wcreg &= ~RME32_WCR_MODE24;
646*4882a593Smuzhiyun break;
647*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S32_LE:
648*4882a593Smuzhiyun rme32->wcreg |= RME32_WCR_MODE24;
649*4882a593Smuzhiyun break;
650*4882a593Smuzhiyun default:
651*4882a593Smuzhiyun return -EINVAL;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
654*4882a593Smuzhiyun return 0;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun static int
snd_rme32_playback_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params)658*4882a593Smuzhiyun snd_rme32_playback_hw_params(struct snd_pcm_substream *substream,
659*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun int err, rate, dummy;
662*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
663*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun if (!rme32->fullduplex_mode) {
666*4882a593Smuzhiyun runtime->dma_area = (void __force *)(rme32->iobase +
667*4882a593Smuzhiyun RME32_IO_DATA_BUFFER);
668*4882a593Smuzhiyun runtime->dma_addr = rme32->port + RME32_IO_DATA_BUFFER;
669*4882a593Smuzhiyun runtime->dma_bytes = RME32_BUFFER_SIZE;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
673*4882a593Smuzhiyun if ((rme32->rcreg & RME32_RCR_KMODE) &&
674*4882a593Smuzhiyun (rate = snd_rme32_capture_getrate(rme32, &dummy)) > 0) {
675*4882a593Smuzhiyun /* AutoSync */
676*4882a593Smuzhiyun if ((int)params_rate(params) != rate) {
677*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
678*4882a593Smuzhiyun return -EIO;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun } else if ((err = snd_rme32_playback_setrate(rme32, params_rate(params))) < 0) {
681*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
682*4882a593Smuzhiyun return err;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun if ((err = snd_rme32_setformat(rme32, params_format(params))) < 0) {
685*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
686*4882a593Smuzhiyun return err;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun snd_rme32_setframelog(rme32, params_channels(params), 1);
690*4882a593Smuzhiyun if (rme32->capture_periodsize != 0) {
691*4882a593Smuzhiyun if (params_period_size(params) << rme32->playback_frlog != rme32->capture_periodsize) {
692*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
693*4882a593Smuzhiyun return -EBUSY;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun rme32->playback_periodsize = params_period_size(params) << rme32->playback_frlog;
697*4882a593Smuzhiyun /* S/PDIF setup */
698*4882a593Smuzhiyun if ((rme32->wcreg & RME32_WCR_ADAT) == 0) {
699*4882a593Smuzhiyun rme32->wcreg &= ~(RME32_WCR_PRO | RME32_WCR_EMP);
700*4882a593Smuzhiyun rme32->wcreg |= rme32->wcreg_spdif_stream;
701*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun return 0;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun static int
snd_rme32_capture_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params)709*4882a593Smuzhiyun snd_rme32_capture_hw_params(struct snd_pcm_substream *substream,
710*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun int err, isadat, rate;
713*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
714*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (!rme32->fullduplex_mode) {
717*4882a593Smuzhiyun runtime->dma_area = (void __force *)rme32->iobase +
718*4882a593Smuzhiyun RME32_IO_DATA_BUFFER;
719*4882a593Smuzhiyun runtime->dma_addr = rme32->port + RME32_IO_DATA_BUFFER;
720*4882a593Smuzhiyun runtime->dma_bytes = RME32_BUFFER_SIZE;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
724*4882a593Smuzhiyun /* enable AutoSync for record-preparing */
725*4882a593Smuzhiyun rme32->wcreg |= RME32_WCR_AUTOSYNC;
726*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun if ((err = snd_rme32_setformat(rme32, params_format(params))) < 0) {
729*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
730*4882a593Smuzhiyun return err;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun if ((err = snd_rme32_playback_setrate(rme32, params_rate(params))) < 0) {
733*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
734*4882a593Smuzhiyun return err;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun if ((rate = snd_rme32_capture_getrate(rme32, &isadat)) > 0) {
737*4882a593Smuzhiyun if ((int)params_rate(params) != rate) {
738*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
739*4882a593Smuzhiyun return -EIO;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun if ((isadat && runtime->hw.channels_min == 2) ||
742*4882a593Smuzhiyun (!isadat && runtime->hw.channels_min == 8)) {
743*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
744*4882a593Smuzhiyun return -EIO;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun /* AutoSync off for recording */
748*4882a593Smuzhiyun rme32->wcreg &= ~RME32_WCR_AUTOSYNC;
749*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun snd_rme32_setframelog(rme32, params_channels(params), 0);
752*4882a593Smuzhiyun if (rme32->playback_periodsize != 0) {
753*4882a593Smuzhiyun if (params_period_size(params) << rme32->capture_frlog !=
754*4882a593Smuzhiyun rme32->playback_periodsize) {
755*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
756*4882a593Smuzhiyun return -EBUSY;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun rme32->capture_periodsize =
760*4882a593Smuzhiyun params_period_size(params) << rme32->capture_frlog;
761*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun return 0;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
snd_rme32_pcm_start(struct rme32 * rme32,int from_pause)766*4882a593Smuzhiyun static void snd_rme32_pcm_start(struct rme32 * rme32, int from_pause)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun if (!from_pause) {
769*4882a593Smuzhiyun writel(0, rme32->iobase + RME32_IO_RESET_POS);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun rme32->wcreg |= RME32_WCR_START;
773*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
snd_rme32_pcm_stop(struct rme32 * rme32,int to_pause)776*4882a593Smuzhiyun static void snd_rme32_pcm_stop(struct rme32 * rme32, int to_pause)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun /*
779*4882a593Smuzhiyun * Check if there is an unconfirmed IRQ, if so confirm it, or else
780*4882a593Smuzhiyun * the hardware will not stop generating interrupts
781*4882a593Smuzhiyun */
782*4882a593Smuzhiyun rme32->rcreg = readl(rme32->iobase + RME32_IO_CONTROL_REGISTER);
783*4882a593Smuzhiyun if (rme32->rcreg & RME32_RCR_IRQ) {
784*4882a593Smuzhiyun writel(0, rme32->iobase + RME32_IO_CONFIRM_ACTION_IRQ);
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun rme32->wcreg &= ~RME32_WCR_START;
787*4882a593Smuzhiyun if (rme32->wcreg & RME32_WCR_SEL)
788*4882a593Smuzhiyun rme32->wcreg |= RME32_WCR_MUTE;
789*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
790*4882a593Smuzhiyun if (! to_pause)
791*4882a593Smuzhiyun writel(0, rme32->iobase + RME32_IO_RESET_POS);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
snd_rme32_interrupt(int irq,void * dev_id)794*4882a593Smuzhiyun static irqreturn_t snd_rme32_interrupt(int irq, void *dev_id)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun struct rme32 *rme32 = (struct rme32 *) dev_id;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun rme32->rcreg = readl(rme32->iobase + RME32_IO_CONTROL_REGISTER);
799*4882a593Smuzhiyun if (!(rme32->rcreg & RME32_RCR_IRQ)) {
800*4882a593Smuzhiyun return IRQ_NONE;
801*4882a593Smuzhiyun } else {
802*4882a593Smuzhiyun if (rme32->capture_substream) {
803*4882a593Smuzhiyun snd_pcm_period_elapsed(rme32->capture_substream);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun if (rme32->playback_substream) {
806*4882a593Smuzhiyun snd_pcm_period_elapsed(rme32->playback_substream);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun writel(0, rme32->iobase + RME32_IO_CONFIRM_ACTION_IRQ);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun return IRQ_HANDLED;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun static const unsigned int period_bytes[] = { RME32_BLOCK_SIZE };
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_list hw_constraints_period_bytes = {
816*4882a593Smuzhiyun .count = ARRAY_SIZE(period_bytes),
817*4882a593Smuzhiyun .list = period_bytes,
818*4882a593Smuzhiyun .mask = 0
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun
snd_rme32_set_buffer_constraint(struct rme32 * rme32,struct snd_pcm_runtime * runtime)821*4882a593Smuzhiyun static void snd_rme32_set_buffer_constraint(struct rme32 *rme32, struct snd_pcm_runtime *runtime)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun if (! rme32->fullduplex_mode) {
824*4882a593Smuzhiyun snd_pcm_hw_constraint_single(runtime,
825*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
826*4882a593Smuzhiyun RME32_BUFFER_SIZE);
827*4882a593Smuzhiyun snd_pcm_hw_constraint_list(runtime, 0,
828*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
829*4882a593Smuzhiyun &hw_constraints_period_bytes);
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
snd_rme32_playback_spdif_open(struct snd_pcm_substream * substream)833*4882a593Smuzhiyun static int snd_rme32_playback_spdif_open(struct snd_pcm_substream *substream)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun int rate, dummy;
836*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
837*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun snd_pcm_set_sync(substream);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
842*4882a593Smuzhiyun if (rme32->playback_substream != NULL) {
843*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
844*4882a593Smuzhiyun return -EBUSY;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun rme32->wcreg &= ~RME32_WCR_ADAT;
847*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
848*4882a593Smuzhiyun rme32->playback_substream = substream;
849*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (rme32->fullduplex_mode)
852*4882a593Smuzhiyun runtime->hw = snd_rme32_spdif_fd_info;
853*4882a593Smuzhiyun else
854*4882a593Smuzhiyun runtime->hw = snd_rme32_spdif_info;
855*4882a593Smuzhiyun if (rme32->pci->device == PCI_DEVICE_ID_RME_DIGI32_PRO) {
856*4882a593Smuzhiyun runtime->hw.rates |= SNDRV_PCM_RATE_64000 | SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000;
857*4882a593Smuzhiyun runtime->hw.rate_max = 96000;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun if ((rme32->rcreg & RME32_RCR_KMODE) &&
860*4882a593Smuzhiyun (rate = snd_rme32_capture_getrate(rme32, &dummy)) > 0) {
861*4882a593Smuzhiyun /* AutoSync */
862*4882a593Smuzhiyun runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
863*4882a593Smuzhiyun runtime->hw.rate_min = rate;
864*4882a593Smuzhiyun runtime->hw.rate_max = rate;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun snd_rme32_set_buffer_constraint(rme32, runtime);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun rme32->wcreg_spdif_stream = rme32->wcreg_spdif;
870*4882a593Smuzhiyun rme32->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
871*4882a593Smuzhiyun snd_ctl_notify(rme32->card, SNDRV_CTL_EVENT_MASK_VALUE |
872*4882a593Smuzhiyun SNDRV_CTL_EVENT_MASK_INFO, &rme32->spdif_ctl->id);
873*4882a593Smuzhiyun return 0;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
snd_rme32_capture_spdif_open(struct snd_pcm_substream * substream)876*4882a593Smuzhiyun static int snd_rme32_capture_spdif_open(struct snd_pcm_substream *substream)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun int isadat, rate;
879*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
880*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun snd_pcm_set_sync(substream);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
885*4882a593Smuzhiyun if (rme32->capture_substream != NULL) {
886*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
887*4882a593Smuzhiyun return -EBUSY;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun rme32->capture_substream = substream;
890*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun if (rme32->fullduplex_mode)
893*4882a593Smuzhiyun runtime->hw = snd_rme32_spdif_fd_info;
894*4882a593Smuzhiyun else
895*4882a593Smuzhiyun runtime->hw = snd_rme32_spdif_info;
896*4882a593Smuzhiyun if (RME32_PRO_WITH_8414(rme32)) {
897*4882a593Smuzhiyun runtime->hw.rates |= SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000;
898*4882a593Smuzhiyun runtime->hw.rate_max = 96000;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun if ((rate = snd_rme32_capture_getrate(rme32, &isadat)) > 0) {
901*4882a593Smuzhiyun if (isadat) {
902*4882a593Smuzhiyun return -EIO;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
905*4882a593Smuzhiyun runtime->hw.rate_min = rate;
906*4882a593Smuzhiyun runtime->hw.rate_max = rate;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun snd_rme32_set_buffer_constraint(rme32, runtime);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun return 0;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun static int
snd_rme32_playback_adat_open(struct snd_pcm_substream * substream)915*4882a593Smuzhiyun snd_rme32_playback_adat_open(struct snd_pcm_substream *substream)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun int rate, dummy;
918*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
919*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun snd_pcm_set_sync(substream);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
924*4882a593Smuzhiyun if (rme32->playback_substream != NULL) {
925*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
926*4882a593Smuzhiyun return -EBUSY;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun rme32->wcreg |= RME32_WCR_ADAT;
929*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
930*4882a593Smuzhiyun rme32->playback_substream = substream;
931*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun if (rme32->fullduplex_mode)
934*4882a593Smuzhiyun runtime->hw = snd_rme32_adat_fd_info;
935*4882a593Smuzhiyun else
936*4882a593Smuzhiyun runtime->hw = snd_rme32_adat_info;
937*4882a593Smuzhiyun if ((rme32->rcreg & RME32_RCR_KMODE) &&
938*4882a593Smuzhiyun (rate = snd_rme32_capture_getrate(rme32, &dummy)) > 0) {
939*4882a593Smuzhiyun /* AutoSync */
940*4882a593Smuzhiyun runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
941*4882a593Smuzhiyun runtime->hw.rate_min = rate;
942*4882a593Smuzhiyun runtime->hw.rate_max = rate;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun snd_rme32_set_buffer_constraint(rme32, runtime);
946*4882a593Smuzhiyun return 0;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun static int
snd_rme32_capture_adat_open(struct snd_pcm_substream * substream)950*4882a593Smuzhiyun snd_rme32_capture_adat_open(struct snd_pcm_substream *substream)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun int isadat, rate;
953*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
954*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun if (rme32->fullduplex_mode)
957*4882a593Smuzhiyun runtime->hw = snd_rme32_adat_fd_info;
958*4882a593Smuzhiyun else
959*4882a593Smuzhiyun runtime->hw = snd_rme32_adat_info;
960*4882a593Smuzhiyun if ((rate = snd_rme32_capture_getrate(rme32, &isadat)) > 0) {
961*4882a593Smuzhiyun if (!isadat) {
962*4882a593Smuzhiyun return -EIO;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
965*4882a593Smuzhiyun runtime->hw.rate_min = rate;
966*4882a593Smuzhiyun runtime->hw.rate_max = rate;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun snd_pcm_set_sync(substream);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
972*4882a593Smuzhiyun if (rme32->capture_substream != NULL) {
973*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
974*4882a593Smuzhiyun return -EBUSY;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun rme32->capture_substream = substream;
977*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun snd_rme32_set_buffer_constraint(rme32, runtime);
980*4882a593Smuzhiyun return 0;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
snd_rme32_playback_close(struct snd_pcm_substream * substream)983*4882a593Smuzhiyun static int snd_rme32_playback_close(struct snd_pcm_substream *substream)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
986*4882a593Smuzhiyun int spdif = 0;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
989*4882a593Smuzhiyun rme32->playback_substream = NULL;
990*4882a593Smuzhiyun rme32->playback_periodsize = 0;
991*4882a593Smuzhiyun spdif = (rme32->wcreg & RME32_WCR_ADAT) == 0;
992*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
993*4882a593Smuzhiyun if (spdif) {
994*4882a593Smuzhiyun rme32->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
995*4882a593Smuzhiyun snd_ctl_notify(rme32->card, SNDRV_CTL_EVENT_MASK_VALUE |
996*4882a593Smuzhiyun SNDRV_CTL_EVENT_MASK_INFO,
997*4882a593Smuzhiyun &rme32->spdif_ctl->id);
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun return 0;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
snd_rme32_capture_close(struct snd_pcm_substream * substream)1002*4882a593Smuzhiyun static int snd_rme32_capture_close(struct snd_pcm_substream *substream)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
1007*4882a593Smuzhiyun rme32->capture_substream = NULL;
1008*4882a593Smuzhiyun rme32->capture_periodsize = 0;
1009*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
snd_rme32_playback_prepare(struct snd_pcm_substream * substream)1013*4882a593Smuzhiyun static int snd_rme32_playback_prepare(struct snd_pcm_substream *substream)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
1018*4882a593Smuzhiyun if (rme32->fullduplex_mode) {
1019*4882a593Smuzhiyun memset(&rme32->playback_pcm, 0, sizeof(rme32->playback_pcm));
1020*4882a593Smuzhiyun rme32->playback_pcm.hw_buffer_size = RME32_BUFFER_SIZE;
1021*4882a593Smuzhiyun rme32->playback_pcm.sw_buffer_size = snd_pcm_lib_buffer_bytes(substream);
1022*4882a593Smuzhiyun } else {
1023*4882a593Smuzhiyun writel(0, rme32->iobase + RME32_IO_RESET_POS);
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun if (rme32->wcreg & RME32_WCR_SEL)
1026*4882a593Smuzhiyun rme32->wcreg &= ~RME32_WCR_MUTE;
1027*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
1028*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
1029*4882a593Smuzhiyun return 0;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
snd_rme32_capture_prepare(struct snd_pcm_substream * substream)1032*4882a593Smuzhiyun static int snd_rme32_capture_prepare(struct snd_pcm_substream *substream)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
1037*4882a593Smuzhiyun if (rme32->fullduplex_mode) {
1038*4882a593Smuzhiyun memset(&rme32->capture_pcm, 0, sizeof(rme32->capture_pcm));
1039*4882a593Smuzhiyun rme32->capture_pcm.hw_buffer_size = RME32_BUFFER_SIZE;
1040*4882a593Smuzhiyun rme32->capture_pcm.hw_queue_size = RME32_BUFFER_SIZE / 2;
1041*4882a593Smuzhiyun rme32->capture_pcm.sw_buffer_size = snd_pcm_lib_buffer_bytes(substream);
1042*4882a593Smuzhiyun } else {
1043*4882a593Smuzhiyun writel(0, rme32->iobase + RME32_IO_RESET_POS);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
1046*4882a593Smuzhiyun return 0;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun static int
snd_rme32_pcm_trigger(struct snd_pcm_substream * substream,int cmd)1050*4882a593Smuzhiyun snd_rme32_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
1053*4882a593Smuzhiyun struct snd_pcm_substream *s;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun spin_lock(&rme32->lock);
1056*4882a593Smuzhiyun snd_pcm_group_for_each_entry(s, substream) {
1057*4882a593Smuzhiyun if (s != rme32->playback_substream &&
1058*4882a593Smuzhiyun s != rme32->capture_substream)
1059*4882a593Smuzhiyun continue;
1060*4882a593Smuzhiyun switch (cmd) {
1061*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
1062*4882a593Smuzhiyun rme32->running |= (1 << s->stream);
1063*4882a593Smuzhiyun if (rme32->fullduplex_mode) {
1064*4882a593Smuzhiyun /* remember the current DMA position */
1065*4882a593Smuzhiyun if (s == rme32->playback_substream) {
1066*4882a593Smuzhiyun rme32->playback_pcm.hw_io =
1067*4882a593Smuzhiyun rme32->playback_pcm.hw_data = snd_rme32_pcm_byteptr(rme32);
1068*4882a593Smuzhiyun } else {
1069*4882a593Smuzhiyun rme32->capture_pcm.hw_io =
1070*4882a593Smuzhiyun rme32->capture_pcm.hw_data = snd_rme32_pcm_byteptr(rme32);
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun break;
1074*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
1075*4882a593Smuzhiyun rme32->running &= ~(1 << s->stream);
1076*4882a593Smuzhiyun break;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun snd_pcm_trigger_done(s, substream);
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun switch (cmd) {
1082*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
1083*4882a593Smuzhiyun if (rme32->running && ! RME32_ISWORKING(rme32))
1084*4882a593Smuzhiyun snd_rme32_pcm_start(rme32, 0);
1085*4882a593Smuzhiyun break;
1086*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
1087*4882a593Smuzhiyun if (! rme32->running && RME32_ISWORKING(rme32))
1088*4882a593Smuzhiyun snd_rme32_pcm_stop(rme32, 0);
1089*4882a593Smuzhiyun break;
1090*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1091*4882a593Smuzhiyun if (rme32->running && RME32_ISWORKING(rme32))
1092*4882a593Smuzhiyun snd_rme32_pcm_stop(rme32, 1);
1093*4882a593Smuzhiyun break;
1094*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1095*4882a593Smuzhiyun if (rme32->running && ! RME32_ISWORKING(rme32))
1096*4882a593Smuzhiyun snd_rme32_pcm_start(rme32, 1);
1097*4882a593Smuzhiyun break;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun spin_unlock(&rme32->lock);
1100*4882a593Smuzhiyun return 0;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun /* pointer callback for halfduplex mode */
1104*4882a593Smuzhiyun static snd_pcm_uframes_t
snd_rme32_playback_pointer(struct snd_pcm_substream * substream)1105*4882a593Smuzhiyun snd_rme32_playback_pointer(struct snd_pcm_substream *substream)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
1108*4882a593Smuzhiyun return snd_rme32_pcm_byteptr(rme32) >> rme32->playback_frlog;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun static snd_pcm_uframes_t
snd_rme32_capture_pointer(struct snd_pcm_substream * substream)1112*4882a593Smuzhiyun snd_rme32_capture_pointer(struct snd_pcm_substream *substream)
1113*4882a593Smuzhiyun {
1114*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
1115*4882a593Smuzhiyun return snd_rme32_pcm_byteptr(rme32) >> rme32->capture_frlog;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun /* ack and pointer callbacks for fullduplex mode */
snd_rme32_pb_trans_copy(struct snd_pcm_substream * substream,struct snd_pcm_indirect * rec,size_t bytes)1120*4882a593Smuzhiyun static void snd_rme32_pb_trans_copy(struct snd_pcm_substream *substream,
1121*4882a593Smuzhiyun struct snd_pcm_indirect *rec, size_t bytes)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
1124*4882a593Smuzhiyun memcpy_toio(rme32->iobase + RME32_IO_DATA_BUFFER + rec->hw_data,
1125*4882a593Smuzhiyun substream->runtime->dma_area + rec->sw_data, bytes);
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
snd_rme32_playback_fd_ack(struct snd_pcm_substream * substream)1128*4882a593Smuzhiyun static int snd_rme32_playback_fd_ack(struct snd_pcm_substream *substream)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
1131*4882a593Smuzhiyun struct snd_pcm_indirect *rec, *cprec;
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun rec = &rme32->playback_pcm;
1134*4882a593Smuzhiyun cprec = &rme32->capture_pcm;
1135*4882a593Smuzhiyun spin_lock(&rme32->lock);
1136*4882a593Smuzhiyun rec->hw_queue_size = RME32_BUFFER_SIZE;
1137*4882a593Smuzhiyun if (rme32->running & (1 << SNDRV_PCM_STREAM_CAPTURE))
1138*4882a593Smuzhiyun rec->hw_queue_size -= cprec->hw_ready;
1139*4882a593Smuzhiyun spin_unlock(&rme32->lock);
1140*4882a593Smuzhiyun return snd_pcm_indirect_playback_transfer(substream, rec,
1141*4882a593Smuzhiyun snd_rme32_pb_trans_copy);
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
snd_rme32_cp_trans_copy(struct snd_pcm_substream * substream,struct snd_pcm_indirect * rec,size_t bytes)1144*4882a593Smuzhiyun static void snd_rme32_cp_trans_copy(struct snd_pcm_substream *substream,
1145*4882a593Smuzhiyun struct snd_pcm_indirect *rec, size_t bytes)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
1148*4882a593Smuzhiyun memcpy_fromio(substream->runtime->dma_area + rec->sw_data,
1149*4882a593Smuzhiyun rme32->iobase + RME32_IO_DATA_BUFFER + rec->hw_data,
1150*4882a593Smuzhiyun bytes);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
snd_rme32_capture_fd_ack(struct snd_pcm_substream * substream)1153*4882a593Smuzhiyun static int snd_rme32_capture_fd_ack(struct snd_pcm_substream *substream)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
1156*4882a593Smuzhiyun return snd_pcm_indirect_capture_transfer(substream, &rme32->capture_pcm,
1157*4882a593Smuzhiyun snd_rme32_cp_trans_copy);
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun static snd_pcm_uframes_t
snd_rme32_playback_fd_pointer(struct snd_pcm_substream * substream)1161*4882a593Smuzhiyun snd_rme32_playback_fd_pointer(struct snd_pcm_substream *substream)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
1164*4882a593Smuzhiyun return snd_pcm_indirect_playback_pointer(substream, &rme32->playback_pcm,
1165*4882a593Smuzhiyun snd_rme32_pcm_byteptr(rme32));
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun static snd_pcm_uframes_t
snd_rme32_capture_fd_pointer(struct snd_pcm_substream * substream)1169*4882a593Smuzhiyun snd_rme32_capture_fd_pointer(struct snd_pcm_substream *substream)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun struct rme32 *rme32 = snd_pcm_substream_chip(substream);
1172*4882a593Smuzhiyun return snd_pcm_indirect_capture_pointer(substream, &rme32->capture_pcm,
1173*4882a593Smuzhiyun snd_rme32_pcm_byteptr(rme32));
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun /* for halfduplex mode */
1177*4882a593Smuzhiyun static const struct snd_pcm_ops snd_rme32_playback_spdif_ops = {
1178*4882a593Smuzhiyun .open = snd_rme32_playback_spdif_open,
1179*4882a593Smuzhiyun .close = snd_rme32_playback_close,
1180*4882a593Smuzhiyun .hw_params = snd_rme32_playback_hw_params,
1181*4882a593Smuzhiyun .prepare = snd_rme32_playback_prepare,
1182*4882a593Smuzhiyun .trigger = snd_rme32_pcm_trigger,
1183*4882a593Smuzhiyun .pointer = snd_rme32_playback_pointer,
1184*4882a593Smuzhiyun .copy_user = snd_rme32_playback_copy,
1185*4882a593Smuzhiyun .copy_kernel = snd_rme32_playback_copy_kernel,
1186*4882a593Smuzhiyun .fill_silence = snd_rme32_playback_silence,
1187*4882a593Smuzhiyun .mmap = snd_pcm_lib_mmap_iomem,
1188*4882a593Smuzhiyun };
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun static const struct snd_pcm_ops snd_rme32_capture_spdif_ops = {
1191*4882a593Smuzhiyun .open = snd_rme32_capture_spdif_open,
1192*4882a593Smuzhiyun .close = snd_rme32_capture_close,
1193*4882a593Smuzhiyun .hw_params = snd_rme32_capture_hw_params,
1194*4882a593Smuzhiyun .prepare = snd_rme32_capture_prepare,
1195*4882a593Smuzhiyun .trigger = snd_rme32_pcm_trigger,
1196*4882a593Smuzhiyun .pointer = snd_rme32_capture_pointer,
1197*4882a593Smuzhiyun .copy_user = snd_rme32_capture_copy,
1198*4882a593Smuzhiyun .copy_kernel = snd_rme32_capture_copy_kernel,
1199*4882a593Smuzhiyun .mmap = snd_pcm_lib_mmap_iomem,
1200*4882a593Smuzhiyun };
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun static const struct snd_pcm_ops snd_rme32_playback_adat_ops = {
1203*4882a593Smuzhiyun .open = snd_rme32_playback_adat_open,
1204*4882a593Smuzhiyun .close = snd_rme32_playback_close,
1205*4882a593Smuzhiyun .hw_params = snd_rme32_playback_hw_params,
1206*4882a593Smuzhiyun .prepare = snd_rme32_playback_prepare,
1207*4882a593Smuzhiyun .trigger = snd_rme32_pcm_trigger,
1208*4882a593Smuzhiyun .pointer = snd_rme32_playback_pointer,
1209*4882a593Smuzhiyun .copy_user = snd_rme32_playback_copy,
1210*4882a593Smuzhiyun .copy_kernel = snd_rme32_playback_copy_kernel,
1211*4882a593Smuzhiyun .fill_silence = snd_rme32_playback_silence,
1212*4882a593Smuzhiyun .mmap = snd_pcm_lib_mmap_iomem,
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun static const struct snd_pcm_ops snd_rme32_capture_adat_ops = {
1216*4882a593Smuzhiyun .open = snd_rme32_capture_adat_open,
1217*4882a593Smuzhiyun .close = snd_rme32_capture_close,
1218*4882a593Smuzhiyun .hw_params = snd_rme32_capture_hw_params,
1219*4882a593Smuzhiyun .prepare = snd_rme32_capture_prepare,
1220*4882a593Smuzhiyun .trigger = snd_rme32_pcm_trigger,
1221*4882a593Smuzhiyun .pointer = snd_rme32_capture_pointer,
1222*4882a593Smuzhiyun .copy_user = snd_rme32_capture_copy,
1223*4882a593Smuzhiyun .copy_kernel = snd_rme32_capture_copy_kernel,
1224*4882a593Smuzhiyun .mmap = snd_pcm_lib_mmap_iomem,
1225*4882a593Smuzhiyun };
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun /* for fullduplex mode */
1228*4882a593Smuzhiyun static const struct snd_pcm_ops snd_rme32_playback_spdif_fd_ops = {
1229*4882a593Smuzhiyun .open = snd_rme32_playback_spdif_open,
1230*4882a593Smuzhiyun .close = snd_rme32_playback_close,
1231*4882a593Smuzhiyun .hw_params = snd_rme32_playback_hw_params,
1232*4882a593Smuzhiyun .prepare = snd_rme32_playback_prepare,
1233*4882a593Smuzhiyun .trigger = snd_rme32_pcm_trigger,
1234*4882a593Smuzhiyun .pointer = snd_rme32_playback_fd_pointer,
1235*4882a593Smuzhiyun .ack = snd_rme32_playback_fd_ack,
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun static const struct snd_pcm_ops snd_rme32_capture_spdif_fd_ops = {
1239*4882a593Smuzhiyun .open = snd_rme32_capture_spdif_open,
1240*4882a593Smuzhiyun .close = snd_rme32_capture_close,
1241*4882a593Smuzhiyun .hw_params = snd_rme32_capture_hw_params,
1242*4882a593Smuzhiyun .prepare = snd_rme32_capture_prepare,
1243*4882a593Smuzhiyun .trigger = snd_rme32_pcm_trigger,
1244*4882a593Smuzhiyun .pointer = snd_rme32_capture_fd_pointer,
1245*4882a593Smuzhiyun .ack = snd_rme32_capture_fd_ack,
1246*4882a593Smuzhiyun };
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun static const struct snd_pcm_ops snd_rme32_playback_adat_fd_ops = {
1249*4882a593Smuzhiyun .open = snd_rme32_playback_adat_open,
1250*4882a593Smuzhiyun .close = snd_rme32_playback_close,
1251*4882a593Smuzhiyun .hw_params = snd_rme32_playback_hw_params,
1252*4882a593Smuzhiyun .prepare = snd_rme32_playback_prepare,
1253*4882a593Smuzhiyun .trigger = snd_rme32_pcm_trigger,
1254*4882a593Smuzhiyun .pointer = snd_rme32_playback_fd_pointer,
1255*4882a593Smuzhiyun .ack = snd_rme32_playback_fd_ack,
1256*4882a593Smuzhiyun };
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun static const struct snd_pcm_ops snd_rme32_capture_adat_fd_ops = {
1259*4882a593Smuzhiyun .open = snd_rme32_capture_adat_open,
1260*4882a593Smuzhiyun .close = snd_rme32_capture_close,
1261*4882a593Smuzhiyun .hw_params = snd_rme32_capture_hw_params,
1262*4882a593Smuzhiyun .prepare = snd_rme32_capture_prepare,
1263*4882a593Smuzhiyun .trigger = snd_rme32_pcm_trigger,
1264*4882a593Smuzhiyun .pointer = snd_rme32_capture_fd_pointer,
1265*4882a593Smuzhiyun .ack = snd_rme32_capture_fd_ack,
1266*4882a593Smuzhiyun };
1267*4882a593Smuzhiyun
snd_rme32_free(void * private_data)1268*4882a593Smuzhiyun static void snd_rme32_free(void *private_data)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun struct rme32 *rme32 = (struct rme32 *) private_data;
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun if (rme32 == NULL) {
1273*4882a593Smuzhiyun return;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun if (rme32->irq >= 0) {
1276*4882a593Smuzhiyun snd_rme32_pcm_stop(rme32, 0);
1277*4882a593Smuzhiyun free_irq(rme32->irq, (void *) rme32);
1278*4882a593Smuzhiyun rme32->irq = -1;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun if (rme32->iobase) {
1281*4882a593Smuzhiyun iounmap(rme32->iobase);
1282*4882a593Smuzhiyun rme32->iobase = NULL;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun if (rme32->port) {
1285*4882a593Smuzhiyun pci_release_regions(rme32->pci);
1286*4882a593Smuzhiyun rme32->port = 0;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun pci_disable_device(rme32->pci);
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
snd_rme32_free_spdif_pcm(struct snd_pcm * pcm)1291*4882a593Smuzhiyun static void snd_rme32_free_spdif_pcm(struct snd_pcm *pcm)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun struct rme32 *rme32 = (struct rme32 *) pcm->private_data;
1294*4882a593Smuzhiyun rme32->spdif_pcm = NULL;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun static void
snd_rme32_free_adat_pcm(struct snd_pcm * pcm)1298*4882a593Smuzhiyun snd_rme32_free_adat_pcm(struct snd_pcm *pcm)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun struct rme32 *rme32 = (struct rme32 *) pcm->private_data;
1301*4882a593Smuzhiyun rme32->adat_pcm = NULL;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
snd_rme32_create(struct rme32 * rme32)1304*4882a593Smuzhiyun static int snd_rme32_create(struct rme32 *rme32)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun struct pci_dev *pci = rme32->pci;
1307*4882a593Smuzhiyun int err;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun rme32->irq = -1;
1310*4882a593Smuzhiyun spin_lock_init(&rme32->lock);
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun if ((err = pci_enable_device(pci)) < 0)
1313*4882a593Smuzhiyun return err;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun if ((err = pci_request_regions(pci, "RME32")) < 0)
1316*4882a593Smuzhiyun return err;
1317*4882a593Smuzhiyun rme32->port = pci_resource_start(rme32->pci, 0);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun rme32->iobase = ioremap(rme32->port, RME32_IO_SIZE);
1320*4882a593Smuzhiyun if (!rme32->iobase) {
1321*4882a593Smuzhiyun dev_err(rme32->card->dev,
1322*4882a593Smuzhiyun "unable to remap memory region 0x%lx-0x%lx\n",
1323*4882a593Smuzhiyun rme32->port, rme32->port + RME32_IO_SIZE - 1);
1324*4882a593Smuzhiyun return -ENOMEM;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun if (request_irq(pci->irq, snd_rme32_interrupt, IRQF_SHARED,
1328*4882a593Smuzhiyun KBUILD_MODNAME, rme32)) {
1329*4882a593Smuzhiyun dev_err(rme32->card->dev, "unable to grab IRQ %d\n", pci->irq);
1330*4882a593Smuzhiyun return -EBUSY;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun rme32->irq = pci->irq;
1333*4882a593Smuzhiyun rme32->card->sync_irq = rme32->irq;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun /* read the card's revision number */
1336*4882a593Smuzhiyun pci_read_config_byte(pci, 8, &rme32->rev);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /* set up ALSA pcm device for S/PDIF */
1339*4882a593Smuzhiyun if ((err = snd_pcm_new(rme32->card, "Digi32 IEC958", 0, 1, 1, &rme32->spdif_pcm)) < 0) {
1340*4882a593Smuzhiyun return err;
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun rme32->spdif_pcm->private_data = rme32;
1343*4882a593Smuzhiyun rme32->spdif_pcm->private_free = snd_rme32_free_spdif_pcm;
1344*4882a593Smuzhiyun strcpy(rme32->spdif_pcm->name, "Digi32 IEC958");
1345*4882a593Smuzhiyun if (rme32->fullduplex_mode) {
1346*4882a593Smuzhiyun snd_pcm_set_ops(rme32->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK,
1347*4882a593Smuzhiyun &snd_rme32_playback_spdif_fd_ops);
1348*4882a593Smuzhiyun snd_pcm_set_ops(rme32->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE,
1349*4882a593Smuzhiyun &snd_rme32_capture_spdif_fd_ops);
1350*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(rme32->spdif_pcm, SNDRV_DMA_TYPE_CONTINUOUS,
1351*4882a593Smuzhiyun NULL, 0, RME32_MID_BUFFER_SIZE);
1352*4882a593Smuzhiyun rme32->spdif_pcm->info_flags = SNDRV_PCM_INFO_JOINT_DUPLEX;
1353*4882a593Smuzhiyun } else {
1354*4882a593Smuzhiyun snd_pcm_set_ops(rme32->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK,
1355*4882a593Smuzhiyun &snd_rme32_playback_spdif_ops);
1356*4882a593Smuzhiyun snd_pcm_set_ops(rme32->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE,
1357*4882a593Smuzhiyun &snd_rme32_capture_spdif_ops);
1358*4882a593Smuzhiyun rme32->spdif_pcm->info_flags = SNDRV_PCM_INFO_HALF_DUPLEX;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /* set up ALSA pcm device for ADAT */
1362*4882a593Smuzhiyun if ((pci->device == PCI_DEVICE_ID_RME_DIGI32) ||
1363*4882a593Smuzhiyun (pci->device == PCI_DEVICE_ID_RME_DIGI32_PRO)) {
1364*4882a593Smuzhiyun /* ADAT is not available on DIGI32 and DIGI32 Pro */
1365*4882a593Smuzhiyun rme32->adat_pcm = NULL;
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun else {
1368*4882a593Smuzhiyun if ((err = snd_pcm_new(rme32->card, "Digi32 ADAT", 1,
1369*4882a593Smuzhiyun 1, 1, &rme32->adat_pcm)) < 0)
1370*4882a593Smuzhiyun {
1371*4882a593Smuzhiyun return err;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun rme32->adat_pcm->private_data = rme32;
1374*4882a593Smuzhiyun rme32->adat_pcm->private_free = snd_rme32_free_adat_pcm;
1375*4882a593Smuzhiyun strcpy(rme32->adat_pcm->name, "Digi32 ADAT");
1376*4882a593Smuzhiyun if (rme32->fullduplex_mode) {
1377*4882a593Smuzhiyun snd_pcm_set_ops(rme32->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK,
1378*4882a593Smuzhiyun &snd_rme32_playback_adat_fd_ops);
1379*4882a593Smuzhiyun snd_pcm_set_ops(rme32->adat_pcm, SNDRV_PCM_STREAM_CAPTURE,
1380*4882a593Smuzhiyun &snd_rme32_capture_adat_fd_ops);
1381*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(rme32->adat_pcm, SNDRV_DMA_TYPE_CONTINUOUS,
1382*4882a593Smuzhiyun NULL,
1383*4882a593Smuzhiyun 0, RME32_MID_BUFFER_SIZE);
1384*4882a593Smuzhiyun rme32->adat_pcm->info_flags = SNDRV_PCM_INFO_JOINT_DUPLEX;
1385*4882a593Smuzhiyun } else {
1386*4882a593Smuzhiyun snd_pcm_set_ops(rme32->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK,
1387*4882a593Smuzhiyun &snd_rme32_playback_adat_ops);
1388*4882a593Smuzhiyun snd_pcm_set_ops(rme32->adat_pcm, SNDRV_PCM_STREAM_CAPTURE,
1389*4882a593Smuzhiyun &snd_rme32_capture_adat_ops);
1390*4882a593Smuzhiyun rme32->adat_pcm->info_flags = SNDRV_PCM_INFO_HALF_DUPLEX;
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun rme32->playback_periodsize = 0;
1396*4882a593Smuzhiyun rme32->capture_periodsize = 0;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun /* make sure playback/capture is stopped, if by some reason active */
1399*4882a593Smuzhiyun snd_rme32_pcm_stop(rme32, 0);
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun /* reset DAC */
1402*4882a593Smuzhiyun snd_rme32_reset_dac(rme32);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun /* reset buffer pointer */
1405*4882a593Smuzhiyun writel(0, rme32->iobase + RME32_IO_RESET_POS);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun /* set default values in registers */
1408*4882a593Smuzhiyun rme32->wcreg = RME32_WCR_SEL | /* normal playback */
1409*4882a593Smuzhiyun RME32_WCR_INP_0 | /* input select */
1410*4882a593Smuzhiyun RME32_WCR_MUTE; /* muting on */
1411*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun /* init switch interface */
1415*4882a593Smuzhiyun if ((err = snd_rme32_create_switches(rme32->card, rme32)) < 0) {
1416*4882a593Smuzhiyun return err;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* init proc interface */
1420*4882a593Smuzhiyun snd_rme32_proc_init(rme32);
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun rme32->capture_substream = NULL;
1423*4882a593Smuzhiyun rme32->playback_substream = NULL;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun return 0;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun /*
1429*4882a593Smuzhiyun * proc interface
1430*4882a593Smuzhiyun */
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun static void
snd_rme32_proc_read(struct snd_info_entry * entry,struct snd_info_buffer * buffer)1433*4882a593Smuzhiyun snd_rme32_proc_read(struct snd_info_entry * entry, struct snd_info_buffer *buffer)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun int n;
1436*4882a593Smuzhiyun struct rme32 *rme32 = (struct rme32 *) entry->private_data;
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun rme32->rcreg = readl(rme32->iobase + RME32_IO_CONTROL_REGISTER);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun snd_iprintf(buffer, rme32->card->longname);
1441*4882a593Smuzhiyun snd_iprintf(buffer, " (index #%d)\n", rme32->card->number + 1);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun snd_iprintf(buffer, "\nGeneral settings\n");
1444*4882a593Smuzhiyun if (rme32->fullduplex_mode)
1445*4882a593Smuzhiyun snd_iprintf(buffer, " Full-duplex mode\n");
1446*4882a593Smuzhiyun else
1447*4882a593Smuzhiyun snd_iprintf(buffer, " Half-duplex mode\n");
1448*4882a593Smuzhiyun if (RME32_PRO_WITH_8414(rme32)) {
1449*4882a593Smuzhiyun snd_iprintf(buffer, " receiver: CS8414\n");
1450*4882a593Smuzhiyun } else {
1451*4882a593Smuzhiyun snd_iprintf(buffer, " receiver: CS8412\n");
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun if (rme32->wcreg & RME32_WCR_MODE24) {
1454*4882a593Smuzhiyun snd_iprintf(buffer, " format: 24 bit");
1455*4882a593Smuzhiyun } else {
1456*4882a593Smuzhiyun snd_iprintf(buffer, " format: 16 bit");
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun if (rme32->wcreg & RME32_WCR_MONO) {
1459*4882a593Smuzhiyun snd_iprintf(buffer, ", Mono\n");
1460*4882a593Smuzhiyun } else {
1461*4882a593Smuzhiyun snd_iprintf(buffer, ", Stereo\n");
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun snd_iprintf(buffer, "\nInput settings\n");
1465*4882a593Smuzhiyun switch (snd_rme32_getinputtype(rme32)) {
1466*4882a593Smuzhiyun case RME32_INPUT_OPTICAL:
1467*4882a593Smuzhiyun snd_iprintf(buffer, " input: optical");
1468*4882a593Smuzhiyun break;
1469*4882a593Smuzhiyun case RME32_INPUT_COAXIAL:
1470*4882a593Smuzhiyun snd_iprintf(buffer, " input: coaxial");
1471*4882a593Smuzhiyun break;
1472*4882a593Smuzhiyun case RME32_INPUT_INTERNAL:
1473*4882a593Smuzhiyun snd_iprintf(buffer, " input: internal");
1474*4882a593Smuzhiyun break;
1475*4882a593Smuzhiyun case RME32_INPUT_XLR:
1476*4882a593Smuzhiyun snd_iprintf(buffer, " input: XLR");
1477*4882a593Smuzhiyun break;
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun if (snd_rme32_capture_getrate(rme32, &n) < 0) {
1480*4882a593Smuzhiyun snd_iprintf(buffer, "\n sample rate: no valid signal\n");
1481*4882a593Smuzhiyun } else {
1482*4882a593Smuzhiyun if (n) {
1483*4882a593Smuzhiyun snd_iprintf(buffer, " (8 channels)\n");
1484*4882a593Smuzhiyun } else {
1485*4882a593Smuzhiyun snd_iprintf(buffer, " (2 channels)\n");
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun snd_iprintf(buffer, " sample rate: %d Hz\n",
1488*4882a593Smuzhiyun snd_rme32_capture_getrate(rme32, &n));
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun snd_iprintf(buffer, "\nOutput settings\n");
1492*4882a593Smuzhiyun if (rme32->wcreg & RME32_WCR_SEL) {
1493*4882a593Smuzhiyun snd_iprintf(buffer, " output signal: normal playback");
1494*4882a593Smuzhiyun } else {
1495*4882a593Smuzhiyun snd_iprintf(buffer, " output signal: same as input");
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun if (rme32->wcreg & RME32_WCR_MUTE) {
1498*4882a593Smuzhiyun snd_iprintf(buffer, " (muted)\n");
1499*4882a593Smuzhiyun } else {
1500*4882a593Smuzhiyun snd_iprintf(buffer, "\n");
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun /* master output frequency */
1504*4882a593Smuzhiyun if (!
1505*4882a593Smuzhiyun ((!(rme32->wcreg & RME32_WCR_FREQ_0))
1506*4882a593Smuzhiyun && (!(rme32->wcreg & RME32_WCR_FREQ_1)))) {
1507*4882a593Smuzhiyun snd_iprintf(buffer, " sample rate: %d Hz\n",
1508*4882a593Smuzhiyun snd_rme32_playback_getrate(rme32));
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun if (rme32->rcreg & RME32_RCR_KMODE) {
1511*4882a593Smuzhiyun snd_iprintf(buffer, " sample clock source: AutoSync\n");
1512*4882a593Smuzhiyun } else {
1513*4882a593Smuzhiyun snd_iprintf(buffer, " sample clock source: Internal\n");
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun if (rme32->wcreg & RME32_WCR_PRO) {
1516*4882a593Smuzhiyun snd_iprintf(buffer, " format: AES/EBU (professional)\n");
1517*4882a593Smuzhiyun } else {
1518*4882a593Smuzhiyun snd_iprintf(buffer, " format: IEC958 (consumer)\n");
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun if (rme32->wcreg & RME32_WCR_EMP) {
1521*4882a593Smuzhiyun snd_iprintf(buffer, " emphasis: on\n");
1522*4882a593Smuzhiyun } else {
1523*4882a593Smuzhiyun snd_iprintf(buffer, " emphasis: off\n");
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
snd_rme32_proc_init(struct rme32 * rme32)1527*4882a593Smuzhiyun static void snd_rme32_proc_init(struct rme32 *rme32)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun snd_card_ro_proc_new(rme32->card, "rme32", rme32, snd_rme32_proc_read);
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun /*
1533*4882a593Smuzhiyun * control interface
1534*4882a593Smuzhiyun */
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun #define snd_rme32_info_loopback_control snd_ctl_boolean_mono_info
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun static int
snd_rme32_get_loopback_control(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1539*4882a593Smuzhiyun snd_rme32_get_loopback_control(struct snd_kcontrol *kcontrol,
1540*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun struct rme32 *rme32 = snd_kcontrol_chip(kcontrol);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
1545*4882a593Smuzhiyun ucontrol->value.integer.value[0] =
1546*4882a593Smuzhiyun rme32->wcreg & RME32_WCR_SEL ? 0 : 1;
1547*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
1548*4882a593Smuzhiyun return 0;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun static int
snd_rme32_put_loopback_control(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1551*4882a593Smuzhiyun snd_rme32_put_loopback_control(struct snd_kcontrol *kcontrol,
1552*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun struct rme32 *rme32 = snd_kcontrol_chip(kcontrol);
1555*4882a593Smuzhiyun unsigned int val;
1556*4882a593Smuzhiyun int change;
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun val = ucontrol->value.integer.value[0] ? 0 : RME32_WCR_SEL;
1559*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
1560*4882a593Smuzhiyun val = (rme32->wcreg & ~RME32_WCR_SEL) | val;
1561*4882a593Smuzhiyun change = val != rme32->wcreg;
1562*4882a593Smuzhiyun if (ucontrol->value.integer.value[0])
1563*4882a593Smuzhiyun val &= ~RME32_WCR_MUTE;
1564*4882a593Smuzhiyun else
1565*4882a593Smuzhiyun val |= RME32_WCR_MUTE;
1566*4882a593Smuzhiyun rme32->wcreg = val;
1567*4882a593Smuzhiyun writel(val, rme32->iobase + RME32_IO_CONTROL_REGISTER);
1568*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
1569*4882a593Smuzhiyun return change;
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun static int
snd_rme32_info_inputtype_control(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)1573*4882a593Smuzhiyun snd_rme32_info_inputtype_control(struct snd_kcontrol *kcontrol,
1574*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
1575*4882a593Smuzhiyun {
1576*4882a593Smuzhiyun struct rme32 *rme32 = snd_kcontrol_chip(kcontrol);
1577*4882a593Smuzhiyun static const char * const texts[4] = {
1578*4882a593Smuzhiyun "Optical", "Coaxial", "Internal", "XLR"
1579*4882a593Smuzhiyun };
1580*4882a593Smuzhiyun int num_items;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun switch (rme32->pci->device) {
1583*4882a593Smuzhiyun case PCI_DEVICE_ID_RME_DIGI32:
1584*4882a593Smuzhiyun case PCI_DEVICE_ID_RME_DIGI32_8:
1585*4882a593Smuzhiyun num_items = 3;
1586*4882a593Smuzhiyun break;
1587*4882a593Smuzhiyun case PCI_DEVICE_ID_RME_DIGI32_PRO:
1588*4882a593Smuzhiyun num_items = 4;
1589*4882a593Smuzhiyun break;
1590*4882a593Smuzhiyun default:
1591*4882a593Smuzhiyun snd_BUG();
1592*4882a593Smuzhiyun return -EINVAL;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun return snd_ctl_enum_info(uinfo, 1, num_items, texts);
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun static int
snd_rme32_get_inputtype_control(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1597*4882a593Smuzhiyun snd_rme32_get_inputtype_control(struct snd_kcontrol *kcontrol,
1598*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun struct rme32 *rme32 = snd_kcontrol_chip(kcontrol);
1601*4882a593Smuzhiyun unsigned int items = 3;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
1604*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = snd_rme32_getinputtype(rme32);
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun switch (rme32->pci->device) {
1607*4882a593Smuzhiyun case PCI_DEVICE_ID_RME_DIGI32:
1608*4882a593Smuzhiyun case PCI_DEVICE_ID_RME_DIGI32_8:
1609*4882a593Smuzhiyun items = 3;
1610*4882a593Smuzhiyun break;
1611*4882a593Smuzhiyun case PCI_DEVICE_ID_RME_DIGI32_PRO:
1612*4882a593Smuzhiyun items = 4;
1613*4882a593Smuzhiyun break;
1614*4882a593Smuzhiyun default:
1615*4882a593Smuzhiyun snd_BUG();
1616*4882a593Smuzhiyun break;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun if (ucontrol->value.enumerated.item[0] >= items) {
1619*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = items - 1;
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
1623*4882a593Smuzhiyun return 0;
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun static int
snd_rme32_put_inputtype_control(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1626*4882a593Smuzhiyun snd_rme32_put_inputtype_control(struct snd_kcontrol *kcontrol,
1627*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun struct rme32 *rme32 = snd_kcontrol_chip(kcontrol);
1630*4882a593Smuzhiyun unsigned int val;
1631*4882a593Smuzhiyun int change, items = 3;
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun switch (rme32->pci->device) {
1634*4882a593Smuzhiyun case PCI_DEVICE_ID_RME_DIGI32:
1635*4882a593Smuzhiyun case PCI_DEVICE_ID_RME_DIGI32_8:
1636*4882a593Smuzhiyun items = 3;
1637*4882a593Smuzhiyun break;
1638*4882a593Smuzhiyun case PCI_DEVICE_ID_RME_DIGI32_PRO:
1639*4882a593Smuzhiyun items = 4;
1640*4882a593Smuzhiyun break;
1641*4882a593Smuzhiyun default:
1642*4882a593Smuzhiyun snd_BUG();
1643*4882a593Smuzhiyun break;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun val = ucontrol->value.enumerated.item[0] % items;
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
1648*4882a593Smuzhiyun change = val != (unsigned int)snd_rme32_getinputtype(rme32);
1649*4882a593Smuzhiyun snd_rme32_setinputtype(rme32, val);
1650*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
1651*4882a593Smuzhiyun return change;
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun static int
snd_rme32_info_clockmode_control(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)1655*4882a593Smuzhiyun snd_rme32_info_clockmode_control(struct snd_kcontrol *kcontrol,
1656*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun static const char * const texts[4] = { "AutoSync",
1659*4882a593Smuzhiyun "Internal 32.0kHz",
1660*4882a593Smuzhiyun "Internal 44.1kHz",
1661*4882a593Smuzhiyun "Internal 48.0kHz" };
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun return snd_ctl_enum_info(uinfo, 1, 4, texts);
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun static int
snd_rme32_get_clockmode_control(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1666*4882a593Smuzhiyun snd_rme32_get_clockmode_control(struct snd_kcontrol *kcontrol,
1667*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1668*4882a593Smuzhiyun {
1669*4882a593Smuzhiyun struct rme32 *rme32 = snd_kcontrol_chip(kcontrol);
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
1672*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = snd_rme32_getclockmode(rme32);
1673*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
1674*4882a593Smuzhiyun return 0;
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun static int
snd_rme32_put_clockmode_control(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1677*4882a593Smuzhiyun snd_rme32_put_clockmode_control(struct snd_kcontrol *kcontrol,
1678*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun struct rme32 *rme32 = snd_kcontrol_chip(kcontrol);
1681*4882a593Smuzhiyun unsigned int val;
1682*4882a593Smuzhiyun int change;
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun val = ucontrol->value.enumerated.item[0] % 3;
1685*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
1686*4882a593Smuzhiyun change = val != (unsigned int)snd_rme32_getclockmode(rme32);
1687*4882a593Smuzhiyun snd_rme32_setclockmode(rme32, val);
1688*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
1689*4882a593Smuzhiyun return change;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun
snd_rme32_convert_from_aes(struct snd_aes_iec958 * aes)1692*4882a593Smuzhiyun static u32 snd_rme32_convert_from_aes(struct snd_aes_iec958 * aes)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun u32 val = 0;
1695*4882a593Smuzhiyun val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME32_WCR_PRO : 0;
1696*4882a593Smuzhiyun if (val & RME32_WCR_PRO)
1697*4882a593Smuzhiyun val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME32_WCR_EMP : 0;
1698*4882a593Smuzhiyun else
1699*4882a593Smuzhiyun val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME32_WCR_EMP : 0;
1700*4882a593Smuzhiyun return val;
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun
snd_rme32_convert_to_aes(struct snd_aes_iec958 * aes,u32 val)1703*4882a593Smuzhiyun static void snd_rme32_convert_to_aes(struct snd_aes_iec958 * aes, u32 val)
1704*4882a593Smuzhiyun {
1705*4882a593Smuzhiyun aes->status[0] = ((val & RME32_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0);
1706*4882a593Smuzhiyun if (val & RME32_WCR_PRO)
1707*4882a593Smuzhiyun aes->status[0] |= (val & RME32_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
1708*4882a593Smuzhiyun else
1709*4882a593Smuzhiyun aes->status[0] |= (val & RME32_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
1710*4882a593Smuzhiyun }
1711*4882a593Smuzhiyun
snd_rme32_control_spdif_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)1712*4882a593Smuzhiyun static int snd_rme32_control_spdif_info(struct snd_kcontrol *kcontrol,
1713*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
1714*4882a593Smuzhiyun {
1715*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1716*4882a593Smuzhiyun uinfo->count = 1;
1717*4882a593Smuzhiyun return 0;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
snd_rme32_control_spdif_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1720*4882a593Smuzhiyun static int snd_rme32_control_spdif_get(struct snd_kcontrol *kcontrol,
1721*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1722*4882a593Smuzhiyun {
1723*4882a593Smuzhiyun struct rme32 *rme32 = snd_kcontrol_chip(kcontrol);
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun snd_rme32_convert_to_aes(&ucontrol->value.iec958,
1726*4882a593Smuzhiyun rme32->wcreg_spdif);
1727*4882a593Smuzhiyun return 0;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun
snd_rme32_control_spdif_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1730*4882a593Smuzhiyun static int snd_rme32_control_spdif_put(struct snd_kcontrol *kcontrol,
1731*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1732*4882a593Smuzhiyun {
1733*4882a593Smuzhiyun struct rme32 *rme32 = snd_kcontrol_chip(kcontrol);
1734*4882a593Smuzhiyun int change;
1735*4882a593Smuzhiyun u32 val;
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun val = snd_rme32_convert_from_aes(&ucontrol->value.iec958);
1738*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
1739*4882a593Smuzhiyun change = val != rme32->wcreg_spdif;
1740*4882a593Smuzhiyun rme32->wcreg_spdif = val;
1741*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
1742*4882a593Smuzhiyun return change;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
snd_rme32_control_spdif_stream_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)1745*4882a593Smuzhiyun static int snd_rme32_control_spdif_stream_info(struct snd_kcontrol *kcontrol,
1746*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
1747*4882a593Smuzhiyun {
1748*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1749*4882a593Smuzhiyun uinfo->count = 1;
1750*4882a593Smuzhiyun return 0;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun
snd_rme32_control_spdif_stream_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1753*4882a593Smuzhiyun static int snd_rme32_control_spdif_stream_get(struct snd_kcontrol *kcontrol,
1754*4882a593Smuzhiyun struct snd_ctl_elem_value *
1755*4882a593Smuzhiyun ucontrol)
1756*4882a593Smuzhiyun {
1757*4882a593Smuzhiyun struct rme32 *rme32 = snd_kcontrol_chip(kcontrol);
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun snd_rme32_convert_to_aes(&ucontrol->value.iec958,
1760*4882a593Smuzhiyun rme32->wcreg_spdif_stream);
1761*4882a593Smuzhiyun return 0;
1762*4882a593Smuzhiyun }
1763*4882a593Smuzhiyun
snd_rme32_control_spdif_stream_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1764*4882a593Smuzhiyun static int snd_rme32_control_spdif_stream_put(struct snd_kcontrol *kcontrol,
1765*4882a593Smuzhiyun struct snd_ctl_elem_value *
1766*4882a593Smuzhiyun ucontrol)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun struct rme32 *rme32 = snd_kcontrol_chip(kcontrol);
1769*4882a593Smuzhiyun int change;
1770*4882a593Smuzhiyun u32 val;
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun val = snd_rme32_convert_from_aes(&ucontrol->value.iec958);
1773*4882a593Smuzhiyun spin_lock_irq(&rme32->lock);
1774*4882a593Smuzhiyun change = val != rme32->wcreg_spdif_stream;
1775*4882a593Smuzhiyun rme32->wcreg_spdif_stream = val;
1776*4882a593Smuzhiyun rme32->wcreg &= ~(RME32_WCR_PRO | RME32_WCR_EMP);
1777*4882a593Smuzhiyun rme32->wcreg |= val;
1778*4882a593Smuzhiyun writel(rme32->wcreg, rme32->iobase + RME32_IO_CONTROL_REGISTER);
1779*4882a593Smuzhiyun spin_unlock_irq(&rme32->lock);
1780*4882a593Smuzhiyun return change;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun
snd_rme32_control_spdif_mask_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)1783*4882a593Smuzhiyun static int snd_rme32_control_spdif_mask_info(struct snd_kcontrol *kcontrol,
1784*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
1785*4882a593Smuzhiyun {
1786*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1787*4882a593Smuzhiyun uinfo->count = 1;
1788*4882a593Smuzhiyun return 0;
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun
snd_rme32_control_spdif_mask_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1791*4882a593Smuzhiyun static int snd_rme32_control_spdif_mask_get(struct snd_kcontrol *kcontrol,
1792*4882a593Smuzhiyun struct snd_ctl_elem_value *
1793*4882a593Smuzhiyun ucontrol)
1794*4882a593Smuzhiyun {
1795*4882a593Smuzhiyun ucontrol->value.iec958.status[0] = kcontrol->private_value;
1796*4882a593Smuzhiyun return 0;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun static const struct snd_kcontrol_new snd_rme32_controls[] = {
1800*4882a593Smuzhiyun {
1801*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1802*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, DEFAULT),
1803*4882a593Smuzhiyun .info = snd_rme32_control_spdif_info,
1804*4882a593Smuzhiyun .get = snd_rme32_control_spdif_get,
1805*4882a593Smuzhiyun .put = snd_rme32_control_spdif_put
1806*4882a593Smuzhiyun },
1807*4882a593Smuzhiyun {
1808*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
1809*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1810*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, PCM_STREAM),
1811*4882a593Smuzhiyun .info = snd_rme32_control_spdif_stream_info,
1812*4882a593Smuzhiyun .get = snd_rme32_control_spdif_stream_get,
1813*4882a593Smuzhiyun .put = snd_rme32_control_spdif_stream_put
1814*4882a593Smuzhiyun },
1815*4882a593Smuzhiyun {
1816*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ,
1817*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1818*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, CON_MASK),
1819*4882a593Smuzhiyun .info = snd_rme32_control_spdif_mask_info,
1820*4882a593Smuzhiyun .get = snd_rme32_control_spdif_mask_get,
1821*4882a593Smuzhiyun .private_value = IEC958_AES0_PROFESSIONAL | IEC958_AES0_CON_EMPHASIS
1822*4882a593Smuzhiyun },
1823*4882a593Smuzhiyun {
1824*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ,
1825*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1826*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, PRO_MASK),
1827*4882a593Smuzhiyun .info = snd_rme32_control_spdif_mask_info,
1828*4882a593Smuzhiyun .get = snd_rme32_control_spdif_mask_get,
1829*4882a593Smuzhiyun .private_value = IEC958_AES0_PROFESSIONAL | IEC958_AES0_PRO_EMPHASIS
1830*4882a593Smuzhiyun },
1831*4882a593Smuzhiyun {
1832*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
1833*4882a593Smuzhiyun .name = "Input Connector",
1834*4882a593Smuzhiyun .info = snd_rme32_info_inputtype_control,
1835*4882a593Smuzhiyun .get = snd_rme32_get_inputtype_control,
1836*4882a593Smuzhiyun .put = snd_rme32_put_inputtype_control
1837*4882a593Smuzhiyun },
1838*4882a593Smuzhiyun {
1839*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
1840*4882a593Smuzhiyun .name = "Loopback Input",
1841*4882a593Smuzhiyun .info = snd_rme32_info_loopback_control,
1842*4882a593Smuzhiyun .get = snd_rme32_get_loopback_control,
1843*4882a593Smuzhiyun .put = snd_rme32_put_loopback_control
1844*4882a593Smuzhiyun },
1845*4882a593Smuzhiyun {
1846*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
1847*4882a593Smuzhiyun .name = "Sample Clock Source",
1848*4882a593Smuzhiyun .info = snd_rme32_info_clockmode_control,
1849*4882a593Smuzhiyun .get = snd_rme32_get_clockmode_control,
1850*4882a593Smuzhiyun .put = snd_rme32_put_clockmode_control
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun };
1853*4882a593Smuzhiyun
snd_rme32_create_switches(struct snd_card * card,struct rme32 * rme32)1854*4882a593Smuzhiyun static int snd_rme32_create_switches(struct snd_card *card, struct rme32 * rme32)
1855*4882a593Smuzhiyun {
1856*4882a593Smuzhiyun int idx, err;
1857*4882a593Smuzhiyun struct snd_kcontrol *kctl;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun for (idx = 0; idx < (int)ARRAY_SIZE(snd_rme32_controls); idx++) {
1860*4882a593Smuzhiyun if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_rme32_controls[idx], rme32))) < 0)
1861*4882a593Smuzhiyun return err;
1862*4882a593Smuzhiyun if (idx == 1) /* IEC958 (S/PDIF) Stream */
1863*4882a593Smuzhiyun rme32->spdif_ctl = kctl;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun return 0;
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun /*
1870*4882a593Smuzhiyun * Card initialisation
1871*4882a593Smuzhiyun */
1872*4882a593Smuzhiyun
snd_rme32_card_free(struct snd_card * card)1873*4882a593Smuzhiyun static void snd_rme32_card_free(struct snd_card *card)
1874*4882a593Smuzhiyun {
1875*4882a593Smuzhiyun snd_rme32_free(card->private_data);
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun static int
snd_rme32_probe(struct pci_dev * pci,const struct pci_device_id * pci_id)1879*4882a593Smuzhiyun snd_rme32_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun static int dev;
1882*4882a593Smuzhiyun struct rme32 *rme32;
1883*4882a593Smuzhiyun struct snd_card *card;
1884*4882a593Smuzhiyun int err;
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun if (dev >= SNDRV_CARDS) {
1887*4882a593Smuzhiyun return -ENODEV;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun if (!enable[dev]) {
1890*4882a593Smuzhiyun dev++;
1891*4882a593Smuzhiyun return -ENOENT;
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
1895*4882a593Smuzhiyun sizeof(struct rme32), &card);
1896*4882a593Smuzhiyun if (err < 0)
1897*4882a593Smuzhiyun return err;
1898*4882a593Smuzhiyun card->private_free = snd_rme32_card_free;
1899*4882a593Smuzhiyun rme32 = (struct rme32 *) card->private_data;
1900*4882a593Smuzhiyun rme32->card = card;
1901*4882a593Smuzhiyun rme32->pci = pci;
1902*4882a593Smuzhiyun if (fullduplex[dev])
1903*4882a593Smuzhiyun rme32->fullduplex_mode = 1;
1904*4882a593Smuzhiyun if ((err = snd_rme32_create(rme32)) < 0) {
1905*4882a593Smuzhiyun snd_card_free(card);
1906*4882a593Smuzhiyun return err;
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun strcpy(card->driver, "Digi32");
1910*4882a593Smuzhiyun switch (rme32->pci->device) {
1911*4882a593Smuzhiyun case PCI_DEVICE_ID_RME_DIGI32:
1912*4882a593Smuzhiyun strcpy(card->shortname, "RME Digi32");
1913*4882a593Smuzhiyun break;
1914*4882a593Smuzhiyun case PCI_DEVICE_ID_RME_DIGI32_8:
1915*4882a593Smuzhiyun strcpy(card->shortname, "RME Digi32/8");
1916*4882a593Smuzhiyun break;
1917*4882a593Smuzhiyun case PCI_DEVICE_ID_RME_DIGI32_PRO:
1918*4882a593Smuzhiyun strcpy(card->shortname, "RME Digi32 PRO");
1919*4882a593Smuzhiyun break;
1920*4882a593Smuzhiyun }
1921*4882a593Smuzhiyun sprintf(card->longname, "%s (Rev. %d) at 0x%lx, irq %d",
1922*4882a593Smuzhiyun card->shortname, rme32->rev, rme32->port, rme32->irq);
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun if ((err = snd_card_register(card)) < 0) {
1925*4882a593Smuzhiyun snd_card_free(card);
1926*4882a593Smuzhiyun return err;
1927*4882a593Smuzhiyun }
1928*4882a593Smuzhiyun pci_set_drvdata(pci, card);
1929*4882a593Smuzhiyun dev++;
1930*4882a593Smuzhiyun return 0;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun
snd_rme32_remove(struct pci_dev * pci)1933*4882a593Smuzhiyun static void snd_rme32_remove(struct pci_dev *pci)
1934*4882a593Smuzhiyun {
1935*4882a593Smuzhiyun snd_card_free(pci_get_drvdata(pci));
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun static struct pci_driver rme32_driver = {
1939*4882a593Smuzhiyun .name = KBUILD_MODNAME,
1940*4882a593Smuzhiyun .id_table = snd_rme32_ids,
1941*4882a593Smuzhiyun .probe = snd_rme32_probe,
1942*4882a593Smuzhiyun .remove = snd_rme32_remove,
1943*4882a593Smuzhiyun };
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun module_pci_driver(rme32_driver);
1946