1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Digigram pcxhr compatible soundcards
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * mixer interface for stereo cards
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2004 by Digigram <alsa@digigram.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <sound/core.h>
14*4882a593Smuzhiyun #include <sound/control.h>
15*4882a593Smuzhiyun #include <sound/tlv.h>
16*4882a593Smuzhiyun #include <sound/asoundef.h>
17*4882a593Smuzhiyun #include "pcxhr.h"
18*4882a593Smuzhiyun #include "pcxhr_core.h"
19*4882a593Smuzhiyun #include "pcxhr_mix22.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* registers used on the DSP and Xilinx (port 2) : HR stereo cards only */
23*4882a593Smuzhiyun #define PCXHR_DSP_RESET 0x20
24*4882a593Smuzhiyun #define PCXHR_XLX_CFG 0x24
25*4882a593Smuzhiyun #define PCXHR_XLX_RUER 0x28
26*4882a593Smuzhiyun #define PCXHR_XLX_DATA 0x2C
27*4882a593Smuzhiyun #define PCXHR_XLX_STATUS 0x30
28*4882a593Smuzhiyun #define PCXHR_XLX_LOFREQ 0x34
29*4882a593Smuzhiyun #define PCXHR_XLX_HIFREQ 0x38
30*4882a593Smuzhiyun #define PCXHR_XLX_CSUER 0x3C
31*4882a593Smuzhiyun #define PCXHR_XLX_SELMIC 0x40
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define PCXHR_DSP 2
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* byte access only ! */
36*4882a593Smuzhiyun #define PCXHR_INPB(mgr, x) inb((mgr)->port[PCXHR_DSP] + (x))
37*4882a593Smuzhiyun #define PCXHR_OUTPB(mgr, x, data) outb((data), (mgr)->port[PCXHR_DSP] + (x))
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* values for PCHR_DSP_RESET register */
41*4882a593Smuzhiyun #define PCXHR_DSP_RESET_DSP 0x01
42*4882a593Smuzhiyun #define PCXHR_DSP_RESET_MUTE 0x02
43*4882a593Smuzhiyun #define PCXHR_DSP_RESET_CODEC 0x08
44*4882a593Smuzhiyun #define PCXHR_DSP_RESET_SMPTE 0x10
45*4882a593Smuzhiyun #define PCXHR_DSP_RESET_GPO_OFFSET 5
46*4882a593Smuzhiyun #define PCXHR_DSP_RESET_GPO_MASK 0x60
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* values for PCHR_XLX_CFG register */
49*4882a593Smuzhiyun #define PCXHR_CFG_SYNCDSP_MASK 0x80
50*4882a593Smuzhiyun #define PCXHR_CFG_DEPENDENCY_MASK 0x60
51*4882a593Smuzhiyun #define PCXHR_CFG_INDEPENDANT_SEL 0x00
52*4882a593Smuzhiyun #define PCXHR_CFG_MASTER_SEL 0x40
53*4882a593Smuzhiyun #define PCXHR_CFG_SLAVE_SEL 0x20
54*4882a593Smuzhiyun #define PCXHR_CFG_DATA_UER1_SEL_MASK 0x10 /* 0 (UER0), 1(UER1) */
55*4882a593Smuzhiyun #define PCXHR_CFG_DATAIN_SEL_MASK 0x08 /* 0 (ana), 1 (UER) */
56*4882a593Smuzhiyun #define PCXHR_CFG_SRC_MASK 0x04 /* 0 (Bypass), 1 (SRC Actif) */
57*4882a593Smuzhiyun #define PCXHR_CFG_CLOCK_UER1_SEL_MASK 0x02 /* 0 (UER0), 1(UER1) */
58*4882a593Smuzhiyun #define PCXHR_CFG_CLOCKIN_SEL_MASK 0x01 /* 0 (internal), 1 (AES/EBU) */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* values for PCHR_XLX_DATA register */
61*4882a593Smuzhiyun #define PCXHR_DATA_CODEC 0x80
62*4882a593Smuzhiyun #define AKM_POWER_CONTROL_CMD 0xA007
63*4882a593Smuzhiyun #define AKM_RESET_ON_CMD 0xA100
64*4882a593Smuzhiyun #define AKM_RESET_OFF_CMD 0xA103
65*4882a593Smuzhiyun #define AKM_CLOCK_INF_55K_CMD 0xA240
66*4882a593Smuzhiyun #define AKM_CLOCK_SUP_55K_CMD 0xA24D
67*4882a593Smuzhiyun #define AKM_MUTE_CMD 0xA38D
68*4882a593Smuzhiyun #define AKM_UNMUTE_CMD 0xA30D
69*4882a593Smuzhiyun #define AKM_LEFT_LEVEL_CMD 0xA600
70*4882a593Smuzhiyun #define AKM_RIGHT_LEVEL_CMD 0xA700
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* values for PCHR_XLX_STATUS register - READ */
73*4882a593Smuzhiyun #define PCXHR_STAT_SRC_LOCK 0x01
74*4882a593Smuzhiyun #define PCXHR_STAT_LEVEL_IN 0x02
75*4882a593Smuzhiyun #define PCXHR_STAT_GPI_OFFSET 2
76*4882a593Smuzhiyun #define PCXHR_STAT_GPI_MASK 0x0C
77*4882a593Smuzhiyun #define PCXHR_STAT_MIC_CAPS 0x10
78*4882a593Smuzhiyun /* values for PCHR_XLX_STATUS register - WRITE */
79*4882a593Smuzhiyun #define PCXHR_STAT_FREQ_SYNC_MASK 0x01
80*4882a593Smuzhiyun #define PCXHR_STAT_FREQ_UER1_MASK 0x02
81*4882a593Smuzhiyun #define PCXHR_STAT_FREQ_SAVE_MASK 0x80
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* values for PCHR_XLX_CSUER register */
84*4882a593Smuzhiyun #define PCXHR_SUER1_BIT_U_READ_MASK 0x80
85*4882a593Smuzhiyun #define PCXHR_SUER1_BIT_C_READ_MASK 0x40
86*4882a593Smuzhiyun #define PCXHR_SUER1_DATA_PRESENT_MASK 0x20
87*4882a593Smuzhiyun #define PCXHR_SUER1_CLOCK_PRESENT_MASK 0x10
88*4882a593Smuzhiyun #define PCXHR_SUER_BIT_U_READ_MASK 0x08
89*4882a593Smuzhiyun #define PCXHR_SUER_BIT_C_READ_MASK 0x04
90*4882a593Smuzhiyun #define PCXHR_SUER_DATA_PRESENT_MASK 0x02
91*4882a593Smuzhiyun #define PCXHR_SUER_CLOCK_PRESENT_MASK 0x01
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define PCXHR_SUER_BIT_U_WRITE_MASK 0x02
94*4882a593Smuzhiyun #define PCXHR_SUER_BIT_C_WRITE_MASK 0x01
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* values for PCXHR_XLX_SELMIC register - WRITE */
97*4882a593Smuzhiyun #define PCXHR_SELMIC_PREAMPLI_OFFSET 2
98*4882a593Smuzhiyun #define PCXHR_SELMIC_PREAMPLI_MASK 0x0C
99*4882a593Smuzhiyun #define PCXHR_SELMIC_PHANTOM_ALIM 0x80
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static const unsigned char g_hr222_p_level[] = {
103*4882a593Smuzhiyun 0x00, /* [000] -49.5 dB: AKM[000] = -1.#INF dB (mute) */
104*4882a593Smuzhiyun 0x01, /* [001] -49.0 dB: AKM[001] = -48.131 dB (diff=0.86920 dB) */
105*4882a593Smuzhiyun 0x01, /* [002] -48.5 dB: AKM[001] = -48.131 dB (diff=0.36920 dB) */
106*4882a593Smuzhiyun 0x01, /* [003] -48.0 dB: AKM[001] = -48.131 dB (diff=0.13080 dB) */
107*4882a593Smuzhiyun 0x01, /* [004] -47.5 dB: AKM[001] = -48.131 dB (diff=0.63080 dB) */
108*4882a593Smuzhiyun 0x01, /* [005] -46.5 dB: AKM[001] = -48.131 dB (diff=1.63080 dB) */
109*4882a593Smuzhiyun 0x01, /* [006] -47.0 dB: AKM[001] = -48.131 dB (diff=1.13080 dB) */
110*4882a593Smuzhiyun 0x01, /* [007] -46.0 dB: AKM[001] = -48.131 dB (diff=2.13080 dB) */
111*4882a593Smuzhiyun 0x01, /* [008] -45.5 dB: AKM[001] = -48.131 dB (diff=2.63080 dB) */
112*4882a593Smuzhiyun 0x02, /* [009] -45.0 dB: AKM[002] = -42.110 dB (diff=2.88980 dB) */
113*4882a593Smuzhiyun 0x02, /* [010] -44.5 dB: AKM[002] = -42.110 dB (diff=2.38980 dB) */
114*4882a593Smuzhiyun 0x02, /* [011] -44.0 dB: AKM[002] = -42.110 dB (diff=1.88980 dB) */
115*4882a593Smuzhiyun 0x02, /* [012] -43.5 dB: AKM[002] = -42.110 dB (diff=1.38980 dB) */
116*4882a593Smuzhiyun 0x02, /* [013] -43.0 dB: AKM[002] = -42.110 dB (diff=0.88980 dB) */
117*4882a593Smuzhiyun 0x02, /* [014] -42.5 dB: AKM[002] = -42.110 dB (diff=0.38980 dB) */
118*4882a593Smuzhiyun 0x02, /* [015] -42.0 dB: AKM[002] = -42.110 dB (diff=0.11020 dB) */
119*4882a593Smuzhiyun 0x02, /* [016] -41.5 dB: AKM[002] = -42.110 dB (diff=0.61020 dB) */
120*4882a593Smuzhiyun 0x02, /* [017] -41.0 dB: AKM[002] = -42.110 dB (diff=1.11020 dB) */
121*4882a593Smuzhiyun 0x02, /* [018] -40.5 dB: AKM[002] = -42.110 dB (diff=1.61020 dB) */
122*4882a593Smuzhiyun 0x03, /* [019] -40.0 dB: AKM[003] = -38.588 dB (diff=1.41162 dB) */
123*4882a593Smuzhiyun 0x03, /* [020] -39.5 dB: AKM[003] = -38.588 dB (diff=0.91162 dB) */
124*4882a593Smuzhiyun 0x03, /* [021] -39.0 dB: AKM[003] = -38.588 dB (diff=0.41162 dB) */
125*4882a593Smuzhiyun 0x03, /* [022] -38.5 dB: AKM[003] = -38.588 dB (diff=0.08838 dB) */
126*4882a593Smuzhiyun 0x03, /* [023] -38.0 dB: AKM[003] = -38.588 dB (diff=0.58838 dB) */
127*4882a593Smuzhiyun 0x03, /* [024] -37.5 dB: AKM[003] = -38.588 dB (diff=1.08838 dB) */
128*4882a593Smuzhiyun 0x04, /* [025] -37.0 dB: AKM[004] = -36.090 dB (diff=0.91040 dB) */
129*4882a593Smuzhiyun 0x04, /* [026] -36.5 dB: AKM[004] = -36.090 dB (diff=0.41040 dB) */
130*4882a593Smuzhiyun 0x04, /* [027] -36.0 dB: AKM[004] = -36.090 dB (diff=0.08960 dB) */
131*4882a593Smuzhiyun 0x04, /* [028] -35.5 dB: AKM[004] = -36.090 dB (diff=0.58960 dB) */
132*4882a593Smuzhiyun 0x05, /* [029] -35.0 dB: AKM[005] = -34.151 dB (diff=0.84860 dB) */
133*4882a593Smuzhiyun 0x05, /* [030] -34.5 dB: AKM[005] = -34.151 dB (diff=0.34860 dB) */
134*4882a593Smuzhiyun 0x05, /* [031] -34.0 dB: AKM[005] = -34.151 dB (diff=0.15140 dB) */
135*4882a593Smuzhiyun 0x05, /* [032] -33.5 dB: AKM[005] = -34.151 dB (diff=0.65140 dB) */
136*4882a593Smuzhiyun 0x06, /* [033] -33.0 dB: AKM[006] = -32.568 dB (diff=0.43222 dB) */
137*4882a593Smuzhiyun 0x06, /* [034] -32.5 dB: AKM[006] = -32.568 dB (diff=0.06778 dB) */
138*4882a593Smuzhiyun 0x06, /* [035] -32.0 dB: AKM[006] = -32.568 dB (diff=0.56778 dB) */
139*4882a593Smuzhiyun 0x07, /* [036] -31.5 dB: AKM[007] = -31.229 dB (diff=0.27116 dB) */
140*4882a593Smuzhiyun 0x07, /* [037] -31.0 dB: AKM[007] = -31.229 dB (diff=0.22884 dB) */
141*4882a593Smuzhiyun 0x08, /* [038] -30.5 dB: AKM[008] = -30.069 dB (diff=0.43100 dB) */
142*4882a593Smuzhiyun 0x08, /* [039] -30.0 dB: AKM[008] = -30.069 dB (diff=0.06900 dB) */
143*4882a593Smuzhiyun 0x09, /* [040] -29.5 dB: AKM[009] = -29.046 dB (diff=0.45405 dB) */
144*4882a593Smuzhiyun 0x09, /* [041] -29.0 dB: AKM[009] = -29.046 dB (diff=0.04595 dB) */
145*4882a593Smuzhiyun 0x0a, /* [042] -28.5 dB: AKM[010] = -28.131 dB (diff=0.36920 dB) */
146*4882a593Smuzhiyun 0x0a, /* [043] -28.0 dB: AKM[010] = -28.131 dB (diff=0.13080 dB) */
147*4882a593Smuzhiyun 0x0b, /* [044] -27.5 dB: AKM[011] = -27.303 dB (diff=0.19705 dB) */
148*4882a593Smuzhiyun 0x0b, /* [045] -27.0 dB: AKM[011] = -27.303 dB (diff=0.30295 dB) */
149*4882a593Smuzhiyun 0x0c, /* [046] -26.5 dB: AKM[012] = -26.547 dB (diff=0.04718 dB) */
150*4882a593Smuzhiyun 0x0d, /* [047] -26.0 dB: AKM[013] = -25.852 dB (diff=0.14806 dB) */
151*4882a593Smuzhiyun 0x0e, /* [048] -25.5 dB: AKM[014] = -25.208 dB (diff=0.29176 dB) */
152*4882a593Smuzhiyun 0x0e, /* [049] -25.0 dB: AKM[014] = -25.208 dB (diff=0.20824 dB) */
153*4882a593Smuzhiyun 0x0f, /* [050] -24.5 dB: AKM[015] = -24.609 dB (diff=0.10898 dB) */
154*4882a593Smuzhiyun 0x10, /* [051] -24.0 dB: AKM[016] = -24.048 dB (diff=0.04840 dB) */
155*4882a593Smuzhiyun 0x11, /* [052] -23.5 dB: AKM[017] = -23.522 dB (diff=0.02183 dB) */
156*4882a593Smuzhiyun 0x12, /* [053] -23.0 dB: AKM[018] = -23.025 dB (diff=0.02535 dB) */
157*4882a593Smuzhiyun 0x13, /* [054] -22.5 dB: AKM[019] = -22.556 dB (diff=0.05573 dB) */
158*4882a593Smuzhiyun 0x14, /* [055] -22.0 dB: AKM[020] = -22.110 dB (diff=0.11020 dB) */
159*4882a593Smuzhiyun 0x15, /* [056] -21.5 dB: AKM[021] = -21.686 dB (diff=0.18642 dB) */
160*4882a593Smuzhiyun 0x17, /* [057] -21.0 dB: AKM[023] = -20.896 dB (diff=0.10375 dB) */
161*4882a593Smuzhiyun 0x18, /* [058] -20.5 dB: AKM[024] = -20.527 dB (diff=0.02658 dB) */
162*4882a593Smuzhiyun 0x1a, /* [059] -20.0 dB: AKM[026] = -19.831 dB (diff=0.16866 dB) */
163*4882a593Smuzhiyun 0x1b, /* [060] -19.5 dB: AKM[027] = -19.504 dB (diff=0.00353 dB) */
164*4882a593Smuzhiyun 0x1d, /* [061] -19.0 dB: AKM[029] = -18.883 dB (diff=0.11716 dB) */
165*4882a593Smuzhiyun 0x1e, /* [062] -18.5 dB: AKM[030] = -18.588 dB (diff=0.08838 dB) */
166*4882a593Smuzhiyun 0x20, /* [063] -18.0 dB: AKM[032] = -18.028 dB (diff=0.02780 dB) */
167*4882a593Smuzhiyun 0x22, /* [064] -17.5 dB: AKM[034] = -17.501 dB (diff=0.00123 dB) */
168*4882a593Smuzhiyun 0x24, /* [065] -17.0 dB: AKM[036] = -17.005 dB (diff=0.00475 dB) */
169*4882a593Smuzhiyun 0x26, /* [066] -16.5 dB: AKM[038] = -16.535 dB (diff=0.03513 dB) */
170*4882a593Smuzhiyun 0x28, /* [067] -16.0 dB: AKM[040] = -16.090 dB (diff=0.08960 dB) */
171*4882a593Smuzhiyun 0x2b, /* [068] -15.5 dB: AKM[043] = -15.461 dB (diff=0.03857 dB) */
172*4882a593Smuzhiyun 0x2d, /* [069] -15.0 dB: AKM[045] = -15.067 dB (diff=0.06655 dB) */
173*4882a593Smuzhiyun 0x30, /* [070] -14.5 dB: AKM[048] = -14.506 dB (diff=0.00598 dB) */
174*4882a593Smuzhiyun 0x33, /* [071] -14.0 dB: AKM[051] = -13.979 dB (diff=0.02060 dB) */
175*4882a593Smuzhiyun 0x36, /* [072] -13.5 dB: AKM[054] = -13.483 dB (diff=0.01707 dB) */
176*4882a593Smuzhiyun 0x39, /* [073] -13.0 dB: AKM[057] = -13.013 dB (diff=0.01331 dB) */
177*4882a593Smuzhiyun 0x3c, /* [074] -12.5 dB: AKM[060] = -12.568 dB (diff=0.06778 dB) */
178*4882a593Smuzhiyun 0x40, /* [075] -12.0 dB: AKM[064] = -12.007 dB (diff=0.00720 dB) */
179*4882a593Smuzhiyun 0x44, /* [076] -11.5 dB: AKM[068] = -11.481 dB (diff=0.01937 dB) */
180*4882a593Smuzhiyun 0x48, /* [077] -11.0 dB: AKM[072] = -10.984 dB (diff=0.01585 dB) */
181*4882a593Smuzhiyun 0x4c, /* [078] -10.5 dB: AKM[076] = -10.515 dB (diff=0.01453 dB) */
182*4882a593Smuzhiyun 0x51, /* [079] -10.0 dB: AKM[081] = -9.961 dB (diff=0.03890 dB) */
183*4882a593Smuzhiyun 0x55, /* [080] -9.5 dB: AKM[085] = -9.542 dB (diff=0.04243 dB) */
184*4882a593Smuzhiyun 0x5a, /* [081] -9.0 dB: AKM[090] = -9.046 dB (diff=0.04595 dB) */
185*4882a593Smuzhiyun 0x60, /* [082] -8.5 dB: AKM[096] = -8.485 dB (diff=0.01462 dB) */
186*4882a593Smuzhiyun 0x66, /* [083] -8.0 dB: AKM[102] = -7.959 dB (diff=0.04120 dB) */
187*4882a593Smuzhiyun 0x6c, /* [084] -7.5 dB: AKM[108] = -7.462 dB (diff=0.03767 dB) */
188*4882a593Smuzhiyun 0x72, /* [085] -7.0 dB: AKM[114] = -6.993 dB (diff=0.00729 dB) */
189*4882a593Smuzhiyun 0x79, /* [086] -6.5 dB: AKM[121] = -6.475 dB (diff=0.02490 dB) */
190*4882a593Smuzhiyun 0x80, /* [087] -6.0 dB: AKM[128] = -5.987 dB (diff=0.01340 dB) */
191*4882a593Smuzhiyun 0x87, /* [088] -5.5 dB: AKM[135] = -5.524 dB (diff=0.02413 dB) */
192*4882a593Smuzhiyun 0x8f, /* [089] -5.0 dB: AKM[143] = -5.024 dB (diff=0.02408 dB) */
193*4882a593Smuzhiyun 0x98, /* [090] -4.5 dB: AKM[152] = -4.494 dB (diff=0.00607 dB) */
194*4882a593Smuzhiyun 0xa1, /* [091] -4.0 dB: AKM[161] = -3.994 dB (diff=0.00571 dB) */
195*4882a593Smuzhiyun 0xaa, /* [092] -3.5 dB: AKM[170] = -3.522 dB (diff=0.02183 dB) */
196*4882a593Smuzhiyun 0xb5, /* [093] -3.0 dB: AKM[181] = -2.977 dB (diff=0.02277 dB) */
197*4882a593Smuzhiyun 0xbf, /* [094] -2.5 dB: AKM[191] = -2.510 dB (diff=0.01014 dB) */
198*4882a593Smuzhiyun 0xcb, /* [095] -2.0 dB: AKM[203] = -1.981 dB (diff=0.01912 dB) */
199*4882a593Smuzhiyun 0xd7, /* [096] -1.5 dB: AKM[215] = -1.482 dB (diff=0.01797 dB) */
200*4882a593Smuzhiyun 0xe3, /* [097] -1.0 dB: AKM[227] = -1.010 dB (diff=0.01029 dB) */
201*4882a593Smuzhiyun 0xf1, /* [098] -0.5 dB: AKM[241] = -0.490 dB (diff=0.00954 dB) */
202*4882a593Smuzhiyun 0xff, /* [099] +0.0 dB: AKM[255] = +0.000 dB (diff=0.00000 dB) */
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun
hr222_config_akm(struct pcxhr_mgr * mgr,unsigned short data)206*4882a593Smuzhiyun static void hr222_config_akm(struct pcxhr_mgr *mgr, unsigned short data)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun unsigned short mask = 0x8000;
209*4882a593Smuzhiyun /* activate access to codec registers */
210*4882a593Smuzhiyun PCXHR_INPB(mgr, PCXHR_XLX_HIFREQ);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun while (mask) {
213*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_XLX_DATA,
214*4882a593Smuzhiyun data & mask ? PCXHR_DATA_CODEC : 0);
215*4882a593Smuzhiyun mask >>= 1;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun /* termiate access to codec registers */
218*4882a593Smuzhiyun PCXHR_INPB(mgr, PCXHR_XLX_RUER);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun
hr222_set_hw_playback_level(struct pcxhr_mgr * mgr,int idx,int level)222*4882a593Smuzhiyun static int hr222_set_hw_playback_level(struct pcxhr_mgr *mgr,
223*4882a593Smuzhiyun int idx, int level)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun unsigned short cmd;
226*4882a593Smuzhiyun if (idx > 1 ||
227*4882a593Smuzhiyun level < 0 ||
228*4882a593Smuzhiyun level >= ARRAY_SIZE(g_hr222_p_level))
229*4882a593Smuzhiyun return -EINVAL;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (idx == 0)
232*4882a593Smuzhiyun cmd = AKM_LEFT_LEVEL_CMD;
233*4882a593Smuzhiyun else
234*4882a593Smuzhiyun cmd = AKM_RIGHT_LEVEL_CMD;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* conversion from PmBoardCodedLevel to AKM nonlinear programming */
237*4882a593Smuzhiyun cmd += g_hr222_p_level[level];
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun hr222_config_akm(mgr, cmd);
240*4882a593Smuzhiyun return 0;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun
hr222_set_hw_capture_level(struct pcxhr_mgr * mgr,int level_l,int level_r,int level_mic)244*4882a593Smuzhiyun static int hr222_set_hw_capture_level(struct pcxhr_mgr *mgr,
245*4882a593Smuzhiyun int level_l, int level_r, int level_mic)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun /* program all input levels at the same time */
248*4882a593Smuzhiyun unsigned int data;
249*4882a593Smuzhiyun int i;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (!mgr->capture_chips)
252*4882a593Smuzhiyun return -EINVAL; /* no PCX22 */
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun data = ((level_mic & 0xff) << 24); /* micro is mono, but apply */
255*4882a593Smuzhiyun data |= ((level_mic & 0xff) << 16); /* level on both channels */
256*4882a593Smuzhiyun data |= ((level_r & 0xff) << 8); /* line input right channel */
257*4882a593Smuzhiyun data |= (level_l & 0xff); /* line input left channel */
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun PCXHR_INPB(mgr, PCXHR_XLX_DATA); /* activate input codec */
260*4882a593Smuzhiyun /* send 32 bits (4 x 8 bits) */
261*4882a593Smuzhiyun for (i = 0; i < 32; i++, data <<= 1) {
262*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_XLX_DATA,
263*4882a593Smuzhiyun (data & 0x80000000) ? PCXHR_DATA_CODEC : 0);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun PCXHR_INPB(mgr, PCXHR_XLX_RUER); /* close input level codec */
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun static void hr222_micro_boost(struct pcxhr_mgr *mgr, int level);
270*4882a593Smuzhiyun
hr222_sub_init(struct pcxhr_mgr * mgr)271*4882a593Smuzhiyun int hr222_sub_init(struct pcxhr_mgr *mgr)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun unsigned char reg;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun mgr->board_has_analog = 1; /* analog always available */
276*4882a593Smuzhiyun mgr->xlx_cfg = PCXHR_CFG_SYNCDSP_MASK;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun reg = PCXHR_INPB(mgr, PCXHR_XLX_STATUS);
279*4882a593Smuzhiyun if (reg & PCXHR_STAT_MIC_CAPS)
280*4882a593Smuzhiyun mgr->board_has_mic = 1; /* microphone available */
281*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev,
282*4882a593Smuzhiyun "MIC input available = %d\n", mgr->board_has_mic);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* reset codec */
285*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_DSP_RESET,
286*4882a593Smuzhiyun PCXHR_DSP_RESET_DSP);
287*4882a593Smuzhiyun msleep(5);
288*4882a593Smuzhiyun mgr->dsp_reset = PCXHR_DSP_RESET_DSP |
289*4882a593Smuzhiyun PCXHR_DSP_RESET_MUTE |
290*4882a593Smuzhiyun PCXHR_DSP_RESET_CODEC;
291*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_DSP_RESET, mgr->dsp_reset);
292*4882a593Smuzhiyun /* hr222_write_gpo(mgr, 0); does the same */
293*4882a593Smuzhiyun msleep(5);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* config AKM */
296*4882a593Smuzhiyun hr222_config_akm(mgr, AKM_POWER_CONTROL_CMD);
297*4882a593Smuzhiyun hr222_config_akm(mgr, AKM_CLOCK_INF_55K_CMD);
298*4882a593Smuzhiyun hr222_config_akm(mgr, AKM_UNMUTE_CMD);
299*4882a593Smuzhiyun hr222_config_akm(mgr, AKM_RESET_OFF_CMD);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* init micro boost */
302*4882a593Smuzhiyun hr222_micro_boost(mgr, 0);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* calc PLL register */
309*4882a593Smuzhiyun /* TODO : there is a very similar fct in pcxhr.c */
hr222_pll_freq_register(unsigned int freq,unsigned int * pllreg,unsigned int * realfreq)310*4882a593Smuzhiyun static int hr222_pll_freq_register(unsigned int freq,
311*4882a593Smuzhiyun unsigned int *pllreg,
312*4882a593Smuzhiyun unsigned int *realfreq)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun unsigned int reg;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (freq < 6900 || freq > 219000)
317*4882a593Smuzhiyun return -EINVAL;
318*4882a593Smuzhiyun reg = (28224000 * 2) / freq;
319*4882a593Smuzhiyun reg = (reg - 1) / 2;
320*4882a593Smuzhiyun if (reg < 0x100)
321*4882a593Smuzhiyun *pllreg = reg + 0xC00;
322*4882a593Smuzhiyun else if (reg < 0x200)
323*4882a593Smuzhiyun *pllreg = reg + 0x800;
324*4882a593Smuzhiyun else if (reg < 0x400)
325*4882a593Smuzhiyun *pllreg = reg & 0x1ff;
326*4882a593Smuzhiyun else if (reg < 0x800) {
327*4882a593Smuzhiyun *pllreg = ((reg >> 1) & 0x1ff) + 0x200;
328*4882a593Smuzhiyun reg &= ~1;
329*4882a593Smuzhiyun } else {
330*4882a593Smuzhiyun *pllreg = ((reg >> 2) & 0x1ff) + 0x400;
331*4882a593Smuzhiyun reg &= ~3;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun if (realfreq)
334*4882a593Smuzhiyun *realfreq = (28224000 / (reg + 1));
335*4882a593Smuzhiyun return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
hr222_sub_set_clock(struct pcxhr_mgr * mgr,unsigned int rate,int * changed)338*4882a593Smuzhiyun int hr222_sub_set_clock(struct pcxhr_mgr *mgr,
339*4882a593Smuzhiyun unsigned int rate,
340*4882a593Smuzhiyun int *changed)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun unsigned int speed, pllreg = 0;
343*4882a593Smuzhiyun int err;
344*4882a593Smuzhiyun unsigned realfreq = rate;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun switch (mgr->use_clock_type) {
347*4882a593Smuzhiyun case HR22_CLOCK_TYPE_INTERNAL:
348*4882a593Smuzhiyun err = hr222_pll_freq_register(rate, &pllreg, &realfreq);
349*4882a593Smuzhiyun if (err)
350*4882a593Smuzhiyun return err;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun mgr->xlx_cfg &= ~(PCXHR_CFG_CLOCKIN_SEL_MASK |
353*4882a593Smuzhiyun PCXHR_CFG_CLOCK_UER1_SEL_MASK);
354*4882a593Smuzhiyun break;
355*4882a593Smuzhiyun case HR22_CLOCK_TYPE_AES_SYNC:
356*4882a593Smuzhiyun mgr->xlx_cfg |= PCXHR_CFG_CLOCKIN_SEL_MASK;
357*4882a593Smuzhiyun mgr->xlx_cfg &= ~PCXHR_CFG_CLOCK_UER1_SEL_MASK;
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun case HR22_CLOCK_TYPE_AES_1:
360*4882a593Smuzhiyun if (!mgr->board_has_aes1)
361*4882a593Smuzhiyun return -EINVAL;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun mgr->xlx_cfg |= (PCXHR_CFG_CLOCKIN_SEL_MASK |
364*4882a593Smuzhiyun PCXHR_CFG_CLOCK_UER1_SEL_MASK);
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun default:
367*4882a593Smuzhiyun return -EINVAL;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun hr222_config_akm(mgr, AKM_MUTE_CMD);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (mgr->use_clock_type == HR22_CLOCK_TYPE_INTERNAL) {
372*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_XLX_HIFREQ, pllreg >> 8);
373*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_XLX_LOFREQ, pllreg & 0xff);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* set clock source */
377*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_XLX_CFG, mgr->xlx_cfg);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /* codec speed modes */
380*4882a593Smuzhiyun speed = rate < 55000 ? 0 : 1;
381*4882a593Smuzhiyun if (mgr->codec_speed != speed) {
382*4882a593Smuzhiyun mgr->codec_speed = speed;
383*4882a593Smuzhiyun if (speed == 0)
384*4882a593Smuzhiyun hr222_config_akm(mgr, AKM_CLOCK_INF_55K_CMD);
385*4882a593Smuzhiyun else
386*4882a593Smuzhiyun hr222_config_akm(mgr, AKM_CLOCK_SUP_55K_CMD);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun mgr->sample_rate_real = realfreq;
390*4882a593Smuzhiyun mgr->cur_clock_type = mgr->use_clock_type;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (changed)
393*4882a593Smuzhiyun *changed = 1;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun hr222_config_akm(mgr, AKM_UNMUTE_CMD);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev, "set_clock to %dHz (realfreq=%d pllreg=%x)\n",
398*4882a593Smuzhiyun rate, realfreq, pllreg);
399*4882a593Smuzhiyun return 0;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
hr222_get_external_clock(struct pcxhr_mgr * mgr,enum pcxhr_clock_type clock_type,int * sample_rate)402*4882a593Smuzhiyun int hr222_get_external_clock(struct pcxhr_mgr *mgr,
403*4882a593Smuzhiyun enum pcxhr_clock_type clock_type,
404*4882a593Smuzhiyun int *sample_rate)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun int rate, calc_rate = 0;
407*4882a593Smuzhiyun unsigned int ticks;
408*4882a593Smuzhiyun unsigned char mask, reg;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun if (clock_type == HR22_CLOCK_TYPE_AES_SYNC) {
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun mask = (PCXHR_SUER_CLOCK_PRESENT_MASK |
413*4882a593Smuzhiyun PCXHR_SUER_DATA_PRESENT_MASK);
414*4882a593Smuzhiyun reg = PCXHR_STAT_FREQ_SYNC_MASK;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun } else if (clock_type == HR22_CLOCK_TYPE_AES_1 && mgr->board_has_aes1) {
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun mask = (PCXHR_SUER1_CLOCK_PRESENT_MASK |
419*4882a593Smuzhiyun PCXHR_SUER1_DATA_PRESENT_MASK);
420*4882a593Smuzhiyun reg = PCXHR_STAT_FREQ_UER1_MASK;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun } else {
423*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev,
424*4882a593Smuzhiyun "get_external_clock : type %d not supported\n",
425*4882a593Smuzhiyun clock_type);
426*4882a593Smuzhiyun return -EINVAL; /* other clocks not supported */
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if ((PCXHR_INPB(mgr, PCXHR_XLX_CSUER) & mask) != mask) {
430*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev,
431*4882a593Smuzhiyun "get_external_clock(%d) = 0 Hz\n", clock_type);
432*4882a593Smuzhiyun *sample_rate = 0;
433*4882a593Smuzhiyun return 0; /* no external clock locked */
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_XLX_STATUS, reg); /* calculate freq */
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* save the measured clock frequency */
439*4882a593Smuzhiyun reg |= PCXHR_STAT_FREQ_SAVE_MASK;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (mgr->last_reg_stat != reg) {
442*4882a593Smuzhiyun udelay(500); /* wait min 2 cycles of lowest freq (8000) */
443*4882a593Smuzhiyun mgr->last_reg_stat = reg;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_XLX_STATUS, reg); /* save */
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* get the frequency */
449*4882a593Smuzhiyun ticks = (unsigned int)PCXHR_INPB(mgr, PCXHR_XLX_CFG);
450*4882a593Smuzhiyun ticks = (ticks & 0x03) << 8;
451*4882a593Smuzhiyun ticks |= (unsigned int)PCXHR_INPB(mgr, PCXHR_DSP_RESET);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (ticks != 0)
454*4882a593Smuzhiyun calc_rate = 28224000 / ticks;
455*4882a593Smuzhiyun /* rounding */
456*4882a593Smuzhiyun if (calc_rate > 184200)
457*4882a593Smuzhiyun rate = 192000;
458*4882a593Smuzhiyun else if (calc_rate > 152200)
459*4882a593Smuzhiyun rate = 176400;
460*4882a593Smuzhiyun else if (calc_rate > 112000)
461*4882a593Smuzhiyun rate = 128000;
462*4882a593Smuzhiyun else if (calc_rate > 92100)
463*4882a593Smuzhiyun rate = 96000;
464*4882a593Smuzhiyun else if (calc_rate > 76100)
465*4882a593Smuzhiyun rate = 88200;
466*4882a593Smuzhiyun else if (calc_rate > 56000)
467*4882a593Smuzhiyun rate = 64000;
468*4882a593Smuzhiyun else if (calc_rate > 46050)
469*4882a593Smuzhiyun rate = 48000;
470*4882a593Smuzhiyun else if (calc_rate > 38050)
471*4882a593Smuzhiyun rate = 44100;
472*4882a593Smuzhiyun else if (calc_rate > 28000)
473*4882a593Smuzhiyun rate = 32000;
474*4882a593Smuzhiyun else if (calc_rate > 23025)
475*4882a593Smuzhiyun rate = 24000;
476*4882a593Smuzhiyun else if (calc_rate > 19025)
477*4882a593Smuzhiyun rate = 22050;
478*4882a593Smuzhiyun else if (calc_rate > 14000)
479*4882a593Smuzhiyun rate = 16000;
480*4882a593Smuzhiyun else if (calc_rate > 11512)
481*4882a593Smuzhiyun rate = 12000;
482*4882a593Smuzhiyun else if (calc_rate > 9512)
483*4882a593Smuzhiyun rate = 11025;
484*4882a593Smuzhiyun else if (calc_rate > 7000)
485*4882a593Smuzhiyun rate = 8000;
486*4882a593Smuzhiyun else
487*4882a593Smuzhiyun rate = 0;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev, "External clock is at %d Hz (measured %d Hz)\n",
490*4882a593Smuzhiyun rate, calc_rate);
491*4882a593Smuzhiyun *sample_rate = rate;
492*4882a593Smuzhiyun return 0;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun
hr222_read_gpio(struct pcxhr_mgr * mgr,int is_gpi,int * value)496*4882a593Smuzhiyun int hr222_read_gpio(struct pcxhr_mgr *mgr, int is_gpi, int *value)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun if (is_gpi) {
499*4882a593Smuzhiyun unsigned char reg = PCXHR_INPB(mgr, PCXHR_XLX_STATUS);
500*4882a593Smuzhiyun *value = (int)(reg & PCXHR_STAT_GPI_MASK) >>
501*4882a593Smuzhiyun PCXHR_STAT_GPI_OFFSET;
502*4882a593Smuzhiyun } else {
503*4882a593Smuzhiyun *value = (int)(mgr->dsp_reset & PCXHR_DSP_RESET_GPO_MASK) >>
504*4882a593Smuzhiyun PCXHR_DSP_RESET_GPO_OFFSET;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun return 0;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun
hr222_write_gpo(struct pcxhr_mgr * mgr,int value)510*4882a593Smuzhiyun int hr222_write_gpo(struct pcxhr_mgr *mgr, int value)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun unsigned char reg = mgr->dsp_reset & ~PCXHR_DSP_RESET_GPO_MASK;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun reg |= (unsigned char)(value << PCXHR_DSP_RESET_GPO_OFFSET) &
515*4882a593Smuzhiyun PCXHR_DSP_RESET_GPO_MASK;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_DSP_RESET, reg);
518*4882a593Smuzhiyun mgr->dsp_reset = reg;
519*4882a593Smuzhiyun return 0;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
hr222_manage_timecode(struct pcxhr_mgr * mgr,int enable)522*4882a593Smuzhiyun int hr222_manage_timecode(struct pcxhr_mgr *mgr, int enable)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun if (enable)
525*4882a593Smuzhiyun mgr->dsp_reset |= PCXHR_DSP_RESET_SMPTE;
526*4882a593Smuzhiyun else
527*4882a593Smuzhiyun mgr->dsp_reset &= ~PCXHR_DSP_RESET_SMPTE;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_DSP_RESET, mgr->dsp_reset);
530*4882a593Smuzhiyun return 0;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
hr222_update_analog_audio_level(struct snd_pcxhr * chip,int is_capture,int channel)533*4882a593Smuzhiyun int hr222_update_analog_audio_level(struct snd_pcxhr *chip,
534*4882a593Smuzhiyun int is_capture, int channel)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun dev_dbg(chip->card->dev,
537*4882a593Smuzhiyun "hr222_update_analog_audio_level(%s chan=%d)\n",
538*4882a593Smuzhiyun is_capture ? "capture" : "playback", channel);
539*4882a593Smuzhiyun if (is_capture) {
540*4882a593Smuzhiyun int level_l, level_r, level_mic;
541*4882a593Smuzhiyun /* we have to update all levels */
542*4882a593Smuzhiyun if (chip->analog_capture_active) {
543*4882a593Smuzhiyun level_l = chip->analog_capture_volume[0];
544*4882a593Smuzhiyun level_r = chip->analog_capture_volume[1];
545*4882a593Smuzhiyun } else {
546*4882a593Smuzhiyun level_l = HR222_LINE_CAPTURE_LEVEL_MIN;
547*4882a593Smuzhiyun level_r = HR222_LINE_CAPTURE_LEVEL_MIN;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun if (chip->mic_active)
550*4882a593Smuzhiyun level_mic = chip->mic_volume;
551*4882a593Smuzhiyun else
552*4882a593Smuzhiyun level_mic = HR222_MICRO_CAPTURE_LEVEL_MIN;
553*4882a593Smuzhiyun return hr222_set_hw_capture_level(chip->mgr,
554*4882a593Smuzhiyun level_l, level_r, level_mic);
555*4882a593Smuzhiyun } else {
556*4882a593Smuzhiyun int vol;
557*4882a593Smuzhiyun if (chip->analog_playback_active[channel])
558*4882a593Smuzhiyun vol = chip->analog_playback_volume[channel];
559*4882a593Smuzhiyun else
560*4882a593Smuzhiyun vol = HR222_LINE_PLAYBACK_LEVEL_MIN;
561*4882a593Smuzhiyun return hr222_set_hw_playback_level(chip->mgr, channel, vol);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /*texts[5] = {"Line", "Digital", "Digi+SRC", "Mic", "Line+Mic"}*/
567*4882a593Smuzhiyun #define SOURCE_LINE 0
568*4882a593Smuzhiyun #define SOURCE_DIGITAL 1
569*4882a593Smuzhiyun #define SOURCE_DIGISRC 2
570*4882a593Smuzhiyun #define SOURCE_MIC 3
571*4882a593Smuzhiyun #define SOURCE_LINEMIC 4
572*4882a593Smuzhiyun
hr222_set_audio_source(struct snd_pcxhr * chip)573*4882a593Smuzhiyun int hr222_set_audio_source(struct snd_pcxhr *chip)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun int digital = 0;
576*4882a593Smuzhiyun /* default analog source */
577*4882a593Smuzhiyun chip->mgr->xlx_cfg &= ~(PCXHR_CFG_SRC_MASK |
578*4882a593Smuzhiyun PCXHR_CFG_DATAIN_SEL_MASK |
579*4882a593Smuzhiyun PCXHR_CFG_DATA_UER1_SEL_MASK);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (chip->audio_capture_source == SOURCE_DIGISRC) {
582*4882a593Smuzhiyun chip->mgr->xlx_cfg |= PCXHR_CFG_SRC_MASK;
583*4882a593Smuzhiyun digital = 1;
584*4882a593Smuzhiyun } else {
585*4882a593Smuzhiyun if (chip->audio_capture_source == SOURCE_DIGITAL)
586*4882a593Smuzhiyun digital = 1;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun if (digital) {
589*4882a593Smuzhiyun chip->mgr->xlx_cfg |= PCXHR_CFG_DATAIN_SEL_MASK;
590*4882a593Smuzhiyun if (chip->mgr->board_has_aes1) {
591*4882a593Smuzhiyun /* get data from the AES1 plug */
592*4882a593Smuzhiyun chip->mgr->xlx_cfg |= PCXHR_CFG_DATA_UER1_SEL_MASK;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun /* chip->mic_active = 0; */
595*4882a593Smuzhiyun /* chip->analog_capture_active = 0; */
596*4882a593Smuzhiyun } else {
597*4882a593Smuzhiyun int update_lvl = 0;
598*4882a593Smuzhiyun chip->analog_capture_active = 0;
599*4882a593Smuzhiyun chip->mic_active = 0;
600*4882a593Smuzhiyun if (chip->audio_capture_source == SOURCE_LINE ||
601*4882a593Smuzhiyun chip->audio_capture_source == SOURCE_LINEMIC) {
602*4882a593Smuzhiyun if (chip->analog_capture_active == 0)
603*4882a593Smuzhiyun update_lvl = 1;
604*4882a593Smuzhiyun chip->analog_capture_active = 1;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun if (chip->audio_capture_source == SOURCE_MIC ||
607*4882a593Smuzhiyun chip->audio_capture_source == SOURCE_LINEMIC) {
608*4882a593Smuzhiyun if (chip->mic_active == 0)
609*4882a593Smuzhiyun update_lvl = 1;
610*4882a593Smuzhiyun chip->mic_active = 1;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun if (update_lvl) {
613*4882a593Smuzhiyun /* capture: update all 3 mutes/unmutes with one call */
614*4882a593Smuzhiyun hr222_update_analog_audio_level(chip, 1, 0);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun /* set the source infos (max 3 bits modified) */
618*4882a593Smuzhiyun PCXHR_OUTPB(chip->mgr, PCXHR_XLX_CFG, chip->mgr->xlx_cfg);
619*4882a593Smuzhiyun return 0;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun
hr222_iec958_capture_byte(struct snd_pcxhr * chip,int aes_idx,unsigned char * aes_bits)623*4882a593Smuzhiyun int hr222_iec958_capture_byte(struct snd_pcxhr *chip,
624*4882a593Smuzhiyun int aes_idx, unsigned char *aes_bits)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun unsigned char idx = (unsigned char)(aes_idx * 8);
627*4882a593Smuzhiyun unsigned char temp = 0;
628*4882a593Smuzhiyun unsigned char mask = chip->mgr->board_has_aes1 ?
629*4882a593Smuzhiyun PCXHR_SUER1_BIT_C_READ_MASK : PCXHR_SUER_BIT_C_READ_MASK;
630*4882a593Smuzhiyun int i;
631*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
632*4882a593Smuzhiyun PCXHR_OUTPB(chip->mgr, PCXHR_XLX_RUER, idx++); /* idx < 192 */
633*4882a593Smuzhiyun temp <<= 1;
634*4882a593Smuzhiyun if (PCXHR_INPB(chip->mgr, PCXHR_XLX_CSUER) & mask)
635*4882a593Smuzhiyun temp |= 1;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun dev_dbg(chip->card->dev, "read iec958 AES %d byte %d = 0x%x\n",
638*4882a593Smuzhiyun chip->chip_idx, aes_idx, temp);
639*4882a593Smuzhiyun *aes_bits = temp;
640*4882a593Smuzhiyun return 0;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun
hr222_iec958_update_byte(struct snd_pcxhr * chip,int aes_idx,unsigned char aes_bits)644*4882a593Smuzhiyun int hr222_iec958_update_byte(struct snd_pcxhr *chip,
645*4882a593Smuzhiyun int aes_idx, unsigned char aes_bits)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun int i;
648*4882a593Smuzhiyun unsigned char new_bits = aes_bits;
649*4882a593Smuzhiyun unsigned char old_bits = chip->aes_bits[aes_idx];
650*4882a593Smuzhiyun unsigned char idx = (unsigned char)(aes_idx * 8);
651*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
652*4882a593Smuzhiyun if ((old_bits & 0x01) != (new_bits & 0x01)) {
653*4882a593Smuzhiyun /* idx < 192 */
654*4882a593Smuzhiyun PCXHR_OUTPB(chip->mgr, PCXHR_XLX_RUER, idx);
655*4882a593Smuzhiyun /* write C and U bit */
656*4882a593Smuzhiyun PCXHR_OUTPB(chip->mgr, PCXHR_XLX_CSUER, new_bits&0x01 ?
657*4882a593Smuzhiyun PCXHR_SUER_BIT_C_WRITE_MASK : 0);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun idx++;
660*4882a593Smuzhiyun old_bits >>= 1;
661*4882a593Smuzhiyun new_bits >>= 1;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun chip->aes_bits[aes_idx] = aes_bits;
664*4882a593Smuzhiyun return 0;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
hr222_micro_boost(struct pcxhr_mgr * mgr,int level)667*4882a593Smuzhiyun static void hr222_micro_boost(struct pcxhr_mgr *mgr, int level)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun unsigned char boost_mask;
670*4882a593Smuzhiyun boost_mask = (unsigned char) (level << PCXHR_SELMIC_PREAMPLI_OFFSET);
671*4882a593Smuzhiyun if (boost_mask & (~PCXHR_SELMIC_PREAMPLI_MASK))
672*4882a593Smuzhiyun return; /* only values form 0 to 3 accepted */
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun mgr->xlx_selmic &= ~PCXHR_SELMIC_PREAMPLI_MASK;
675*4882a593Smuzhiyun mgr->xlx_selmic |= boost_mask;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_XLX_SELMIC, mgr->xlx_selmic);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev, "hr222_micro_boost : set %x\n", boost_mask);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
hr222_phantom_power(struct pcxhr_mgr * mgr,int power)682*4882a593Smuzhiyun static void hr222_phantom_power(struct pcxhr_mgr *mgr, int power)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun if (power)
685*4882a593Smuzhiyun mgr->xlx_selmic |= PCXHR_SELMIC_PHANTOM_ALIM;
686*4882a593Smuzhiyun else
687*4882a593Smuzhiyun mgr->xlx_selmic &= ~PCXHR_SELMIC_PHANTOM_ALIM;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun PCXHR_OUTPB(mgr, PCXHR_XLX_SELMIC, mgr->xlx_selmic);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev, "hr222_phantom_power : set %d\n", power);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /* mic level */
696*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(db_scale_mic_hr222, -9850, 50, 650);
697*4882a593Smuzhiyun
hr222_mic_vol_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)698*4882a593Smuzhiyun static int hr222_mic_vol_info(struct snd_kcontrol *kcontrol,
699*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
702*4882a593Smuzhiyun uinfo->count = 1;
703*4882a593Smuzhiyun uinfo->value.integer.min = HR222_MICRO_CAPTURE_LEVEL_MIN; /* -98 dB */
704*4882a593Smuzhiyun /* gains from 9 dB to 31.5 dB not recommended; use micboost instead */
705*4882a593Smuzhiyun uinfo->value.integer.max = HR222_MICRO_CAPTURE_LEVEL_MAX; /* +7 dB */
706*4882a593Smuzhiyun return 0;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
hr222_mic_vol_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)709*4882a593Smuzhiyun static int hr222_mic_vol_get(struct snd_kcontrol *kcontrol,
710*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_kcontrol_chip(kcontrol);
713*4882a593Smuzhiyun mutex_lock(&chip->mgr->mixer_mutex);
714*4882a593Smuzhiyun ucontrol->value.integer.value[0] = chip->mic_volume;
715*4882a593Smuzhiyun mutex_unlock(&chip->mgr->mixer_mutex);
716*4882a593Smuzhiyun return 0;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
hr222_mic_vol_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)719*4882a593Smuzhiyun static int hr222_mic_vol_put(struct snd_kcontrol *kcontrol,
720*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_kcontrol_chip(kcontrol);
723*4882a593Smuzhiyun int changed = 0;
724*4882a593Smuzhiyun mutex_lock(&chip->mgr->mixer_mutex);
725*4882a593Smuzhiyun if (chip->mic_volume != ucontrol->value.integer.value[0]) {
726*4882a593Smuzhiyun changed = 1;
727*4882a593Smuzhiyun chip->mic_volume = ucontrol->value.integer.value[0];
728*4882a593Smuzhiyun hr222_update_analog_audio_level(chip, 1, 0);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun mutex_unlock(&chip->mgr->mixer_mutex);
731*4882a593Smuzhiyun return changed;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun static const struct snd_kcontrol_new hr222_control_mic_level = {
735*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
736*4882a593Smuzhiyun .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
737*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_TLV_READ),
738*4882a593Smuzhiyun .name = "Mic Capture Volume",
739*4882a593Smuzhiyun .info = hr222_mic_vol_info,
740*4882a593Smuzhiyun .get = hr222_mic_vol_get,
741*4882a593Smuzhiyun .put = hr222_mic_vol_put,
742*4882a593Smuzhiyun .tlv = { .p = db_scale_mic_hr222 },
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* mic boost level */
747*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(db_scale_micboost_hr222, 0, 1800, 5400);
748*4882a593Smuzhiyun
hr222_mic_boost_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)749*4882a593Smuzhiyun static int hr222_mic_boost_info(struct snd_kcontrol *kcontrol,
750*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
753*4882a593Smuzhiyun uinfo->count = 1;
754*4882a593Smuzhiyun uinfo->value.integer.min = 0; /* 0 dB */
755*4882a593Smuzhiyun uinfo->value.integer.max = 3; /* 54 dB */
756*4882a593Smuzhiyun return 0;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
hr222_mic_boost_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)759*4882a593Smuzhiyun static int hr222_mic_boost_get(struct snd_kcontrol *kcontrol,
760*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_kcontrol_chip(kcontrol);
763*4882a593Smuzhiyun mutex_lock(&chip->mgr->mixer_mutex);
764*4882a593Smuzhiyun ucontrol->value.integer.value[0] = chip->mic_boost;
765*4882a593Smuzhiyun mutex_unlock(&chip->mgr->mixer_mutex);
766*4882a593Smuzhiyun return 0;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
hr222_mic_boost_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)769*4882a593Smuzhiyun static int hr222_mic_boost_put(struct snd_kcontrol *kcontrol,
770*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_kcontrol_chip(kcontrol);
773*4882a593Smuzhiyun int changed = 0;
774*4882a593Smuzhiyun mutex_lock(&chip->mgr->mixer_mutex);
775*4882a593Smuzhiyun if (chip->mic_boost != ucontrol->value.integer.value[0]) {
776*4882a593Smuzhiyun changed = 1;
777*4882a593Smuzhiyun chip->mic_boost = ucontrol->value.integer.value[0];
778*4882a593Smuzhiyun hr222_micro_boost(chip->mgr, chip->mic_boost);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun mutex_unlock(&chip->mgr->mixer_mutex);
781*4882a593Smuzhiyun return changed;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun static const struct snd_kcontrol_new hr222_control_mic_boost = {
785*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
786*4882a593Smuzhiyun .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
787*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_TLV_READ),
788*4882a593Smuzhiyun .name = "MicBoost Capture Volume",
789*4882a593Smuzhiyun .info = hr222_mic_boost_info,
790*4882a593Smuzhiyun .get = hr222_mic_boost_get,
791*4882a593Smuzhiyun .put = hr222_mic_boost_put,
792*4882a593Smuzhiyun .tlv = { .p = db_scale_micboost_hr222 },
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /******************* Phantom power switch *******************/
797*4882a593Smuzhiyun #define hr222_phantom_power_info snd_ctl_boolean_mono_info
798*4882a593Smuzhiyun
hr222_phantom_power_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)799*4882a593Smuzhiyun static int hr222_phantom_power_get(struct snd_kcontrol *kcontrol,
800*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_kcontrol_chip(kcontrol);
803*4882a593Smuzhiyun mutex_lock(&chip->mgr->mixer_mutex);
804*4882a593Smuzhiyun ucontrol->value.integer.value[0] = chip->phantom_power;
805*4882a593Smuzhiyun mutex_unlock(&chip->mgr->mixer_mutex);
806*4882a593Smuzhiyun return 0;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
hr222_phantom_power_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)809*4882a593Smuzhiyun static int hr222_phantom_power_put(struct snd_kcontrol *kcontrol,
810*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_kcontrol_chip(kcontrol);
813*4882a593Smuzhiyun int power, changed = 0;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun mutex_lock(&chip->mgr->mixer_mutex);
816*4882a593Smuzhiyun power = !!ucontrol->value.integer.value[0];
817*4882a593Smuzhiyun if (chip->phantom_power != power) {
818*4882a593Smuzhiyun hr222_phantom_power(chip->mgr, power);
819*4882a593Smuzhiyun chip->phantom_power = power;
820*4882a593Smuzhiyun changed = 1;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun mutex_unlock(&chip->mgr->mixer_mutex);
823*4882a593Smuzhiyun return changed;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun static const struct snd_kcontrol_new hr222_phantom_power_switch = {
827*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
828*4882a593Smuzhiyun .name = "Phantom Power Switch",
829*4882a593Smuzhiyun .info = hr222_phantom_power_info,
830*4882a593Smuzhiyun .get = hr222_phantom_power_get,
831*4882a593Smuzhiyun .put = hr222_phantom_power_put,
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun
hr222_add_mic_controls(struct snd_pcxhr * chip)835*4882a593Smuzhiyun int hr222_add_mic_controls(struct snd_pcxhr *chip)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun int err;
838*4882a593Smuzhiyun if (!chip->mgr->board_has_mic)
839*4882a593Smuzhiyun return 0;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* controls */
842*4882a593Smuzhiyun err = snd_ctl_add(chip->card, snd_ctl_new1(&hr222_control_mic_level,
843*4882a593Smuzhiyun chip));
844*4882a593Smuzhiyun if (err < 0)
845*4882a593Smuzhiyun return err;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun err = snd_ctl_add(chip->card, snd_ctl_new1(&hr222_control_mic_boost,
848*4882a593Smuzhiyun chip));
849*4882a593Smuzhiyun if (err < 0)
850*4882a593Smuzhiyun return err;
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun err = snd_ctl_add(chip->card, snd_ctl_new1(&hr222_phantom_power_switch,
853*4882a593Smuzhiyun chip));
854*4882a593Smuzhiyun return err;
855*4882a593Smuzhiyun }
856