1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Digigram pcxhr compatible soundcards
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * main file with alsa callbacks
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2004 by Digigram <alsa@digigram.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/mutex.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <sound/core.h>
21*4882a593Smuzhiyun #include <sound/initval.h>
22*4882a593Smuzhiyun #include <sound/info.h>
23*4882a593Smuzhiyun #include <sound/control.h>
24*4882a593Smuzhiyun #include <sound/pcm.h>
25*4882a593Smuzhiyun #include <sound/pcm_params.h>
26*4882a593Smuzhiyun #include "pcxhr.h"
27*4882a593Smuzhiyun #include "pcxhr_mixer.h"
28*4882a593Smuzhiyun #include "pcxhr_hwdep.h"
29*4882a593Smuzhiyun #include "pcxhr_core.h"
30*4882a593Smuzhiyun #include "pcxhr_mix22.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define DRIVER_NAME "pcxhr"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun MODULE_AUTHOR("Markus Bollinger <bollinger@digigram.com>, "
35*4882a593Smuzhiyun "Marc Titinger <titinger@digigram.com>");
36*4882a593Smuzhiyun MODULE_DESCRIPTION("Digigram " DRIVER_NAME " " PCXHR_DRIVER_VERSION_STRING);
37*4882a593Smuzhiyun MODULE_LICENSE("GPL");
38*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("{{Digigram," DRIVER_NAME "}}");
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
41*4882a593Smuzhiyun static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
42*4882a593Smuzhiyun static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;/* Enable this card */
43*4882a593Smuzhiyun static bool mono[SNDRV_CARDS]; /* capture mono only */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun module_param_array(index, int, NULL, 0444);
46*4882a593Smuzhiyun MODULE_PARM_DESC(index, "Index value for Digigram " DRIVER_NAME " soundcard");
47*4882a593Smuzhiyun module_param_array(id, charp, NULL, 0444);
48*4882a593Smuzhiyun MODULE_PARM_DESC(id, "ID string for Digigram " DRIVER_NAME " soundcard");
49*4882a593Smuzhiyun module_param_array(enable, bool, NULL, 0444);
50*4882a593Smuzhiyun MODULE_PARM_DESC(enable, "Enable Digigram " DRIVER_NAME " soundcard");
51*4882a593Smuzhiyun module_param_array(mono, bool, NULL, 0444);
52*4882a593Smuzhiyun MODULE_PARM_DESC(mono, "Mono capture mode (default is stereo)");
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun enum {
55*4882a593Smuzhiyun PCI_ID_VX882HR,
56*4882a593Smuzhiyun PCI_ID_PCX882HR,
57*4882a593Smuzhiyun PCI_ID_VX881HR,
58*4882a593Smuzhiyun PCI_ID_PCX881HR,
59*4882a593Smuzhiyun PCI_ID_VX882E,
60*4882a593Smuzhiyun PCI_ID_PCX882E,
61*4882a593Smuzhiyun PCI_ID_VX881E,
62*4882a593Smuzhiyun PCI_ID_PCX881E,
63*4882a593Smuzhiyun PCI_ID_VX1222HR,
64*4882a593Smuzhiyun PCI_ID_PCX1222HR,
65*4882a593Smuzhiyun PCI_ID_VX1221HR,
66*4882a593Smuzhiyun PCI_ID_PCX1221HR,
67*4882a593Smuzhiyun PCI_ID_VX1222E,
68*4882a593Smuzhiyun PCI_ID_PCX1222E,
69*4882a593Smuzhiyun PCI_ID_VX1221E,
70*4882a593Smuzhiyun PCI_ID_PCX1221E,
71*4882a593Smuzhiyun PCI_ID_VX222HR,
72*4882a593Smuzhiyun PCI_ID_VX222E,
73*4882a593Smuzhiyun PCI_ID_PCX22HR,
74*4882a593Smuzhiyun PCI_ID_PCX22E,
75*4882a593Smuzhiyun PCI_ID_VX222HRMIC,
76*4882a593Smuzhiyun PCI_ID_VX222E_MIC,
77*4882a593Smuzhiyun PCI_ID_PCX924HR,
78*4882a593Smuzhiyun PCI_ID_PCX924E,
79*4882a593Smuzhiyun PCI_ID_PCX924HRMIC,
80*4882a593Smuzhiyun PCI_ID_PCX924E_MIC,
81*4882a593Smuzhiyun PCI_ID_VX442HR,
82*4882a593Smuzhiyun PCI_ID_PCX442HR,
83*4882a593Smuzhiyun PCI_ID_VX442E,
84*4882a593Smuzhiyun PCI_ID_PCX442E,
85*4882a593Smuzhiyun PCI_ID_VX822HR,
86*4882a593Smuzhiyun PCI_ID_PCX822HR,
87*4882a593Smuzhiyun PCI_ID_VX822E,
88*4882a593Smuzhiyun PCI_ID_PCX822E,
89*4882a593Smuzhiyun PCI_ID_LAST
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static const struct pci_device_id pcxhr_ids[] = {
93*4882a593Smuzhiyun { 0x10b5, 0x9656, 0x1369, 0xb001, 0, 0, PCI_ID_VX882HR, },
94*4882a593Smuzhiyun { 0x10b5, 0x9656, 0x1369, 0xb101, 0, 0, PCI_ID_PCX882HR, },
95*4882a593Smuzhiyun { 0x10b5, 0x9656, 0x1369, 0xb201, 0, 0, PCI_ID_VX881HR, },
96*4882a593Smuzhiyun { 0x10b5, 0x9656, 0x1369, 0xb301, 0, 0, PCI_ID_PCX881HR, },
97*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xb021, 0, 0, PCI_ID_VX882E, },
98*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xb121, 0, 0, PCI_ID_PCX882E, },
99*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xb221, 0, 0, PCI_ID_VX881E, },
100*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xb321, 0, 0, PCI_ID_PCX881E, },
101*4882a593Smuzhiyun { 0x10b5, 0x9656, 0x1369, 0xb401, 0, 0, PCI_ID_VX1222HR, },
102*4882a593Smuzhiyun { 0x10b5, 0x9656, 0x1369, 0xb501, 0, 0, PCI_ID_PCX1222HR, },
103*4882a593Smuzhiyun { 0x10b5, 0x9656, 0x1369, 0xb601, 0, 0, PCI_ID_VX1221HR, },
104*4882a593Smuzhiyun { 0x10b5, 0x9656, 0x1369, 0xb701, 0, 0, PCI_ID_PCX1221HR, },
105*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xb421, 0, 0, PCI_ID_VX1222E, },
106*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xb521, 0, 0, PCI_ID_PCX1222E, },
107*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xb621, 0, 0, PCI_ID_VX1221E, },
108*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xb721, 0, 0, PCI_ID_PCX1221E, },
109*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xba01, 0, 0, PCI_ID_VX222HR, },
110*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xba21, 0, 0, PCI_ID_VX222E, },
111*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xbd01, 0, 0, PCI_ID_PCX22HR, },
112*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xbd21, 0, 0, PCI_ID_PCX22E, },
113*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xbc01, 0, 0, PCI_ID_VX222HRMIC, },
114*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xbc21, 0, 0, PCI_ID_VX222E_MIC, },
115*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xbb01, 0, 0, PCI_ID_PCX924HR, },
116*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xbb21, 0, 0, PCI_ID_PCX924E, },
117*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xbf01, 0, 0, PCI_ID_PCX924HRMIC, },
118*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xbf21, 0, 0, PCI_ID_PCX924E_MIC, },
119*4882a593Smuzhiyun { 0x10b5, 0x9656, 0x1369, 0xd001, 0, 0, PCI_ID_VX442HR, },
120*4882a593Smuzhiyun { 0x10b5, 0x9656, 0x1369, 0xd101, 0, 0, PCI_ID_PCX442HR, },
121*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xd021, 0, 0, PCI_ID_VX442E, },
122*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xd121, 0, 0, PCI_ID_PCX442E, },
123*4882a593Smuzhiyun { 0x10b5, 0x9656, 0x1369, 0xd201, 0, 0, PCI_ID_VX822HR, },
124*4882a593Smuzhiyun { 0x10b5, 0x9656, 0x1369, 0xd301, 0, 0, PCI_ID_PCX822HR, },
125*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xd221, 0, 0, PCI_ID_VX822E, },
126*4882a593Smuzhiyun { 0x10b5, 0x9056, 0x1369, 0xd321, 0, 0, PCI_ID_PCX822E, },
127*4882a593Smuzhiyun { 0, }
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pcxhr_ids);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun struct board_parameters {
133*4882a593Smuzhiyun char* board_name;
134*4882a593Smuzhiyun short playback_chips;
135*4882a593Smuzhiyun short capture_chips;
136*4882a593Smuzhiyun short fw_file_set;
137*4882a593Smuzhiyun short firmware_num;
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun static const struct board_parameters pcxhr_board_params[] = {
140*4882a593Smuzhiyun [PCI_ID_VX882HR] = { "VX882HR", 4, 4, 0, 41 },
141*4882a593Smuzhiyun [PCI_ID_PCX882HR] = { "PCX882HR", 4, 4, 0, 41 },
142*4882a593Smuzhiyun [PCI_ID_VX881HR] = { "VX881HR", 4, 4, 0, 41 },
143*4882a593Smuzhiyun [PCI_ID_PCX881HR] = { "PCX881HR", 4, 4, 0, 41 },
144*4882a593Smuzhiyun [PCI_ID_VX882E] = { "VX882e", 4, 4, 1, 41 },
145*4882a593Smuzhiyun [PCI_ID_PCX882E] = { "PCX882e", 4, 4, 1, 41 },
146*4882a593Smuzhiyun [PCI_ID_VX881E] = { "VX881e", 4, 4, 1, 41 },
147*4882a593Smuzhiyun [PCI_ID_PCX881E] = { "PCX881e", 4, 4, 1, 41 },
148*4882a593Smuzhiyun [PCI_ID_VX1222HR] = { "VX1222HR", 6, 1, 2, 42 },
149*4882a593Smuzhiyun [PCI_ID_PCX1222HR] = { "PCX1222HR", 6, 1, 2, 42 },
150*4882a593Smuzhiyun [PCI_ID_VX1221HR] = { "VX1221HR", 6, 1, 2, 42 },
151*4882a593Smuzhiyun [PCI_ID_PCX1221HR] = { "PCX1221HR", 6, 1, 2, 42 },
152*4882a593Smuzhiyun [PCI_ID_VX1222E] = { "VX1222e", 6, 1, 3, 42 },
153*4882a593Smuzhiyun [PCI_ID_PCX1222E] = { "PCX1222e", 6, 1, 3, 42 },
154*4882a593Smuzhiyun [PCI_ID_VX1221E] = { "VX1221e", 6, 1, 3, 42 },
155*4882a593Smuzhiyun [PCI_ID_PCX1221E] = { "PCX1221e", 6, 1, 3, 42 },
156*4882a593Smuzhiyun [PCI_ID_VX222HR] = { "VX222HR", 1, 1, 4, 44 },
157*4882a593Smuzhiyun [PCI_ID_VX222E] = { "VX222e", 1, 1, 4, 44 },
158*4882a593Smuzhiyun [PCI_ID_PCX22HR] = { "PCX22HR", 1, 0, 4, 44 },
159*4882a593Smuzhiyun [PCI_ID_PCX22E] = { "PCX22e", 1, 0, 4, 44 },
160*4882a593Smuzhiyun [PCI_ID_VX222HRMIC] = { "VX222HR-Mic", 1, 1, 5, 44 },
161*4882a593Smuzhiyun [PCI_ID_VX222E_MIC] = { "VX222e-Mic", 1, 1, 5, 44 },
162*4882a593Smuzhiyun [PCI_ID_PCX924HR] = { "PCX924HR", 1, 1, 5, 44 },
163*4882a593Smuzhiyun [PCI_ID_PCX924E] = { "PCX924e", 1, 1, 5, 44 },
164*4882a593Smuzhiyun [PCI_ID_PCX924HRMIC] = { "PCX924HR-Mic", 1, 1, 5, 44 },
165*4882a593Smuzhiyun [PCI_ID_PCX924E_MIC] = { "PCX924e-Mic", 1, 1, 5, 44 },
166*4882a593Smuzhiyun [PCI_ID_VX442HR] = { "VX442HR", 2, 2, 0, 41 },
167*4882a593Smuzhiyun [PCI_ID_PCX442HR] = { "PCX442HR", 2, 2, 0, 41 },
168*4882a593Smuzhiyun [PCI_ID_VX442E] = { "VX442e", 2, 2, 1, 41 },
169*4882a593Smuzhiyun [PCI_ID_PCX442E] = { "PCX442e", 2, 2, 1, 41 },
170*4882a593Smuzhiyun [PCI_ID_VX822HR] = { "VX822HR", 4, 1, 2, 42 },
171*4882a593Smuzhiyun [PCI_ID_PCX822HR] = { "PCX822HR", 4, 1, 2, 42 },
172*4882a593Smuzhiyun [PCI_ID_VX822E] = { "VX822e", 4, 1, 3, 42 },
173*4882a593Smuzhiyun [PCI_ID_PCX822E] = { "PCX822e", 4, 1, 3, 42 },
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* boards without hw AES1 and SRC onboard are all using fw_file_set==4 */
177*4882a593Smuzhiyun /* VX222HR, VX222e, PCX22HR and PCX22e */
178*4882a593Smuzhiyun #define PCXHR_BOARD_HAS_AES1(x) (x->fw_file_set != 4)
179*4882a593Smuzhiyun /* some boards do not support 192kHz on digital AES input plugs */
180*4882a593Smuzhiyun #define PCXHR_BOARD_AESIN_NO_192K(x) ((x->capture_chips == 0) || \
181*4882a593Smuzhiyun (x->fw_file_set == 0) || \
182*4882a593Smuzhiyun (x->fw_file_set == 2))
183*4882a593Smuzhiyun
pcxhr_pll_freq_register(unsigned int freq,unsigned int * pllreg,unsigned int * realfreq)184*4882a593Smuzhiyun static int pcxhr_pll_freq_register(unsigned int freq, unsigned int* pllreg,
185*4882a593Smuzhiyun unsigned int* realfreq)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun unsigned int reg;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (freq < 6900 || freq > 110000)
190*4882a593Smuzhiyun return -EINVAL;
191*4882a593Smuzhiyun reg = (28224000 * 2) / freq;
192*4882a593Smuzhiyun reg = (reg - 1) / 2;
193*4882a593Smuzhiyun if (reg < 0x200)
194*4882a593Smuzhiyun *pllreg = reg + 0x800;
195*4882a593Smuzhiyun else if (reg < 0x400)
196*4882a593Smuzhiyun *pllreg = reg & 0x1ff;
197*4882a593Smuzhiyun else if (reg < 0x800) {
198*4882a593Smuzhiyun *pllreg = ((reg >> 1) & 0x1ff) + 0x200;
199*4882a593Smuzhiyun reg &= ~1;
200*4882a593Smuzhiyun } else {
201*4882a593Smuzhiyun *pllreg = ((reg >> 2) & 0x1ff) + 0x400;
202*4882a593Smuzhiyun reg &= ~3;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun if (realfreq)
205*4882a593Smuzhiyun *realfreq = (28224000 / (reg + 1));
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define PCXHR_FREQ_REG_MASK 0x1f
211*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_48000 0x00
212*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_24000 0x01
213*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_12000 0x09
214*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_32000 0x08
215*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_16000 0x04
216*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_8000 0x0c
217*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_44100 0x02
218*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_22050 0x0a
219*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_11025 0x06
220*4882a593Smuzhiyun #define PCXHR_FREQ_PLL 0x05
221*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_192000 0x10
222*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_96000 0x18
223*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_176400 0x14
224*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_88200 0x1c
225*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_128000 0x12
226*4882a593Smuzhiyun #define PCXHR_FREQ_QUARTZ_64000 0x1a
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #define PCXHR_FREQ_WORD_CLOCK 0x0f
229*4882a593Smuzhiyun #define PCXHR_FREQ_SYNC_AES 0x0e
230*4882a593Smuzhiyun #define PCXHR_FREQ_AES_1 0x07
231*4882a593Smuzhiyun #define PCXHR_FREQ_AES_2 0x0b
232*4882a593Smuzhiyun #define PCXHR_FREQ_AES_3 0x03
233*4882a593Smuzhiyun #define PCXHR_FREQ_AES_4 0x0d
234*4882a593Smuzhiyun
pcxhr_get_clock_reg(struct pcxhr_mgr * mgr,unsigned int rate,unsigned int * reg,unsigned int * freq)235*4882a593Smuzhiyun static int pcxhr_get_clock_reg(struct pcxhr_mgr *mgr, unsigned int rate,
236*4882a593Smuzhiyun unsigned int *reg, unsigned int *freq)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun unsigned int val, realfreq, pllreg;
239*4882a593Smuzhiyun struct pcxhr_rmh rmh;
240*4882a593Smuzhiyun int err;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun realfreq = rate;
243*4882a593Smuzhiyun switch (mgr->use_clock_type) {
244*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_INTERNAL : /* clock by quartz or pll */
245*4882a593Smuzhiyun switch (rate) {
246*4882a593Smuzhiyun case 48000 : val = PCXHR_FREQ_QUARTZ_48000; break;
247*4882a593Smuzhiyun case 24000 : val = PCXHR_FREQ_QUARTZ_24000; break;
248*4882a593Smuzhiyun case 12000 : val = PCXHR_FREQ_QUARTZ_12000; break;
249*4882a593Smuzhiyun case 32000 : val = PCXHR_FREQ_QUARTZ_32000; break;
250*4882a593Smuzhiyun case 16000 : val = PCXHR_FREQ_QUARTZ_16000; break;
251*4882a593Smuzhiyun case 8000 : val = PCXHR_FREQ_QUARTZ_8000; break;
252*4882a593Smuzhiyun case 44100 : val = PCXHR_FREQ_QUARTZ_44100; break;
253*4882a593Smuzhiyun case 22050 : val = PCXHR_FREQ_QUARTZ_22050; break;
254*4882a593Smuzhiyun case 11025 : val = PCXHR_FREQ_QUARTZ_11025; break;
255*4882a593Smuzhiyun case 192000 : val = PCXHR_FREQ_QUARTZ_192000; break;
256*4882a593Smuzhiyun case 96000 : val = PCXHR_FREQ_QUARTZ_96000; break;
257*4882a593Smuzhiyun case 176400 : val = PCXHR_FREQ_QUARTZ_176400; break;
258*4882a593Smuzhiyun case 88200 : val = PCXHR_FREQ_QUARTZ_88200; break;
259*4882a593Smuzhiyun case 128000 : val = PCXHR_FREQ_QUARTZ_128000; break;
260*4882a593Smuzhiyun case 64000 : val = PCXHR_FREQ_QUARTZ_64000; break;
261*4882a593Smuzhiyun default :
262*4882a593Smuzhiyun val = PCXHR_FREQ_PLL;
263*4882a593Smuzhiyun /* get the value for the pll register */
264*4882a593Smuzhiyun err = pcxhr_pll_freq_register(rate, &pllreg, &realfreq);
265*4882a593Smuzhiyun if (err)
266*4882a593Smuzhiyun return err;
267*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, CMD_ACCESS_IO_WRITE);
268*4882a593Smuzhiyun rmh.cmd[0] |= IO_NUM_REG_GENCLK;
269*4882a593Smuzhiyun rmh.cmd[1] = pllreg & MASK_DSP_WORD;
270*4882a593Smuzhiyun rmh.cmd[2] = pllreg >> 24;
271*4882a593Smuzhiyun rmh.cmd_len = 3;
272*4882a593Smuzhiyun err = pcxhr_send_msg(mgr, &rmh);
273*4882a593Smuzhiyun if (err < 0) {
274*4882a593Smuzhiyun dev_err(&mgr->pci->dev,
275*4882a593Smuzhiyun "error CMD_ACCESS_IO_WRITE "
276*4882a593Smuzhiyun "for PLL register : %x!\n", err);
277*4882a593Smuzhiyun return err;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun break;
281*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_WORD_CLOCK:
282*4882a593Smuzhiyun val = PCXHR_FREQ_WORD_CLOCK;
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_AES_SYNC:
285*4882a593Smuzhiyun val = PCXHR_FREQ_SYNC_AES;
286*4882a593Smuzhiyun break;
287*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_AES_1:
288*4882a593Smuzhiyun val = PCXHR_FREQ_AES_1;
289*4882a593Smuzhiyun break;
290*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_AES_2:
291*4882a593Smuzhiyun val = PCXHR_FREQ_AES_2;
292*4882a593Smuzhiyun break;
293*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_AES_3:
294*4882a593Smuzhiyun val = PCXHR_FREQ_AES_3;
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_AES_4:
297*4882a593Smuzhiyun val = PCXHR_FREQ_AES_4;
298*4882a593Smuzhiyun break;
299*4882a593Smuzhiyun default:
300*4882a593Smuzhiyun return -EINVAL;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun *reg = val;
303*4882a593Smuzhiyun *freq = realfreq;
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun
pcxhr_sub_set_clock(struct pcxhr_mgr * mgr,unsigned int rate,int * changed)308*4882a593Smuzhiyun static int pcxhr_sub_set_clock(struct pcxhr_mgr *mgr,
309*4882a593Smuzhiyun unsigned int rate,
310*4882a593Smuzhiyun int *changed)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun unsigned int val, realfreq, speed;
313*4882a593Smuzhiyun struct pcxhr_rmh rmh;
314*4882a593Smuzhiyun int err;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun err = pcxhr_get_clock_reg(mgr, rate, &val, &realfreq);
317*4882a593Smuzhiyun if (err)
318*4882a593Smuzhiyun return err;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* codec speed modes */
321*4882a593Smuzhiyun if (rate < 55000)
322*4882a593Smuzhiyun speed = 0; /* single speed */
323*4882a593Smuzhiyun else if (rate < 100000)
324*4882a593Smuzhiyun speed = 1; /* dual speed */
325*4882a593Smuzhiyun else
326*4882a593Smuzhiyun speed = 2; /* quad speed */
327*4882a593Smuzhiyun if (mgr->codec_speed != speed) {
328*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, CMD_ACCESS_IO_WRITE); /* mute outputs */
329*4882a593Smuzhiyun rmh.cmd[0] |= IO_NUM_REG_MUTE_OUT;
330*4882a593Smuzhiyun if (DSP_EXT_CMD_SET(mgr)) {
331*4882a593Smuzhiyun rmh.cmd[1] = 1;
332*4882a593Smuzhiyun rmh.cmd_len = 2;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun err = pcxhr_send_msg(mgr, &rmh);
335*4882a593Smuzhiyun if (err)
336*4882a593Smuzhiyun return err;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, CMD_ACCESS_IO_WRITE); /* set speed ratio */
339*4882a593Smuzhiyun rmh.cmd[0] |= IO_NUM_SPEED_RATIO;
340*4882a593Smuzhiyun rmh.cmd[1] = speed;
341*4882a593Smuzhiyun rmh.cmd_len = 2;
342*4882a593Smuzhiyun err = pcxhr_send_msg(mgr, &rmh);
343*4882a593Smuzhiyun if (err)
344*4882a593Smuzhiyun return err;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun /* set the new frequency */
347*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev, "clock register : set %x\n", val);
348*4882a593Smuzhiyun err = pcxhr_write_io_num_reg_cont(mgr, PCXHR_FREQ_REG_MASK,
349*4882a593Smuzhiyun val, changed);
350*4882a593Smuzhiyun if (err)
351*4882a593Smuzhiyun return err;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun mgr->sample_rate_real = realfreq;
354*4882a593Smuzhiyun mgr->cur_clock_type = mgr->use_clock_type;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* unmute after codec speed modes */
357*4882a593Smuzhiyun if (mgr->codec_speed != speed) {
358*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, CMD_ACCESS_IO_READ); /* unmute outputs */
359*4882a593Smuzhiyun rmh.cmd[0] |= IO_NUM_REG_MUTE_OUT;
360*4882a593Smuzhiyun if (DSP_EXT_CMD_SET(mgr)) {
361*4882a593Smuzhiyun rmh.cmd[1] = 1;
362*4882a593Smuzhiyun rmh.cmd_len = 2;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun err = pcxhr_send_msg(mgr, &rmh);
365*4882a593Smuzhiyun if (err)
366*4882a593Smuzhiyun return err;
367*4882a593Smuzhiyun mgr->codec_speed = speed; /* save new codec speed */
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev, "pcxhr_sub_set_clock to %dHz (realfreq=%d)\n",
371*4882a593Smuzhiyun rate, realfreq);
372*4882a593Smuzhiyun return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun #define PCXHR_MODIFY_CLOCK_S_BIT 0x04
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun #define PCXHR_IRQ_TIMER_FREQ 92000
378*4882a593Smuzhiyun #define PCXHR_IRQ_TIMER_PERIOD 48
379*4882a593Smuzhiyun
pcxhr_set_clock(struct pcxhr_mgr * mgr,unsigned int rate)380*4882a593Smuzhiyun int pcxhr_set_clock(struct pcxhr_mgr *mgr, unsigned int rate)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct pcxhr_rmh rmh;
383*4882a593Smuzhiyun int err, changed;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (rate == 0)
386*4882a593Smuzhiyun return 0; /* nothing to do */
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (mgr->is_hr_stereo)
389*4882a593Smuzhiyun err = hr222_sub_set_clock(mgr, rate, &changed);
390*4882a593Smuzhiyun else
391*4882a593Smuzhiyun err = pcxhr_sub_set_clock(mgr, rate, &changed);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (err)
394*4882a593Smuzhiyun return err;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (changed) {
397*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, CMD_MODIFY_CLOCK);
398*4882a593Smuzhiyun rmh.cmd[0] |= PCXHR_MODIFY_CLOCK_S_BIT; /* resync fifos */
399*4882a593Smuzhiyun if (rate < PCXHR_IRQ_TIMER_FREQ)
400*4882a593Smuzhiyun rmh.cmd[1] = PCXHR_IRQ_TIMER_PERIOD;
401*4882a593Smuzhiyun else
402*4882a593Smuzhiyun rmh.cmd[1] = PCXHR_IRQ_TIMER_PERIOD * 2;
403*4882a593Smuzhiyun rmh.cmd[2] = rate;
404*4882a593Smuzhiyun rmh.cmd_len = 3;
405*4882a593Smuzhiyun err = pcxhr_send_msg(mgr, &rmh);
406*4882a593Smuzhiyun if (err)
407*4882a593Smuzhiyun return err;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun return 0;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun
pcxhr_sub_get_external_clock(struct pcxhr_mgr * mgr,enum pcxhr_clock_type clock_type,int * sample_rate)413*4882a593Smuzhiyun static int pcxhr_sub_get_external_clock(struct pcxhr_mgr *mgr,
414*4882a593Smuzhiyun enum pcxhr_clock_type clock_type,
415*4882a593Smuzhiyun int *sample_rate)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun struct pcxhr_rmh rmh;
418*4882a593Smuzhiyun unsigned char reg;
419*4882a593Smuzhiyun int err, rate;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun switch (clock_type) {
422*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_WORD_CLOCK:
423*4882a593Smuzhiyun reg = REG_STATUS_WORD_CLOCK;
424*4882a593Smuzhiyun break;
425*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_AES_SYNC:
426*4882a593Smuzhiyun reg = REG_STATUS_AES_SYNC;
427*4882a593Smuzhiyun break;
428*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_AES_1:
429*4882a593Smuzhiyun reg = REG_STATUS_AES_1;
430*4882a593Smuzhiyun break;
431*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_AES_2:
432*4882a593Smuzhiyun reg = REG_STATUS_AES_2;
433*4882a593Smuzhiyun break;
434*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_AES_3:
435*4882a593Smuzhiyun reg = REG_STATUS_AES_3;
436*4882a593Smuzhiyun break;
437*4882a593Smuzhiyun case PCXHR_CLOCK_TYPE_AES_4:
438*4882a593Smuzhiyun reg = REG_STATUS_AES_4;
439*4882a593Smuzhiyun break;
440*4882a593Smuzhiyun default:
441*4882a593Smuzhiyun return -EINVAL;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, CMD_ACCESS_IO_READ);
444*4882a593Smuzhiyun rmh.cmd_len = 2;
445*4882a593Smuzhiyun rmh.cmd[0] |= IO_NUM_REG_STATUS;
446*4882a593Smuzhiyun if (mgr->last_reg_stat != reg) {
447*4882a593Smuzhiyun rmh.cmd[1] = reg;
448*4882a593Smuzhiyun err = pcxhr_send_msg(mgr, &rmh);
449*4882a593Smuzhiyun if (err)
450*4882a593Smuzhiyun return err;
451*4882a593Smuzhiyun udelay(100); /* wait minimum 2 sample_frames at 32kHz ! */
452*4882a593Smuzhiyun mgr->last_reg_stat = reg;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun rmh.cmd[1] = REG_STATUS_CURRENT;
455*4882a593Smuzhiyun err = pcxhr_send_msg(mgr, &rmh);
456*4882a593Smuzhiyun if (err)
457*4882a593Smuzhiyun return err;
458*4882a593Smuzhiyun switch (rmh.stat[1] & 0x0f) {
459*4882a593Smuzhiyun case REG_STATUS_SYNC_32000 : rate = 32000; break;
460*4882a593Smuzhiyun case REG_STATUS_SYNC_44100 : rate = 44100; break;
461*4882a593Smuzhiyun case REG_STATUS_SYNC_48000 : rate = 48000; break;
462*4882a593Smuzhiyun case REG_STATUS_SYNC_64000 : rate = 64000; break;
463*4882a593Smuzhiyun case REG_STATUS_SYNC_88200 : rate = 88200; break;
464*4882a593Smuzhiyun case REG_STATUS_SYNC_96000 : rate = 96000; break;
465*4882a593Smuzhiyun case REG_STATUS_SYNC_128000 : rate = 128000; break;
466*4882a593Smuzhiyun case REG_STATUS_SYNC_176400 : rate = 176400; break;
467*4882a593Smuzhiyun case REG_STATUS_SYNC_192000 : rate = 192000; break;
468*4882a593Smuzhiyun default: rate = 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev, "External clock is at %d Hz\n", rate);
471*4882a593Smuzhiyun *sample_rate = rate;
472*4882a593Smuzhiyun return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun
pcxhr_get_external_clock(struct pcxhr_mgr * mgr,enum pcxhr_clock_type clock_type,int * sample_rate)476*4882a593Smuzhiyun int pcxhr_get_external_clock(struct pcxhr_mgr *mgr,
477*4882a593Smuzhiyun enum pcxhr_clock_type clock_type,
478*4882a593Smuzhiyun int *sample_rate)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun if (mgr->is_hr_stereo)
481*4882a593Smuzhiyun return hr222_get_external_clock(mgr, clock_type,
482*4882a593Smuzhiyun sample_rate);
483*4882a593Smuzhiyun else
484*4882a593Smuzhiyun return pcxhr_sub_get_external_clock(mgr, clock_type,
485*4882a593Smuzhiyun sample_rate);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /*
489*4882a593Smuzhiyun * start or stop playback/capture substream
490*4882a593Smuzhiyun */
pcxhr_set_stream_state(struct snd_pcxhr * chip,struct pcxhr_stream * stream)491*4882a593Smuzhiyun static int pcxhr_set_stream_state(struct snd_pcxhr *chip,
492*4882a593Smuzhiyun struct pcxhr_stream *stream)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun int err;
495*4882a593Smuzhiyun struct pcxhr_rmh rmh;
496*4882a593Smuzhiyun int stream_mask, start;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (stream->status == PCXHR_STREAM_STATUS_SCHEDULE_RUN)
499*4882a593Smuzhiyun start = 1;
500*4882a593Smuzhiyun else {
501*4882a593Smuzhiyun if (stream->status != PCXHR_STREAM_STATUS_SCHEDULE_STOP) {
502*4882a593Smuzhiyun dev_err(chip->card->dev,
503*4882a593Smuzhiyun "pcxhr_set_stream_state CANNOT be stopped\n");
504*4882a593Smuzhiyun return -EINVAL;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun start = 0;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun if (!stream->substream)
509*4882a593Smuzhiyun return -EINVAL;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun stream->timer_abs_periods = 0;
512*4882a593Smuzhiyun stream->timer_period_frag = 0; /* reset theoretical stream pos */
513*4882a593Smuzhiyun stream->timer_buf_periods = 0;
514*4882a593Smuzhiyun stream->timer_is_synced = 0;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun stream_mask =
517*4882a593Smuzhiyun stream->pipe->is_capture ? 1 : 1<<stream->substream->number;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, start ? CMD_START_STREAM : CMD_STOP_STREAM);
520*4882a593Smuzhiyun pcxhr_set_pipe_cmd_params(&rmh, stream->pipe->is_capture,
521*4882a593Smuzhiyun stream->pipe->first_audio, 0, stream_mask);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun chip = snd_pcm_substream_chip(stream->substream);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun err = pcxhr_send_msg(chip->mgr, &rmh);
526*4882a593Smuzhiyun if (err)
527*4882a593Smuzhiyun dev_err(chip->card->dev,
528*4882a593Smuzhiyun "ERROR pcxhr_set_stream_state err=%x;\n", err);
529*4882a593Smuzhiyun stream->status =
530*4882a593Smuzhiyun start ? PCXHR_STREAM_STATUS_STARTED : PCXHR_STREAM_STATUS_STOPPED;
531*4882a593Smuzhiyun return err;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun #define HEADER_FMT_BASE_LIN 0xfed00000
535*4882a593Smuzhiyun #define HEADER_FMT_BASE_FLOAT 0xfad00000
536*4882a593Smuzhiyun #define HEADER_FMT_INTEL 0x00008000
537*4882a593Smuzhiyun #define HEADER_FMT_24BITS 0x00004000
538*4882a593Smuzhiyun #define HEADER_FMT_16BITS 0x00002000
539*4882a593Smuzhiyun #define HEADER_FMT_UPTO11 0x00000200
540*4882a593Smuzhiyun #define HEADER_FMT_UPTO32 0x00000100
541*4882a593Smuzhiyun #define HEADER_FMT_MONO 0x00000080
542*4882a593Smuzhiyun
pcxhr_set_format(struct pcxhr_stream * stream)543*4882a593Smuzhiyun static int pcxhr_set_format(struct pcxhr_stream *stream)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun int err, is_capture, sample_rate, stream_num;
546*4882a593Smuzhiyun struct snd_pcxhr *chip;
547*4882a593Smuzhiyun struct pcxhr_rmh rmh;
548*4882a593Smuzhiyun unsigned int header;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun chip = snd_pcm_substream_chip(stream->substream);
551*4882a593Smuzhiyun switch (stream->format) {
552*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_U8:
553*4882a593Smuzhiyun header = HEADER_FMT_BASE_LIN;
554*4882a593Smuzhiyun break;
555*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_LE:
556*4882a593Smuzhiyun header = HEADER_FMT_BASE_LIN |
557*4882a593Smuzhiyun HEADER_FMT_16BITS | HEADER_FMT_INTEL;
558*4882a593Smuzhiyun break;
559*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_BE:
560*4882a593Smuzhiyun header = HEADER_FMT_BASE_LIN | HEADER_FMT_16BITS;
561*4882a593Smuzhiyun break;
562*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_3LE:
563*4882a593Smuzhiyun header = HEADER_FMT_BASE_LIN |
564*4882a593Smuzhiyun HEADER_FMT_24BITS | HEADER_FMT_INTEL;
565*4882a593Smuzhiyun break;
566*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_3BE:
567*4882a593Smuzhiyun header = HEADER_FMT_BASE_LIN | HEADER_FMT_24BITS;
568*4882a593Smuzhiyun break;
569*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_FLOAT_LE:
570*4882a593Smuzhiyun header = HEADER_FMT_BASE_FLOAT | HEADER_FMT_INTEL;
571*4882a593Smuzhiyun break;
572*4882a593Smuzhiyun default:
573*4882a593Smuzhiyun dev_err(chip->card->dev,
574*4882a593Smuzhiyun "error pcxhr_set_format() : unknown format\n");
575*4882a593Smuzhiyun return -EINVAL;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun sample_rate = chip->mgr->sample_rate;
579*4882a593Smuzhiyun if (sample_rate <= 32000 && sample_rate !=0) {
580*4882a593Smuzhiyun if (sample_rate <= 11025)
581*4882a593Smuzhiyun header |= HEADER_FMT_UPTO11;
582*4882a593Smuzhiyun else
583*4882a593Smuzhiyun header |= HEADER_FMT_UPTO32;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun if (stream->channels == 1)
586*4882a593Smuzhiyun header |= HEADER_FMT_MONO;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun is_capture = stream->pipe->is_capture;
589*4882a593Smuzhiyun stream_num = is_capture ? 0 : stream->substream->number;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, is_capture ?
592*4882a593Smuzhiyun CMD_FORMAT_STREAM_IN : CMD_FORMAT_STREAM_OUT);
593*4882a593Smuzhiyun pcxhr_set_pipe_cmd_params(&rmh, is_capture, stream->pipe->first_audio,
594*4882a593Smuzhiyun stream_num, 0);
595*4882a593Smuzhiyun if (is_capture) {
596*4882a593Smuzhiyun /* bug with old dsp versions: */
597*4882a593Smuzhiyun /* bit 12 also sets the format of the playback stream */
598*4882a593Smuzhiyun if (DSP_EXT_CMD_SET(chip->mgr))
599*4882a593Smuzhiyun rmh.cmd[0] |= 1<<10;
600*4882a593Smuzhiyun else
601*4882a593Smuzhiyun rmh.cmd[0] |= 1<<12;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun rmh.cmd[1] = 0;
604*4882a593Smuzhiyun rmh.cmd_len = 2;
605*4882a593Smuzhiyun if (DSP_EXT_CMD_SET(chip->mgr)) {
606*4882a593Smuzhiyun /* add channels and set bit 19 if channels>2 */
607*4882a593Smuzhiyun rmh.cmd[1] = stream->channels;
608*4882a593Smuzhiyun if (!is_capture) {
609*4882a593Smuzhiyun /* playback : add channel mask to command */
610*4882a593Smuzhiyun rmh.cmd[2] = (stream->channels == 1) ? 0x01 : 0x03;
611*4882a593Smuzhiyun rmh.cmd_len = 3;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun rmh.cmd[rmh.cmd_len++] = header >> 8;
615*4882a593Smuzhiyun rmh.cmd[rmh.cmd_len++] = (header & 0xff) << 16;
616*4882a593Smuzhiyun err = pcxhr_send_msg(chip->mgr, &rmh);
617*4882a593Smuzhiyun if (err)
618*4882a593Smuzhiyun dev_err(chip->card->dev,
619*4882a593Smuzhiyun "ERROR pcxhr_set_format err=%x;\n", err);
620*4882a593Smuzhiyun return err;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
pcxhr_update_r_buffer(struct pcxhr_stream * stream)623*4882a593Smuzhiyun static int pcxhr_update_r_buffer(struct pcxhr_stream *stream)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun int err, is_capture, stream_num;
626*4882a593Smuzhiyun struct pcxhr_rmh rmh;
627*4882a593Smuzhiyun struct snd_pcm_substream *subs = stream->substream;
628*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_pcm_substream_chip(subs);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun is_capture = (subs->stream == SNDRV_PCM_STREAM_CAPTURE);
631*4882a593Smuzhiyun stream_num = is_capture ? 0 : subs->number;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun dev_dbg(chip->card->dev,
634*4882a593Smuzhiyun "pcxhr_update_r_buffer(pcm%c%d) : addr(%p) bytes(%zx) subs(%d)\n",
635*4882a593Smuzhiyun is_capture ? 'c' : 'p',
636*4882a593Smuzhiyun chip->chip_idx, (void *)(long)subs->runtime->dma_addr,
637*4882a593Smuzhiyun subs->runtime->dma_bytes, subs->number);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, CMD_UPDATE_R_BUFFERS);
640*4882a593Smuzhiyun pcxhr_set_pipe_cmd_params(&rmh, is_capture, stream->pipe->first_audio,
641*4882a593Smuzhiyun stream_num, 0);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* max buffer size is 2 MByte */
644*4882a593Smuzhiyun snd_BUG_ON(subs->runtime->dma_bytes >= 0x200000);
645*4882a593Smuzhiyun /* size in bits */
646*4882a593Smuzhiyun rmh.cmd[1] = subs->runtime->dma_bytes * 8;
647*4882a593Smuzhiyun /* most significant byte */
648*4882a593Smuzhiyun rmh.cmd[2] = subs->runtime->dma_addr >> 24;
649*4882a593Smuzhiyun /* this is a circular buffer */
650*4882a593Smuzhiyun rmh.cmd[2] |= 1<<19;
651*4882a593Smuzhiyun /* least 3 significant bytes */
652*4882a593Smuzhiyun rmh.cmd[3] = subs->runtime->dma_addr & MASK_DSP_WORD;
653*4882a593Smuzhiyun rmh.cmd_len = 4;
654*4882a593Smuzhiyun err = pcxhr_send_msg(chip->mgr, &rmh);
655*4882a593Smuzhiyun if (err)
656*4882a593Smuzhiyun dev_err(chip->card->dev,
657*4882a593Smuzhiyun "ERROR CMD_UPDATE_R_BUFFERS err=%x;\n", err);
658*4882a593Smuzhiyun return err;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun #if 0
663*4882a593Smuzhiyun static int pcxhr_pipe_sample_count(struct pcxhr_stream *stream,
664*4882a593Smuzhiyun snd_pcm_uframes_t *sample_count)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun struct pcxhr_rmh rmh;
667*4882a593Smuzhiyun int err;
668*4882a593Smuzhiyun pcxhr_t *chip = snd_pcm_substream_chip(stream->substream);
669*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, CMD_PIPE_SAMPLE_COUNT);
670*4882a593Smuzhiyun pcxhr_set_pipe_cmd_params(&rmh, stream->pipe->is_capture, 0, 0,
671*4882a593Smuzhiyun 1<<stream->pipe->first_audio);
672*4882a593Smuzhiyun err = pcxhr_send_msg(chip->mgr, &rmh);
673*4882a593Smuzhiyun if (err == 0) {
674*4882a593Smuzhiyun *sample_count = ((snd_pcm_uframes_t)rmh.stat[0]) << 24;
675*4882a593Smuzhiyun *sample_count += (snd_pcm_uframes_t)rmh.stat[1];
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun dev_dbg(chip->card->dev, "PIPE_SAMPLE_COUNT = %lx\n", *sample_count);
678*4882a593Smuzhiyun return err;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun #endif
681*4882a593Smuzhiyun
pcxhr_stream_scheduled_get_pipe(struct pcxhr_stream * stream,struct pcxhr_pipe ** pipe)682*4882a593Smuzhiyun static inline int pcxhr_stream_scheduled_get_pipe(struct pcxhr_stream *stream,
683*4882a593Smuzhiyun struct pcxhr_pipe **pipe)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun if (stream->status == PCXHR_STREAM_STATUS_SCHEDULE_RUN) {
686*4882a593Smuzhiyun *pipe = stream->pipe;
687*4882a593Smuzhiyun return 1;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun return 0;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
pcxhr_start_linked_stream(struct pcxhr_mgr * mgr)692*4882a593Smuzhiyun static void pcxhr_start_linked_stream(struct pcxhr_mgr *mgr)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun int i, j, err;
695*4882a593Smuzhiyun struct pcxhr_pipe *pipe;
696*4882a593Smuzhiyun struct snd_pcxhr *chip;
697*4882a593Smuzhiyun int capture_mask = 0;
698*4882a593Smuzhiyun int playback_mask = 0;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun #ifdef CONFIG_SND_DEBUG_VERBOSE
701*4882a593Smuzhiyun ktime_t start_time, stop_time, diff_time;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun start_time = ktime_get();
704*4882a593Smuzhiyun #endif
705*4882a593Smuzhiyun mutex_lock(&mgr->setup_mutex);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun /* check the pipes concerned and build pipe_array */
708*4882a593Smuzhiyun for (i = 0; i < mgr->num_cards; i++) {
709*4882a593Smuzhiyun chip = mgr->chip[i];
710*4882a593Smuzhiyun for (j = 0; j < chip->nb_streams_capt; j++) {
711*4882a593Smuzhiyun if (pcxhr_stream_scheduled_get_pipe(&chip->capture_stream[j], &pipe))
712*4882a593Smuzhiyun capture_mask |= (1 << pipe->first_audio);
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun for (j = 0; j < chip->nb_streams_play; j++) {
715*4882a593Smuzhiyun if (pcxhr_stream_scheduled_get_pipe(&chip->playback_stream[j], &pipe)) {
716*4882a593Smuzhiyun playback_mask |= (1 << pipe->first_audio);
717*4882a593Smuzhiyun break; /* add only once, as all playback
718*4882a593Smuzhiyun * streams of one chip use the same pipe
719*4882a593Smuzhiyun */
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun if (capture_mask == 0 && playback_mask == 0) {
724*4882a593Smuzhiyun mutex_unlock(&mgr->setup_mutex);
725*4882a593Smuzhiyun dev_err(&mgr->pci->dev, "pcxhr_start_linked_stream : no pipes\n");
726*4882a593Smuzhiyun return;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev, "pcxhr_start_linked_stream : "
730*4882a593Smuzhiyun "playback_mask=%x capture_mask=%x\n",
731*4882a593Smuzhiyun playback_mask, capture_mask);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* synchronous stop of all the pipes concerned */
734*4882a593Smuzhiyun err = pcxhr_set_pipe_state(mgr, playback_mask, capture_mask, 0);
735*4882a593Smuzhiyun if (err) {
736*4882a593Smuzhiyun mutex_unlock(&mgr->setup_mutex);
737*4882a593Smuzhiyun dev_err(&mgr->pci->dev, "pcxhr_start_linked_stream : "
738*4882a593Smuzhiyun "error stop pipes (P%x C%x)\n",
739*4882a593Smuzhiyun playback_mask, capture_mask);
740*4882a593Smuzhiyun return;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /* the dsp lost format and buffer info with the stop pipe */
744*4882a593Smuzhiyun for (i = 0; i < mgr->num_cards; i++) {
745*4882a593Smuzhiyun struct pcxhr_stream *stream;
746*4882a593Smuzhiyun chip = mgr->chip[i];
747*4882a593Smuzhiyun for (j = 0; j < chip->nb_streams_capt; j++) {
748*4882a593Smuzhiyun stream = &chip->capture_stream[j];
749*4882a593Smuzhiyun if (pcxhr_stream_scheduled_get_pipe(stream, &pipe)) {
750*4882a593Smuzhiyun err = pcxhr_set_format(stream);
751*4882a593Smuzhiyun err = pcxhr_update_r_buffer(stream);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun for (j = 0; j < chip->nb_streams_play; j++) {
755*4882a593Smuzhiyun stream = &chip->playback_stream[j];
756*4882a593Smuzhiyun if (pcxhr_stream_scheduled_get_pipe(stream, &pipe)) {
757*4882a593Smuzhiyun err = pcxhr_set_format(stream);
758*4882a593Smuzhiyun err = pcxhr_update_r_buffer(stream);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun /* start all the streams */
763*4882a593Smuzhiyun for (i = 0; i < mgr->num_cards; i++) {
764*4882a593Smuzhiyun struct pcxhr_stream *stream;
765*4882a593Smuzhiyun chip = mgr->chip[i];
766*4882a593Smuzhiyun for (j = 0; j < chip->nb_streams_capt; j++) {
767*4882a593Smuzhiyun stream = &chip->capture_stream[j];
768*4882a593Smuzhiyun if (pcxhr_stream_scheduled_get_pipe(stream, &pipe))
769*4882a593Smuzhiyun err = pcxhr_set_stream_state(chip, stream);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun for (j = 0; j < chip->nb_streams_play; j++) {
772*4882a593Smuzhiyun stream = &chip->playback_stream[j];
773*4882a593Smuzhiyun if (pcxhr_stream_scheduled_get_pipe(stream, &pipe))
774*4882a593Smuzhiyun err = pcxhr_set_stream_state(chip, stream);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* synchronous start of all the pipes concerned */
779*4882a593Smuzhiyun err = pcxhr_set_pipe_state(mgr, playback_mask, capture_mask, 1);
780*4882a593Smuzhiyun if (err) {
781*4882a593Smuzhiyun mutex_unlock(&mgr->setup_mutex);
782*4882a593Smuzhiyun dev_err(&mgr->pci->dev, "pcxhr_start_linked_stream : "
783*4882a593Smuzhiyun "error start pipes (P%x C%x)\n",
784*4882a593Smuzhiyun playback_mask, capture_mask);
785*4882a593Smuzhiyun return;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* put the streams into the running state now
789*4882a593Smuzhiyun * (increment pointer by interrupt)
790*4882a593Smuzhiyun */
791*4882a593Smuzhiyun mutex_lock(&mgr->lock);
792*4882a593Smuzhiyun for ( i =0; i < mgr->num_cards; i++) {
793*4882a593Smuzhiyun struct pcxhr_stream *stream;
794*4882a593Smuzhiyun chip = mgr->chip[i];
795*4882a593Smuzhiyun for(j = 0; j < chip->nb_streams_capt; j++) {
796*4882a593Smuzhiyun stream = &chip->capture_stream[j];
797*4882a593Smuzhiyun if(stream->status == PCXHR_STREAM_STATUS_STARTED)
798*4882a593Smuzhiyun stream->status = PCXHR_STREAM_STATUS_RUNNING;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun for (j = 0; j < chip->nb_streams_play; j++) {
801*4882a593Smuzhiyun stream = &chip->playback_stream[j];
802*4882a593Smuzhiyun if (stream->status == PCXHR_STREAM_STATUS_STARTED) {
803*4882a593Smuzhiyun /* playback will already have advanced ! */
804*4882a593Smuzhiyun stream->timer_period_frag += mgr->granularity;
805*4882a593Smuzhiyun stream->status = PCXHR_STREAM_STATUS_RUNNING;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun mutex_unlock(&mgr->lock);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun mutex_unlock(&mgr->setup_mutex);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun #ifdef CONFIG_SND_DEBUG_VERBOSE
814*4882a593Smuzhiyun stop_time = ktime_get();
815*4882a593Smuzhiyun diff_time = ktime_sub(stop_time, start_time);
816*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev, "***TRIGGER START*** TIME = %ld (err = %x)\n",
817*4882a593Smuzhiyun (long)(ktime_to_ns(diff_time)), err);
818*4882a593Smuzhiyun #endif
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /*
823*4882a593Smuzhiyun * trigger callback
824*4882a593Smuzhiyun */
pcxhr_trigger(struct snd_pcm_substream * subs,int cmd)825*4882a593Smuzhiyun static int pcxhr_trigger(struct snd_pcm_substream *subs, int cmd)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun struct pcxhr_stream *stream;
828*4882a593Smuzhiyun struct snd_pcm_substream *s;
829*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_pcm_substream_chip(subs);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun switch (cmd) {
832*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
833*4882a593Smuzhiyun dev_dbg(chip->card->dev, "SNDRV_PCM_TRIGGER_START\n");
834*4882a593Smuzhiyun if (snd_pcm_stream_linked(subs)) {
835*4882a593Smuzhiyun snd_pcm_group_for_each_entry(s, subs) {
836*4882a593Smuzhiyun if (snd_pcm_substream_chip(s) != chip)
837*4882a593Smuzhiyun continue;
838*4882a593Smuzhiyun stream = s->runtime->private_data;
839*4882a593Smuzhiyun stream->status =
840*4882a593Smuzhiyun PCXHR_STREAM_STATUS_SCHEDULE_RUN;
841*4882a593Smuzhiyun snd_pcm_trigger_done(s, subs);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun pcxhr_start_linked_stream(chip->mgr);
844*4882a593Smuzhiyun } else {
845*4882a593Smuzhiyun stream = subs->runtime->private_data;
846*4882a593Smuzhiyun dev_dbg(chip->card->dev, "Only one Substream %c %d\n",
847*4882a593Smuzhiyun stream->pipe->is_capture ? 'C' : 'P',
848*4882a593Smuzhiyun stream->pipe->first_audio);
849*4882a593Smuzhiyun if (pcxhr_set_format(stream))
850*4882a593Smuzhiyun return -EINVAL;
851*4882a593Smuzhiyun if (pcxhr_update_r_buffer(stream))
852*4882a593Smuzhiyun return -EINVAL;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun stream->status = PCXHR_STREAM_STATUS_SCHEDULE_RUN;
855*4882a593Smuzhiyun if (pcxhr_set_stream_state(chip, stream))
856*4882a593Smuzhiyun return -EINVAL;
857*4882a593Smuzhiyun stream->status = PCXHR_STREAM_STATUS_RUNNING;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun break;
860*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
861*4882a593Smuzhiyun dev_dbg(chip->card->dev, "SNDRV_PCM_TRIGGER_STOP\n");
862*4882a593Smuzhiyun snd_pcm_group_for_each_entry(s, subs) {
863*4882a593Smuzhiyun stream = s->runtime->private_data;
864*4882a593Smuzhiyun stream->status = PCXHR_STREAM_STATUS_SCHEDULE_STOP;
865*4882a593Smuzhiyun if (pcxhr_set_stream_state(chip, stream))
866*4882a593Smuzhiyun return -EINVAL;
867*4882a593Smuzhiyun snd_pcm_trigger_done(s, subs);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun break;
870*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
871*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
872*4882a593Smuzhiyun /* TODO */
873*4882a593Smuzhiyun default:
874*4882a593Smuzhiyun return -EINVAL;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun return 0;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun
pcxhr_hardware_timer(struct pcxhr_mgr * mgr,int start)880*4882a593Smuzhiyun static int pcxhr_hardware_timer(struct pcxhr_mgr *mgr, int start)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun struct pcxhr_rmh rmh;
883*4882a593Smuzhiyun int err;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, CMD_SET_TIMER_INTERRUPT);
886*4882a593Smuzhiyun if (start) {
887*4882a593Smuzhiyun /* last dsp time invalid */
888*4882a593Smuzhiyun mgr->dsp_time_last = PCXHR_DSP_TIME_INVALID;
889*4882a593Smuzhiyun rmh.cmd[0] |= mgr->granularity;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun err = pcxhr_send_msg(mgr, &rmh);
892*4882a593Smuzhiyun if (err < 0)
893*4882a593Smuzhiyun dev_err(&mgr->pci->dev, "error pcxhr_hardware_timer err(%x)\n",
894*4882a593Smuzhiyun err);
895*4882a593Smuzhiyun return err;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /*
899*4882a593Smuzhiyun * prepare callback for all pcms
900*4882a593Smuzhiyun */
pcxhr_prepare(struct snd_pcm_substream * subs)901*4882a593Smuzhiyun static int pcxhr_prepare(struct snd_pcm_substream *subs)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_pcm_substream_chip(subs);
904*4882a593Smuzhiyun struct pcxhr_mgr *mgr = chip->mgr;
905*4882a593Smuzhiyun int err = 0;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun dev_dbg(chip->card->dev,
908*4882a593Smuzhiyun "pcxhr_prepare : period_size(%lx) periods(%x) buffer_size(%lx)\n",
909*4882a593Smuzhiyun subs->runtime->period_size, subs->runtime->periods,
910*4882a593Smuzhiyun subs->runtime->buffer_size);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun mutex_lock(&mgr->setup_mutex);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun do {
915*4882a593Smuzhiyun /* only the first stream can choose the sample rate */
916*4882a593Smuzhiyun /* set the clock only once (first stream) */
917*4882a593Smuzhiyun if (mgr->sample_rate != subs->runtime->rate) {
918*4882a593Smuzhiyun err = pcxhr_set_clock(mgr, subs->runtime->rate);
919*4882a593Smuzhiyun if (err)
920*4882a593Smuzhiyun break;
921*4882a593Smuzhiyun if (mgr->sample_rate == 0)
922*4882a593Smuzhiyun /* start the DSP-timer */
923*4882a593Smuzhiyun err = pcxhr_hardware_timer(mgr, 1);
924*4882a593Smuzhiyun mgr->sample_rate = subs->runtime->rate;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun } while(0); /* do only once (so we can use break instead of goto) */
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun mutex_unlock(&mgr->setup_mutex);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun return err;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /*
935*4882a593Smuzhiyun * HW_PARAMS callback for all pcms
936*4882a593Smuzhiyun */
pcxhr_hw_params(struct snd_pcm_substream * subs,struct snd_pcm_hw_params * hw)937*4882a593Smuzhiyun static int pcxhr_hw_params(struct snd_pcm_substream *subs,
938*4882a593Smuzhiyun struct snd_pcm_hw_params *hw)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_pcm_substream_chip(subs);
941*4882a593Smuzhiyun struct pcxhr_mgr *mgr = chip->mgr;
942*4882a593Smuzhiyun struct pcxhr_stream *stream = subs->runtime->private_data;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun mutex_lock(&mgr->setup_mutex);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* set up channels */
947*4882a593Smuzhiyun stream->channels = params_channels(hw);
948*4882a593Smuzhiyun /* set up format for the stream */
949*4882a593Smuzhiyun stream->format = params_format(hw);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun mutex_unlock(&mgr->setup_mutex);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun return 0;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /*
958*4882a593Smuzhiyun * CONFIGURATION SPACE for all pcms, mono pcm must update channels_max
959*4882a593Smuzhiyun */
960*4882a593Smuzhiyun static const struct snd_pcm_hardware pcxhr_caps =
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP |
963*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
964*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
965*4882a593Smuzhiyun SNDRV_PCM_INFO_SYNC_START),
966*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_U8 |
967*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S16_LE |
968*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S16_BE |
969*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_3LE |
970*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_3BE |
971*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_FLOAT_LE),
972*4882a593Smuzhiyun .rates = (SNDRV_PCM_RATE_CONTINUOUS |
973*4882a593Smuzhiyun SNDRV_PCM_RATE_8000_192000),
974*4882a593Smuzhiyun .rate_min = 8000,
975*4882a593Smuzhiyun .rate_max = 192000,
976*4882a593Smuzhiyun .channels_min = 1,
977*4882a593Smuzhiyun .channels_max = 2,
978*4882a593Smuzhiyun .buffer_bytes_max = (32*1024),
979*4882a593Smuzhiyun /* 1 byte == 1 frame U8 mono (PCXHR_GRANULARITY is frames!) */
980*4882a593Smuzhiyun .period_bytes_min = (2*PCXHR_GRANULARITY),
981*4882a593Smuzhiyun .period_bytes_max = (16*1024),
982*4882a593Smuzhiyun .periods_min = 2,
983*4882a593Smuzhiyun .periods_max = (32*1024/PCXHR_GRANULARITY),
984*4882a593Smuzhiyun };
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun
pcxhr_open(struct snd_pcm_substream * subs)987*4882a593Smuzhiyun static int pcxhr_open(struct snd_pcm_substream *subs)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_pcm_substream_chip(subs);
990*4882a593Smuzhiyun struct pcxhr_mgr *mgr = chip->mgr;
991*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = subs->runtime;
992*4882a593Smuzhiyun struct pcxhr_stream *stream;
993*4882a593Smuzhiyun int err;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun mutex_lock(&mgr->setup_mutex);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun /* copy the struct snd_pcm_hardware struct */
998*4882a593Smuzhiyun runtime->hw = pcxhr_caps;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun if( subs->stream == SNDRV_PCM_STREAM_PLAYBACK ) {
1001*4882a593Smuzhiyun dev_dbg(chip->card->dev, "pcxhr_open playback chip%d subs%d\n",
1002*4882a593Smuzhiyun chip->chip_idx, subs->number);
1003*4882a593Smuzhiyun stream = &chip->playback_stream[subs->number];
1004*4882a593Smuzhiyun } else {
1005*4882a593Smuzhiyun dev_dbg(chip->card->dev, "pcxhr_open capture chip%d subs%d\n",
1006*4882a593Smuzhiyun chip->chip_idx, subs->number);
1007*4882a593Smuzhiyun if (mgr->mono_capture)
1008*4882a593Smuzhiyun runtime->hw.channels_max = 1;
1009*4882a593Smuzhiyun else
1010*4882a593Smuzhiyun runtime->hw.channels_min = 2;
1011*4882a593Smuzhiyun stream = &chip->capture_stream[subs->number];
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun if (stream->status != PCXHR_STREAM_STATUS_FREE){
1014*4882a593Smuzhiyun /* streams in use */
1015*4882a593Smuzhiyun dev_err(chip->card->dev, "pcxhr_open chip%d subs%d in use\n",
1016*4882a593Smuzhiyun chip->chip_idx, subs->number);
1017*4882a593Smuzhiyun mutex_unlock(&mgr->setup_mutex);
1018*4882a593Smuzhiyun return -EBUSY;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* float format support is in some cases buggy on stereo cards */
1022*4882a593Smuzhiyun if (mgr->is_hr_stereo)
1023*4882a593Smuzhiyun runtime->hw.formats &= ~SNDRV_PCM_FMTBIT_FLOAT_LE;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun /* buffer-size should better be multiple of period-size */
1026*4882a593Smuzhiyun err = snd_pcm_hw_constraint_integer(runtime,
1027*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_PERIODS);
1028*4882a593Smuzhiyun if (err < 0) {
1029*4882a593Smuzhiyun mutex_unlock(&mgr->setup_mutex);
1030*4882a593Smuzhiyun return err;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /* if a sample rate is already used or fixed by external clock,
1034*4882a593Smuzhiyun * the stream cannot change
1035*4882a593Smuzhiyun */
1036*4882a593Smuzhiyun if (mgr->sample_rate)
1037*4882a593Smuzhiyun runtime->hw.rate_min = runtime->hw.rate_max = mgr->sample_rate;
1038*4882a593Smuzhiyun else {
1039*4882a593Smuzhiyun if (mgr->use_clock_type != PCXHR_CLOCK_TYPE_INTERNAL) {
1040*4882a593Smuzhiyun int external_rate;
1041*4882a593Smuzhiyun if (pcxhr_get_external_clock(mgr, mgr->use_clock_type,
1042*4882a593Smuzhiyun &external_rate) ||
1043*4882a593Smuzhiyun external_rate == 0) {
1044*4882a593Smuzhiyun /* cannot detect the external clock rate */
1045*4882a593Smuzhiyun mutex_unlock(&mgr->setup_mutex);
1046*4882a593Smuzhiyun return -EBUSY;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun runtime->hw.rate_min = external_rate;
1049*4882a593Smuzhiyun runtime->hw.rate_max = external_rate;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun stream->status = PCXHR_STREAM_STATUS_OPEN;
1054*4882a593Smuzhiyun stream->substream = subs;
1055*4882a593Smuzhiyun stream->channels = 0; /* not configured yet */
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun runtime->private_data = stream;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* better get a divisor of granularity values (96 or 192) */
1060*4882a593Smuzhiyun snd_pcm_hw_constraint_step(runtime, 0,
1061*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_BUFFER_SIZE, 32);
1062*4882a593Smuzhiyun snd_pcm_hw_constraint_step(runtime, 0,
1063*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 32);
1064*4882a593Smuzhiyun snd_pcm_set_sync(subs);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun mgr->ref_count_rate++;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun mutex_unlock(&mgr->setup_mutex);
1069*4882a593Smuzhiyun return 0;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun
pcxhr_close(struct snd_pcm_substream * subs)1073*4882a593Smuzhiyun static int pcxhr_close(struct snd_pcm_substream *subs)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_pcm_substream_chip(subs);
1076*4882a593Smuzhiyun struct pcxhr_mgr *mgr = chip->mgr;
1077*4882a593Smuzhiyun struct pcxhr_stream *stream = subs->runtime->private_data;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun mutex_lock(&mgr->setup_mutex);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun dev_dbg(chip->card->dev, "pcxhr_close chip%d subs%d\n",
1082*4882a593Smuzhiyun chip->chip_idx, subs->number);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /* sample rate released */
1085*4882a593Smuzhiyun if (--mgr->ref_count_rate == 0) {
1086*4882a593Smuzhiyun mgr->sample_rate = 0; /* the sample rate is no more locked */
1087*4882a593Smuzhiyun pcxhr_hardware_timer(mgr, 0); /* stop the DSP-timer */
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun stream->status = PCXHR_STREAM_STATUS_FREE;
1091*4882a593Smuzhiyun stream->substream = NULL;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun mutex_unlock(&mgr->setup_mutex);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun return 0;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun
pcxhr_stream_pointer(struct snd_pcm_substream * subs)1099*4882a593Smuzhiyun static snd_pcm_uframes_t pcxhr_stream_pointer(struct snd_pcm_substream *subs)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun u_int32_t timer_period_frag;
1102*4882a593Smuzhiyun int timer_buf_periods;
1103*4882a593Smuzhiyun struct snd_pcxhr *chip = snd_pcm_substream_chip(subs);
1104*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = subs->runtime;
1105*4882a593Smuzhiyun struct pcxhr_stream *stream = runtime->private_data;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun mutex_lock(&chip->mgr->lock);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun /* get the period fragment and the nb of periods in the buffer */
1110*4882a593Smuzhiyun timer_period_frag = stream->timer_period_frag;
1111*4882a593Smuzhiyun timer_buf_periods = stream->timer_buf_periods;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun mutex_unlock(&chip->mgr->lock);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun return (snd_pcm_uframes_t)((timer_buf_periods * runtime->period_size) +
1116*4882a593Smuzhiyun timer_period_frag);
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun static const struct snd_pcm_ops pcxhr_ops = {
1121*4882a593Smuzhiyun .open = pcxhr_open,
1122*4882a593Smuzhiyun .close = pcxhr_close,
1123*4882a593Smuzhiyun .prepare = pcxhr_prepare,
1124*4882a593Smuzhiyun .hw_params = pcxhr_hw_params,
1125*4882a593Smuzhiyun .trigger = pcxhr_trigger,
1126*4882a593Smuzhiyun .pointer = pcxhr_stream_pointer,
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /*
1130*4882a593Smuzhiyun */
pcxhr_create_pcm(struct snd_pcxhr * chip)1131*4882a593Smuzhiyun int pcxhr_create_pcm(struct snd_pcxhr *chip)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun int err;
1134*4882a593Smuzhiyun struct snd_pcm *pcm;
1135*4882a593Smuzhiyun char name[32];
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun snprintf(name, sizeof(name), "pcxhr %d", chip->chip_idx);
1138*4882a593Smuzhiyun if ((err = snd_pcm_new(chip->card, name, 0,
1139*4882a593Smuzhiyun chip->nb_streams_play,
1140*4882a593Smuzhiyun chip->nb_streams_capt, &pcm)) < 0) {
1141*4882a593Smuzhiyun dev_err(chip->card->dev, "cannot create pcm %s\n", name);
1142*4882a593Smuzhiyun return err;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun pcm->private_data = chip;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun if (chip->nb_streams_play)
1147*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &pcxhr_ops);
1148*4882a593Smuzhiyun if (chip->nb_streams_capt)
1149*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &pcxhr_ops);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun pcm->info_flags = 0;
1152*4882a593Smuzhiyun pcm->nonatomic = true;
1153*4882a593Smuzhiyun strcpy(pcm->name, name);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
1156*4882a593Smuzhiyun &chip->mgr->pci->dev,
1157*4882a593Smuzhiyun 32*1024, 32*1024);
1158*4882a593Smuzhiyun chip->pcm = pcm;
1159*4882a593Smuzhiyun return 0;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
pcxhr_chip_free(struct snd_pcxhr * chip)1162*4882a593Smuzhiyun static int pcxhr_chip_free(struct snd_pcxhr *chip)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun kfree(chip);
1165*4882a593Smuzhiyun return 0;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
pcxhr_chip_dev_free(struct snd_device * device)1168*4882a593Smuzhiyun static int pcxhr_chip_dev_free(struct snd_device *device)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun struct snd_pcxhr *chip = device->device_data;
1171*4882a593Smuzhiyun return pcxhr_chip_free(chip);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun /*
1176*4882a593Smuzhiyun */
pcxhr_create(struct pcxhr_mgr * mgr,struct snd_card * card,int idx)1177*4882a593Smuzhiyun static int pcxhr_create(struct pcxhr_mgr *mgr,
1178*4882a593Smuzhiyun struct snd_card *card, int idx)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun int err;
1181*4882a593Smuzhiyun struct snd_pcxhr *chip;
1182*4882a593Smuzhiyun static const struct snd_device_ops ops = {
1183*4882a593Smuzhiyun .dev_free = pcxhr_chip_dev_free,
1184*4882a593Smuzhiyun };
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun chip = kzalloc(sizeof(*chip), GFP_KERNEL);
1187*4882a593Smuzhiyun if (!chip)
1188*4882a593Smuzhiyun return -ENOMEM;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun chip->card = card;
1191*4882a593Smuzhiyun chip->chip_idx = idx;
1192*4882a593Smuzhiyun chip->mgr = mgr;
1193*4882a593Smuzhiyun card->sync_irq = mgr->irq;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun if (idx < mgr->playback_chips)
1196*4882a593Smuzhiyun /* stereo or mono streams */
1197*4882a593Smuzhiyun chip->nb_streams_play = PCXHR_PLAYBACK_STREAMS;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun if (idx < mgr->capture_chips) {
1200*4882a593Smuzhiyun if (mgr->mono_capture)
1201*4882a593Smuzhiyun chip->nb_streams_capt = 2; /* 2 mono streams */
1202*4882a593Smuzhiyun else
1203*4882a593Smuzhiyun chip->nb_streams_capt = 1; /* or 1 stereo stream */
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
1207*4882a593Smuzhiyun pcxhr_chip_free(chip);
1208*4882a593Smuzhiyun return err;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun mgr->chip[idx] = chip;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun return 0;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun /* proc interface */
pcxhr_proc_info(struct snd_info_entry * entry,struct snd_info_buffer * buffer)1217*4882a593Smuzhiyun static void pcxhr_proc_info(struct snd_info_entry *entry,
1218*4882a593Smuzhiyun struct snd_info_buffer *buffer)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun struct snd_pcxhr *chip = entry->private_data;
1221*4882a593Smuzhiyun struct pcxhr_mgr *mgr = chip->mgr;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun snd_iprintf(buffer, "\n%s\n", mgr->name);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun /* stats available when embedded DSP is running */
1226*4882a593Smuzhiyun if (mgr->dsp_loaded & (1 << PCXHR_FIRMWARE_DSP_MAIN_INDEX)) {
1227*4882a593Smuzhiyun struct pcxhr_rmh rmh;
1228*4882a593Smuzhiyun short ver_maj = (mgr->dsp_version >> 16) & 0xff;
1229*4882a593Smuzhiyun short ver_min = (mgr->dsp_version >> 8) & 0xff;
1230*4882a593Smuzhiyun short ver_build = mgr->dsp_version & 0xff;
1231*4882a593Smuzhiyun snd_iprintf(buffer, "module version %s\n",
1232*4882a593Smuzhiyun PCXHR_DRIVER_VERSION_STRING);
1233*4882a593Smuzhiyun snd_iprintf(buffer, "dsp version %d.%d.%d\n",
1234*4882a593Smuzhiyun ver_maj, ver_min, ver_build);
1235*4882a593Smuzhiyun if (mgr->board_has_analog)
1236*4882a593Smuzhiyun snd_iprintf(buffer, "analog io available\n");
1237*4882a593Smuzhiyun else
1238*4882a593Smuzhiyun snd_iprintf(buffer, "digital only board\n");
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun /* calc cpu load of the dsp */
1241*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, CMD_GET_DSP_RESOURCES);
1242*4882a593Smuzhiyun if( ! pcxhr_send_msg(mgr, &rmh) ) {
1243*4882a593Smuzhiyun int cur = rmh.stat[0];
1244*4882a593Smuzhiyun int ref = rmh.stat[1];
1245*4882a593Smuzhiyun if (ref > 0) {
1246*4882a593Smuzhiyun if (mgr->sample_rate_real != 0 &&
1247*4882a593Smuzhiyun mgr->sample_rate_real != 48000) {
1248*4882a593Smuzhiyun ref = (ref * 48000) /
1249*4882a593Smuzhiyun mgr->sample_rate_real;
1250*4882a593Smuzhiyun if (mgr->sample_rate_real >=
1251*4882a593Smuzhiyun PCXHR_IRQ_TIMER_FREQ)
1252*4882a593Smuzhiyun ref *= 2;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun cur = 100 - (100 * cur) / ref;
1255*4882a593Smuzhiyun snd_iprintf(buffer, "cpu load %d%%\n", cur);
1256*4882a593Smuzhiyun snd_iprintf(buffer, "buffer pool %d/%d\n",
1257*4882a593Smuzhiyun rmh.stat[2], rmh.stat[3]);
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun snd_iprintf(buffer, "dma granularity : %d\n",
1261*4882a593Smuzhiyun mgr->granularity);
1262*4882a593Smuzhiyun snd_iprintf(buffer, "dsp time errors : %d\n",
1263*4882a593Smuzhiyun mgr->dsp_time_err);
1264*4882a593Smuzhiyun snd_iprintf(buffer, "dsp async pipe xrun errors : %d\n",
1265*4882a593Smuzhiyun mgr->async_err_pipe_xrun);
1266*4882a593Smuzhiyun snd_iprintf(buffer, "dsp async stream xrun errors : %d\n",
1267*4882a593Smuzhiyun mgr->async_err_stream_xrun);
1268*4882a593Smuzhiyun snd_iprintf(buffer, "dsp async last other error : %x\n",
1269*4882a593Smuzhiyun mgr->async_err_other_last);
1270*4882a593Smuzhiyun /* debug zone dsp */
1271*4882a593Smuzhiyun rmh.cmd[0] = 0x4200 + PCXHR_SIZE_MAX_STATUS;
1272*4882a593Smuzhiyun rmh.cmd_len = 1;
1273*4882a593Smuzhiyun rmh.stat_len = PCXHR_SIZE_MAX_STATUS;
1274*4882a593Smuzhiyun rmh.dsp_stat = 0;
1275*4882a593Smuzhiyun rmh.cmd_idx = CMD_LAST_INDEX;
1276*4882a593Smuzhiyun if( ! pcxhr_send_msg(mgr, &rmh) ) {
1277*4882a593Smuzhiyun int i;
1278*4882a593Smuzhiyun if (rmh.stat_len > 8)
1279*4882a593Smuzhiyun rmh.stat_len = 8;
1280*4882a593Smuzhiyun for (i = 0; i < rmh.stat_len; i++)
1281*4882a593Smuzhiyun snd_iprintf(buffer, "debug[%02d] = %06x\n",
1282*4882a593Smuzhiyun i, rmh.stat[i]);
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun } else
1285*4882a593Smuzhiyun snd_iprintf(buffer, "no firmware loaded\n");
1286*4882a593Smuzhiyun snd_iprintf(buffer, "\n");
1287*4882a593Smuzhiyun }
pcxhr_proc_sync(struct snd_info_entry * entry,struct snd_info_buffer * buffer)1288*4882a593Smuzhiyun static void pcxhr_proc_sync(struct snd_info_entry *entry,
1289*4882a593Smuzhiyun struct snd_info_buffer *buffer)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun struct snd_pcxhr *chip = entry->private_data;
1292*4882a593Smuzhiyun struct pcxhr_mgr *mgr = chip->mgr;
1293*4882a593Smuzhiyun static const char *textsHR22[3] = {
1294*4882a593Smuzhiyun "Internal", "AES Sync", "AES 1"
1295*4882a593Smuzhiyun };
1296*4882a593Smuzhiyun static const char *textsPCXHR[7] = {
1297*4882a593Smuzhiyun "Internal", "Word", "AES Sync",
1298*4882a593Smuzhiyun "AES 1", "AES 2", "AES 3", "AES 4"
1299*4882a593Smuzhiyun };
1300*4882a593Smuzhiyun const char **texts;
1301*4882a593Smuzhiyun int max_clock;
1302*4882a593Smuzhiyun if (mgr->is_hr_stereo) {
1303*4882a593Smuzhiyun texts = textsHR22;
1304*4882a593Smuzhiyun max_clock = HR22_CLOCK_TYPE_MAX;
1305*4882a593Smuzhiyun } else {
1306*4882a593Smuzhiyun texts = textsPCXHR;
1307*4882a593Smuzhiyun max_clock = PCXHR_CLOCK_TYPE_MAX;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun snd_iprintf(buffer, "\n%s\n", mgr->name);
1311*4882a593Smuzhiyun snd_iprintf(buffer, "Current Sample Clock\t: %s\n",
1312*4882a593Smuzhiyun texts[mgr->cur_clock_type]);
1313*4882a593Smuzhiyun snd_iprintf(buffer, "Current Sample Rate\t= %d\n",
1314*4882a593Smuzhiyun mgr->sample_rate_real);
1315*4882a593Smuzhiyun /* commands available when embedded DSP is running */
1316*4882a593Smuzhiyun if (mgr->dsp_loaded & (1 << PCXHR_FIRMWARE_DSP_MAIN_INDEX)) {
1317*4882a593Smuzhiyun int i, err, sample_rate;
1318*4882a593Smuzhiyun for (i = 1; i <= max_clock; i++) {
1319*4882a593Smuzhiyun err = pcxhr_get_external_clock(mgr, i, &sample_rate);
1320*4882a593Smuzhiyun if (err)
1321*4882a593Smuzhiyun break;
1322*4882a593Smuzhiyun snd_iprintf(buffer, "%s Clock\t\t= %d\n",
1323*4882a593Smuzhiyun texts[i], sample_rate);
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun } else
1326*4882a593Smuzhiyun snd_iprintf(buffer, "no firmware loaded\n");
1327*4882a593Smuzhiyun snd_iprintf(buffer, "\n");
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun
pcxhr_proc_gpio_read(struct snd_info_entry * entry,struct snd_info_buffer * buffer)1330*4882a593Smuzhiyun static void pcxhr_proc_gpio_read(struct snd_info_entry *entry,
1331*4882a593Smuzhiyun struct snd_info_buffer *buffer)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun struct snd_pcxhr *chip = entry->private_data;
1334*4882a593Smuzhiyun struct pcxhr_mgr *mgr = chip->mgr;
1335*4882a593Smuzhiyun /* commands available when embedded DSP is running */
1336*4882a593Smuzhiyun if (mgr->dsp_loaded & (1 << PCXHR_FIRMWARE_DSP_MAIN_INDEX)) {
1337*4882a593Smuzhiyun /* gpio ports on stereo boards only available */
1338*4882a593Smuzhiyun int value = 0;
1339*4882a593Smuzhiyun hr222_read_gpio(mgr, 1, &value); /* GPI */
1340*4882a593Smuzhiyun snd_iprintf(buffer, "GPI: 0x%x\n", value);
1341*4882a593Smuzhiyun hr222_read_gpio(mgr, 0, &value); /* GP0 */
1342*4882a593Smuzhiyun snd_iprintf(buffer, "GPO: 0x%x\n", value);
1343*4882a593Smuzhiyun } else
1344*4882a593Smuzhiyun snd_iprintf(buffer, "no firmware loaded\n");
1345*4882a593Smuzhiyun snd_iprintf(buffer, "\n");
1346*4882a593Smuzhiyun }
pcxhr_proc_gpo_write(struct snd_info_entry * entry,struct snd_info_buffer * buffer)1347*4882a593Smuzhiyun static void pcxhr_proc_gpo_write(struct snd_info_entry *entry,
1348*4882a593Smuzhiyun struct snd_info_buffer *buffer)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun struct snd_pcxhr *chip = entry->private_data;
1351*4882a593Smuzhiyun struct pcxhr_mgr *mgr = chip->mgr;
1352*4882a593Smuzhiyun char line[64];
1353*4882a593Smuzhiyun int value;
1354*4882a593Smuzhiyun /* commands available when embedded DSP is running */
1355*4882a593Smuzhiyun if (!(mgr->dsp_loaded & (1 << PCXHR_FIRMWARE_DSP_MAIN_INDEX)))
1356*4882a593Smuzhiyun return;
1357*4882a593Smuzhiyun while (!snd_info_get_line(buffer, line, sizeof(line))) {
1358*4882a593Smuzhiyun if (sscanf(line, "GPO: 0x%x", &value) != 1)
1359*4882a593Smuzhiyun continue;
1360*4882a593Smuzhiyun hr222_write_gpo(mgr, value); /* GP0 */
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun /* Access to the results of the CMD_GET_TIME_CODE RMH */
1365*4882a593Smuzhiyun #define TIME_CODE_VALID_MASK 0x00800000
1366*4882a593Smuzhiyun #define TIME_CODE_NEW_MASK 0x00400000
1367*4882a593Smuzhiyun #define TIME_CODE_BACK_MASK 0x00200000
1368*4882a593Smuzhiyun #define TIME_CODE_WAIT_MASK 0x00100000
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /* Values for the CMD_MANAGE_SIGNAL RMH */
1371*4882a593Smuzhiyun #define MANAGE_SIGNAL_TIME_CODE 0x01
1372*4882a593Smuzhiyun #define MANAGE_SIGNAL_MIDI 0x02
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun /* linear time code read proc*/
pcxhr_proc_ltc(struct snd_info_entry * entry,struct snd_info_buffer * buffer)1375*4882a593Smuzhiyun static void pcxhr_proc_ltc(struct snd_info_entry *entry,
1376*4882a593Smuzhiyun struct snd_info_buffer *buffer)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun struct snd_pcxhr *chip = entry->private_data;
1379*4882a593Smuzhiyun struct pcxhr_mgr *mgr = chip->mgr;
1380*4882a593Smuzhiyun struct pcxhr_rmh rmh;
1381*4882a593Smuzhiyun unsigned int ltcHrs, ltcMin, ltcSec, ltcFrm;
1382*4882a593Smuzhiyun int err;
1383*4882a593Smuzhiyun /* commands available when embedded DSP is running */
1384*4882a593Smuzhiyun if (!(mgr->dsp_loaded & (1 << PCXHR_FIRMWARE_DSP_MAIN_INDEX))) {
1385*4882a593Smuzhiyun snd_iprintf(buffer, "no firmware loaded\n");
1386*4882a593Smuzhiyun return;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun if (!mgr->capture_ltc) {
1389*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, CMD_MANAGE_SIGNAL);
1390*4882a593Smuzhiyun rmh.cmd[0] |= MANAGE_SIGNAL_TIME_CODE;
1391*4882a593Smuzhiyun err = pcxhr_send_msg(mgr, &rmh);
1392*4882a593Smuzhiyun if (err) {
1393*4882a593Smuzhiyun snd_iprintf(buffer, "ltc not activated (%d)\n", err);
1394*4882a593Smuzhiyun return;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun if (mgr->is_hr_stereo)
1397*4882a593Smuzhiyun hr222_manage_timecode(mgr, 1);
1398*4882a593Smuzhiyun else
1399*4882a593Smuzhiyun pcxhr_write_io_num_reg_cont(mgr, REG_CONT_VALSMPTE,
1400*4882a593Smuzhiyun REG_CONT_VALSMPTE, NULL);
1401*4882a593Smuzhiyun mgr->capture_ltc = 1;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun pcxhr_init_rmh(&rmh, CMD_GET_TIME_CODE);
1404*4882a593Smuzhiyun err = pcxhr_send_msg(mgr, &rmh);
1405*4882a593Smuzhiyun if (err) {
1406*4882a593Smuzhiyun snd_iprintf(buffer, "ltc read error (err=%d)\n", err);
1407*4882a593Smuzhiyun return ;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun ltcHrs = 10*((rmh.stat[0] >> 8) & 0x3) + (rmh.stat[0] & 0xf);
1410*4882a593Smuzhiyun ltcMin = 10*((rmh.stat[1] >> 16) & 0x7) + ((rmh.stat[1] >> 8) & 0xf);
1411*4882a593Smuzhiyun ltcSec = 10*(rmh.stat[1] & 0x7) + ((rmh.stat[2] >> 16) & 0xf);
1412*4882a593Smuzhiyun ltcFrm = 10*((rmh.stat[2] >> 8) & 0x3) + (rmh.stat[2] & 0xf);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun snd_iprintf(buffer, "timecode: %02u:%02u:%02u-%02u\n",
1415*4882a593Smuzhiyun ltcHrs, ltcMin, ltcSec, ltcFrm);
1416*4882a593Smuzhiyun snd_iprintf(buffer, "raw: 0x%04x%06x%06x\n", rmh.stat[0] & 0x00ffff,
1417*4882a593Smuzhiyun rmh.stat[1] & 0xffffff, rmh.stat[2] & 0xffffff);
1418*4882a593Smuzhiyun /*snd_iprintf(buffer, "dsp ref time: 0x%06x%06x\n",
1419*4882a593Smuzhiyun rmh.stat[3] & 0xffffff, rmh.stat[4] & 0xffffff);*/
1420*4882a593Smuzhiyun if (!(rmh.stat[0] & TIME_CODE_VALID_MASK)) {
1421*4882a593Smuzhiyun snd_iprintf(buffer, "warning: linear timecode not valid\n");
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
pcxhr_proc_init(struct snd_pcxhr * chip)1425*4882a593Smuzhiyun static void pcxhr_proc_init(struct snd_pcxhr *chip)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun snd_card_ro_proc_new(chip->card, "info", chip, pcxhr_proc_info);
1428*4882a593Smuzhiyun snd_card_ro_proc_new(chip->card, "sync", chip, pcxhr_proc_sync);
1429*4882a593Smuzhiyun /* gpio available on stereo sound cards only */
1430*4882a593Smuzhiyun if (chip->mgr->is_hr_stereo)
1431*4882a593Smuzhiyun snd_card_rw_proc_new(chip->card, "gpio", chip,
1432*4882a593Smuzhiyun pcxhr_proc_gpio_read,
1433*4882a593Smuzhiyun pcxhr_proc_gpo_write);
1434*4882a593Smuzhiyun snd_card_ro_proc_new(chip->card, "ltc", chip, pcxhr_proc_ltc);
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun /* end of proc interface */
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun /*
1439*4882a593Smuzhiyun * release all the cards assigned to a manager instance
1440*4882a593Smuzhiyun */
pcxhr_free(struct pcxhr_mgr * mgr)1441*4882a593Smuzhiyun static int pcxhr_free(struct pcxhr_mgr *mgr)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun unsigned int i;
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun for (i = 0; i < mgr->num_cards; i++) {
1446*4882a593Smuzhiyun if (mgr->chip[i])
1447*4882a593Smuzhiyun snd_card_free(mgr->chip[i]->card);
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun /* reset board if some firmware was loaded */
1451*4882a593Smuzhiyun if(mgr->dsp_loaded) {
1452*4882a593Smuzhiyun pcxhr_reset_board(mgr);
1453*4882a593Smuzhiyun dev_dbg(&mgr->pci->dev, "reset pcxhr !\n");
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun /* release irq */
1457*4882a593Smuzhiyun if (mgr->irq >= 0)
1458*4882a593Smuzhiyun free_irq(mgr->irq, mgr);
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun pci_release_regions(mgr->pci);
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun /* free hostport purgebuffer */
1463*4882a593Smuzhiyun if (mgr->hostport.area) {
1464*4882a593Smuzhiyun snd_dma_free_pages(&mgr->hostport);
1465*4882a593Smuzhiyun mgr->hostport.area = NULL;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun kfree(mgr->prmh);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun pci_disable_device(mgr->pci);
1471*4882a593Smuzhiyun kfree(mgr);
1472*4882a593Smuzhiyun return 0;
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun /*
1476*4882a593Smuzhiyun * probe function - creates the card manager
1477*4882a593Smuzhiyun */
pcxhr_probe(struct pci_dev * pci,const struct pci_device_id * pci_id)1478*4882a593Smuzhiyun static int pcxhr_probe(struct pci_dev *pci,
1479*4882a593Smuzhiyun const struct pci_device_id *pci_id)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun static int dev;
1482*4882a593Smuzhiyun struct pcxhr_mgr *mgr;
1483*4882a593Smuzhiyun unsigned int i;
1484*4882a593Smuzhiyun int err;
1485*4882a593Smuzhiyun size_t size;
1486*4882a593Smuzhiyun char *card_name;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (dev >= SNDRV_CARDS)
1489*4882a593Smuzhiyun return -ENODEV;
1490*4882a593Smuzhiyun if (! enable[dev]) {
1491*4882a593Smuzhiyun dev++;
1492*4882a593Smuzhiyun return -ENOENT;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun /* enable PCI device */
1496*4882a593Smuzhiyun if ((err = pci_enable_device(pci)) < 0)
1497*4882a593Smuzhiyun return err;
1498*4882a593Smuzhiyun pci_set_master(pci);
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun /* check if we can restrict PCI DMA transfers to 32 bits */
1501*4882a593Smuzhiyun if (dma_set_mask(&pci->dev, DMA_BIT_MASK(32)) < 0) {
1502*4882a593Smuzhiyun dev_err(&pci->dev,
1503*4882a593Smuzhiyun "architecture does not support 32bit PCI busmaster DMA\n");
1504*4882a593Smuzhiyun pci_disable_device(pci);
1505*4882a593Smuzhiyun return -ENXIO;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /* alloc card manager */
1509*4882a593Smuzhiyun mgr = kzalloc(sizeof(*mgr), GFP_KERNEL);
1510*4882a593Smuzhiyun if (! mgr) {
1511*4882a593Smuzhiyun pci_disable_device(pci);
1512*4882a593Smuzhiyun return -ENOMEM;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun if (snd_BUG_ON(pci_id->driver_data >= PCI_ID_LAST)) {
1516*4882a593Smuzhiyun kfree(mgr);
1517*4882a593Smuzhiyun pci_disable_device(pci);
1518*4882a593Smuzhiyun return -ENODEV;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun card_name =
1521*4882a593Smuzhiyun pcxhr_board_params[pci_id->driver_data].board_name;
1522*4882a593Smuzhiyun mgr->playback_chips =
1523*4882a593Smuzhiyun pcxhr_board_params[pci_id->driver_data].playback_chips;
1524*4882a593Smuzhiyun mgr->capture_chips =
1525*4882a593Smuzhiyun pcxhr_board_params[pci_id->driver_data].capture_chips;
1526*4882a593Smuzhiyun mgr->fw_file_set =
1527*4882a593Smuzhiyun pcxhr_board_params[pci_id->driver_data].fw_file_set;
1528*4882a593Smuzhiyun mgr->firmware_num =
1529*4882a593Smuzhiyun pcxhr_board_params[pci_id->driver_data].firmware_num;
1530*4882a593Smuzhiyun mgr->mono_capture = mono[dev];
1531*4882a593Smuzhiyun mgr->is_hr_stereo = (mgr->playback_chips == 1);
1532*4882a593Smuzhiyun mgr->board_has_aes1 = PCXHR_BOARD_HAS_AES1(mgr);
1533*4882a593Smuzhiyun mgr->board_aes_in_192k = !PCXHR_BOARD_AESIN_NO_192K(mgr);
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun if (mgr->is_hr_stereo)
1536*4882a593Smuzhiyun mgr->granularity = PCXHR_GRANULARITY_HR22;
1537*4882a593Smuzhiyun else
1538*4882a593Smuzhiyun mgr->granularity = PCXHR_GRANULARITY;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun /* resource assignment */
1541*4882a593Smuzhiyun if ((err = pci_request_regions(pci, card_name)) < 0) {
1542*4882a593Smuzhiyun kfree(mgr);
1543*4882a593Smuzhiyun pci_disable_device(pci);
1544*4882a593Smuzhiyun return err;
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun for (i = 0; i < 3; i++)
1547*4882a593Smuzhiyun mgr->port[i] = pci_resource_start(pci, i);
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun mgr->pci = pci;
1550*4882a593Smuzhiyun mgr->irq = -1;
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun if (request_threaded_irq(pci->irq, pcxhr_interrupt,
1553*4882a593Smuzhiyun pcxhr_threaded_irq, IRQF_SHARED,
1554*4882a593Smuzhiyun KBUILD_MODNAME, mgr)) {
1555*4882a593Smuzhiyun dev_err(&pci->dev, "unable to grab IRQ %d\n", pci->irq);
1556*4882a593Smuzhiyun pcxhr_free(mgr);
1557*4882a593Smuzhiyun return -EBUSY;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun mgr->irq = pci->irq;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun snprintf(mgr->name, sizeof(mgr->name),
1562*4882a593Smuzhiyun "Digigram at 0x%lx & 0x%lx, 0x%lx irq %i",
1563*4882a593Smuzhiyun mgr->port[0], mgr->port[1], mgr->port[2], mgr->irq);
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun /* ISR lock */
1566*4882a593Smuzhiyun mutex_init(&mgr->lock);
1567*4882a593Smuzhiyun mutex_init(&mgr->msg_lock);
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun /* init setup mutex*/
1570*4882a593Smuzhiyun mutex_init(&mgr->setup_mutex);
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun mgr->prmh = kmalloc(sizeof(*mgr->prmh) +
1573*4882a593Smuzhiyun sizeof(u32) * (PCXHR_SIZE_MAX_LONG_STATUS -
1574*4882a593Smuzhiyun PCXHR_SIZE_MAX_STATUS),
1575*4882a593Smuzhiyun GFP_KERNEL);
1576*4882a593Smuzhiyun if (! mgr->prmh) {
1577*4882a593Smuzhiyun pcxhr_free(mgr);
1578*4882a593Smuzhiyun return -ENOMEM;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun for (i=0; i < PCXHR_MAX_CARDS; i++) {
1582*4882a593Smuzhiyun struct snd_card *card;
1583*4882a593Smuzhiyun char tmpid[16];
1584*4882a593Smuzhiyun int idx;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun if (i >= max(mgr->playback_chips, mgr->capture_chips))
1587*4882a593Smuzhiyun break;
1588*4882a593Smuzhiyun mgr->num_cards++;
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun if (index[dev] < 0)
1591*4882a593Smuzhiyun idx = index[dev];
1592*4882a593Smuzhiyun else
1593*4882a593Smuzhiyun idx = index[dev] + i;
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun snprintf(tmpid, sizeof(tmpid), "%s-%d",
1596*4882a593Smuzhiyun id[dev] ? id[dev] : card_name, i);
1597*4882a593Smuzhiyun err = snd_card_new(&pci->dev, idx, tmpid, THIS_MODULE,
1598*4882a593Smuzhiyun 0, &card);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun if (err < 0) {
1601*4882a593Smuzhiyun dev_err(&pci->dev, "cannot allocate the card %d\n", i);
1602*4882a593Smuzhiyun pcxhr_free(mgr);
1603*4882a593Smuzhiyun return err;
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun strcpy(card->driver, DRIVER_NAME);
1607*4882a593Smuzhiyun snprintf(card->shortname, sizeof(card->shortname),
1608*4882a593Smuzhiyun "Digigram [PCM #%d]", i);
1609*4882a593Smuzhiyun snprintf(card->longname, sizeof(card->longname),
1610*4882a593Smuzhiyun "%s [PCM #%d]", mgr->name, i);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun if ((err = pcxhr_create(mgr, card, i)) < 0) {
1613*4882a593Smuzhiyun snd_card_free(card);
1614*4882a593Smuzhiyun pcxhr_free(mgr);
1615*4882a593Smuzhiyun return err;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun if (i == 0)
1619*4882a593Smuzhiyun /* init proc interface only for chip0 */
1620*4882a593Smuzhiyun pcxhr_proc_init(mgr->chip[i]);
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun if ((err = snd_card_register(card)) < 0) {
1623*4882a593Smuzhiyun pcxhr_free(mgr);
1624*4882a593Smuzhiyun return err;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun }
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun /* create hostport purgebuffer */
1629*4882a593Smuzhiyun size = PAGE_ALIGN(sizeof(struct pcxhr_hostport));
1630*4882a593Smuzhiyun if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, &pci->dev,
1631*4882a593Smuzhiyun size, &mgr->hostport) < 0) {
1632*4882a593Smuzhiyun pcxhr_free(mgr);
1633*4882a593Smuzhiyun return -ENOMEM;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun /* init purgebuffer */
1636*4882a593Smuzhiyun memset(mgr->hostport.area, 0, size);
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun /* create a DSP loader */
1639*4882a593Smuzhiyun err = pcxhr_setup_firmware(mgr);
1640*4882a593Smuzhiyun if (err < 0) {
1641*4882a593Smuzhiyun pcxhr_free(mgr);
1642*4882a593Smuzhiyun return err;
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun pci_set_drvdata(pci, mgr);
1646*4882a593Smuzhiyun dev++;
1647*4882a593Smuzhiyun return 0;
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun
pcxhr_remove(struct pci_dev * pci)1650*4882a593Smuzhiyun static void pcxhr_remove(struct pci_dev *pci)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun pcxhr_free(pci_get_drvdata(pci));
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun static struct pci_driver pcxhr_driver = {
1656*4882a593Smuzhiyun .name = KBUILD_MODNAME,
1657*4882a593Smuzhiyun .id_table = pcxhr_ids,
1658*4882a593Smuzhiyun .probe = pcxhr_probe,
1659*4882a593Smuzhiyun .remove = pcxhr_remove,
1660*4882a593Smuzhiyun };
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun module_pci_driver(pcxhr_driver);
1663