xref: /OK3568_Linux_fs/kernel/sound/pci/oxygen/xonar_dg.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * card driver for the Xonar DG/DGX
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) Clemens Ladisch <clemens@ladisch.de>
6*4882a593Smuzhiyun  * Copyright (c) Roman Volkov <v1ron@mail.ru>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun  * Xonar DG/DGX
11*4882a593Smuzhiyun  * ------------
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * CS4245 and CS4361 both will mute all outputs if any clock ratio
14*4882a593Smuzhiyun  * is invalid.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * CMI8788:
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *   SPI 0 -> CS4245
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  *   Playback:
21*4882a593Smuzhiyun  *   I²S 1 -> CS4245
22*4882a593Smuzhiyun  *   I²S 2 -> CS4361 (center/LFE)
23*4882a593Smuzhiyun  *   I²S 3 -> CS4361 (surround)
24*4882a593Smuzhiyun  *   I²S 4 -> CS4361 (front)
25*4882a593Smuzhiyun  *   Capture:
26*4882a593Smuzhiyun  *   I²S ADC 1 <- CS4245
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  *   GPIO 3 <- ?
29*4882a593Smuzhiyun  *   GPIO 4 <- headphone detect
30*4882a593Smuzhiyun  *   GPIO 5 -> enable ADC analog circuit for the left channel
31*4882a593Smuzhiyun  *   GPIO 6 -> enable ADC analog circuit for the right channel
32*4882a593Smuzhiyun  *   GPIO 7 -> switch green rear output jack between CS4245 and the first
33*4882a593Smuzhiyun  *             channel of CS4361 (mechanical relay)
34*4882a593Smuzhiyun  *   GPIO 8 -> enable output to speakers
35*4882a593Smuzhiyun  *
36*4882a593Smuzhiyun  * CS4245:
37*4882a593Smuzhiyun  *
38*4882a593Smuzhiyun  *   input 0 <- mic
39*4882a593Smuzhiyun  *   input 1 <- aux
40*4882a593Smuzhiyun  *   input 2 <- front mic
41*4882a593Smuzhiyun  *   input 4 <- line
42*4882a593Smuzhiyun  *   DAC out -> headphones
43*4882a593Smuzhiyun  *   aux out -> front panel headphones
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #include <linux/pci.h>
47*4882a593Smuzhiyun #include <linux/delay.h>
48*4882a593Smuzhiyun #include <sound/control.h>
49*4882a593Smuzhiyun #include <sound/core.h>
50*4882a593Smuzhiyun #include <sound/info.h>
51*4882a593Smuzhiyun #include <sound/pcm.h>
52*4882a593Smuzhiyun #include <sound/tlv.h>
53*4882a593Smuzhiyun #include "oxygen.h"
54*4882a593Smuzhiyun #include "xonar_dg.h"
55*4882a593Smuzhiyun #include "cs4245.h"
56*4882a593Smuzhiyun 
cs4245_write_spi(struct oxygen * chip,u8 reg)57*4882a593Smuzhiyun int cs4245_write_spi(struct oxygen *chip, u8 reg)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	struct dg *data = chip->model_data;
60*4882a593Smuzhiyun 	unsigned int packet;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	packet = reg << 8;
63*4882a593Smuzhiyun 	packet |= (CS4245_SPI_ADDRESS | CS4245_SPI_WRITE) << 16;
64*4882a593Smuzhiyun 	packet |= data->cs4245_shadow[reg];
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return oxygen_write_spi(chip, OXYGEN_SPI_TRIGGER |
67*4882a593Smuzhiyun 				OXYGEN_SPI_DATA_LENGTH_3 |
68*4882a593Smuzhiyun 				OXYGEN_SPI_CLOCK_1280 |
69*4882a593Smuzhiyun 				(0 << OXYGEN_SPI_CODEC_SHIFT) |
70*4882a593Smuzhiyun 				OXYGEN_SPI_CEN_LATCH_CLOCK_HI,
71*4882a593Smuzhiyun 				packet);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
cs4245_read_spi(struct oxygen * chip,u8 addr)74*4882a593Smuzhiyun int cs4245_read_spi(struct oxygen *chip, u8 addr)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct dg *data = chip->model_data;
77*4882a593Smuzhiyun 	int ret;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	ret = oxygen_write_spi(chip, OXYGEN_SPI_TRIGGER |
80*4882a593Smuzhiyun 		OXYGEN_SPI_DATA_LENGTH_2 |
81*4882a593Smuzhiyun 		OXYGEN_SPI_CEN_LATCH_CLOCK_HI |
82*4882a593Smuzhiyun 		OXYGEN_SPI_CLOCK_1280 | (0 << OXYGEN_SPI_CODEC_SHIFT),
83*4882a593Smuzhiyun 		((CS4245_SPI_ADDRESS | CS4245_SPI_WRITE) << 8) | addr);
84*4882a593Smuzhiyun 	if (ret < 0)
85*4882a593Smuzhiyun 		return ret;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	ret = oxygen_write_spi(chip, OXYGEN_SPI_TRIGGER |
88*4882a593Smuzhiyun 		OXYGEN_SPI_DATA_LENGTH_2 |
89*4882a593Smuzhiyun 		OXYGEN_SPI_CEN_LATCH_CLOCK_HI |
90*4882a593Smuzhiyun 		OXYGEN_SPI_CLOCK_1280 | (0 << OXYGEN_SPI_CODEC_SHIFT),
91*4882a593Smuzhiyun 		(CS4245_SPI_ADDRESS | CS4245_SPI_READ) << 8);
92*4882a593Smuzhiyun 	if (ret < 0)
93*4882a593Smuzhiyun 		return ret;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	data->cs4245_shadow[addr] = oxygen_read8(chip, OXYGEN_SPI_DATA1);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
cs4245_shadow_control(struct oxygen * chip,enum cs4245_shadow_operation op)100*4882a593Smuzhiyun int cs4245_shadow_control(struct oxygen *chip, enum cs4245_shadow_operation op)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct dg *data = chip->model_data;
103*4882a593Smuzhiyun 	unsigned char addr;
104*4882a593Smuzhiyun 	int ret;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	for (addr = 1; addr < ARRAY_SIZE(data->cs4245_shadow); addr++) {
107*4882a593Smuzhiyun 		ret = (op == CS4245_SAVE_TO_SHADOW ?
108*4882a593Smuzhiyun 			cs4245_read_spi(chip, addr) :
109*4882a593Smuzhiyun 			cs4245_write_spi(chip, addr));
110*4882a593Smuzhiyun 		if (ret < 0)
111*4882a593Smuzhiyun 			return ret;
112*4882a593Smuzhiyun 	}
113*4882a593Smuzhiyun 	return 0;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
cs4245_init(struct oxygen * chip)116*4882a593Smuzhiyun static void cs4245_init(struct oxygen *chip)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct dg *data = chip->model_data;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* save the initial state: codec version, registers */
121*4882a593Smuzhiyun 	cs4245_shadow_control(chip, CS4245_SAVE_TO_SHADOW);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/*
124*4882a593Smuzhiyun 	 * Power up the CODEC internals, enable soft ramp & zero cross, work in
125*4882a593Smuzhiyun 	 * async. mode, enable aux output from DAC. Invert DAC output as in the
126*4882a593Smuzhiyun 	 * Windows driver.
127*4882a593Smuzhiyun 	 */
128*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_POWER_CTRL] = 0;
129*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_SIGNAL_SEL] =
130*4882a593Smuzhiyun 		CS4245_A_OUT_SEL_DAC | CS4245_ASYNCH;
131*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_DAC_CTRL_1] =
132*4882a593Smuzhiyun 		CS4245_DAC_FM_SINGLE | CS4245_DAC_DIF_LJUST;
133*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_DAC_CTRL_2] =
134*4882a593Smuzhiyun 		CS4245_DAC_SOFT | CS4245_DAC_ZERO | CS4245_INVERT_DAC;
135*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_ADC_CTRL] =
136*4882a593Smuzhiyun 		CS4245_ADC_FM_SINGLE | CS4245_ADC_DIF_LJUST;
137*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_ANALOG_IN] =
138*4882a593Smuzhiyun 		CS4245_PGA_SOFT | CS4245_PGA_ZERO;
139*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_PGA_B_CTRL] = 0;
140*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_PGA_A_CTRL] = 0;
141*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_DAC_A_CTRL] = 8;
142*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_DAC_B_CTRL] = 8;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	cs4245_shadow_control(chip, CS4245_LOAD_FROM_SHADOW);
145*4882a593Smuzhiyun 	snd_component_add(chip->card, "CS4245");
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
dg_init(struct oxygen * chip)148*4882a593Smuzhiyun void dg_init(struct oxygen *chip)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	struct dg *data = chip->model_data;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	data->output_sel = PLAYBACK_DST_HP_FP;
153*4882a593Smuzhiyun 	data->input_sel = CAPTURE_SRC_MIC;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	cs4245_init(chip);
156*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_GPIO_CONTROL,
157*4882a593Smuzhiyun 		       GPIO_OUTPUT_ENABLE | GPIO_HP_REAR | GPIO_INPUT_ROUTE);
158*4882a593Smuzhiyun 	/* anti-pop delay, wait some time before enabling the output */
159*4882a593Smuzhiyun 	msleep(2500);
160*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_GPIO_DATA,
161*4882a593Smuzhiyun 		       GPIO_OUTPUT_ENABLE | GPIO_INPUT_ROUTE);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
dg_cleanup(struct oxygen * chip)164*4882a593Smuzhiyun void dg_cleanup(struct oxygen *chip)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	oxygen_clear_bits16(chip, OXYGEN_GPIO_DATA, GPIO_OUTPUT_ENABLE);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
dg_suspend(struct oxygen * chip)169*4882a593Smuzhiyun void dg_suspend(struct oxygen *chip)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	dg_cleanup(chip);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
dg_resume(struct oxygen * chip)174*4882a593Smuzhiyun void dg_resume(struct oxygen *chip)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	cs4245_shadow_control(chip, CS4245_LOAD_FROM_SHADOW);
177*4882a593Smuzhiyun 	msleep(2500);
178*4882a593Smuzhiyun 	oxygen_set_bits16(chip, OXYGEN_GPIO_DATA, GPIO_OUTPUT_ENABLE);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
set_cs4245_dac_params(struct oxygen * chip,struct snd_pcm_hw_params * params)181*4882a593Smuzhiyun void set_cs4245_dac_params(struct oxygen *chip,
182*4882a593Smuzhiyun 				  struct snd_pcm_hw_params *params)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct dg *data = chip->model_data;
185*4882a593Smuzhiyun 	unsigned char dac_ctrl;
186*4882a593Smuzhiyun 	unsigned char mclk_freq;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	dac_ctrl = data->cs4245_shadow[CS4245_DAC_CTRL_1] & ~CS4245_DAC_FM_MASK;
189*4882a593Smuzhiyun 	mclk_freq = data->cs4245_shadow[CS4245_MCLK_FREQ] & ~CS4245_MCLK1_MASK;
190*4882a593Smuzhiyun 	if (params_rate(params) <= 50000) {
191*4882a593Smuzhiyun 		dac_ctrl |= CS4245_DAC_FM_SINGLE;
192*4882a593Smuzhiyun 		mclk_freq |= CS4245_MCLK_1 << CS4245_MCLK1_SHIFT;
193*4882a593Smuzhiyun 	} else if (params_rate(params) <= 100000) {
194*4882a593Smuzhiyun 		dac_ctrl |= CS4245_DAC_FM_DOUBLE;
195*4882a593Smuzhiyun 		mclk_freq |= CS4245_MCLK_1 << CS4245_MCLK1_SHIFT;
196*4882a593Smuzhiyun 	} else {
197*4882a593Smuzhiyun 		dac_ctrl |= CS4245_DAC_FM_QUAD;
198*4882a593Smuzhiyun 		mclk_freq |= CS4245_MCLK_2 << CS4245_MCLK1_SHIFT;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_DAC_CTRL_1] = dac_ctrl;
201*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_MCLK_FREQ] = mclk_freq;
202*4882a593Smuzhiyun 	cs4245_write_spi(chip, CS4245_DAC_CTRL_1);
203*4882a593Smuzhiyun 	cs4245_write_spi(chip, CS4245_MCLK_FREQ);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
set_cs4245_adc_params(struct oxygen * chip,struct snd_pcm_hw_params * params)206*4882a593Smuzhiyun void set_cs4245_adc_params(struct oxygen *chip,
207*4882a593Smuzhiyun 				  struct snd_pcm_hw_params *params)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct dg *data = chip->model_data;
210*4882a593Smuzhiyun 	unsigned char adc_ctrl;
211*4882a593Smuzhiyun 	unsigned char mclk_freq;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	adc_ctrl = data->cs4245_shadow[CS4245_ADC_CTRL] & ~CS4245_ADC_FM_MASK;
214*4882a593Smuzhiyun 	mclk_freq = data->cs4245_shadow[CS4245_MCLK_FREQ] & ~CS4245_MCLK2_MASK;
215*4882a593Smuzhiyun 	if (params_rate(params) <= 50000) {
216*4882a593Smuzhiyun 		adc_ctrl |= CS4245_ADC_FM_SINGLE;
217*4882a593Smuzhiyun 		mclk_freq |= CS4245_MCLK_1 << CS4245_MCLK2_SHIFT;
218*4882a593Smuzhiyun 	} else if (params_rate(params) <= 100000) {
219*4882a593Smuzhiyun 		adc_ctrl |= CS4245_ADC_FM_DOUBLE;
220*4882a593Smuzhiyun 		mclk_freq |= CS4245_MCLK_1 << CS4245_MCLK2_SHIFT;
221*4882a593Smuzhiyun 	} else {
222*4882a593Smuzhiyun 		adc_ctrl |= CS4245_ADC_FM_QUAD;
223*4882a593Smuzhiyun 		mclk_freq |= CS4245_MCLK_2 << CS4245_MCLK2_SHIFT;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_ADC_CTRL] = adc_ctrl;
226*4882a593Smuzhiyun 	data->cs4245_shadow[CS4245_MCLK_FREQ] = mclk_freq;
227*4882a593Smuzhiyun 	cs4245_write_spi(chip, CS4245_ADC_CTRL);
228*4882a593Smuzhiyun 	cs4245_write_spi(chip, CS4245_MCLK_FREQ);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
shift_bits(unsigned int value,unsigned int shift_from,unsigned int shift_to,unsigned int mask)231*4882a593Smuzhiyun static inline unsigned int shift_bits(unsigned int value,
232*4882a593Smuzhiyun 				      unsigned int shift_from,
233*4882a593Smuzhiyun 				      unsigned int shift_to,
234*4882a593Smuzhiyun 				      unsigned int mask)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	if (shift_from < shift_to)
237*4882a593Smuzhiyun 		return (value << (shift_to - shift_from)) & mask;
238*4882a593Smuzhiyun 	else
239*4882a593Smuzhiyun 		return (value >> (shift_from - shift_to)) & mask;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
adjust_dg_dac_routing(struct oxygen * chip,unsigned int play_routing)242*4882a593Smuzhiyun unsigned int adjust_dg_dac_routing(struct oxygen *chip,
243*4882a593Smuzhiyun 					  unsigned int play_routing)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct dg *data = chip->model_data;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	switch (data->output_sel) {
248*4882a593Smuzhiyun 	case PLAYBACK_DST_HP:
249*4882a593Smuzhiyun 	case PLAYBACK_DST_HP_FP:
250*4882a593Smuzhiyun 		oxygen_write8_masked(chip, OXYGEN_PLAY_ROUTING,
251*4882a593Smuzhiyun 			OXYGEN_PLAY_MUTE23 | OXYGEN_PLAY_MUTE45 |
252*4882a593Smuzhiyun 			OXYGEN_PLAY_MUTE67, OXYGEN_PLAY_MUTE_MASK);
253*4882a593Smuzhiyun 		break;
254*4882a593Smuzhiyun 	case PLAYBACK_DST_MULTICH:
255*4882a593Smuzhiyun 		oxygen_write8_masked(chip, OXYGEN_PLAY_ROUTING,
256*4882a593Smuzhiyun 			OXYGEN_PLAY_MUTE01, OXYGEN_PLAY_MUTE_MASK);
257*4882a593Smuzhiyun 		break;
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 	return (play_routing & OXYGEN_PLAY_DAC0_SOURCE_MASK) |
260*4882a593Smuzhiyun 	       shift_bits(play_routing,
261*4882a593Smuzhiyun 			  OXYGEN_PLAY_DAC2_SOURCE_SHIFT,
262*4882a593Smuzhiyun 			  OXYGEN_PLAY_DAC1_SOURCE_SHIFT,
263*4882a593Smuzhiyun 			  OXYGEN_PLAY_DAC1_SOURCE_MASK) |
264*4882a593Smuzhiyun 	       shift_bits(play_routing,
265*4882a593Smuzhiyun 			  OXYGEN_PLAY_DAC1_SOURCE_SHIFT,
266*4882a593Smuzhiyun 			  OXYGEN_PLAY_DAC2_SOURCE_SHIFT,
267*4882a593Smuzhiyun 			  OXYGEN_PLAY_DAC2_SOURCE_MASK) |
268*4882a593Smuzhiyun 	       shift_bits(play_routing,
269*4882a593Smuzhiyun 			  OXYGEN_PLAY_DAC0_SOURCE_SHIFT,
270*4882a593Smuzhiyun 			  OXYGEN_PLAY_DAC3_SOURCE_SHIFT,
271*4882a593Smuzhiyun 			  OXYGEN_PLAY_DAC3_SOURCE_MASK);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
dump_cs4245_registers(struct oxygen * chip,struct snd_info_buffer * buffer)274*4882a593Smuzhiyun void dump_cs4245_registers(struct oxygen *chip,
275*4882a593Smuzhiyun 				  struct snd_info_buffer *buffer)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	struct dg *data = chip->model_data;
278*4882a593Smuzhiyun 	unsigned int addr;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	snd_iprintf(buffer, "\nCS4245:");
281*4882a593Smuzhiyun 	cs4245_read_spi(chip, CS4245_INT_STATUS);
282*4882a593Smuzhiyun 	for (addr = 1; addr < ARRAY_SIZE(data->cs4245_shadow); addr++)
283*4882a593Smuzhiyun 		snd_iprintf(buffer, " %02x", data->cs4245_shadow[addr]);
284*4882a593Smuzhiyun 	snd_iprintf(buffer, "\n");
285*4882a593Smuzhiyun }
286